blob: 5bd7873a02c67ab10b7dbd4849f85f26f4e70629 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03006 * Copyright (C) 2013 Intel Corporation
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030012
Viresh Kumar327e6972012-02-01 16:12:26 +053013#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070014#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Thierry Reding73312052013-01-21 11:09:00 +010018#include <linux/err.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070019#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/mm.h>
23#include <linux/module.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070024#include <linux/slab.h>
Andy Shevchenkobb32baf2014-11-05 18:34:48 +020025#include <linux/pm_runtime.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070026
Andy Shevchenko61a76492013-06-05 15:26:44 +030027#include "../dmaengine.h"
Andy Shevchenko9cade1a2013-06-05 15:26:45 +030028#include "internal.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
Andy Shevchenkodd5720b2014-02-12 11:16:17 +020036 * The driver has been tested with the Atmel AT32AP7000, which does not
37 * support descriptor writeback.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070038 */
39
Viresh Kumar327e6972012-02-01 16:12:26 +053040#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053041 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
42 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020043 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020044 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053045 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020046 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053047 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000048 \
Viresh Kumar327e6972012-02-01 16:12:26 +053049 (DWC_CTLL_DST_MSIZE(_dmsize) \
50 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000051 | DWC_CTLL_LLP_D_EN \
52 | DWC_CTLL_LLP_S_EN \
Andy Shevchenkoc4220252016-03-18 16:24:41 +020053 | DWC_CTLL_DMS(_dwc->p_master) \
54 | DWC_CTLL_SMS(_dwc->m_master)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000055 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070056
57/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070058 * Number of descriptors to allocate for each channel. This should be
59 * made configurable somehow; preferably, the clients (at least the
60 * ones using slave transfers) should be able to give us a hint.
61 */
62#define NR_DESCS_PER_CHANNEL 64
63
Andy Shevchenko029a40e2015-01-02 16:17:24 +020064/* The set of bus widths supported by the DMA controller */
65#define DW_DMA_BUSWIDTHS \
66 BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
67 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
68 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
69 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
70
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070071/*----------------------------------------------------------------------*/
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070072
Dan Williams41d5e592009-01-06 11:38:21 -070073static struct device *chan2dev(struct dma_chan *chan)
74{
75 return &chan->dev->device;
76}
Dan Williams41d5e592009-01-06 11:38:21 -070077
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070078static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
79{
Andy Shevchenkoe63a47a2012-10-18 17:34:12 +030080 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070081}
82
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070083static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
84{
85 struct dw_desc *desc, *_desc;
86 struct dw_desc *ret = NULL;
87 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +053088 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070089
Viresh Kumar69cea5a2011-04-15 16:03:35 +053090 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070091 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +030092 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070093 if (async_tx_test_ack(&desc->txd)) {
94 list_del(&desc->desc_node);
95 ret = desc;
96 break;
97 }
Dan Williams41d5e592009-01-06 11:38:21 -070098 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530100 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700101
Dan Williams41d5e592009-01-06 11:38:21 -0700102 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700103
104 return ret;
105}
106
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107/*
108 * Move a descriptor, including any children, to the free list.
109 * `desc' must not be on any lists.
110 */
111static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
112{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530113 unsigned long flags;
114
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 if (desc) {
116 struct dw_desc *child;
117
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530118 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700119 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700120 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700121 "moving child desc %p to freelist\n",
122 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700123 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700124 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700125 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530126 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700127 }
128}
129
Viresh Kumar61e183f2011-11-17 16:01:29 +0530130static void dwc_initialize(struct dw_dma_chan *dwc)
131{
132 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530133 u32 cfghi = DWC_CFGH_FIFO_MODE;
134 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
135
136 if (dwc->initialized == true)
137 return;
138
Andy Shevchenko3fe64092016-04-08 16:22:17 +0300139 cfghi |= DWC_CFGH_DST_PER(dwc->dst_id);
140 cfghi |= DWC_CFGH_SRC_PER(dwc->src_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530141
142 channel_writel(dwc, CFG_LO, cfglo);
143 channel_writel(dwc, CFG_HI, cfghi);
144
145 /* Enable interrupts */
146 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530147 channel_set_bit(dw, MASK.ERROR, dwc->mask);
148
149 dwc->initialized = true;
150}
151
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152/*----------------------------------------------------------------------*/
153
Andy Shevchenko39416672015-09-28 18:57:04 +0300154static inline unsigned int dwc_fast_ffs(unsigned long long v)
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300155{
156 /*
157 * We can be a lot more clever here, but this should take care
158 * of the most common optimization.
159 */
160 if (!(v & 7))
161 return 3;
162 else if (!(v & 3))
163 return 2;
164 else if (!(v & 1))
165 return 1;
166 return 0;
167}
168
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300169static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300170{
171 dev_err(chan2dev(&dwc->chan),
172 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
173 channel_readl(dwc, SAR),
174 channel_readl(dwc, DAR),
175 channel_readl(dwc, LLP),
176 channel_readl(dwc, CTL_HI),
177 channel_readl(dwc, CTL_LO));
178}
179
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300180static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
181{
182 channel_clear_bit(dw, CH_EN, dwc->mask);
183 while (dma_readl(dw, CH_EN) & dwc->mask)
184 cpu_relax();
185}
186
Andy Shevchenko1d455432012-06-19 13:34:03 +0300187/*----------------------------------------------------------------------*/
188
Andy Shevchenkofed25742012-09-21 15:05:49 +0300189/* Perform single block transfer */
190static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
191 struct dw_desc *desc)
192{
193 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
194 u32 ctllo;
195
Andy Shevchenko1d566f12014-01-13 14:04:48 +0200196 /*
197 * Software emulation of LLP mode relies on interrupts to continue
198 * multi block transfer.
199 */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300200 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
201
202 channel_writel(dwc, SAR, desc->lli.sar);
203 channel_writel(dwc, DAR, desc->lli.dar);
204 channel_writel(dwc, CTL_LO, ctllo);
205 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
206 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200207
208 /* Move pointer to next descriptor */
209 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300210}
211
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700212/* Called with dwc->lock held and bh disabled */
213static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
214{
215 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300216 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700217
218 /* ASSERT: channel is idle */
219 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700220 dev_err(chan2dev(&dwc->chan),
Jarkko Nikula550da642015-03-10 11:37:23 +0200221 "%s: BUG: Attempted to start non-idle channel\n",
222 __func__);
Andy Shevchenko1d455432012-06-19 13:34:03 +0300223 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700224
225 /* The tasklet will hopefully advance the queue... */
226 return;
227 }
228
Andy Shevchenkofed25742012-09-21 15:05:49 +0300229 if (dwc->nollp) {
230 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
231 &dwc->flags);
232 if (was_soft_llp) {
233 dev_err(chan2dev(&dwc->chan),
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200234 "BUG: Attempted to start new LLP transfer inside ongoing one\n");
Andy Shevchenkofed25742012-09-21 15:05:49 +0300235 return;
236 }
237
238 dwc_initialize(dwc);
239
Andy Shevchenko4702d522013-01-25 11:48:03 +0200240 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200241 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300242
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200243 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300244 dwc_do_single_block(dwc, first);
245
246 return;
247 }
248
Viresh Kumar61e183f2011-11-17 16:01:29 +0530249 dwc_initialize(dwc);
250
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700251 channel_writel(dwc, LLP, first->txd.phys);
252 channel_writel(dwc, CTL_LO,
253 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
254 channel_writel(dwc, CTL_HI, 0);
255 channel_set_bit(dw, CH_EN, dwc->mask);
256}
257
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300258static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
259{
Andy Shevchenkocba15612014-06-18 12:15:37 +0300260 struct dw_desc *desc;
261
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300262 if (list_empty(&dwc->queue))
263 return;
264
265 list_move(dwc->queue.next, &dwc->active_list);
Andy Shevchenkocba15612014-06-18 12:15:37 +0300266 desc = dwc_first_active(dwc);
267 dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
268 dwc_dostart(dwc, desc);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300269}
270
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700271/*----------------------------------------------------------------------*/
272
273static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530274dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
275 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700276{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530277 dma_async_tx_callback callback = NULL;
278 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700279 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530280 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530281 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700282
Dan Williams41d5e592009-01-06 11:38:21 -0700283 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700284
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530285 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000286 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530287 if (callback_required) {
288 callback = txd->callback;
289 param = txd->callback_param;
290 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700291
Viresh Kumare5180762011-03-03 15:47:20 +0530292 /* async_tx_ack */
293 list_for_each_entry(child, &desc->tx_list, desc_node)
294 async_tx_ack(&child->txd);
295 async_tx_ack(&desc->txd);
296
Dan Williamse0bd0f82009-09-08 17:53:02 -0700297 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700298 list_move(&desc->desc_node, &dwc->free_list);
299
Dan Williamsd38a8c62013-10-18 19:35:23 +0200300 dma_descriptor_unmap(txd);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530301 spin_unlock_irqrestore(&dwc->lock, flags);
302
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200303 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700304 callback(param);
305}
306
307static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
308{
309 struct dw_desc *desc, *_desc;
310 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530311 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700312
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530313 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700314 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700315 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700316 "BUG: XFER bit set, but channel not idle!\n");
317
318 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300319 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700320 }
321
322 /*
323 * Submit queued descriptors ASAP, i.e. before we go through
324 * the completed ones.
325 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700326 list_splice_init(&dwc->active_list, &list);
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300327 dwc_dostart_first_queued(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700328
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530329 spin_unlock_irqrestore(&dwc->lock, flags);
330
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700331 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530332 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700333}
334
Andy Shevchenko4702d522013-01-25 11:48:03 +0200335/* Returns how many bytes were already received from source */
336static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
337{
338 u32 ctlhi = channel_readl(dwc, CTL_HI);
339 u32 ctllo = channel_readl(dwc, CTL_LO);
340
341 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
342}
343
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700344static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
345{
346 dma_addr_t llp;
347 struct dw_desc *desc, *_desc;
348 struct dw_desc *child;
349 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530350 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700351
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530352 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700353 llp = channel_readl(dwc, LLP);
354 status_xfer = dma_readl(dw, RAW.XFER);
355
356 if (status_xfer & dwc->mask) {
357 /* Everything we've submitted is done */
358 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200359
360 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200361 struct list_head *head, *active = dwc->tx_node_active;
362
363 /*
364 * We are inside first active descriptor.
365 * Otherwise something is really wrong.
366 */
367 desc = dwc_first_active(dwc);
368
369 head = &desc->tx_list;
370 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200371 /* Update desc to reflect last sent one */
372 if (active != head->next)
373 desc = to_dw_desc(active->prev);
374
375 dwc->residue -= desc->len;
376
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200377 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200378
379 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200380 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200381
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200382 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200383 return;
384 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200385
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200386 /* We are done here */
387 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
388 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200389
390 dwc->residue = 0;
391
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530392 spin_unlock_irqrestore(&dwc->lock, flags);
393
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700394 dwc_complete_all(dw, dwc);
395 return;
396 }
397
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530398 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200399 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530400 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000401 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530402 }
Jamie Iles087809f2011-01-21 14:11:52 +0000403
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200404 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
405 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700406 spin_unlock_irqrestore(&dwc->lock, flags);
Dan Williams41d5e592009-01-06 11:38:21 -0700407 return;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700408 }
409
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200410 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700411
412 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko75c61222013-03-26 16:53:54 +0200413 /* Initial residue value */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200414 dwc->residue = desc->total_len;
415
Andy Shevchenko75c61222013-03-26 16:53:54 +0200416 /* Check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530417 if (desc->txd.phys == llp) {
418 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700419 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530420 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530421
Andy Shevchenko75c61222013-03-26 16:53:54 +0200422 /* Check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530423 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700424 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200425 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530426 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700427 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530428 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700429
Andy Shevchenko4702d522013-01-25 11:48:03 +0200430 dwc->residue -= desc->len;
431 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530432 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700433 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200434 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530435 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700436 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530437 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200438 dwc->residue -= child->len;
439 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700440
441 /*
442 * No descriptors so far seem to be in progress, i.e.
443 * this one must be done.
444 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530445 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530446 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530447 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700448 }
449
Dan Williams41d5e592009-01-06 11:38:21 -0700450 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700451 "BUG: All descriptors done, but channel not idle!\n");
452
453 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300454 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700455
Andy Shevchenkoe7637c62014-06-18 12:15:36 +0300456 dwc_dostart_first_queued(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530457 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700458}
459
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300460static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700461{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300462 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
463 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700464}
465
466static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
467{
468 struct dw_desc *bad_desc;
469 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530470 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700471
472 dwc_scan_descriptors(dw, dwc);
473
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530474 spin_lock_irqsave(&dwc->lock, flags);
475
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700476 /*
477 * The descriptor currently at the head of the active list is
478 * borked. Since we don't have any way to report errors, we'll
479 * just have to scream loudly and try to carry on.
480 */
481 bad_desc = dwc_first_active(dwc);
482 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530483 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484
485 /* Clear the error flag and try to restart the controller */
486 dma_writel(dw, CLEAR.ERROR, dwc->mask);
487 if (!list_empty(&dwc->active_list))
488 dwc_dostart(dwc, dwc_first_active(dwc));
489
490 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300491 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700492 * when someone submits a bad physical address in a
493 * descriptor, we should consider ourselves lucky that the
494 * controller flagged an error instead of scribbling over
495 * random memory locations.
496 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300497 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
498 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700499 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700500 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700501 dwc_dump_lli(dwc, &child->lli);
502
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530503 spin_unlock_irqrestore(&dwc->lock, flags);
504
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700505 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530506 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700507}
508
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200509/* --------------------- Cyclic DMA API extensions -------------------- */
510
Denis Efremov8004cbb2013-05-09 13:19:40 +0400511dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200512{
513 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
514 return channel_readl(dwc, SAR);
515}
516EXPORT_SYMBOL(dw_dma_get_src_addr);
517
Denis Efremov8004cbb2013-05-09 13:19:40 +0400518dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200519{
520 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
521 return channel_readl(dwc, DAR);
522}
523EXPORT_SYMBOL(dw_dma_get_dst_addr);
524
Andy Shevchenko75c61222013-03-26 16:53:54 +0200525/* Called with dwc->lock held and all DMAC interrupts disabled */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200526static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000527 u32 status_block, u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200528{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530529 unsigned long flags;
530
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000531 if (status_block & dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532 void (*callback)(void *param);
533 void *callback_param;
534
535 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
536 channel_readl(dwc, LLP));
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000537 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200538
539 callback = dwc->cdesc->period_callback;
540 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530541
542 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200543 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200544 }
545
546 /*
547 * Error and transfer complete are highly unlikely, and will most
548 * likely be due to a configuration error by the user.
549 */
550 if (unlikely(status_err & dwc->mask) ||
551 unlikely(status_xfer & dwc->mask)) {
552 int i;
553
Andy Shevchenkofc61f6b2014-01-13 14:04:49 +0200554 dev_err(chan2dev(&dwc->chan),
555 "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
556 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530557
558 spin_lock_irqsave(&dwc->lock, flags);
559
Andy Shevchenko1d455432012-06-19 13:34:03 +0300560 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200561
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300562 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200563
Andy Shevchenko75c61222013-03-26 16:53:54 +0200564 /* Make sure DMA does not restart by loading a new list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200565 channel_writel(dwc, LLP, 0);
566 channel_writel(dwc, CTL_LO, 0);
567 channel_writel(dwc, CTL_HI, 0);
568
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000569 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200570 dma_writel(dw, CLEAR.ERROR, dwc->mask);
571 dma_writel(dw, CLEAR.XFER, dwc->mask);
572
573 for (i = 0; i < dwc->cdesc->periods; i++)
574 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530575
576 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200577 }
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +0200578
579 /* Re-enable interrupts */
580 channel_set_bit(dw, MASK.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200581}
582
583/* ------------------------------------------------------------------------- */
584
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700585static void dw_dma_tasklet(unsigned long data)
586{
587 struct dw_dma *dw = (struct dw_dma *)data;
588 struct dw_dma_chan *dwc;
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000589 u32 status_block;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700590 u32 status_xfer;
591 u32 status_err;
592 int i;
593
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000594 status_block = dma_readl(dw, RAW.BLOCK);
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700595 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700596 status_err = dma_readl(dw, RAW.ERROR);
597
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300598 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700599
600 for (i = 0; i < dw->dma.chancnt; i++) {
601 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200602 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000603 dwc_handle_cyclic(dw, dwc, status_block, status_err,
604 status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200605 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700606 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200607 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700608 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700609 }
610
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +0200611 /* Re-enable interrupts */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700612 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700613 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
614}
615
616static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
617{
618 struct dw_dma *dw = dev_id;
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200619 u32 status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700620
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200621 /* Check if we have any interrupt from the DMAC which is not in use */
622 if (!dw->in_use)
623 return IRQ_NONE;
624
625 status = dma_readl(dw, STATUS_INT);
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300626 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
627
628 /* Check if we have any interrupt from the DMAC */
Andy Shevchenko02a21b72015-12-04 23:49:24 +0200629 if (!status)
Andy Shevchenko3783cef2013-07-15 15:04:39 +0300630 return IRQ_NONE;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700631
632 /*
633 * Just disable the interrupts. We'll turn them back on in the
634 * softirq handler.
635 */
636 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000637 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700638 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
639
640 status = dma_readl(dw, STATUS_INT);
641 if (status) {
642 dev_err(dw->dma.dev,
643 "BUG: Unexpected interrupts pending: 0x%x\n",
644 status);
645
646 /* Try to recover */
647 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Mans Rullgard2895b2c2016-01-11 13:04:29 +0000648 channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700649 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
650 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
651 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
652 }
653
654 tasklet_schedule(&dw->tasklet);
655
656 return IRQ_HANDLED;
657}
658
659/*----------------------------------------------------------------------*/
660
661static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
662{
663 struct dw_desc *desc = txd_to_dw_desc(tx);
664 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
665 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530666 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700667
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530668 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000669 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700670
671 /*
672 * REVISIT: We should attempt to chain as many descriptors as
673 * possible, perhaps even appending to those already submitted
674 * for DMA. But this is hard to do in a race-free manner.
675 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700676
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +0300677 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__, desc->txd.cookie);
678 list_add_tail(&desc->desc_node, &dwc->queue);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700679
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530680 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700681
682 return cookie;
683}
684
685static struct dma_async_tx_descriptor *
686dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
687 size_t len, unsigned long flags)
688{
689 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200690 struct dw_dma *dw = to_dw_dma(chan->device);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700691 struct dw_desc *desc;
692 struct dw_desc *first;
693 struct dw_desc *prev;
694 size_t xfer_count;
695 size_t offset;
696 unsigned int src_width;
697 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300698 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700699 u32 ctllo;
700
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300701 dev_vdbg(chan2dev(chan),
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +0200702 "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
703 &dest, &src, len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700704
705 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300706 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700707 return NULL;
708 }
709
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200710 dwc->direction = DMA_MEM_TO_MEM;
711
Andy Shevchenkoc4220252016-03-18 16:24:41 +0200712 data_width = dw->data_width[dwc->m_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300713
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300714 src_width = dst_width = min_t(unsigned int, data_width,
Andy Shevchenko39416672015-09-28 18:57:04 +0300715 dwc_fast_ffs(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700716
Viresh Kumar327e6972012-02-01 16:12:26 +0530717 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700718 | DWC_CTLL_DST_WIDTH(dst_width)
719 | DWC_CTLL_SRC_WIDTH(src_width)
720 | DWC_CTLL_DST_INC
721 | DWC_CTLL_SRC_INC
722 | DWC_CTLL_FC_M2M;
723 prev = first = NULL;
724
725 for (offset = 0; offset < len; offset += xfer_count << src_width) {
726 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300727 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700728
729 desc = dwc_desc_get(dwc);
730 if (!desc)
731 goto err_desc_get;
732
733 desc->lli.sar = src + offset;
734 desc->lli.dar = dest + offset;
735 desc->lli.ctllo = ctllo;
736 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200737 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700738
739 if (!first) {
740 first = desc;
741 } else {
742 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700743 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700744 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700745 }
746 prev = desc;
747 }
748
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700749 if (flags & DMA_PREP_INTERRUPT)
750 /* Trigger interrupt after last block */
751 prev->lli.ctllo |= DWC_CTLL_INT_EN;
752
753 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700754 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200755 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700756
757 return &first->txd;
758
759err_desc_get:
760 dwc_desc_put(dwc, first);
761 return NULL;
762}
763
764static struct dma_async_tx_descriptor *
765dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530766 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500767 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700768{
769 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Arnd Bergmannf7760762013-03-26 16:53:57 +0200770 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar327e6972012-02-01 16:12:26 +0530771 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700772 struct dw_desc *prev;
773 struct dw_desc *first;
774 u32 ctllo;
775 dma_addr_t reg;
776 unsigned int reg_width;
777 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300778 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700779 unsigned int i;
780 struct scatterlist *sg;
781 size_t total_len = 0;
782
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300783 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700784
Andy Shevchenko495aea42013-01-10 11:11:41 +0200785 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700786 return NULL;
787
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200788 dwc->direction = direction;
789
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700790 prev = first = NULL;
791
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700792 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530793 case DMA_MEM_TO_DEV:
Andy Shevchenko39416672015-09-28 18:57:04 +0300794 reg_width = __ffs(sconfig->dst_addr_width);
Viresh Kumar327e6972012-02-01 16:12:26 +0530795 reg = sconfig->dst_addr;
796 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700797 | DWC_CTLL_DST_WIDTH(reg_width)
798 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530799 | DWC_CTLL_SRC_INC);
800
801 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
802 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
803
Andy Shevchenkoc4220252016-03-18 16:24:41 +0200804 data_width = dw->data_width[dwc->m_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300805
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806 for_each_sg(sgl, sg, sg_len, i) {
807 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530808 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700809
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200810 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530812
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300813 mem_width = min_t(unsigned int,
Andy Shevchenko39416672015-09-28 18:57:04 +0300814 data_width, dwc_fast_ffs(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700815
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530816slave_sg_todev_fill_desc:
817 desc = dwc_desc_get(dwc);
Jarkko Nikulab2607222015-03-10 11:37:24 +0200818 if (!desc)
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530819 goto err_desc_get;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530820
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700821 desc->lli.sar = mem;
822 desc->lli.dar = reg;
823 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300824 if ((len >> mem_width) > dwc->block_size) {
825 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530826 mem += dlen;
827 len -= dlen;
828 } else {
829 dlen = len;
830 len = 0;
831 }
832
833 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200834 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700835
836 if (!first) {
837 first = desc;
838 } else {
839 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700840 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700841 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700842 }
843 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530844 total_len += dlen;
845
846 if (len)
847 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700848 }
849 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530850 case DMA_DEV_TO_MEM:
Andy Shevchenko39416672015-09-28 18:57:04 +0300851 reg_width = __ffs(sconfig->src_addr_width);
Viresh Kumar327e6972012-02-01 16:12:26 +0530852 reg = sconfig->src_addr;
853 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700854 | DWC_CTLL_SRC_WIDTH(reg_width)
855 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530856 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700857
Viresh Kumar327e6972012-02-01 16:12:26 +0530858 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
859 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
860
Andy Shevchenkoc4220252016-03-18 16:24:41 +0200861 data_width = dw->data_width[dwc->m_master];
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300862
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700863 for_each_sg(sgl, sg, sg_len, i) {
864 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530865 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700866
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200867 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700868 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530869
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300870 mem_width = min_t(unsigned int,
Andy Shevchenko39416672015-09-28 18:57:04 +0300871 data_width, dwc_fast_ffs(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700872
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530873slave_sg_fromdev_fill_desc:
874 desc = dwc_desc_get(dwc);
Jarkko Nikulab2607222015-03-10 11:37:24 +0200875 if (!desc)
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530876 goto err_desc_get;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530877
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700878 desc->lli.sar = reg;
879 desc->lli.dar = mem;
880 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300881 if ((len >> reg_width) > dwc->block_size) {
882 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530883 mem += dlen;
884 len -= dlen;
885 } else {
886 dlen = len;
887 len = 0;
888 }
889 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200890 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700891
892 if (!first) {
893 first = desc;
894 } else {
895 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700896 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700897 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700898 }
899 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530900 total_len += dlen;
901
902 if (len)
903 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700904 }
905 break;
906 default:
907 return NULL;
908 }
909
910 if (flags & DMA_PREP_INTERRUPT)
911 /* Trigger interrupt after last block */
912 prev->lli.ctllo |= DWC_CTLL_INT_EN;
913
914 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200915 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700916
917 return &first->txd;
918
919err_desc_get:
Jarkko Nikulab2607222015-03-10 11:37:24 +0200920 dev_err(chan2dev(chan),
921 "not enough descriptors available. Direction %d\n", direction);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700922 dwc_desc_put(dwc, first);
923 return NULL;
924}
925
Andy Shevchenko4d130de2014-08-19 20:29:16 +0300926bool dw_dma_filter(struct dma_chan *chan, void *param)
927{
928 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
929 struct dw_dma_slave *dws = param;
930
Andy Shevchenko3fe64092016-04-08 16:22:17 +0300931 if (dws->dma_dev != chan->device->dev)
Andy Shevchenko4d130de2014-08-19 20:29:16 +0300932 return false;
933
934 /* We have to copy data since dws can be temporary storage */
935
936 dwc->src_id = dws->src_id;
937 dwc->dst_id = dws->dst_id;
938
Andy Shevchenkoc4220252016-03-18 16:24:41 +0200939 dwc->m_master = dws->m_master;
940 dwc->p_master = dws->p_master;
Andy Shevchenko4d130de2014-08-19 20:29:16 +0300941
942 return true;
943}
944EXPORT_SYMBOL_GPL(dw_dma_filter);
945
Viresh Kumar327e6972012-02-01 16:12:26 +0530946/*
947 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
948 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
949 *
950 * NOTE: burst size 2 is not supported by controller.
951 *
952 * This can be done by finding least significant bit set: n & (n - 1)
953 */
954static inline void convert_burst(u32 *maxburst)
955{
956 if (*maxburst > 1)
957 *maxburst = fls(*maxburst) - 2;
958 else
959 *maxburst = 0;
960}
961
Maxime Riparda4b0d342014-11-17 14:42:12 +0100962static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
Viresh Kumar327e6972012-02-01 16:12:26 +0530963{
964 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
965
Andy Shevchenko495aea42013-01-10 11:11:41 +0200966 /* Check if chan will be configured for slave transfers */
967 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +0530968 return -EINVAL;
969
970 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200971 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +0530972
973 convert_burst(&dwc->dma_sconfig.src_maxburst);
974 convert_burst(&dwc->dma_sconfig.dst_maxburst);
975
976 return 0;
977}
978
Maxime Riparda4b0d342014-11-17 14:42:12 +0100979static int dwc_pause(struct dma_chan *chan)
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200980{
Maxime Riparda4b0d342014-11-17 14:42:12 +0100981 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
982 unsigned long flags;
983 unsigned int count = 20; /* timeout iterations */
984 u32 cfglo;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200985
Maxime Riparda4b0d342014-11-17 14:42:12 +0100986 spin_lock_irqsave(&dwc->lock, flags);
987
988 cfglo = channel_readl(dwc, CFG_LO);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200989 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
Andy Shevchenko123b69a2013-03-21 11:49:17 +0200990 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
991 udelay(2);
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200992
993 dwc->paused = true;
Maxime Riparda4b0d342014-11-17 14:42:12 +0100994
995 spin_unlock_irqrestore(&dwc->lock, flags);
996
997 return 0;
Andy Shevchenko21fe3c52013-01-09 10:17:14 +0200998}
999
1000static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1001{
1002 u32 cfglo = channel_readl(dwc, CFG_LO);
1003
1004 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1005
1006 dwc->paused = false;
1007}
1008
Maxime Riparda4b0d342014-11-17 14:42:12 +01001009static int dwc_resume(struct dma_chan *chan)
1010{
1011 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1012 unsigned long flags;
1013
1014 if (!dwc->paused)
1015 return 0;
1016
1017 spin_lock_irqsave(&dwc->lock, flags);
1018
1019 dwc_chan_resume(dwc);
1020
1021 spin_unlock_irqrestore(&dwc->lock, flags);
1022
1023 return 0;
1024}
1025
1026static int dwc_terminate_all(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001027{
1028 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1029 struct dw_dma *dw = to_dw_dma(chan->device);
1030 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301031 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001032 LIST_HEAD(list);
1033
Maxime Riparda4b0d342014-11-17 14:42:12 +01001034 spin_lock_irqsave(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001035
Maxime Riparda4b0d342014-11-17 14:42:12 +01001036 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001037
Maxime Riparda4b0d342014-11-17 14:42:12 +01001038 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001039
Maxime Riparda4b0d342014-11-17 14:42:12 +01001040 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001041
Maxime Riparda4b0d342014-11-17 14:42:12 +01001042 /* active_list entries will end up before queued entries */
1043 list_splice_init(&dwc->queue, &list);
1044 list_splice_init(&dwc->active_list, &list);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001045
Maxime Riparda4b0d342014-11-17 14:42:12 +01001046 spin_unlock_irqrestore(&dwc->lock, flags);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001047
Maxime Riparda4b0d342014-11-17 14:42:12 +01001048 /* Flush all pending and queued descriptors */
1049 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1050 dwc_descriptor_complete(dwc, desc, false);
Linus Walleijc3635c72010-03-26 16:44:01 -07001051
Linus Walleijc3635c72010-03-26 16:44:01 -07001052 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001053}
1054
Andy Shevchenko4702d522013-01-25 11:48:03 +02001055static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1056{
1057 unsigned long flags;
1058 u32 residue;
1059
1060 spin_lock_irqsave(&dwc->lock, flags);
1061
1062 residue = dwc->residue;
1063 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1064 residue -= dwc_get_sent(dwc);
1065
1066 spin_unlock_irqrestore(&dwc->lock, flags);
1067 return residue;
1068}
1069
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001070static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001071dwc_tx_status(struct dma_chan *chan,
1072 dma_cookie_t cookie,
1073 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001074{
1075 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001076 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001077
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001078 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301079 if (ret == DMA_COMPLETE)
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001080 return ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001081
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001082 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083
Andy Shevchenko12381dc2013-07-15 15:04:40 +03001084 ret = dma_cookie_status(chan, cookie, txstate);
Vinod Koul2c404102013-10-16 13:41:15 +05301085 if (ret != DMA_COMPLETE)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001086 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001087
Andy Shevchenkoeffd5cf2013-07-15 15:04:41 +03001088 if (dwc->paused && ret == DMA_IN_PROGRESS)
Linus Walleija7c57cf2011-04-19 08:31:32 +08001089 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001090
1091 return ret;
1092}
1093
1094static void dwc_issue_pending(struct dma_chan *chan)
1095{
1096 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001097 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001098
Andy Shevchenkodd8ecfca2014-06-18 12:15:38 +03001099 spin_lock_irqsave(&dwc->lock, flags);
1100 if (list_empty(&dwc->active_list))
1101 dwc_dostart_first_queued(dwc);
1102 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001103}
1104
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001105/*----------------------------------------------------------------------*/
1106
1107static void dw_dma_off(struct dw_dma *dw)
1108{
1109 int i;
1110
1111 dma_writel(dw, CFG, 0);
1112
1113 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001114 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001115 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1116 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1117 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1118
1119 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1120 cpu_relax();
1121
1122 for (i = 0; i < dw->dma.chancnt; i++)
1123 dw->chan[i].initialized = false;
1124}
1125
1126static void dw_dma_on(struct dw_dma *dw)
1127{
1128 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1129}
1130
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001131static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001132{
1133 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1134 struct dw_dma *dw = to_dw_dma(chan->device);
1135 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001136 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301137 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001138
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001139 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001140
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001141 /* ASSERT: channel is idle */
1142 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001143 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001144 return -EIO;
1145 }
1146
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001147 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001148
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001149 /*
1150 * NOTE: some controllers may have additional features that we
1151 * need to initialize here, like "scatter-gather" (which
1152 * doesn't mean what you think it means), and status writeback.
1153 */
1154
Andy Shevchenko3fe64092016-04-08 16:22:17 +03001155 /*
1156 * We need controller-specific data to set up slave transfers.
1157 */
1158 if (chan->private && !dw_dma_filter(chan, chan->private)) {
1159 dev_warn(chan2dev(chan), "Wrong controller-specific data\n");
1160 return -EINVAL;
1161 }
1162
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001163 /* Enable controller here if needed */
1164 if (!dw->in_use)
1165 dw_dma_on(dw);
1166 dw->in_use |= dwc->mask;
1167
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301168 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001169 i = dwc->descs_allocated;
1170 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001171 dma_addr_t phys;
1172
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301173 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001174
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001175 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001176 if (!desc)
1177 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001178
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001179 memset(desc, 0, sizeof(struct dw_desc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001180
Dan Williamse0bd0f82009-09-08 17:53:02 -07001181 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001182 dma_async_tx_descriptor_init(&desc->txd, chan);
1183 desc->txd.tx_submit = dwc_tx_submit;
1184 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001185 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001186
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001187 dwc_desc_put(dwc, desc);
1188
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301189 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001190 i = ++dwc->descs_allocated;
1191 }
1192
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301193 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001194
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001195 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001196
1197 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001198
1199err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001200 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1201
1202 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001203}
1204
1205static void dwc_free_chan_resources(struct dma_chan *chan)
1206{
1207 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1208 struct dw_dma *dw = to_dw_dma(chan->device);
1209 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301210 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001211 LIST_HEAD(list);
1212
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001213 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001214 dwc->descs_allocated);
1215
1216 /* ASSERT: channel is idle */
1217 BUG_ON(!list_empty(&dwc->active_list));
1218 BUG_ON(!list_empty(&dwc->queue));
1219 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1220
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301221 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001222 list_splice_init(&dwc->free_list, &list);
1223 dwc->descs_allocated = 0;
Andy Shevchenko3fe64092016-04-08 16:22:17 +03001224
1225 /* Clear custom channel configuration */
1226 dwc->src_id = 0;
1227 dwc->dst_id = 0;
1228
Andy Shevchenkoc4220252016-03-18 16:24:41 +02001229 dwc->m_master = 0;
1230 dwc->p_master = 0;
Andy Shevchenko3fe64092016-04-08 16:22:17 +03001231
Viresh Kumar61e183f2011-11-17 16:01:29 +05301232 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001233
1234 /* Disable interrupts */
1235 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001236 channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001237 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1238
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301239 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001240
Andy Shevchenko99d9bf42014-09-23 17:18:14 +03001241 /* Disable controller in case it was a last user */
1242 dw->in_use &= ~dwc->mask;
1243 if (!dw->in_use)
1244 dw_dma_off(dw);
1245
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001246 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001247 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001248 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001249 }
1250
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001251 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001252}
1253
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001254/* --------------------- Cyclic DMA API extensions -------------------- */
1255
1256/**
1257 * dw_dma_cyclic_start - start the cyclic DMA transfer
1258 * @chan: the DMA channel to start
1259 *
1260 * Must be called with soft interrupts disabled. Returns zero on success or
1261 * -errno on failure.
1262 */
1263int dw_dma_cyclic_start(struct dma_chan *chan)
1264{
1265 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +02001266 struct dw_dma *dw = to_dw_dma(chan->device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301267 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001268
1269 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1270 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1271 return -ENODEV;
1272 }
1273
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301274 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +02001275
1276 /* Enable interrupts to perform cyclic transfer */
1277 channel_set_bit(dw, MASK.BLOCK, dwc->mask);
1278
Mans Rullgarddf3bb8a2016-01-11 13:04:28 +00001279 dwc_dostart(dwc, dwc->cdesc->desc[0]);
Andy Shevchenkoee1cdcd2016-02-10 15:59:42 +02001280
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301281 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001282
1283 return 0;
1284}
1285EXPORT_SYMBOL(dw_dma_cyclic_start);
1286
1287/**
1288 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1289 * @chan: the DMA channel to stop
1290 *
1291 * Must be called with soft interrupts disabled.
1292 */
1293void dw_dma_cyclic_stop(struct dma_chan *chan)
1294{
1295 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1296 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301297 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001298
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301299 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001300
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001301 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001302
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301303 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001304}
1305EXPORT_SYMBOL(dw_dma_cyclic_stop);
1306
1307/**
1308 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1309 * @chan: the DMA channel to prepare
1310 * @buf_addr: physical DMA address where the buffer starts
1311 * @buf_len: total number of bytes for the entire buffer
1312 * @period_len: number of bytes for each period
1313 * @direction: transfer direction, to or from device
1314 *
1315 * Must be called before trying to start the transfer. Returns a valid struct
1316 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1317 */
1318struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1319 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301320 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001321{
1322 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301323 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001324 struct dw_cyclic_desc *cdesc;
1325 struct dw_cyclic_desc *retval = NULL;
1326 struct dw_desc *desc;
1327 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001328 unsigned long was_cyclic;
1329 unsigned int reg_width;
1330 unsigned int periods;
1331 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301332 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001333
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301334 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001335 if (dwc->nollp) {
1336 spin_unlock_irqrestore(&dwc->lock, flags);
1337 dev_dbg(chan2dev(&dwc->chan),
1338 "channel doesn't support LLP transfers\n");
1339 return ERR_PTR(-EINVAL);
1340 }
1341
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001342 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301343 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001344 dev_dbg(chan2dev(&dwc->chan),
1345 "queue and/or active list are not empty\n");
1346 return ERR_PTR(-EBUSY);
1347 }
1348
1349 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301350 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001351 if (was_cyclic) {
1352 dev_dbg(chan2dev(&dwc->chan),
1353 "channel already prepared for cyclic DMA\n");
1354 return ERR_PTR(-EBUSY);
1355 }
1356
1357 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301358
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001359 if (unlikely(!is_slave_direction(direction)))
1360 goto out_err;
1361
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001362 dwc->direction = direction;
1363
Viresh Kumar327e6972012-02-01 16:12:26 +05301364 if (direction == DMA_MEM_TO_DEV)
1365 reg_width = __ffs(sconfig->dst_addr_width);
1366 else
1367 reg_width = __ffs(sconfig->src_addr_width);
1368
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001369 periods = buf_len / period_len;
1370
1371 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001372 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001373 goto out_err;
1374 if (unlikely(period_len & ((1 << reg_width) - 1)))
1375 goto out_err;
1376 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1377 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001378
1379 retval = ERR_PTR(-ENOMEM);
1380
1381 if (periods > NR_DESCS_PER_CHANNEL)
1382 goto out_err;
1383
1384 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1385 if (!cdesc)
1386 goto out_err;
1387
1388 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1389 if (!cdesc->desc)
1390 goto out_err_alloc;
1391
1392 for (i = 0; i < periods; i++) {
1393 desc = dwc_desc_get(dwc);
1394 if (!desc)
1395 goto out_err_desc_get;
1396
1397 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301398 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301399 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001400 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301401 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001402 | DWC_CTLL_DST_WIDTH(reg_width)
1403 | DWC_CTLL_SRC_WIDTH(reg_width)
1404 | DWC_CTLL_DST_FIX
1405 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001406 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301407
1408 desc->lli.ctllo |= sconfig->device_fc ?
1409 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1410 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1411
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001412 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301413 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001414 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301415 desc->lli.sar = sconfig->src_addr;
1416 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001417 | DWC_CTLL_SRC_WIDTH(reg_width)
1418 | DWC_CTLL_DST_WIDTH(reg_width)
1419 | DWC_CTLL_DST_INC
1420 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001421 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301422
1423 desc->lli.ctllo |= sconfig->device_fc ?
1424 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1425 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1426
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001427 break;
1428 default:
1429 break;
1430 }
1431
1432 desc->lli.ctlhi = (period_len >> reg_width);
1433 cdesc->desc[i] = desc;
1434
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001435 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001436 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001437
1438 last = desc;
1439 }
1440
Andy Shevchenko75c61222013-03-26 16:53:54 +02001441 /* Let's make a cyclic list */
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001442 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001443
Andy Shevchenko5a87f0e2014-01-13 14:04:50 +02001444 dev_dbg(chan2dev(&dwc->chan),
1445 "cyclic prepared buf %pad len %zu period %zu periods %d\n",
1446 &buf_addr, buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001447
1448 cdesc->periods = periods;
1449 dwc->cdesc = cdesc;
1450
1451 return cdesc;
1452
1453out_err_desc_get:
1454 while (i--)
1455 dwc_desc_put(dwc, cdesc->desc[i]);
1456out_err_alloc:
1457 kfree(cdesc);
1458out_err:
1459 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1460 return (struct dw_cyclic_desc *)retval;
1461}
1462EXPORT_SYMBOL(dw_dma_cyclic_prep);
1463
1464/**
1465 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1466 * @chan: the DMA channel to free
1467 */
1468void dw_dma_cyclic_free(struct dma_chan *chan)
1469{
1470 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1471 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1472 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1473 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301474 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001475
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001476 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001477
1478 if (!cdesc)
1479 return;
1480
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301481 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001482
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001483 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001484
Mans Rullgard2895b2c2016-01-11 13:04:29 +00001485 dma_writel(dw, CLEAR.BLOCK, dwc->mask);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001486 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1487 dma_writel(dw, CLEAR.XFER, dwc->mask);
1488
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301489 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001490
1491 for (i = 0; i < cdesc->periods; i++)
1492 dwc_desc_put(dwc, cdesc->desc[i]);
1493
1494 kfree(cdesc->desc);
1495 kfree(cdesc);
1496
1497 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1498}
1499EXPORT_SYMBOL(dw_dma_cyclic_free);
1500
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001501/*----------------------------------------------------------------------*/
1502
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001503int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
Viresh Kumara9ddb572012-10-16 09:49:17 +05301504{
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001505 struct dw_dma *dw;
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001506 bool autocfg = false;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001507 unsigned int dw_params;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001508 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001509 int err;
1510 int i;
1511
Andy Shevchenko000871c2014-03-05 15:48:12 +02001512 dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
1513 if (!dw)
1514 return -ENOMEM;
1515
1516 dw->regs = chip->regs;
1517 chip->dw = dw;
1518
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001519 pm_runtime_get_sync(chip->dev);
1520
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001521 if (!pdata) {
1522 dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
1523 dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001524
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001525 autocfg = dw_params >> DW_PARAMS_EN & 1;
1526 if (!autocfg) {
1527 err = -EINVAL;
1528 goto err_pdata;
1529 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001530
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001531 pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001532 if (!pdata) {
1533 err = -ENOMEM;
1534 goto err_pdata;
1535 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001536
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001537 /* Get hardware configuration parameters */
1538 pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
1539 pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1540 for (i = 0; i < pdata->nr_masters; i++) {
1541 pdata->data_width[i] =
1542 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1543 }
1544 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1545
Andy Shevchenko123de542013-01-09 10:17:01 +02001546 /* Fill platform data with the default values */
1547 pdata->is_private = true;
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001548 pdata->is_memcpy = true;
Andy Shevchenko123de542013-01-09 10:17:01 +02001549 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1550 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001551 } else if (pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001552 err = -EINVAL;
1553 goto err_pdata;
1554 }
Andy Shevchenko123de542013-01-09 10:17:01 +02001555
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001556 dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
Andy Shevchenko000871c2014-03-05 15:48:12 +02001557 GFP_KERNEL);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001558 if (!dw->chan) {
1559 err = -ENOMEM;
1560 goto err_pdata;
1561 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001562
Andy Shevchenko75c61222013-03-26 16:53:54 +02001563 /* Get hardware configuration parameters */
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001564 dw->nr_masters = pdata->nr_masters;
1565 for (i = 0; i < dw->nr_masters; i++)
1566 dw->data_width[i] = pdata->data_width[i];
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001567
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001568 /* Calculate all channel mask before DMA setup */
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001569 dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001570
Andy Shevchenko75c61222013-03-26 16:53:54 +02001571 /* Force dma off, just in case */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001572 dw_dma_off(dw);
1573
Andy Shevchenko75c61222013-03-26 16:53:54 +02001574 /* Create a pool of consistent memory blocks for hardware descriptors */
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001575 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001576 sizeof(struct dw_desc), 4, 0);
1577 if (!dw->desc_pool) {
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001578 dev_err(chip->dev, "No memory for descriptors dma pool\n");
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001579 err = -ENOMEM;
1580 goto err_pdata;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001581 }
1582
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001583 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1584
Andy Shevchenko97977f72014-05-07 10:56:24 +03001585 err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
1586 "dw_dmac", dw);
1587 if (err)
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001588 goto err_pdata;
Andy Shevchenko97977f72014-05-07 10:56:24 +03001589
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001590 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001591 for (i = 0; i < pdata->nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001592 struct dw_dma_chan *dwc = &dw->chan[i];
1593
1594 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001595 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301596 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1597 list_add_tail(&dwc->chan.device_node,
1598 &dw->dma.channels);
1599 else
1600 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001601
Viresh Kumar93317e82011-03-03 15:47:22 +05301602 /* 7 is highest priority & 0 is lowest. */
1603 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001604 dwc->priority = pdata->nr_channels - i - 1;
Viresh Kumar93317e82011-03-03 15:47:22 +05301605 else
1606 dwc->priority = i;
1607
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001608 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1609 spin_lock_init(&dwc->lock);
1610 dwc->mask = 1 << i;
1611
1612 INIT_LIST_HEAD(&dwc->active_list);
1613 INIT_LIST_HEAD(&dwc->queue);
1614 INIT_LIST_HEAD(&dwc->free_list);
1615
1616 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001617
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001618 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001619
Andy Shevchenko75c61222013-03-26 16:53:54 +02001620 /* Hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001621 if (autocfg) {
1622 unsigned int dwc_params;
Andy Shevchenko6bea0f62015-09-28 18:57:03 +03001623 unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001624 void __iomem *addr = chip->regs + r * sizeof(u32);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001625
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001626 dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001627
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001628 dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1629 dwc_params);
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001630
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001631 /*
1632 * Decode maximum block size for given channel. The
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001633 * stored 4 bit value represents blocks from 0x00 for 3
Andy Shevchenko1d566f12014-01-13 14:04:48 +02001634 * up to 0x0a for 4095.
1635 */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001636 dwc->block_size =
1637 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001638 dwc->nollp =
1639 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1640 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001641 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001642
1643 /* Check if channel supports multi block transfer */
1644 channel_writel(dwc, LLP, 0xfffffffc);
1645 dwc->nollp =
1646 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1647 channel_writel(dwc, LLP, 0);
1648 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001649 }
1650
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001651 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001652 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001653 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001654 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1655 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1656 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1657
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001658 /* Set capabilities */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001659 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001660 if (pdata->is_private)
1661 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Andy Shevchenkodf5c7382015-10-13 20:09:19 +03001662 if (pdata->is_memcpy)
1663 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1664
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001665 dw->dma.dev = chip->dev;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001666 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1667 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1668
1669 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001670 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Andy Shevchenko029a40e2015-01-02 16:17:24 +02001671
Maxime Riparda4b0d342014-11-17 14:42:12 +01001672 dw->dma.device_config = dwc_config;
1673 dw->dma.device_pause = dwc_pause;
1674 dw->dma.device_resume = dwc_resume;
1675 dw->dma.device_terminate_all = dwc_terminate_all;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001676
Linus Walleij07934482010-03-26 16:50:49 -07001677 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001678 dw->dma.device_issue_pending = dwc_issue_pending;
1679
Andy Shevchenko029a40e2015-01-02 16:17:24 +02001680 /* DMA capabilities */
1681 dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
1682 dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
1683 dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
1684 BIT(DMA_MEM_TO_MEM);
1685 dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1686
Andy Shevchenko12229342014-05-08 12:01:50 +03001687 err = dma_async_device_register(&dw->dma);
1688 if (err)
1689 goto err_dma_register;
1690
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001691 dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
Andy Shevchenko30cb2632015-10-13 20:09:17 +03001692 pdata->nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001693
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001694 pm_runtime_put_sync_suspend(chip->dev);
1695
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001696 return 0;
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001697
Andy Shevchenko12229342014-05-08 12:01:50 +03001698err_dma_register:
1699 free_irq(chip->irq, dw);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001700err_pdata:
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001701 pm_runtime_put_sync_suspend(chip->dev);
Andy Shevchenko8be4f522014-05-08 12:01:49 +03001702 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001703}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001704EXPORT_SYMBOL_GPL(dw_dma_probe);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001705
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001706int dw_dma_remove(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001707{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001708 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001709 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001710
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001711 pm_runtime_get_sync(chip->dev);
1712
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001713 dw_dma_off(dw);
1714 dma_async_device_unregister(&dw->dma);
1715
Andy Shevchenko97977f72014-05-07 10:56:24 +03001716 free_irq(chip->irq, dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001717 tasklet_kill(&dw->tasklet);
1718
1719 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1720 chan.device_node) {
1721 list_del(&dwc->chan.device_node);
1722 channel_clear_bit(dw, CH_EN, dwc->mask);
1723 }
1724
Andy Shevchenkobb32baf2014-11-05 18:34:48 +02001725 pm_runtime_put_sync_suspend(chip->dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001726 return 0;
1727}
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001728EXPORT_SYMBOL_GPL(dw_dma_remove);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001729
Andy Shevchenko2540f742014-09-23 17:18:13 +03001730int dw_dma_disable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001731{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001732 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001733
Andy Shevchenko6168d562012-10-18 17:34:10 +03001734 dw_dma_off(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001735 return 0;
1736}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001737EXPORT_SYMBOL_GPL(dw_dma_disable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001738
Andy Shevchenko2540f742014-09-23 17:18:13 +03001739int dw_dma_enable(struct dw_dma_chip *chip)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001740{
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001741 struct dw_dma *dw = chip->dw;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001742
Andy Shevchenko7a83c042014-09-23 17:18:12 +03001743 dw_dma_on(dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001744 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001745}
Andy Shevchenko2540f742014-09-23 17:18:13 +03001746EXPORT_SYMBOL_GPL(dw_dma_enable);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001747
1748MODULE_LICENSE("GPL v2");
Andy Shevchenko9cade1a2013-06-05 15:26:45 +03001749MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001750MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumarda899472015-07-17 16:23:50 -07001751MODULE_AUTHOR("Viresh Kumar <vireshk@kernel.org>");