Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> |
| 30 | * Dave Airlie |
| 31 | */ |
| 32 | #include <linux/list.h> |
| 33 | #include <linux/slab.h> |
| 34 | #include <drm/drmP.h> |
| 35 | #include <drm/amdgpu_drm.h> |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 36 | #include <drm/drm_cache.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 37 | #include "amdgpu.h" |
| 38 | #include "amdgpu_trace.h" |
| 39 | |
| 40 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 41 | |
| 42 | static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev, |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 43 | struct ttm_mem_reg *mem) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 44 | { |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 45 | if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size) |
| 46 | return 0; |
| 47 | |
| 48 | return ((mem->start << PAGE_SHIFT) + mem->size) > |
| 49 | adev->mc.visible_vram_size ? |
| 50 | adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) : |
| 51 | mem->size; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 52 | } |
| 53 | |
| 54 | static void amdgpu_update_memory_usage(struct amdgpu_device *adev, |
| 55 | struct ttm_mem_reg *old_mem, |
| 56 | struct ttm_mem_reg *new_mem) |
| 57 | { |
| 58 | u64 vis_size; |
| 59 | if (!adev) |
| 60 | return; |
| 61 | |
| 62 | if (new_mem) { |
| 63 | switch (new_mem->mem_type) { |
| 64 | case TTM_PL_TT: |
| 65 | atomic64_add(new_mem->size, &adev->gtt_usage); |
| 66 | break; |
| 67 | case TTM_PL_VRAM: |
| 68 | atomic64_add(new_mem->size, &adev->vram_usage); |
| 69 | vis_size = amdgpu_get_vis_part_size(adev, new_mem); |
| 70 | atomic64_add(vis_size, &adev->vram_vis_usage); |
| 71 | break; |
| 72 | } |
| 73 | } |
| 74 | |
| 75 | if (old_mem) { |
| 76 | switch (old_mem->mem_type) { |
| 77 | case TTM_PL_TT: |
| 78 | atomic64_sub(old_mem->size, &adev->gtt_usage); |
| 79 | break; |
| 80 | case TTM_PL_VRAM: |
| 81 | atomic64_sub(old_mem->size, &adev->vram_usage); |
| 82 | vis_size = amdgpu_get_vis_part_size(adev, old_mem); |
| 83 | atomic64_sub(vis_size, &adev->vram_vis_usage); |
| 84 | break; |
| 85 | } |
| 86 | } |
| 87 | } |
| 88 | |
| 89 | static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo) |
| 90 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 91 | struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 92 | struct amdgpu_bo *bo; |
| 93 | |
| 94 | bo = container_of(tbo, struct amdgpu_bo, tbo); |
| 95 | |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 96 | amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 97 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 98 | drm_gem_object_release(&bo->gem_base); |
Christian König | 82b9c55 | 2015-11-27 16:49:00 +0100 | [diff] [blame] | 99 | amdgpu_bo_unref(&bo->parent); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 100 | if (!list_empty(&bo->shadow_list)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 101 | mutex_lock(&adev->shadow_list_lock); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 102 | list_del_init(&bo->shadow_list); |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 103 | mutex_unlock(&adev->shadow_list_lock); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 104 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 105 | kfree(bo->metadata); |
| 106 | kfree(bo); |
| 107 | } |
| 108 | |
| 109 | bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo) |
| 110 | { |
| 111 | if (bo->destroy == &amdgpu_ttm_bo_destroy) |
| 112 | return true; |
| 113 | return false; |
| 114 | } |
| 115 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 116 | static void amdgpu_ttm_placement_init(struct amdgpu_device *adev, |
| 117 | struct ttm_placement *placement, |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 118 | struct ttm_place *places, |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 119 | u32 domain, u64 flags) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 120 | { |
Christian König | 6369f6f | 2016-08-15 14:08:54 +0200 | [diff] [blame] | 121 | u32 c = 0; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 122 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 123 | if (domain & AMDGPU_GEM_DOMAIN_VRAM) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 124 | unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT; |
| 125 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 126 | places[c].fpfn = 0; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 127 | places[c].lpfn = 0; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 128 | places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 129 | TTM_PL_FLAG_VRAM; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 130 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 131 | if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) |
| 132 | places[c].lpfn = visible_pfn; |
| 133 | else |
| 134 | places[c].flags |= TTM_PL_FLAG_TOPDOWN; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 135 | |
| 136 | if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) |
| 137 | places[c].flags |= TTM_PL_FLAG_CONTIGUOUS; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 138 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 139 | } |
| 140 | |
| 141 | if (domain & AMDGPU_GEM_DOMAIN_GTT) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 142 | places[c].fpfn = 0; |
| 143 | places[c].lpfn = 0; |
| 144 | places[c].flags = TTM_PL_FLAG_TT; |
| 145 | if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 146 | places[c].flags |= TTM_PL_FLAG_WC | |
| 147 | TTM_PL_FLAG_UNCACHED; |
| 148 | else |
| 149 | places[c].flags |= TTM_PL_FLAG_CACHED; |
| 150 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | if (domain & AMDGPU_GEM_DOMAIN_CPU) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 154 | places[c].fpfn = 0; |
| 155 | places[c].lpfn = 0; |
| 156 | places[c].flags = TTM_PL_FLAG_SYSTEM; |
| 157 | if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 158 | places[c].flags |= TTM_PL_FLAG_WC | |
| 159 | TTM_PL_FLAG_UNCACHED; |
| 160 | else |
| 161 | places[c].flags |= TTM_PL_FLAG_CACHED; |
| 162 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | if (domain & AMDGPU_GEM_DOMAIN_GDS) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 166 | places[c].fpfn = 0; |
| 167 | places[c].lpfn = 0; |
| 168 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS; |
| 169 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 170 | } |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 171 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 172 | if (domain & AMDGPU_GEM_DOMAIN_GWS) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 173 | places[c].fpfn = 0; |
| 174 | places[c].lpfn = 0; |
| 175 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS; |
| 176 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 177 | } |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 178 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 179 | if (domain & AMDGPU_GEM_DOMAIN_OA) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 180 | places[c].fpfn = 0; |
| 181 | places[c].lpfn = 0; |
| 182 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA; |
| 183 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | if (!c) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 187 | places[c].fpfn = 0; |
| 188 | places[c].lpfn = 0; |
| 189 | places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM; |
| 190 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 191 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 192 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 193 | placement->num_placement = c; |
| 194 | placement->placement = places; |
| 195 | |
| 196 | placement->num_busy_placement = c; |
| 197 | placement->busy_placement = places; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 198 | } |
| 199 | |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 200 | void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 201 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 202 | struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); |
| 203 | |
| 204 | amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements, |
| 205 | domain, abo->flags); |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 206 | } |
| 207 | |
| 208 | static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo, |
| 209 | struct ttm_placement *placement) |
| 210 | { |
| 211 | BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1)); |
| 212 | |
| 213 | memcpy(bo->placements, placement->placement, |
| 214 | placement->num_placement * sizeof(struct ttm_place)); |
| 215 | bo->placement.num_placement = placement->num_placement; |
| 216 | bo->placement.num_busy_placement = placement->num_busy_placement; |
| 217 | bo->placement.placement = bo->placements; |
| 218 | bo->placement.busy_placement = bo->placements; |
| 219 | } |
| 220 | |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 221 | /** |
| 222 | * amdgpu_bo_create_kernel - create BO for kernel use |
| 223 | * |
| 224 | * @adev: amdgpu device object |
| 225 | * @size: size for the new BO |
| 226 | * @align: alignment for the new BO |
| 227 | * @domain: where to place it |
| 228 | * @bo_ptr: resulting BO |
| 229 | * @gpu_addr: GPU addr of the pinned BO |
| 230 | * @cpu_addr: optional CPU address mapping |
| 231 | * |
| 232 | * Allocates and pins a BO for kernel internal use. |
| 233 | * |
| 234 | * Returns 0 on success, negative error code otherwise. |
| 235 | */ |
| 236 | int amdgpu_bo_create_kernel(struct amdgpu_device *adev, |
| 237 | unsigned long size, int align, |
| 238 | u32 domain, struct amdgpu_bo **bo_ptr, |
| 239 | u64 *gpu_addr, void **cpu_addr) |
| 240 | { |
| 241 | int r; |
| 242 | |
| 243 | r = amdgpu_bo_create(adev, size, align, true, domain, |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 244 | AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | |
| 245 | AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 246 | NULL, NULL, bo_ptr); |
| 247 | if (r) { |
| 248 | dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r); |
| 249 | return r; |
| 250 | } |
| 251 | |
| 252 | r = amdgpu_bo_reserve(*bo_ptr, false); |
| 253 | if (r) { |
| 254 | dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r); |
| 255 | goto error_free; |
| 256 | } |
| 257 | |
| 258 | r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr); |
| 259 | if (r) { |
| 260 | dev_err(adev->dev, "(%d) kernel bo pin failed\n", r); |
| 261 | goto error_unreserve; |
| 262 | } |
| 263 | |
| 264 | if (cpu_addr) { |
| 265 | r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); |
| 266 | if (r) { |
| 267 | dev_err(adev->dev, "(%d) kernel bo map failed\n", r); |
| 268 | goto error_unreserve; |
| 269 | } |
| 270 | } |
| 271 | |
| 272 | amdgpu_bo_unreserve(*bo_ptr); |
| 273 | |
| 274 | return 0; |
| 275 | |
| 276 | error_unreserve: |
| 277 | amdgpu_bo_unreserve(*bo_ptr); |
| 278 | |
| 279 | error_free: |
| 280 | amdgpu_bo_unref(bo_ptr); |
| 281 | |
| 282 | return r; |
| 283 | } |
| 284 | |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 285 | /** |
| 286 | * amdgpu_bo_free_kernel - free BO for kernel use |
| 287 | * |
| 288 | * @bo: amdgpu BO to free |
| 289 | * |
| 290 | * unmaps and unpin a BO for kernel internal use. |
| 291 | */ |
| 292 | void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr, |
| 293 | void **cpu_addr) |
| 294 | { |
| 295 | if (*bo == NULL) |
| 296 | return; |
| 297 | |
Alex Xie | f3aa745 | 2017-04-24 14:27:00 -0400 | [diff] [blame] | 298 | if (likely(amdgpu_bo_reserve(*bo, true) == 0)) { |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 299 | if (cpu_addr) |
| 300 | amdgpu_bo_kunmap(*bo); |
| 301 | |
| 302 | amdgpu_bo_unpin(*bo); |
| 303 | amdgpu_bo_unreserve(*bo); |
| 304 | } |
| 305 | amdgpu_bo_unref(bo); |
| 306 | |
| 307 | if (gpu_addr) |
| 308 | *gpu_addr = 0; |
| 309 | |
| 310 | if (cpu_addr) |
| 311 | *cpu_addr = NULL; |
| 312 | } |
| 313 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 314 | int amdgpu_bo_create_restricted(struct amdgpu_device *adev, |
| 315 | unsigned long size, int byte_align, |
| 316 | bool kernel, u32 domain, u64 flags, |
| 317 | struct sg_table *sg, |
| 318 | struct ttm_placement *placement, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 319 | struct reservation_object *resv, |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 320 | struct amdgpu_bo **bo_ptr) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 321 | { |
| 322 | struct amdgpu_bo *bo; |
| 323 | enum ttm_bo_type type; |
| 324 | unsigned long page_align; |
Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 325 | u64 initial_bytes_moved; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 326 | size_t acc_size; |
| 327 | int r; |
| 328 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 329 | page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT; |
| 330 | size = ALIGN(size, PAGE_SIZE); |
| 331 | |
| 332 | if (kernel) { |
| 333 | type = ttm_bo_type_kernel; |
| 334 | } else if (sg) { |
| 335 | type = ttm_bo_type_sg; |
| 336 | } else { |
| 337 | type = ttm_bo_type_device; |
| 338 | } |
| 339 | *bo_ptr = NULL; |
| 340 | |
| 341 | acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size, |
| 342 | sizeof(struct amdgpu_bo)); |
| 343 | |
| 344 | bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL); |
| 345 | if (bo == NULL) |
| 346 | return -ENOMEM; |
| 347 | r = drm_gem_object_init(adev->ddev, &bo->gem_base, size); |
| 348 | if (unlikely(r)) { |
| 349 | kfree(bo); |
| 350 | return r; |
| 351 | } |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 352 | INIT_LIST_HEAD(&bo->shadow_list); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 353 | INIT_LIST_HEAD(&bo->va); |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 354 | bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM | |
| 355 | AMDGPU_GEM_DOMAIN_GTT | |
| 356 | AMDGPU_GEM_DOMAIN_CPU | |
| 357 | AMDGPU_GEM_DOMAIN_GDS | |
| 358 | AMDGPU_GEM_DOMAIN_GWS | |
| 359 | AMDGPU_GEM_DOMAIN_OA); |
| 360 | bo->allowed_domains = bo->prefered_domains; |
| 361 | if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) |
| 362 | bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 363 | |
| 364 | bo->flags = flags; |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 365 | |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 366 | #ifdef CONFIG_X86_32 |
| 367 | /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit |
| 368 | * See https://bugs.freedesktop.org/show_bug.cgi?id=84627 |
| 369 | */ |
| 370 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
| 371 | #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT) |
| 372 | /* Don't try to enable write-combining when it can't work, or things |
| 373 | * may be slow |
| 374 | * See https://bugs.freedesktop.org/show_bug.cgi?id=88758 |
| 375 | */ |
| 376 | |
Arnd Bergmann | 31bb90f | 2017-02-01 16:59:21 +0100 | [diff] [blame] | 377 | #ifndef CONFIG_COMPILE_TEST |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 378 | #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \ |
| 379 | thanks to write-combining |
Arnd Bergmann | 31bb90f | 2017-02-01 16:59:21 +0100 | [diff] [blame] | 380 | #endif |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 381 | |
| 382 | if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 383 | DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for " |
| 384 | "better performance thanks to write-combining\n"); |
| 385 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
| 386 | #else |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 387 | /* For architectures that don't support WC memory, |
| 388 | * mask out the WC flag from the BO |
| 389 | */ |
| 390 | if (!drm_arch_can_wc_memory()) |
| 391 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 392 | #endif |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 393 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 394 | amdgpu_fill_placement_to_bo(bo, placement); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 395 | /* Kernel allocation are uninterruptible */ |
Christian König | f45dc74 | 2016-11-17 12:24:48 +0100 | [diff] [blame] | 396 | |
Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 397 | initial_bytes_moved = atomic64_read(&adev->num_bytes_moved); |
Nicolai Hähnle | 59c66c9 | 2017-02-16 11:01:44 +0100 | [diff] [blame] | 398 | r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type, |
| 399 | &bo->placement, page_align, !kernel, NULL, |
| 400 | acc_size, sg, resv, &amdgpu_ttm_bo_destroy); |
Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 401 | amdgpu_cs_report_moved_bytes(adev, |
| 402 | atomic64_read(&adev->num_bytes_moved) - initial_bytes_moved); |
| 403 | |
Nicolai Hähnle | b9d022c | 2017-02-14 09:47:36 +0100 | [diff] [blame] | 404 | if (unlikely(r != 0)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 405 | return r; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 406 | |
Christian König | 373308a5 | 2017-01-23 16:28:06 -0500 | [diff] [blame] | 407 | if (kernel) |
Roger.He | c309cd0 | 2017-03-27 19:38:11 +0800 | [diff] [blame] | 408 | bo->tbo.priority = 1; |
Christian König | e1f055b | 2017-01-10 17:27:49 +0100 | [diff] [blame] | 409 | |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 410 | if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED && |
| 411 | bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 412 | struct dma_fence *fence; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 413 | |
Christian König | c3af1258 | 2016-11-17 12:16:34 +0100 | [diff] [blame] | 414 | r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence); |
| 415 | if (unlikely(r)) |
| 416 | goto fail_unreserve; |
| 417 | |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 418 | amdgpu_bo_fence(bo, fence, false); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 419 | dma_fence_put(bo->tbo.moving); |
| 420 | bo->tbo.moving = dma_fence_get(fence); |
| 421 | dma_fence_put(fence); |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 422 | } |
Christian König | f45dc74 | 2016-11-17 12:24:48 +0100 | [diff] [blame] | 423 | if (!resv) |
Nicolai Hähnle | 59c66c9 | 2017-02-16 11:01:44 +0100 | [diff] [blame] | 424 | amdgpu_bo_unreserve(bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 425 | *bo_ptr = bo; |
| 426 | |
| 427 | trace_amdgpu_bo_create(bo); |
| 428 | |
| 429 | return 0; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 430 | |
| 431 | fail_unreserve: |
Nicolai Hähnle | f1543f5 | 2017-01-10 20:36:56 +0100 | [diff] [blame] | 432 | if (!resv) |
| 433 | ww_mutex_unlock(&bo->tbo.resv->lock); |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 434 | amdgpu_bo_unref(&bo); |
| 435 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 436 | } |
| 437 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 438 | static int amdgpu_bo_create_shadow(struct amdgpu_device *adev, |
| 439 | unsigned long size, int byte_align, |
| 440 | struct amdgpu_bo *bo) |
| 441 | { |
| 442 | struct ttm_placement placement = {0}; |
| 443 | struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1]; |
| 444 | int r; |
| 445 | |
| 446 | if (bo->shadow) |
| 447 | return 0; |
| 448 | |
| 449 | bo->flags |= AMDGPU_GEM_CREATE_SHADOW; |
| 450 | memset(&placements, 0, |
| 451 | (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place)); |
| 452 | |
| 453 | amdgpu_ttm_placement_init(adev, &placement, |
| 454 | placements, AMDGPU_GEM_DOMAIN_GTT, |
| 455 | AMDGPU_GEM_CREATE_CPU_GTT_USWC); |
| 456 | |
| 457 | r = amdgpu_bo_create_restricted(adev, size, byte_align, true, |
| 458 | AMDGPU_GEM_DOMAIN_GTT, |
| 459 | AMDGPU_GEM_CREATE_CPU_GTT_USWC, |
| 460 | NULL, &placement, |
| 461 | bo->tbo.resv, |
| 462 | &bo->shadow); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 463 | if (!r) { |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 464 | bo->shadow->parent = amdgpu_bo_ref(bo); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 465 | mutex_lock(&adev->shadow_list_lock); |
| 466 | list_add_tail(&bo->shadow_list, &adev->shadow_list); |
| 467 | mutex_unlock(&adev->shadow_list_lock); |
| 468 | } |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 469 | |
| 470 | return r; |
| 471 | } |
| 472 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 473 | int amdgpu_bo_create(struct amdgpu_device *adev, |
| 474 | unsigned long size, int byte_align, |
| 475 | bool kernel, u32 domain, u64 flags, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 476 | struct sg_table *sg, |
| 477 | struct reservation_object *resv, |
| 478 | struct amdgpu_bo **bo_ptr) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 479 | { |
| 480 | struct ttm_placement placement = {0}; |
| 481 | struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1]; |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 482 | int r; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 483 | |
| 484 | memset(&placements, 0, |
| 485 | (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place)); |
| 486 | |
| 487 | amdgpu_ttm_placement_init(adev, &placement, |
| 488 | placements, domain, flags); |
| 489 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 490 | r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel, |
| 491 | domain, flags, sg, &placement, |
| 492 | resv, bo_ptr); |
| 493 | if (r) |
| 494 | return r; |
| 495 | |
Chunming Zhou | 3ad81f1 | 2016-08-05 17:30:17 +0800 | [diff] [blame] | 496 | if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) { |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 497 | if (!resv) { |
| 498 | r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL); |
| 499 | WARN_ON(r != 0); |
| 500 | } |
| 501 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 502 | r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr)); |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 503 | |
| 504 | if (!resv) |
| 505 | ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock); |
| 506 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 507 | if (r) |
| 508 | amdgpu_bo_unref(bo_ptr); |
| 509 | } |
| 510 | |
| 511 | return r; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 512 | } |
| 513 | |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 514 | int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev, |
| 515 | struct amdgpu_ring *ring, |
| 516 | struct amdgpu_bo *bo, |
| 517 | struct reservation_object *resv, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 518 | struct dma_fence **fence, |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 519 | bool direct) |
| 520 | |
| 521 | { |
| 522 | struct amdgpu_bo *shadow = bo->shadow; |
| 523 | uint64_t bo_addr, shadow_addr; |
| 524 | int r; |
| 525 | |
| 526 | if (!shadow) |
| 527 | return -EINVAL; |
| 528 | |
| 529 | bo_addr = amdgpu_bo_gpu_offset(bo); |
| 530 | shadow_addr = amdgpu_bo_gpu_offset(bo->shadow); |
| 531 | |
| 532 | r = reservation_object_reserve_shared(bo->tbo.resv); |
| 533 | if (r) |
| 534 | goto err; |
| 535 | |
| 536 | r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr, |
| 537 | amdgpu_bo_size(bo), resv, fence, |
| 538 | direct); |
| 539 | if (!r) |
| 540 | amdgpu_bo_fence(bo, *fence, true); |
| 541 | |
| 542 | err: |
| 543 | return r; |
| 544 | } |
| 545 | |
Roger.He | 8252131 | 2017-04-21 13:08:43 +0800 | [diff] [blame] | 546 | int amdgpu_bo_validate(struct amdgpu_bo *bo) |
| 547 | { |
| 548 | uint32_t domain; |
| 549 | int r; |
| 550 | |
| 551 | if (bo->pin_count) |
| 552 | return 0; |
| 553 | |
| 554 | domain = bo->prefered_domains; |
| 555 | |
| 556 | retry: |
| 557 | amdgpu_ttm_placement_from_domain(bo, domain); |
| 558 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
| 559 | if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) { |
| 560 | domain = bo->allowed_domains; |
| 561 | goto retry; |
| 562 | } |
| 563 | |
| 564 | return r; |
| 565 | } |
| 566 | |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 567 | int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev, |
| 568 | struct amdgpu_ring *ring, |
| 569 | struct amdgpu_bo *bo, |
| 570 | struct reservation_object *resv, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 571 | struct dma_fence **fence, |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 572 | bool direct) |
| 573 | |
| 574 | { |
| 575 | struct amdgpu_bo *shadow = bo->shadow; |
| 576 | uint64_t bo_addr, shadow_addr; |
| 577 | int r; |
| 578 | |
| 579 | if (!shadow) |
| 580 | return -EINVAL; |
| 581 | |
| 582 | bo_addr = amdgpu_bo_gpu_offset(bo); |
| 583 | shadow_addr = amdgpu_bo_gpu_offset(bo->shadow); |
| 584 | |
| 585 | r = reservation_object_reserve_shared(bo->tbo.resv); |
| 586 | if (r) |
| 587 | goto err; |
| 588 | |
| 589 | r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr, |
| 590 | amdgpu_bo_size(bo), resv, fence, |
| 591 | direct); |
| 592 | if (!r) |
| 593 | amdgpu_bo_fence(bo, *fence, true); |
| 594 | |
| 595 | err: |
| 596 | return r; |
| 597 | } |
| 598 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 599 | int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr) |
| 600 | { |
| 601 | bool is_iomem; |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 602 | long r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 603 | |
Christian König | 271c812 | 2015-05-13 14:30:53 +0200 | [diff] [blame] | 604 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
| 605 | return -EPERM; |
| 606 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 607 | if (bo->kptr) { |
| 608 | if (ptr) { |
| 609 | *ptr = bo->kptr; |
| 610 | } |
| 611 | return 0; |
| 612 | } |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 613 | |
| 614 | r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false, |
| 615 | MAX_SCHEDULE_TIMEOUT); |
| 616 | if (r < 0) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 617 | return r; |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 618 | |
| 619 | r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap); |
| 620 | if (r) |
| 621 | return r; |
| 622 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 623 | bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 624 | if (ptr) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 625 | *ptr = bo->kptr; |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 626 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 627 | return 0; |
| 628 | } |
| 629 | |
| 630 | void amdgpu_bo_kunmap(struct amdgpu_bo *bo) |
| 631 | { |
| 632 | if (bo->kptr == NULL) |
| 633 | return; |
| 634 | bo->kptr = NULL; |
| 635 | ttm_bo_kunmap(&bo->kmap); |
| 636 | } |
| 637 | |
| 638 | struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo) |
| 639 | { |
| 640 | if (bo == NULL) |
| 641 | return NULL; |
| 642 | |
| 643 | ttm_bo_reference(&bo->tbo); |
| 644 | return bo; |
| 645 | } |
| 646 | |
| 647 | void amdgpu_bo_unref(struct amdgpu_bo **bo) |
| 648 | { |
| 649 | struct ttm_buffer_object *tbo; |
| 650 | |
| 651 | if ((*bo) == NULL) |
| 652 | return; |
| 653 | |
| 654 | tbo = &((*bo)->tbo); |
| 655 | ttm_bo_unref(&tbo); |
| 656 | if (tbo == NULL) |
| 657 | *bo = NULL; |
| 658 | } |
| 659 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 660 | int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain, |
| 661 | u64 min_offset, u64 max_offset, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 662 | u64 *gpu_addr) |
| 663 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 664 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 665 | int r, i; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 666 | unsigned fpfn, lpfn; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 667 | |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 668 | if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 669 | return -EPERM; |
| 670 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 671 | if (WARN_ON_ONCE(min_offset > max_offset)) |
| 672 | return -EINVAL; |
| 673 | |
Christopher James Halse Rogers | 803d89a | 2017-04-03 13:31:22 +1000 | [diff] [blame] | 674 | /* A shared bo cannot be migrated to VRAM */ |
| 675 | if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM)) |
| 676 | return -EINVAL; |
| 677 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 678 | if (bo->pin_count) { |
Flora Cui | 408778e | 2016-08-18 12:55:13 +0800 | [diff] [blame] | 679 | uint32_t mem_type = bo->tbo.mem.mem_type; |
| 680 | |
| 681 | if (domain != amdgpu_mem_type_to_domain(mem_type)) |
| 682 | return -EINVAL; |
| 683 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 684 | bo->pin_count++; |
| 685 | if (gpu_addr) |
| 686 | *gpu_addr = amdgpu_bo_gpu_offset(bo); |
| 687 | |
| 688 | if (max_offset != 0) { |
Flora Cui | 27798e0 | 2016-08-18 13:18:09 +0800 | [diff] [blame] | 689 | u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 690 | WARN_ON_ONCE(max_offset < |
| 691 | (amdgpu_bo_gpu_offset(bo) - domain_start)); |
| 692 | } |
| 693 | |
| 694 | return 0; |
| 695 | } |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 696 | |
| 697 | bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 698 | amdgpu_ttm_placement_from_domain(bo, domain); |
| 699 | for (i = 0; i < bo->placement.num_placement; i++) { |
| 700 | /* force to pin into visible video ram */ |
| 701 | if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) && |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 702 | !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) && |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 703 | (!max_offset || max_offset > |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 704 | adev->mc.visible_vram_size)) { |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 705 | if (WARN_ON_ONCE(min_offset > |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 706 | adev->mc.visible_vram_size)) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 707 | return -EINVAL; |
| 708 | fpfn = min_offset >> PAGE_SHIFT; |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 709 | lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 710 | } else { |
| 711 | fpfn = min_offset >> PAGE_SHIFT; |
| 712 | lpfn = max_offset >> PAGE_SHIFT; |
| 713 | } |
| 714 | if (fpfn > bo->placements[i].fpfn) |
| 715 | bo->placements[i].fpfn = fpfn; |
Christian König | 78d0e18 | 2016-01-19 12:48:14 +0100 | [diff] [blame] | 716 | if (!bo->placements[i].lpfn || |
| 717 | (lpfn && lpfn < bo->placements[i].lpfn)) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 718 | bo->placements[i].lpfn = lpfn; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 719 | bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT; |
| 720 | } |
| 721 | |
| 722 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 723 | if (unlikely(r)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 724 | dev_err(adev->dev, "%p pin failed\n", bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 725 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 726 | } |
Christian König | bb990bb | 2016-09-09 16:32:33 +0200 | [diff] [blame] | 727 | r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem); |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 728 | if (unlikely(r)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 729 | dev_err(adev->dev, "%p bind failed\n", bo); |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 730 | goto error; |
| 731 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 732 | |
| 733 | bo->pin_count = 1; |
| 734 | if (gpu_addr != NULL) |
| 735 | *gpu_addr = amdgpu_bo_gpu_offset(bo); |
| 736 | if (domain == AMDGPU_GEM_DOMAIN_VRAM) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 737 | adev->vram_pin_size += amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 738 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 739 | adev->invisible_pin_size += amdgpu_bo_size(bo); |
Flora Cui | 32ab75f | 2016-08-18 13:17:07 +0800 | [diff] [blame] | 740 | } else if (domain == AMDGPU_GEM_DOMAIN_GTT) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 741 | adev->gart_pin_size += amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 742 | } |
| 743 | |
| 744 | error: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 745 | return r; |
| 746 | } |
| 747 | |
| 748 | int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr) |
| 749 | { |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 750 | return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 751 | } |
| 752 | |
| 753 | int amdgpu_bo_unpin(struct amdgpu_bo *bo) |
| 754 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 755 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 756 | int r, i; |
| 757 | |
| 758 | if (!bo->pin_count) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 759 | dev_warn(adev->dev, "%p unpin not necessary\n", bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 760 | return 0; |
| 761 | } |
| 762 | bo->pin_count--; |
| 763 | if (bo->pin_count) |
| 764 | return 0; |
| 765 | for (i = 0; i < bo->placement.num_placement; i++) { |
| 766 | bo->placements[i].lpfn = 0; |
| 767 | bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT; |
| 768 | } |
| 769 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 770 | if (unlikely(r)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 771 | dev_err(adev->dev, "%p validate failed for unpin\n", bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 772 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 773 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 774 | |
| 775 | if (bo->tbo.mem.mem_type == TTM_PL_VRAM) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 776 | adev->vram_pin_size -= amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 777 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 778 | adev->invisible_pin_size -= amdgpu_bo_size(bo); |
Flora Cui | 441f90e | 2016-09-09 14:15:30 +0800 | [diff] [blame] | 779 | } else if (bo->tbo.mem.mem_type == TTM_PL_TT) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 780 | adev->gart_pin_size -= amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 781 | } |
| 782 | |
| 783 | error: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 784 | return r; |
| 785 | } |
| 786 | |
| 787 | int amdgpu_bo_evict_vram(struct amdgpu_device *adev) |
| 788 | { |
| 789 | /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */ |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 790 | if (0 && (adev->flags & AMD_IS_APU)) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 791 | /* Useless to evict on IGP chips */ |
| 792 | return 0; |
| 793 | } |
| 794 | return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM); |
| 795 | } |
| 796 | |
Alex Deucher | 1f8628c | 2016-03-31 16:56:22 -0400 | [diff] [blame] | 797 | static const char *amdgpu_vram_names[] = { |
| 798 | "UNKNOWN", |
| 799 | "GDDR1", |
| 800 | "DDR2", |
| 801 | "GDDR3", |
| 802 | "GDDR4", |
| 803 | "GDDR5", |
| 804 | "HBM", |
| 805 | "DDR3" |
| 806 | }; |
| 807 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 808 | int amdgpu_bo_init(struct amdgpu_device *adev) |
| 809 | { |
Dave Airlie | 7cf321d | 2016-10-24 15:37:48 +1000 | [diff] [blame] | 810 | /* reserve PAT memory space to WC for VRAM */ |
| 811 | arch_io_reserve_memtype_wc(adev->mc.aper_base, |
| 812 | adev->mc.aper_size); |
| 813 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 814 | /* Add an MTRR for the VRAM */ |
| 815 | adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base, |
| 816 | adev->mc.aper_size); |
| 817 | DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", |
| 818 | adev->mc.mc_vram_size >> 20, |
| 819 | (unsigned long long)adev->mc.aper_size >> 20); |
Alex Deucher | 1f8628c | 2016-03-31 16:56:22 -0400 | [diff] [blame] | 820 | DRM_INFO("RAM width %dbits %s\n", |
| 821 | adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 822 | return amdgpu_ttm_init(adev); |
| 823 | } |
| 824 | |
| 825 | void amdgpu_bo_fini(struct amdgpu_device *adev) |
| 826 | { |
| 827 | amdgpu_ttm_fini(adev); |
| 828 | arch_phys_wc_del(adev->mc.vram_mtrr); |
Dave Airlie | 7cf321d | 2016-10-24 15:37:48 +1000 | [diff] [blame] | 829 | arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 830 | } |
| 831 | |
| 832 | int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo, |
| 833 | struct vm_area_struct *vma) |
| 834 | { |
| 835 | return ttm_fbdev_mmap(vma, &bo->tbo); |
| 836 | } |
| 837 | |
| 838 | int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags) |
| 839 | { |
Marek Olšák | 9079ac7 | 2017-03-03 16:03:15 -0500 | [diff] [blame] | 840 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
| 841 | |
| 842 | if (adev->family <= AMDGPU_FAMILY_CZ && |
| 843 | AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 844 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 845 | |
| 846 | bo->tiling_flags = tiling_flags; |
| 847 | return 0; |
| 848 | } |
| 849 | |
| 850 | void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags) |
| 851 | { |
| 852 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
| 853 | |
| 854 | if (tiling_flags) |
| 855 | *tiling_flags = bo->tiling_flags; |
| 856 | } |
| 857 | |
| 858 | int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata, |
| 859 | uint32_t metadata_size, uint64_t flags) |
| 860 | { |
| 861 | void *buffer; |
| 862 | |
| 863 | if (!metadata_size) { |
| 864 | if (bo->metadata_size) { |
| 865 | kfree(bo->metadata); |
Dave Airlie | 0092d3e | 2016-05-03 12:44:29 +1000 | [diff] [blame] | 866 | bo->metadata = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 867 | bo->metadata_size = 0; |
| 868 | } |
| 869 | return 0; |
| 870 | } |
| 871 | |
| 872 | if (metadata == NULL) |
| 873 | return -EINVAL; |
| 874 | |
Andrzej Hajda | 71affda | 2015-09-21 17:34:39 -0400 | [diff] [blame] | 875 | buffer = kmemdup(metadata, metadata_size, GFP_KERNEL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 876 | if (buffer == NULL) |
| 877 | return -ENOMEM; |
| 878 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 879 | kfree(bo->metadata); |
| 880 | bo->metadata_flags = flags; |
| 881 | bo->metadata = buffer; |
| 882 | bo->metadata_size = metadata_size; |
| 883 | |
| 884 | return 0; |
| 885 | } |
| 886 | |
| 887 | int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer, |
| 888 | size_t buffer_size, uint32_t *metadata_size, |
| 889 | uint64_t *flags) |
| 890 | { |
| 891 | if (!buffer && !metadata_size) |
| 892 | return -EINVAL; |
| 893 | |
| 894 | if (buffer) { |
| 895 | if (buffer_size < bo->metadata_size) |
| 896 | return -EINVAL; |
| 897 | |
| 898 | if (bo->metadata_size) |
| 899 | memcpy(buffer, bo->metadata, bo->metadata_size); |
| 900 | } |
| 901 | |
| 902 | if (metadata_size) |
| 903 | *metadata_size = bo->metadata_size; |
| 904 | if (flags) |
| 905 | *flags = bo->metadata_flags; |
| 906 | |
| 907 | return 0; |
| 908 | } |
| 909 | |
| 910 | void amdgpu_bo_move_notify(struct ttm_buffer_object *bo, |
Nicolai Hähnle | 66257db | 2016-12-15 17:23:49 +0100 | [diff] [blame] | 911 | bool evict, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 912 | struct ttm_mem_reg *new_mem) |
| 913 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 914 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 915 | struct amdgpu_bo *abo; |
David Mao | 15da301 | 2016-06-07 17:48:52 +0800 | [diff] [blame] | 916 | struct ttm_mem_reg *old_mem = &bo->mem; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 917 | |
| 918 | if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) |
| 919 | return; |
| 920 | |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 921 | abo = container_of(bo, struct amdgpu_bo, tbo); |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 922 | amdgpu_vm_bo_invalidate(adev, abo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 923 | |
Nicolai Hähnle | 661a760 | 2016-12-15 17:26:42 +0100 | [diff] [blame] | 924 | /* remember the eviction */ |
| 925 | if (evict) |
| 926 | atomic64_inc(&adev->num_evictions); |
| 927 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 928 | /* update statistics */ |
| 929 | if (!new_mem) |
| 930 | return; |
| 931 | |
| 932 | /* move_notify is called before move happens */ |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 933 | amdgpu_update_memory_usage(adev, &bo->mem, new_mem); |
David Mao | 15da301 | 2016-06-07 17:48:52 +0800 | [diff] [blame] | 934 | |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 935 | trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 936 | } |
| 937 | |
| 938 | int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo) |
| 939 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 940 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 941 | struct amdgpu_bo *abo; |
| 942 | unsigned long offset, size, lpfn; |
| 943 | int i, r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 944 | |
| 945 | if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) |
| 946 | return 0; |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 947 | |
| 948 | abo = container_of(bo, struct amdgpu_bo, tbo); |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 949 | if (bo->mem.mem_type != TTM_PL_VRAM) |
| 950 | return 0; |
| 951 | |
| 952 | size = bo->mem.num_pages << PAGE_SHIFT; |
| 953 | offset = bo->mem.start << PAGE_SHIFT; |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 954 | /* TODO: figure out how to map scattered VRAM to the CPU */ |
Christian König | 9bbdcc0 | 2017-03-29 11:16:05 +0200 | [diff] [blame] | 955 | if ((offset + size) <= adev->mc.visible_vram_size) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 956 | return 0; |
| 957 | |
Michel Dänzer | 104ece9 | 2016-03-28 12:53:02 +0900 | [diff] [blame] | 958 | /* Can't move a pinned BO to visible VRAM */ |
| 959 | if (abo->pin_count > 0) |
| 960 | return -EINVAL; |
| 961 | |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 962 | /* hurrah the memory is not visible ! */ |
| 963 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM); |
| 964 | lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT; |
| 965 | for (i = 0; i < abo->placement.num_placement; i++) { |
| 966 | /* Force into visible VRAM */ |
| 967 | if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) && |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 968 | (!abo->placements[i].lpfn || |
| 969 | abo->placements[i].lpfn > lpfn)) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 970 | abo->placements[i].lpfn = lpfn; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 971 | } |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 972 | r = ttm_bo_validate(bo, &abo->placement, false, false); |
| 973 | if (unlikely(r == -ENOMEM)) { |
| 974 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT); |
| 975 | return ttm_bo_validate(bo, &abo->placement, false, false); |
| 976 | } else if (unlikely(r != 0)) { |
| 977 | return r; |
| 978 | } |
| 979 | |
| 980 | offset = bo->mem.start << PAGE_SHIFT; |
| 981 | /* this should never happen */ |
| 982 | if ((offset + size) > adev->mc.visible_vram_size) |
| 983 | return -EINVAL; |
| 984 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 985 | return 0; |
| 986 | } |
| 987 | |
| 988 | /** |
| 989 | * amdgpu_bo_fence - add fence to buffer object |
| 990 | * |
| 991 | * @bo: buffer object in question |
| 992 | * @fence: fence to add |
| 993 | * @shared: true if fence should be added shared |
| 994 | * |
| 995 | */ |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 996 | void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 997 | bool shared) |
| 998 | { |
| 999 | struct reservation_object *resv = bo->tbo.resv; |
| 1000 | |
| 1001 | if (shared) |
Chunming Zhou | e40a311 | 2015-08-03 11:38:09 +0800 | [diff] [blame] | 1002 | reservation_object_add_shared_fence(resv, fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1003 | else |
Chunming Zhou | e40a311 | 2015-08-03 11:38:09 +0800 | [diff] [blame] | 1004 | reservation_object_add_excl_fence(resv, fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1005 | } |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 1006 | |
| 1007 | /** |
| 1008 | * amdgpu_bo_gpu_offset - return GPU offset of bo |
| 1009 | * @bo: amdgpu object for which we query the offset |
| 1010 | * |
| 1011 | * Returns current GPU offset of the object. |
| 1012 | * |
| 1013 | * Note: object should either be pinned or reserved when calling this |
| 1014 | * function, it might be useful to add check for this for debugging. |
| 1015 | */ |
| 1016 | u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo) |
| 1017 | { |
| 1018 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM); |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 1019 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT && |
| 1020 | !amdgpu_ttm_is_bound(bo->tbo.ttm)); |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 1021 | WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) && |
| 1022 | !bo->pin_count); |
Christian König | 9702d40 | 2016-09-07 15:10:44 +0200 | [diff] [blame] | 1023 | WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET); |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 1024 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM && |
| 1025 | !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)); |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 1026 | |
| 1027 | return bo->tbo.offset; |
| 1028 | } |