blob: 8559ff3aa8eed5e3c0f532d1b6aba86a526d9fba [file] [log] [blame]
Daniel Vetter0a10c852010-03-11 21:19:14 +00001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
Alex Deucherabf1dc62012-07-17 14:02:36 -040043/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000053static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
Alex Deucherabf1dc62012-07-17 14:02:36 -040060/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000070static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
Alex Deucherabf1dc62012-07-17 14:02:36 -040077/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
Daniel Vetter0a10c852010-03-11 21:19:14 +000085static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
Samuel Li65337e62013-04-05 17:50:53 -0400125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
Daniel Vetter0a10c852010-03-11 21:19:14 +0000134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
Alex Deucherabf1dc62012-07-17 14:02:36 -0400141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
Daniel Vetter0a10c852010-03-11 21:19:14 +0000149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Daniel Vetter0a10c852010-03-11 21:19:14 +0000168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000175static struct radeon_asic r100_asic = {
176 .init = &r100_init,
177 .fini = &r100_fini,
178 .suspend = &r100_suspend,
179 .resume = &r100_resume,
180 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000181 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500182 .ioctl_wait_idle = NULL,
183 .gui_idle = &r100_gui_idle,
184 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500185 .gart = {
186 .tlb_flush = &r100_pci_gart_tlb_flush,
187 .set_page = &r100_pci_gart_set_page,
188 },
Christian König4c87bc22011-10-19 19:02:21 +0200189 .ring = {
190 [RADEON_RING_TYPE_GFX_INDEX] = {
191 .ib_execute = &r100_ring_ib_execute,
192 .emit_fence = &r100_fence_ring_emit,
193 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100194 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500195 .ring_start = &r100_ring_start,
196 .ring_test = &r100_ring_test,
197 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200198 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500199 .get_rptr = &radeon_ring_generic_get_rptr,
200 .get_wptr = &radeon_ring_generic_get_wptr,
201 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200202 }
203 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500204 .irq = {
205 .set = &r100_irq_set,
206 .process = &r100_irq_process,
207 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500208 .display = {
209 .bandwidth_update = &r100_bandwidth_update,
210 .get_vblank_counter = &r100_get_vblank_counter,
211 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400212 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400213 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500214 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500215 .copy = {
216 .blit = &r100_copy_blit,
217 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
218 .dma = NULL,
219 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
220 .copy = &r100_copy_blit,
221 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
222 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500223 .surface = {
224 .set_reg = r100_set_surface_reg,
225 .clear_reg = r100_clear_surface_reg,
226 },
Alex Deucher901ea572012-02-23 17:53:39 -0500227 .hpd = {
228 .init = &r100_hpd_init,
229 .fini = &r100_hpd_fini,
230 .sense = &r100_hpd_sense,
231 .set_polarity = &r100_hpd_set_polarity,
232 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500233 .pm = {
234 .misc = &r100_pm_misc,
235 .prepare = &r100_pm_prepare,
236 .finish = &r100_pm_finish,
237 .init_profile = &r100_pm_init_profile,
238 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500239 .get_engine_clock = &radeon_legacy_get_engine_clock,
240 .set_engine_clock = &radeon_legacy_set_engine_clock,
241 .get_memory_clock = &radeon_legacy_get_memory_clock,
242 .set_memory_clock = NULL,
243 .get_pcie_lanes = NULL,
244 .set_pcie_lanes = NULL,
245 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500246 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500247 .pflip = {
248 .pre_page_flip = &r100_pre_page_flip,
249 .page_flip = &r100_page_flip,
250 .post_page_flip = &r100_post_page_flip,
251 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000252};
253
254static struct radeon_asic r200_asic = {
255 .init = &r100_init,
256 .fini = &r100_fini,
257 .suspend = &r100_suspend,
258 .resume = &r100_resume,
259 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000260 .asic_reset = &r100_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500261 .ioctl_wait_idle = NULL,
262 .gui_idle = &r100_gui_idle,
263 .mc_wait_for_idle = &r100_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500264 .gart = {
265 .tlb_flush = &r100_pci_gart_tlb_flush,
266 .set_page = &r100_pci_gart_set_page,
267 },
Christian König4c87bc22011-10-19 19:02:21 +0200268 .ring = {
269 [RADEON_RING_TYPE_GFX_INDEX] = {
270 .ib_execute = &r100_ring_ib_execute,
271 .emit_fence = &r100_fence_ring_emit,
272 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100273 .cs_parse = &r100_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500274 .ring_start = &r100_ring_start,
275 .ring_test = &r100_ring_test,
276 .ib_test = &r100_ib_test,
Christian König312c4a82012-05-02 15:11:09 +0200277 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500278 .get_rptr = &radeon_ring_generic_get_rptr,
279 .get_wptr = &radeon_ring_generic_get_wptr,
280 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200281 }
282 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500283 .irq = {
284 .set = &r100_irq_set,
285 .process = &r100_irq_process,
286 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500287 .display = {
288 .bandwidth_update = &r100_bandwidth_update,
289 .get_vblank_counter = &r100_get_vblank_counter,
290 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400291 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400292 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500293 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500294 .copy = {
295 .blit = &r100_copy_blit,
296 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
297 .dma = &r200_copy_dma,
298 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299 .copy = &r100_copy_blit,
300 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500302 .surface = {
303 .set_reg = r100_set_surface_reg,
304 .clear_reg = r100_clear_surface_reg,
305 },
Alex Deucher901ea572012-02-23 17:53:39 -0500306 .hpd = {
307 .init = &r100_hpd_init,
308 .fini = &r100_hpd_fini,
309 .sense = &r100_hpd_sense,
310 .set_polarity = &r100_hpd_set_polarity,
311 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500312 .pm = {
313 .misc = &r100_pm_misc,
314 .prepare = &r100_pm_prepare,
315 .finish = &r100_pm_finish,
316 .init_profile = &r100_pm_init_profile,
317 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500318 .get_engine_clock = &radeon_legacy_get_engine_clock,
319 .set_engine_clock = &radeon_legacy_set_engine_clock,
320 .get_memory_clock = &radeon_legacy_get_memory_clock,
321 .set_memory_clock = NULL,
322 .get_pcie_lanes = NULL,
323 .set_pcie_lanes = NULL,
324 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500325 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500326 .pflip = {
327 .pre_page_flip = &r100_pre_page_flip,
328 .page_flip = &r100_page_flip,
329 .post_page_flip = &r100_post_page_flip,
330 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000331};
332
333static struct radeon_asic r300_asic = {
334 .init = &r300_init,
335 .fini = &r300_fini,
336 .suspend = &r300_suspend,
337 .resume = &r300_resume,
338 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000339 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500340 .ioctl_wait_idle = NULL,
341 .gui_idle = &r100_gui_idle,
342 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500343 .gart = {
344 .tlb_flush = &r100_pci_gart_tlb_flush,
345 .set_page = &r100_pci_gart_set_page,
346 },
Christian König4c87bc22011-10-19 19:02:21 +0200347 .ring = {
348 [RADEON_RING_TYPE_GFX_INDEX] = {
349 .ib_execute = &r100_ring_ib_execute,
350 .emit_fence = &r300_fence_ring_emit,
351 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100352 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500353 .ring_start = &r300_ring_start,
354 .ring_test = &r100_ring_test,
355 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200356 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500357 .get_rptr = &radeon_ring_generic_get_rptr,
358 .get_wptr = &radeon_ring_generic_get_wptr,
359 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200360 }
361 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500362 .irq = {
363 .set = &r100_irq_set,
364 .process = &r100_irq_process,
365 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500366 .display = {
367 .bandwidth_update = &r100_bandwidth_update,
368 .get_vblank_counter = &r100_get_vblank_counter,
369 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400370 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400371 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500372 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500373 .copy = {
374 .blit = &r100_copy_blit,
375 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
376 .dma = &r200_copy_dma,
377 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
378 .copy = &r100_copy_blit,
379 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
380 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500381 .surface = {
382 .set_reg = r100_set_surface_reg,
383 .clear_reg = r100_clear_surface_reg,
384 },
Alex Deucher901ea572012-02-23 17:53:39 -0500385 .hpd = {
386 .init = &r100_hpd_init,
387 .fini = &r100_hpd_fini,
388 .sense = &r100_hpd_sense,
389 .set_polarity = &r100_hpd_set_polarity,
390 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500391 .pm = {
392 .misc = &r100_pm_misc,
393 .prepare = &r100_pm_prepare,
394 .finish = &r100_pm_finish,
395 .init_profile = &r100_pm_init_profile,
396 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500397 .get_engine_clock = &radeon_legacy_get_engine_clock,
398 .set_engine_clock = &radeon_legacy_set_engine_clock,
399 .get_memory_clock = &radeon_legacy_get_memory_clock,
400 .set_memory_clock = NULL,
401 .get_pcie_lanes = &rv370_get_pcie_lanes,
402 .set_pcie_lanes = &rv370_set_pcie_lanes,
403 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500404 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500405 .pflip = {
406 .pre_page_flip = &r100_pre_page_flip,
407 .page_flip = &r100_page_flip,
408 .post_page_flip = &r100_post_page_flip,
409 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000410};
411
412static struct radeon_asic r300_asic_pcie = {
413 .init = &r300_init,
414 .fini = &r300_fini,
415 .suspend = &r300_suspend,
416 .resume = &r300_resume,
417 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000418 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500419 .ioctl_wait_idle = NULL,
420 .gui_idle = &r100_gui_idle,
421 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500422 .gart = {
423 .tlb_flush = &rv370_pcie_gart_tlb_flush,
424 .set_page = &rv370_pcie_gart_set_page,
425 },
Christian König4c87bc22011-10-19 19:02:21 +0200426 .ring = {
427 [RADEON_RING_TYPE_GFX_INDEX] = {
428 .ib_execute = &r100_ring_ib_execute,
429 .emit_fence = &r300_fence_ring_emit,
430 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100431 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500432 .ring_start = &r300_ring_start,
433 .ring_test = &r100_ring_test,
434 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200435 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500436 .get_rptr = &radeon_ring_generic_get_rptr,
437 .get_wptr = &radeon_ring_generic_get_wptr,
438 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200439 }
440 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500441 .irq = {
442 .set = &r100_irq_set,
443 .process = &r100_irq_process,
444 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500445 .display = {
446 .bandwidth_update = &r100_bandwidth_update,
447 .get_vblank_counter = &r100_get_vblank_counter,
448 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400449 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400450 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500451 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500452 .copy = {
453 .blit = &r100_copy_blit,
454 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
455 .dma = &r200_copy_dma,
456 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
457 .copy = &r100_copy_blit,
458 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
459 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500460 .surface = {
461 .set_reg = r100_set_surface_reg,
462 .clear_reg = r100_clear_surface_reg,
463 },
Alex Deucher901ea572012-02-23 17:53:39 -0500464 .hpd = {
465 .init = &r100_hpd_init,
466 .fini = &r100_hpd_fini,
467 .sense = &r100_hpd_sense,
468 .set_polarity = &r100_hpd_set_polarity,
469 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500470 .pm = {
471 .misc = &r100_pm_misc,
472 .prepare = &r100_pm_prepare,
473 .finish = &r100_pm_finish,
474 .init_profile = &r100_pm_init_profile,
475 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500476 .get_engine_clock = &radeon_legacy_get_engine_clock,
477 .set_engine_clock = &radeon_legacy_set_engine_clock,
478 .get_memory_clock = &radeon_legacy_get_memory_clock,
479 .set_memory_clock = NULL,
480 .get_pcie_lanes = &rv370_get_pcie_lanes,
481 .set_pcie_lanes = &rv370_set_pcie_lanes,
482 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500483 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500484 .pflip = {
485 .pre_page_flip = &r100_pre_page_flip,
486 .page_flip = &r100_page_flip,
487 .post_page_flip = &r100_post_page_flip,
488 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000489};
490
491static struct radeon_asic r420_asic = {
492 .init = &r420_init,
493 .fini = &r420_fini,
494 .suspend = &r420_suspend,
495 .resume = &r420_resume,
496 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000497 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500498 .ioctl_wait_idle = NULL,
499 .gui_idle = &r100_gui_idle,
500 .mc_wait_for_idle = &r300_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500501 .gart = {
502 .tlb_flush = &rv370_pcie_gart_tlb_flush,
503 .set_page = &rv370_pcie_gart_set_page,
504 },
Christian König4c87bc22011-10-19 19:02:21 +0200505 .ring = {
506 [RADEON_RING_TYPE_GFX_INDEX] = {
507 .ib_execute = &r100_ring_ib_execute,
508 .emit_fence = &r300_fence_ring_emit,
509 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100510 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500511 .ring_start = &r300_ring_start,
512 .ring_test = &r100_ring_test,
513 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200514 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500515 .get_rptr = &radeon_ring_generic_get_rptr,
516 .get_wptr = &radeon_ring_generic_get_wptr,
517 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200518 }
519 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500520 .irq = {
521 .set = &r100_irq_set,
522 .process = &r100_irq_process,
523 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500524 .display = {
525 .bandwidth_update = &r100_bandwidth_update,
526 .get_vblank_counter = &r100_get_vblank_counter,
527 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400528 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400529 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500530 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500531 .copy = {
532 .blit = &r100_copy_blit,
533 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
534 .dma = &r200_copy_dma,
535 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
536 .copy = &r100_copy_blit,
537 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
538 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500539 .surface = {
540 .set_reg = r100_set_surface_reg,
541 .clear_reg = r100_clear_surface_reg,
542 },
Alex Deucher901ea572012-02-23 17:53:39 -0500543 .hpd = {
544 .init = &r100_hpd_init,
545 .fini = &r100_hpd_fini,
546 .sense = &r100_hpd_sense,
547 .set_polarity = &r100_hpd_set_polarity,
548 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500549 .pm = {
550 .misc = &r100_pm_misc,
551 .prepare = &r100_pm_prepare,
552 .finish = &r100_pm_finish,
553 .init_profile = &r420_pm_init_profile,
554 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500555 .get_engine_clock = &radeon_atom_get_engine_clock,
556 .set_engine_clock = &radeon_atom_set_engine_clock,
557 .get_memory_clock = &radeon_atom_get_memory_clock,
558 .set_memory_clock = &radeon_atom_set_memory_clock,
559 .get_pcie_lanes = &rv370_get_pcie_lanes,
560 .set_pcie_lanes = &rv370_set_pcie_lanes,
561 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500562 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500563 .pflip = {
564 .pre_page_flip = &r100_pre_page_flip,
565 .page_flip = &r100_page_flip,
566 .post_page_flip = &r100_post_page_flip,
567 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000568};
569
570static struct radeon_asic rs400_asic = {
571 .init = &rs400_init,
572 .fini = &rs400_fini,
573 .suspend = &rs400_suspend,
574 .resume = &rs400_resume,
575 .vga_set_state = &r100_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000576 .asic_reset = &r300_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500577 .ioctl_wait_idle = NULL,
578 .gui_idle = &r100_gui_idle,
579 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500580 .gart = {
581 .tlb_flush = &rs400_gart_tlb_flush,
582 .set_page = &rs400_gart_set_page,
583 },
Christian König4c87bc22011-10-19 19:02:21 +0200584 .ring = {
585 [RADEON_RING_TYPE_GFX_INDEX] = {
586 .ib_execute = &r100_ring_ib_execute,
587 .emit_fence = &r300_fence_ring_emit,
588 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100589 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500590 .ring_start = &r300_ring_start,
591 .ring_test = &r100_ring_test,
592 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200593 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500594 .get_rptr = &radeon_ring_generic_get_rptr,
595 .get_wptr = &radeon_ring_generic_get_wptr,
596 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200597 }
598 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500599 .irq = {
600 .set = &r100_irq_set,
601 .process = &r100_irq_process,
602 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500603 .display = {
604 .bandwidth_update = &r100_bandwidth_update,
605 .get_vblank_counter = &r100_get_vblank_counter,
606 .wait_for_vblank = &r100_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400607 .set_backlight_level = &radeon_legacy_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400608 .get_backlight_level = &radeon_legacy_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500609 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500610 .copy = {
611 .blit = &r100_copy_blit,
612 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
613 .dma = &r200_copy_dma,
614 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
615 .copy = &r100_copy_blit,
616 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
617 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500618 .surface = {
619 .set_reg = r100_set_surface_reg,
620 .clear_reg = r100_clear_surface_reg,
621 },
Alex Deucher901ea572012-02-23 17:53:39 -0500622 .hpd = {
623 .init = &r100_hpd_init,
624 .fini = &r100_hpd_fini,
625 .sense = &r100_hpd_sense,
626 .set_polarity = &r100_hpd_set_polarity,
627 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500628 .pm = {
629 .misc = &r100_pm_misc,
630 .prepare = &r100_pm_prepare,
631 .finish = &r100_pm_finish,
632 .init_profile = &r100_pm_init_profile,
633 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500634 .get_engine_clock = &radeon_legacy_get_engine_clock,
635 .set_engine_clock = &radeon_legacy_set_engine_clock,
636 .get_memory_clock = &radeon_legacy_get_memory_clock,
637 .set_memory_clock = NULL,
638 .get_pcie_lanes = NULL,
639 .set_pcie_lanes = NULL,
640 .set_clock_gating = &radeon_legacy_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500641 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500642 .pflip = {
643 .pre_page_flip = &r100_pre_page_flip,
644 .page_flip = &r100_page_flip,
645 .post_page_flip = &r100_post_page_flip,
646 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000647};
648
649static struct radeon_asic rs600_asic = {
650 .init = &rs600_init,
651 .fini = &rs600_fini,
652 .suspend = &rs600_suspend,
653 .resume = &rs600_resume,
654 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000655 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500656 .ioctl_wait_idle = NULL,
657 .gui_idle = &r100_gui_idle,
658 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500659 .gart = {
660 .tlb_flush = &rs600_gart_tlb_flush,
661 .set_page = &rs600_gart_set_page,
662 },
Christian König4c87bc22011-10-19 19:02:21 +0200663 .ring = {
664 [RADEON_RING_TYPE_GFX_INDEX] = {
665 .ib_execute = &r100_ring_ib_execute,
666 .emit_fence = &r300_fence_ring_emit,
667 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100668 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500669 .ring_start = &r300_ring_start,
670 .ring_test = &r100_ring_test,
671 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200672 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500673 .get_rptr = &radeon_ring_generic_get_rptr,
674 .get_wptr = &radeon_ring_generic_get_wptr,
675 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200676 }
677 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500678 .irq = {
679 .set = &rs600_irq_set,
680 .process = &rs600_irq_process,
681 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500682 .display = {
683 .bandwidth_update = &rs600_bandwidth_update,
684 .get_vblank_counter = &rs600_get_vblank_counter,
685 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400686 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400687 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400688 .hdmi_enable = &r600_hdmi_enable,
689 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500690 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500691 .copy = {
692 .blit = &r100_copy_blit,
693 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
694 .dma = &r200_copy_dma,
695 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
696 .copy = &r100_copy_blit,
697 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
698 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500699 .surface = {
700 .set_reg = r100_set_surface_reg,
701 .clear_reg = r100_clear_surface_reg,
702 },
Alex Deucher901ea572012-02-23 17:53:39 -0500703 .hpd = {
704 .init = &rs600_hpd_init,
705 .fini = &rs600_hpd_fini,
706 .sense = &rs600_hpd_sense,
707 .set_polarity = &rs600_hpd_set_polarity,
708 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500709 .pm = {
710 .misc = &rs600_pm_misc,
711 .prepare = &rs600_pm_prepare,
712 .finish = &rs600_pm_finish,
713 .init_profile = &r420_pm_init_profile,
714 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500715 .get_engine_clock = &radeon_atom_get_engine_clock,
716 .set_engine_clock = &radeon_atom_set_engine_clock,
717 .get_memory_clock = &radeon_atom_get_memory_clock,
718 .set_memory_clock = &radeon_atom_set_memory_clock,
719 .get_pcie_lanes = NULL,
720 .set_pcie_lanes = NULL,
721 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500722 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500723 .pflip = {
724 .pre_page_flip = &rs600_pre_page_flip,
725 .page_flip = &rs600_page_flip,
726 .post_page_flip = &rs600_post_page_flip,
727 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000728};
729
730static struct radeon_asic rs690_asic = {
731 .init = &rs690_init,
732 .fini = &rs690_fini,
733 .suspend = &rs690_suspend,
734 .resume = &rs690_resume,
735 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000736 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500737 .ioctl_wait_idle = NULL,
738 .gui_idle = &r100_gui_idle,
739 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500740 .gart = {
741 .tlb_flush = &rs400_gart_tlb_flush,
742 .set_page = &rs400_gart_set_page,
743 },
Christian König4c87bc22011-10-19 19:02:21 +0200744 .ring = {
745 [RADEON_RING_TYPE_GFX_INDEX] = {
746 .ib_execute = &r100_ring_ib_execute,
747 .emit_fence = &r300_fence_ring_emit,
748 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100749 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500750 .ring_start = &r300_ring_start,
751 .ring_test = &r100_ring_test,
752 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200753 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500754 .get_rptr = &radeon_ring_generic_get_rptr,
755 .get_wptr = &radeon_ring_generic_get_wptr,
756 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200757 }
758 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500759 .irq = {
760 .set = &rs600_irq_set,
761 .process = &rs600_irq_process,
762 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500763 .display = {
764 .get_vblank_counter = &rs600_get_vblank_counter,
765 .bandwidth_update = &rs690_bandwidth_update,
766 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400767 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400768 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -0400769 .hdmi_enable = &r600_hdmi_enable,
770 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500771 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r200_copy_dma,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
Alex Deucher901ea572012-02-23 17:53:39 -0500784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = NULL,
801 .set_pcie_lanes = NULL,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500803 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000809};
810
811static struct radeon_asic rv515_asic = {
812 .init = &rv515_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &rv515_resume,
816 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000817 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
Christian König4c87bc22011-10-19 19:02:21 +0200825 .ring = {
826 [RADEON_RING_TYPE_GFX_INDEX] = {
827 .ib_execute = &r100_ring_ib_execute,
828 .emit_fence = &r300_fence_ring_emit,
829 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100830 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500831 .ring_start = &rv515_ring_start,
832 .ring_test = &r100_ring_test,
833 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200834 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500835 .get_rptr = &radeon_ring_generic_get_rptr,
836 .get_wptr = &radeon_ring_generic_get_wptr,
837 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200838 }
839 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500840 .irq = {
841 .set = &rs600_irq_set,
842 .process = &rs600_irq_process,
843 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500844 .display = {
845 .get_vblank_counter = &rs600_get_vblank_counter,
846 .bandwidth_update = &rv515_bandwidth_update,
847 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400848 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400849 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500850 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500851 .copy = {
852 .blit = &r100_copy_blit,
853 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
854 .dma = &r200_copy_dma,
855 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
856 .copy = &r100_copy_blit,
857 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
858 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500859 .surface = {
860 .set_reg = r100_set_surface_reg,
861 .clear_reg = r100_clear_surface_reg,
862 },
Alex Deucher901ea572012-02-23 17:53:39 -0500863 .hpd = {
864 .init = &rs600_hpd_init,
865 .fini = &rs600_hpd_fini,
866 .sense = &rs600_hpd_sense,
867 .set_polarity = &rs600_hpd_set_polarity,
868 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500869 .pm = {
870 .misc = &rs600_pm_misc,
871 .prepare = &rs600_pm_prepare,
872 .finish = &rs600_pm_finish,
873 .init_profile = &r420_pm_init_profile,
874 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500875 .get_engine_clock = &radeon_atom_get_engine_clock,
876 .set_engine_clock = &radeon_atom_set_engine_clock,
877 .get_memory_clock = &radeon_atom_get_memory_clock,
878 .set_memory_clock = &radeon_atom_set_memory_clock,
879 .get_pcie_lanes = &rv370_get_pcie_lanes,
880 .set_pcie_lanes = &rv370_set_pcie_lanes,
881 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500882 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500883 .pflip = {
884 .pre_page_flip = &rs600_pre_page_flip,
885 .page_flip = &rs600_page_flip,
886 .post_page_flip = &rs600_post_page_flip,
887 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000888};
889
890static struct radeon_asic r520_asic = {
891 .init = &r520_init,
892 .fini = &rv515_fini,
893 .suspend = &rv515_suspend,
894 .resume = &r520_resume,
895 .vga_set_state = &r100_vga_set_state,
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000896 .asic_reset = &rs600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500897 .ioctl_wait_idle = NULL,
898 .gui_idle = &r100_gui_idle,
899 .mc_wait_for_idle = &r520_mc_wait_for_idle,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500900 .gart = {
901 .tlb_flush = &rv370_pcie_gart_tlb_flush,
902 .set_page = &rv370_pcie_gart_set_page,
903 },
Christian König4c87bc22011-10-19 19:02:21 +0200904 .ring = {
905 [RADEON_RING_TYPE_GFX_INDEX] = {
906 .ib_execute = &r100_ring_ib_execute,
907 .emit_fence = &r300_fence_ring_emit,
908 .emit_semaphore = &r100_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100909 .cs_parse = &r300_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500910 .ring_start = &rv515_ring_start,
911 .ring_test = &r100_ring_test,
912 .ib_test = &r100_ib_test,
Christian König8ba957b52012-05-02 15:11:24 +0200913 .is_lockup = &r100_gpu_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500914 .get_rptr = &radeon_ring_generic_get_rptr,
915 .get_wptr = &radeon_ring_generic_get_wptr,
916 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +0200917 }
918 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -0500919 .irq = {
920 .set = &rs600_irq_set,
921 .process = &rs600_irq_process,
922 },
Alex Deucherc79a49c2012-02-23 17:53:47 -0500923 .display = {
924 .bandwidth_update = &rv515_bandwidth_update,
925 .get_vblank_counter = &rs600_get_vblank_counter,
926 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -0400927 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -0400928 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherc79a49c2012-02-23 17:53:47 -0500929 },
Alex Deucher27cd7762012-02-23 17:53:42 -0500930 .copy = {
931 .blit = &r100_copy_blit,
932 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
933 .dma = &r200_copy_dma,
934 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
935 .copy = &r100_copy_blit,
936 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
937 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -0500938 .surface = {
939 .set_reg = r100_set_surface_reg,
940 .clear_reg = r100_clear_surface_reg,
941 },
Alex Deucher901ea572012-02-23 17:53:39 -0500942 .hpd = {
943 .init = &rs600_hpd_init,
944 .fini = &rs600_hpd_fini,
945 .sense = &rs600_hpd_sense,
946 .set_polarity = &rs600_hpd_set_polarity,
947 },
Alex Deuchera02fa392012-02-23 17:53:41 -0500948 .pm = {
949 .misc = &rs600_pm_misc,
950 .prepare = &rs600_pm_prepare,
951 .finish = &rs600_pm_finish,
952 .init_profile = &r420_pm_init_profile,
953 .get_dynpm_state = &r100_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -0500954 .get_engine_clock = &radeon_atom_get_engine_clock,
955 .set_engine_clock = &radeon_atom_set_engine_clock,
956 .get_memory_clock = &radeon_atom_get_memory_clock,
957 .set_memory_clock = &radeon_atom_set_memory_clock,
958 .get_pcie_lanes = &rv370_get_pcie_lanes,
959 .set_pcie_lanes = &rv370_set_pcie_lanes,
960 .set_clock_gating = &radeon_atom_set_clock_gating,
Alex Deuchera02fa392012-02-23 17:53:41 -0500961 },
Alex Deucher0f9e0062012-02-23 17:53:40 -0500962 .pflip = {
963 .pre_page_flip = &rs600_pre_page_flip,
964 .page_flip = &rs600_page_flip,
965 .post_page_flip = &rs600_post_page_flip,
966 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000967};
968
969static struct radeon_asic r600_asic = {
970 .init = &r600_init,
971 .fini = &r600_fini,
972 .suspend = &r600_suspend,
973 .resume = &r600_resume,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +0000974 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +0000975 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -0500976 .ioctl_wait_idle = r600_ioctl_wait_idle,
977 .gui_idle = &r600_gui_idle,
978 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -0500979 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -0500980 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -0500981 .gart = {
982 .tlb_flush = &r600_pcie_gart_tlb_flush,
983 .set_page = &rs600_gart_set_page,
984 },
Christian König4c87bc22011-10-19 19:02:21 +0200985 .ring = {
986 [RADEON_RING_TYPE_GFX_INDEX] = {
987 .ib_execute = &r600_ring_ib_execute,
988 .emit_fence = &r600_fence_ring_emit,
989 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +0100990 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -0500991 .ring_test = &r600_ring_test,
992 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -0500993 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -0500994 .get_rptr = &radeon_ring_generic_get_rptr,
995 .get_wptr = &radeon_ring_generic_get_wptr,
996 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -0400997 },
998 [R600_RING_TYPE_DMA_INDEX] = {
999 .ib_execute = &r600_dma_ring_ib_execute,
1000 .emit_fence = &r600_dma_fence_ring_emit,
1001 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001002 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001003 .ring_test = &r600_dma_ring_test,
1004 .ib_test = &r600_dma_ib_test,
1005 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001006 .get_rptr = &radeon_ring_generic_get_rptr,
1007 .get_wptr = &radeon_ring_generic_get_wptr,
1008 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001009 }
1010 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001011 .irq = {
1012 .set = &r600_irq_set,
1013 .process = &r600_irq_process,
1014 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001015 .display = {
1016 .bandwidth_update = &rv515_bandwidth_update,
1017 .get_vblank_counter = &rs600_get_vblank_counter,
1018 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001019 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001020 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001021 .hdmi_enable = &r600_hdmi_enable,
1022 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001023 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001024 .copy = {
1025 .blit = &r600_copy_blit,
1026 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001027 .dma = &r600_copy_dma,
1028 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001029 .copy = &r600_copy_dma,
1030 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001031 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001032 .surface = {
1033 .set_reg = r600_set_surface_reg,
1034 .clear_reg = r600_clear_surface_reg,
1035 },
Alex Deucher901ea572012-02-23 17:53:39 -05001036 .hpd = {
1037 .init = &r600_hpd_init,
1038 .fini = &r600_hpd_fini,
1039 .sense = &r600_hpd_sense,
1040 .set_polarity = &r600_hpd_set_polarity,
1041 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001042 .pm = {
1043 .misc = &r600_pm_misc,
1044 .prepare = &rs600_pm_prepare,
1045 .finish = &rs600_pm_finish,
1046 .init_profile = &r600_pm_init_profile,
1047 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001048 .get_engine_clock = &radeon_atom_get_engine_clock,
1049 .set_engine_clock = &radeon_atom_set_engine_clock,
1050 .get_memory_clock = &radeon_atom_get_memory_clock,
1051 .set_memory_clock = &radeon_atom_set_memory_clock,
1052 .get_pcie_lanes = &r600_get_pcie_lanes,
1053 .set_pcie_lanes = &r600_set_pcie_lanes,
1054 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001055 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001056 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001057 .pflip = {
1058 .pre_page_flip = &rs600_pre_page_flip,
1059 .page_flip = &rs600_page_flip,
1060 .post_page_flip = &rs600_post_page_flip,
1061 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001062};
1063
Alex Deucherca361b62013-06-21 14:42:08 -04001064static struct radeon_asic rv6xx_asic = {
1065 .init = &r600_init,
1066 .fini = &r600_fini,
1067 .suspend = &r600_suspend,
1068 .resume = &r600_resume,
1069 .vga_set_state = &r600_vga_set_state,
1070 .asic_reset = &r600_asic_reset,
1071 .ioctl_wait_idle = r600_ioctl_wait_idle,
1072 .gui_idle = &r600_gui_idle,
1073 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1074 .get_xclk = &r600_get_xclk,
1075 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1076 .gart = {
1077 .tlb_flush = &r600_pcie_gart_tlb_flush,
1078 .set_page = &rs600_gart_set_page,
1079 },
1080 .ring = {
1081 [RADEON_RING_TYPE_GFX_INDEX] = {
1082 .ib_execute = &r600_ring_ib_execute,
1083 .emit_fence = &r600_fence_ring_emit,
1084 .emit_semaphore = &r600_semaphore_ring_emit,
1085 .cs_parse = &r600_cs_parse,
1086 .ring_test = &r600_ring_test,
1087 .ib_test = &r600_ib_test,
1088 .is_lockup = &r600_gfx_is_lockup,
1089 .get_rptr = &radeon_ring_generic_get_rptr,
1090 .get_wptr = &radeon_ring_generic_get_wptr,
1091 .set_wptr = &radeon_ring_generic_set_wptr,
1092 },
1093 [R600_RING_TYPE_DMA_INDEX] = {
1094 .ib_execute = &r600_dma_ring_ib_execute,
1095 .emit_fence = &r600_dma_fence_ring_emit,
1096 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1097 .cs_parse = &r600_dma_cs_parse,
1098 .ring_test = &r600_dma_ring_test,
1099 .ib_test = &r600_dma_ib_test,
1100 .is_lockup = &r600_dma_is_lockup,
1101 .get_rptr = &radeon_ring_generic_get_rptr,
1102 .get_wptr = &radeon_ring_generic_get_wptr,
1103 .set_wptr = &radeon_ring_generic_set_wptr,
1104 }
1105 },
1106 .irq = {
1107 .set = &r600_irq_set,
1108 .process = &r600_irq_process,
1109 },
1110 .display = {
1111 .bandwidth_update = &rv515_bandwidth_update,
1112 .get_vblank_counter = &rs600_get_vblank_counter,
1113 .wait_for_vblank = &avivo_wait_for_vblank,
1114 .set_backlight_level = &atombios_set_backlight_level,
1115 .get_backlight_level = &atombios_get_backlight_level,
1116 },
1117 .copy = {
1118 .blit = &r600_copy_blit,
1119 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1120 .dma = &r600_copy_dma,
1121 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1122 .copy = &r600_copy_dma,
1123 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1124 },
1125 .surface = {
1126 .set_reg = r600_set_surface_reg,
1127 .clear_reg = r600_clear_surface_reg,
1128 },
1129 .hpd = {
1130 .init = &r600_hpd_init,
1131 .fini = &r600_hpd_fini,
1132 .sense = &r600_hpd_sense,
1133 .set_polarity = &r600_hpd_set_polarity,
1134 },
1135 .pm = {
1136 .misc = &r600_pm_misc,
1137 .prepare = &rs600_pm_prepare,
1138 .finish = &rs600_pm_finish,
1139 .init_profile = &r600_pm_init_profile,
1140 .get_dynpm_state = &r600_pm_get_dynpm_state,
1141 .get_engine_clock = &radeon_atom_get_engine_clock,
1142 .set_engine_clock = &radeon_atom_set_engine_clock,
1143 .get_memory_clock = &radeon_atom_get_memory_clock,
1144 .set_memory_clock = &radeon_atom_set_memory_clock,
1145 .get_pcie_lanes = &r600_get_pcie_lanes,
1146 .set_pcie_lanes = &r600_set_pcie_lanes,
1147 .set_clock_gating = NULL,
1148 .get_temperature = &rv6xx_get_temp,
1149 },
1150 .pflip = {
1151 .pre_page_flip = &rs600_pre_page_flip,
1152 .page_flip = &rs600_page_flip,
1153 .post_page_flip = &rs600_post_page_flip,
1154 },
1155};
1156
Alex Deucherf47299c2010-03-16 20:54:38 -04001157static struct radeon_asic rs780_asic = {
1158 .init = &r600_init,
1159 .fini = &r600_fini,
1160 .suspend = &r600_suspend,
1161 .resume = &r600_resume,
Alex Deucherf47299c2010-03-16 20:54:38 -04001162 .vga_set_state = &r600_vga_set_state,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001163 .asic_reset = &r600_asic_reset,
Alex Deucher54e88e02012-02-23 18:10:29 -05001164 .ioctl_wait_idle = r600_ioctl_wait_idle,
1165 .gui_idle = &r600_gui_idle,
1166 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001167 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001168 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001169 .gart = {
1170 .tlb_flush = &r600_pcie_gart_tlb_flush,
1171 .set_page = &rs600_gart_set_page,
1172 },
Christian König4c87bc22011-10-19 19:02:21 +02001173 .ring = {
1174 [RADEON_RING_TYPE_GFX_INDEX] = {
1175 .ib_execute = &r600_ring_ib_execute,
1176 .emit_fence = &r600_fence_ring_emit,
1177 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001178 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001179 .ring_test = &r600_ring_test,
1180 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001181 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001182 .get_rptr = &radeon_ring_generic_get_rptr,
1183 .get_wptr = &radeon_ring_generic_get_wptr,
1184 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -04001185 },
1186 [R600_RING_TYPE_DMA_INDEX] = {
1187 .ib_execute = &r600_dma_ring_ib_execute,
1188 .emit_fence = &r600_dma_fence_ring_emit,
1189 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001190 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001191 .ring_test = &r600_dma_ring_test,
1192 .ib_test = &r600_dma_ib_test,
1193 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001194 .get_rptr = &radeon_ring_generic_get_rptr,
1195 .get_wptr = &radeon_ring_generic_get_wptr,
1196 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001197 }
1198 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001199 .irq = {
1200 .set = &r600_irq_set,
1201 .process = &r600_irq_process,
1202 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001203 .display = {
1204 .bandwidth_update = &rs690_bandwidth_update,
1205 .get_vblank_counter = &rs600_get_vblank_counter,
1206 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001207 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001208 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001209 .hdmi_enable = &r600_hdmi_enable,
1210 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001211 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001212 .copy = {
1213 .blit = &r600_copy_blit,
1214 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher4d756582012-09-27 15:08:35 -04001215 .dma = &r600_copy_dma,
1216 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001217 .copy = &r600_copy_dma,
1218 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001219 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001220 .surface = {
1221 .set_reg = r600_set_surface_reg,
1222 .clear_reg = r600_clear_surface_reg,
1223 },
Alex Deucher901ea572012-02-23 17:53:39 -05001224 .hpd = {
1225 .init = &r600_hpd_init,
1226 .fini = &r600_hpd_fini,
1227 .sense = &r600_hpd_sense,
1228 .set_polarity = &r600_hpd_set_polarity,
1229 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001230 .pm = {
1231 .misc = &r600_pm_misc,
1232 .prepare = &rs600_pm_prepare,
1233 .finish = &rs600_pm_finish,
1234 .init_profile = &rs780_pm_init_profile,
1235 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001236 .get_engine_clock = &radeon_atom_get_engine_clock,
1237 .set_engine_clock = &radeon_atom_set_engine_clock,
1238 .get_memory_clock = NULL,
1239 .set_memory_clock = NULL,
1240 .get_pcie_lanes = NULL,
1241 .set_pcie_lanes = NULL,
1242 .set_clock_gating = NULL,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001243 .get_temperature = &rv6xx_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001244 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001245 .pflip = {
1246 .pre_page_flip = &rs600_pre_page_flip,
1247 .page_flip = &rs600_page_flip,
1248 .post_page_flip = &rs600_post_page_flip,
1249 },
Alex Deucherf47299c2010-03-16 20:54:38 -04001250};
1251
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001252static struct radeon_asic rv770_asic = {
1253 .init = &rv770_init,
1254 .fini = &rv770_fini,
1255 .suspend = &rv770_suspend,
1256 .resume = &rv770_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001257 .asic_reset = &r600_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001258 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001259 .ioctl_wait_idle = r600_ioctl_wait_idle,
1260 .gui_idle = &r600_gui_idle,
1261 .mc_wait_for_idle = &r600_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001262 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001263 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001264 .gart = {
1265 .tlb_flush = &r600_pcie_gart_tlb_flush,
1266 .set_page = &rs600_gart_set_page,
1267 },
Christian König4c87bc22011-10-19 19:02:21 +02001268 .ring = {
1269 [RADEON_RING_TYPE_GFX_INDEX] = {
1270 .ib_execute = &r600_ring_ib_execute,
1271 .emit_fence = &r600_fence_ring_emit,
1272 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001273 .cs_parse = &r600_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001274 .ring_test = &r600_ring_test,
1275 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001276 .is_lockup = &r600_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001277 .get_rptr = &radeon_ring_generic_get_rptr,
1278 .get_wptr = &radeon_ring_generic_get_wptr,
1279 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher4d756582012-09-27 15:08:35 -04001280 },
1281 [R600_RING_TYPE_DMA_INDEX] = {
1282 .ib_execute = &r600_dma_ring_ib_execute,
1283 .emit_fence = &r600_dma_fence_ring_emit,
1284 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deuchercf4ccd02011-11-18 10:19:47 -05001285 .cs_parse = &r600_dma_cs_parse,
Alex Deucher4d756582012-09-27 15:08:35 -04001286 .ring_test = &r600_dma_ring_test,
1287 .ib_test = &r600_dma_ib_test,
1288 .is_lockup = &r600_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001289 .get_rptr = &radeon_ring_generic_get_rptr,
1290 .get_wptr = &radeon_ring_generic_get_wptr,
1291 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001292 },
1293 [R600_RING_TYPE_UVD_INDEX] = {
1294 .ib_execute = &r600_uvd_ib_execute,
1295 .emit_fence = &r600_uvd_fence_emit,
1296 .emit_semaphore = &r600_uvd_semaphore_emit,
1297 .cs_parse = &radeon_uvd_cs_parse,
1298 .ring_test = &r600_uvd_ring_test,
1299 .ib_test = &r600_uvd_ib_test,
1300 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001301 .get_rptr = &radeon_ring_generic_get_rptr,
1302 .get_wptr = &radeon_ring_generic_get_wptr,
1303 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001304 }
1305 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001306 .irq = {
1307 .set = &r600_irq_set,
1308 .process = &r600_irq_process,
1309 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001310 .display = {
1311 .bandwidth_update = &rv515_bandwidth_update,
1312 .get_vblank_counter = &rs600_get_vblank_counter,
1313 .wait_for_vblank = &avivo_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001314 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001315 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001316 .hdmi_enable = &r600_hdmi_enable,
1317 .hdmi_setmode = &r600_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001318 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001319 .copy = {
1320 .blit = &r600_copy_blit,
1321 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001322 .dma = &rv770_copy_dma,
Alex Deucher4d756582012-09-27 15:08:35 -04001323 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher43fb7782013-01-04 09:24:18 -05001324 .copy = &rv770_copy_dma,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001325 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001326 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001327 .surface = {
1328 .set_reg = r600_set_surface_reg,
1329 .clear_reg = r600_clear_surface_reg,
1330 },
Alex Deucher901ea572012-02-23 17:53:39 -05001331 .hpd = {
1332 .init = &r600_hpd_init,
1333 .fini = &r600_hpd_fini,
1334 .sense = &r600_hpd_sense,
1335 .set_polarity = &r600_hpd_set_polarity,
1336 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001337 .pm = {
1338 .misc = &rv770_pm_misc,
1339 .prepare = &rs600_pm_prepare,
1340 .finish = &rs600_pm_finish,
1341 .init_profile = &r600_pm_init_profile,
1342 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001343 .get_engine_clock = &radeon_atom_get_engine_clock,
1344 .set_engine_clock = &radeon_atom_set_engine_clock,
1345 .get_memory_clock = &radeon_atom_get_memory_clock,
1346 .set_memory_clock = &radeon_atom_set_memory_clock,
1347 .get_pcie_lanes = &r600_get_pcie_lanes,
1348 .set_pcie_lanes = &r600_set_pcie_lanes,
1349 .set_clock_gating = &radeon_atom_set_clock_gating,
Christian Königef0e6e62013-04-08 12:41:35 +02001350 .set_uvd_clocks = &rv770_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001351 .get_temperature = &rv770_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001352 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001353 .pflip = {
1354 .pre_page_flip = &rs600_pre_page_flip,
1355 .page_flip = &rv770_page_flip,
1356 .post_page_flip = &rs600_post_page_flip,
1357 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001358};
1359
1360static struct radeon_asic evergreen_asic = {
1361 .init = &evergreen_init,
1362 .fini = &evergreen_fini,
1363 .suspend = &evergreen_suspend,
1364 .resume = &evergreen_resume,
Jerome Glissea2d07b72010-03-09 14:45:11 +00001365 .asic_reset = &evergreen_asic_reset,
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001366 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001367 .ioctl_wait_idle = r600_ioctl_wait_idle,
1368 .gui_idle = &r600_gui_idle,
1369 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001370 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001371 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001372 .gart = {
1373 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1374 .set_page = &rs600_gart_set_page,
1375 },
Christian König4c87bc22011-10-19 19:02:21 +02001376 .ring = {
1377 [RADEON_RING_TYPE_GFX_INDEX] = {
1378 .ib_execute = &evergreen_ring_ib_execute,
1379 .emit_fence = &r600_fence_ring_emit,
1380 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001381 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001382 .ring_test = &r600_ring_test,
1383 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001384 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001385 .get_rptr = &radeon_ring_generic_get_rptr,
1386 .get_wptr = &radeon_ring_generic_get_wptr,
1387 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001388 },
1389 [R600_RING_TYPE_DMA_INDEX] = {
1390 .ib_execute = &evergreen_dma_ring_ib_execute,
1391 .emit_fence = &evergreen_dma_fence_ring_emit,
1392 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001393 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001394 .ring_test = &r600_dma_ring_test,
1395 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001396 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001397 .get_rptr = &radeon_ring_generic_get_rptr,
1398 .get_wptr = &radeon_ring_generic_get_wptr,
1399 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001400 },
1401 [R600_RING_TYPE_UVD_INDEX] = {
1402 .ib_execute = &r600_uvd_ib_execute,
1403 .emit_fence = &r600_uvd_fence_emit,
1404 .emit_semaphore = &r600_uvd_semaphore_emit,
1405 .cs_parse = &radeon_uvd_cs_parse,
1406 .ring_test = &r600_uvd_ring_test,
1407 .ib_test = &r600_uvd_ib_test,
1408 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001409 .get_rptr = &radeon_ring_generic_get_rptr,
1410 .get_wptr = &radeon_ring_generic_get_wptr,
1411 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001412 }
1413 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001414 .irq = {
1415 .set = &evergreen_irq_set,
1416 .process = &evergreen_irq_process,
1417 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001418 .display = {
1419 .bandwidth_update = &evergreen_bandwidth_update,
1420 .get_vblank_counter = &evergreen_get_vblank_counter,
1421 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001422 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001423 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001424 .hdmi_enable = &evergreen_hdmi_enable,
1425 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001426 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001427 .copy = {
1428 .blit = &r600_copy_blit,
1429 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001430 .dma = &evergreen_copy_dma,
1431 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001432 .copy = &evergreen_copy_dma,
1433 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001434 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001435 .surface = {
1436 .set_reg = r600_set_surface_reg,
1437 .clear_reg = r600_clear_surface_reg,
1438 },
Alex Deucher901ea572012-02-23 17:53:39 -05001439 .hpd = {
1440 .init = &evergreen_hpd_init,
1441 .fini = &evergreen_hpd_fini,
1442 .sense = &evergreen_hpd_sense,
1443 .set_polarity = &evergreen_hpd_set_polarity,
1444 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001445 .pm = {
1446 .misc = &evergreen_pm_misc,
1447 .prepare = &evergreen_pm_prepare,
1448 .finish = &evergreen_pm_finish,
1449 .init_profile = &r600_pm_init_profile,
1450 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001451 .get_engine_clock = &radeon_atom_get_engine_clock,
1452 .set_engine_clock = &radeon_atom_set_engine_clock,
1453 .get_memory_clock = &radeon_atom_get_memory_clock,
1454 .set_memory_clock = &radeon_atom_set_memory_clock,
1455 .get_pcie_lanes = &r600_get_pcie_lanes,
1456 .set_pcie_lanes = &r600_set_pcie_lanes,
1457 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001458 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001459 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001460 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001461 .pflip = {
1462 .pre_page_flip = &evergreen_pre_page_flip,
1463 .page_flip = &evergreen_page_flip,
1464 .post_page_flip = &evergreen_post_page_flip,
1465 },
Daniel Vetter48e7a5f2010-03-11 21:19:15 +00001466};
1467
Alex Deucher958261d2010-11-22 17:56:30 -05001468static struct radeon_asic sumo_asic = {
1469 .init = &evergreen_init,
1470 .fini = &evergreen_fini,
1471 .suspend = &evergreen_suspend,
1472 .resume = &evergreen_resume,
Alex Deucher958261d2010-11-22 17:56:30 -05001473 .asic_reset = &evergreen_asic_reset,
1474 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001475 .ioctl_wait_idle = r600_ioctl_wait_idle,
1476 .gui_idle = &r600_gui_idle,
1477 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001478 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001479 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001480 .gart = {
1481 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1482 .set_page = &rs600_gart_set_page,
1483 },
Christian König4c87bc22011-10-19 19:02:21 +02001484 .ring = {
1485 [RADEON_RING_TYPE_GFX_INDEX] = {
1486 .ib_execute = &evergreen_ring_ib_execute,
1487 .emit_fence = &r600_fence_ring_emit,
1488 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001489 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001490 .ring_test = &r600_ring_test,
1491 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001492 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001493 .get_rptr = &radeon_ring_generic_get_rptr,
1494 .get_wptr = &radeon_ring_generic_get_wptr,
1495 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königeb0c19c2012-02-23 15:18:44 +01001496 },
Alex Deucher233d1ad2012-12-04 15:25:59 -05001497 [R600_RING_TYPE_DMA_INDEX] = {
1498 .ib_execute = &evergreen_dma_ring_ib_execute,
1499 .emit_fence = &evergreen_dma_fence_ring_emit,
1500 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001501 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001502 .ring_test = &r600_dma_ring_test,
1503 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001504 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001505 .get_rptr = &radeon_ring_generic_get_rptr,
1506 .get_wptr = &radeon_ring_generic_get_wptr,
1507 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001508 },
1509 [R600_RING_TYPE_UVD_INDEX] = {
1510 .ib_execute = &r600_uvd_ib_execute,
1511 .emit_fence = &r600_uvd_fence_emit,
1512 .emit_semaphore = &r600_uvd_semaphore_emit,
1513 .cs_parse = &radeon_uvd_cs_parse,
1514 .ring_test = &r600_uvd_ring_test,
1515 .ib_test = &r600_uvd_ib_test,
1516 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001517 .get_rptr = &radeon_ring_generic_get_rptr,
1518 .get_wptr = &radeon_ring_generic_get_wptr,
1519 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001520 }
Christian König4c87bc22011-10-19 19:02:21 +02001521 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001522 .irq = {
1523 .set = &evergreen_irq_set,
1524 .process = &evergreen_irq_process,
1525 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001526 .display = {
1527 .bandwidth_update = &evergreen_bandwidth_update,
1528 .get_vblank_counter = &evergreen_get_vblank_counter,
1529 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001530 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001531 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001532 .hdmi_enable = &evergreen_hdmi_enable,
1533 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001534 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001535 .copy = {
1536 .blit = &r600_copy_blit,
1537 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001538 .dma = &evergreen_copy_dma,
1539 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001540 .copy = &evergreen_copy_dma,
1541 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001542 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001543 .surface = {
1544 .set_reg = r600_set_surface_reg,
1545 .clear_reg = r600_clear_surface_reg,
1546 },
Alex Deucher901ea572012-02-23 17:53:39 -05001547 .hpd = {
1548 .init = &evergreen_hpd_init,
1549 .fini = &evergreen_hpd_fini,
1550 .sense = &evergreen_hpd_sense,
1551 .set_polarity = &evergreen_hpd_set_polarity,
1552 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001553 .pm = {
1554 .misc = &evergreen_pm_misc,
1555 .prepare = &evergreen_pm_prepare,
1556 .finish = &evergreen_pm_finish,
1557 .init_profile = &sumo_pm_init_profile,
1558 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001559 .get_engine_clock = &radeon_atom_get_engine_clock,
1560 .set_engine_clock = &radeon_atom_set_engine_clock,
1561 .get_memory_clock = NULL,
1562 .set_memory_clock = NULL,
1563 .get_pcie_lanes = NULL,
1564 .set_pcie_lanes = NULL,
1565 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001566 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001567 .get_temperature = &sumo_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001568 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001569 .pflip = {
1570 .pre_page_flip = &evergreen_pre_page_flip,
1571 .page_flip = &evergreen_page_flip,
1572 .post_page_flip = &evergreen_post_page_flip,
1573 },
Alex Deucher958261d2010-11-22 17:56:30 -05001574};
1575
Alex Deuchera43b7662011-01-06 21:19:33 -05001576static struct radeon_asic btc_asic = {
1577 .init = &evergreen_init,
1578 .fini = &evergreen_fini,
1579 .suspend = &evergreen_suspend,
1580 .resume = &evergreen_resume,
Alex Deuchera43b7662011-01-06 21:19:33 -05001581 .asic_reset = &evergreen_asic_reset,
1582 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001583 .ioctl_wait_idle = r600_ioctl_wait_idle,
1584 .gui_idle = &r600_gui_idle,
1585 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001586 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001587 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001588 .gart = {
1589 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1590 .set_page = &rs600_gart_set_page,
1591 },
Christian König4c87bc22011-10-19 19:02:21 +02001592 .ring = {
1593 [RADEON_RING_TYPE_GFX_INDEX] = {
1594 .ib_execute = &evergreen_ring_ib_execute,
1595 .emit_fence = &r600_fence_ring_emit,
1596 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001597 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001598 .ring_test = &r600_ring_test,
1599 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001600 .is_lockup = &evergreen_gfx_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001601 .get_rptr = &radeon_ring_generic_get_rptr,
1602 .get_wptr = &radeon_ring_generic_get_wptr,
1603 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001604 },
1605 [R600_RING_TYPE_DMA_INDEX] = {
1606 .ib_execute = &evergreen_dma_ring_ib_execute,
1607 .emit_fence = &evergreen_dma_fence_ring_emit,
1608 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001609 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001610 .ring_test = &r600_dma_ring_test,
1611 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001612 .is_lockup = &evergreen_dma_is_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001613 .get_rptr = &radeon_ring_generic_get_rptr,
1614 .get_wptr = &radeon_ring_generic_get_wptr,
1615 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001616 },
1617 [R600_RING_TYPE_UVD_INDEX] = {
1618 .ib_execute = &r600_uvd_ib_execute,
1619 .emit_fence = &r600_uvd_fence_emit,
1620 .emit_semaphore = &r600_uvd_semaphore_emit,
1621 .cs_parse = &radeon_uvd_cs_parse,
1622 .ring_test = &r600_uvd_ring_test,
1623 .ib_test = &r600_uvd_ib_test,
1624 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001625 .get_rptr = &radeon_ring_generic_get_rptr,
1626 .get_wptr = &radeon_ring_generic_get_wptr,
1627 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001628 }
1629 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001630 .irq = {
1631 .set = &evergreen_irq_set,
1632 .process = &evergreen_irq_process,
1633 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001634 .display = {
1635 .bandwidth_update = &evergreen_bandwidth_update,
1636 .get_vblank_counter = &evergreen_get_vblank_counter,
1637 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001638 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001639 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001640 .hdmi_enable = &evergreen_hdmi_enable,
1641 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001642 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001643 .copy = {
1644 .blit = &r600_copy_blit,
1645 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher233d1ad2012-12-04 15:25:59 -05001646 .dma = &evergreen_copy_dma,
1647 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001648 .copy = &evergreen_copy_dma,
1649 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001650 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001651 .surface = {
1652 .set_reg = r600_set_surface_reg,
1653 .clear_reg = r600_clear_surface_reg,
1654 },
Alex Deucher901ea572012-02-23 17:53:39 -05001655 .hpd = {
1656 .init = &evergreen_hpd_init,
1657 .fini = &evergreen_hpd_fini,
1658 .sense = &evergreen_hpd_sense,
1659 .set_polarity = &evergreen_hpd_set_polarity,
1660 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001661 .pm = {
1662 .misc = &evergreen_pm_misc,
1663 .prepare = &evergreen_pm_prepare,
1664 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001665 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001666 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001667 .get_engine_clock = &radeon_atom_get_engine_clock,
1668 .set_engine_clock = &radeon_atom_set_engine_clock,
1669 .get_memory_clock = &radeon_atom_get_memory_clock,
1670 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001671 .get_pcie_lanes = &r600_get_pcie_lanes,
1672 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001673 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001674 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001675 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001676 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001677 .pflip = {
1678 .pre_page_flip = &evergreen_pre_page_flip,
1679 .page_flip = &evergreen_page_flip,
1680 .post_page_flip = &evergreen_post_page_flip,
1681 },
Alex Deuchera43b7662011-01-06 21:19:33 -05001682};
1683
Alex Deuchere3487622011-03-02 20:07:36 -05001684static struct radeon_asic cayman_asic = {
1685 .init = &cayman_init,
1686 .fini = &cayman_fini,
1687 .suspend = &cayman_suspend,
1688 .resume = &cayman_resume,
Alex Deuchere3487622011-03-02 20:07:36 -05001689 .asic_reset = &cayman_asic_reset,
1690 .vga_set_state = &r600_vga_set_state,
Alex Deucher54e88e02012-02-23 18:10:29 -05001691 .ioctl_wait_idle = r600_ioctl_wait_idle,
1692 .gui_idle = &r600_gui_idle,
1693 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001694 .get_xclk = &rv770_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001695 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherc5b3b852012-02-23 17:53:46 -05001696 .gart = {
1697 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1698 .set_page = &rs600_gart_set_page,
1699 },
Christian König05b07142012-08-06 20:21:10 +02001700 .vm = {
1701 .init = &cayman_vm_init,
1702 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001703 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001704 .set_page = &cayman_vm_set_page,
1705 },
Christian König4c87bc22011-10-19 19:02:21 +02001706 .ring = {
1707 [RADEON_RING_TYPE_GFX_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001708 .ib_execute = &cayman_ring_ib_execute,
1709 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001710 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001711 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001712 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001713 .ring_test = &r600_ring_test,
1714 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001715 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001716 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001717 .get_rptr = &radeon_ring_generic_get_rptr,
1718 .get_wptr = &radeon_ring_generic_get_wptr,
1719 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001720 },
1721 [CAYMAN_RING_TYPE_CP1_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001722 .ib_execute = &cayman_ring_ib_execute,
1723 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001724 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001725 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001726 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001727 .ring_test = &r600_ring_test,
1728 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001729 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001730 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001731 .get_rptr = &radeon_ring_generic_get_rptr,
1732 .get_wptr = &radeon_ring_generic_get_wptr,
1733 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001734 },
1735 [CAYMAN_RING_TYPE_CP2_INDEX] = {
Jerome Glisse721604a2012-01-05 22:11:05 -05001736 .ib_execute = &cayman_ring_ib_execute,
1737 .ib_parse = &evergreen_ib_parse,
Alex Deucherb40e7e12011-11-17 14:57:50 -05001738 .emit_fence = &cayman_fence_ring_emit,
Christian König4c87bc22011-10-19 19:02:21 +02001739 .emit_semaphore = &r600_semaphore_ring_emit,
Christian Königeb0c19c2012-02-23 15:18:44 +01001740 .cs_parse = &evergreen_cs_parse,
Alex Deucherf7128122012-02-23 17:53:45 -05001741 .ring_test = &r600_ring_test,
1742 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001743 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001744 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001745 .get_rptr = &radeon_ring_generic_get_rptr,
1746 .get_wptr = &radeon_ring_generic_get_wptr,
1747 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001748 },
1749 [R600_RING_TYPE_DMA_INDEX] = {
1750 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001751 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001752 .emit_fence = &evergreen_dma_fence_ring_emit,
1753 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001754 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001755 .ring_test = &r600_dma_ring_test,
1756 .ib_test = &r600_dma_ib_test,
1757 .is_lockup = &cayman_dma_is_lockup,
1758 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001759 .get_rptr = &radeon_ring_generic_get_rptr,
1760 .get_wptr = &radeon_ring_generic_get_wptr,
1761 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001762 },
1763 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1764 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001765 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001766 .emit_fence = &evergreen_dma_fence_ring_emit,
1767 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001768 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001769 .ring_test = &r600_dma_ring_test,
1770 .ib_test = &r600_dma_ib_test,
1771 .is_lockup = &cayman_dma_is_lockup,
1772 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001773 .get_rptr = &radeon_ring_generic_get_rptr,
1774 .get_wptr = &radeon_ring_generic_get_wptr,
1775 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001776 },
1777 [R600_RING_TYPE_UVD_INDEX] = {
1778 .ib_execute = &r600_uvd_ib_execute,
1779 .emit_fence = &r600_uvd_fence_emit,
1780 .emit_semaphore = &cayman_uvd_semaphore_emit,
1781 .cs_parse = &radeon_uvd_cs_parse,
1782 .ring_test = &r600_uvd_ring_test,
1783 .ib_test = &r600_uvd_ib_test,
1784 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001785 .get_rptr = &radeon_ring_generic_get_rptr,
1786 .get_wptr = &radeon_ring_generic_get_wptr,
1787 .set_wptr = &radeon_ring_generic_set_wptr,
Christian König4c87bc22011-10-19 19:02:21 +02001788 }
1789 },
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001790 .irq = {
1791 .set = &evergreen_irq_set,
1792 .process = &evergreen_irq_process,
1793 },
Alex Deucherc79a49c2012-02-23 17:53:47 -05001794 .display = {
1795 .bandwidth_update = &evergreen_bandwidth_update,
1796 .get_vblank_counter = &evergreen_get_vblank_counter,
1797 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001798 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001799 .get_backlight_level = &atombios_get_backlight_level,
Alex Deuchera973bea2013-04-18 11:32:16 -04001800 .hdmi_enable = &evergreen_hdmi_enable,
1801 .hdmi_setmode = &evergreen_hdmi_setmode,
Alex Deucherc79a49c2012-02-23 17:53:47 -05001802 },
Alex Deucher27cd7762012-02-23 17:53:42 -05001803 .copy = {
1804 .blit = &r600_copy_blit,
1805 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001806 .dma = &evergreen_copy_dma,
1807 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001808 .copy = &evergreen_copy_dma,
1809 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher27cd7762012-02-23 17:53:42 -05001810 },
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001811 .surface = {
1812 .set_reg = r600_set_surface_reg,
1813 .clear_reg = r600_clear_surface_reg,
1814 },
Alex Deucher901ea572012-02-23 17:53:39 -05001815 .hpd = {
1816 .init = &evergreen_hpd_init,
1817 .fini = &evergreen_hpd_fini,
1818 .sense = &evergreen_hpd_sense,
1819 .set_polarity = &evergreen_hpd_set_polarity,
1820 },
Alex Deuchera02fa392012-02-23 17:53:41 -05001821 .pm = {
1822 .misc = &evergreen_pm_misc,
1823 .prepare = &evergreen_pm_prepare,
1824 .finish = &evergreen_pm_finish,
Alex Deucher27810fb2012-10-01 19:25:11 -04001825 .init_profile = &btc_pm_init_profile,
Alex Deuchera02fa392012-02-23 17:53:41 -05001826 .get_dynpm_state = &r600_pm_get_dynpm_state,
Alex Deucher798bcf72012-02-23 17:53:48 -05001827 .get_engine_clock = &radeon_atom_get_engine_clock,
1828 .set_engine_clock = &radeon_atom_set_engine_clock,
1829 .get_memory_clock = &radeon_atom_get_memory_clock,
1830 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04001831 .get_pcie_lanes = &r600_get_pcie_lanes,
1832 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher798bcf72012-02-23 17:53:48 -05001833 .set_clock_gating = NULL,
Alex Deuchera8b49252013-04-08 12:41:33 +02001834 .set_uvd_clocks = &evergreen_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04001835 .get_temperature = &evergreen_get_temp,
Alex Deuchera02fa392012-02-23 17:53:41 -05001836 },
Alex Deucher0f9e0062012-02-23 17:53:40 -05001837 .pflip = {
1838 .pre_page_flip = &evergreen_pre_page_flip,
1839 .page_flip = &evergreen_page_flip,
1840 .post_page_flip = &evergreen_post_page_flip,
1841 },
Alex Deuchere3487622011-03-02 20:07:36 -05001842};
1843
Alex Deucherbe63fe82012-03-20 17:18:40 -04001844static struct radeon_asic trinity_asic = {
1845 .init = &cayman_init,
1846 .fini = &cayman_fini,
1847 .suspend = &cayman_suspend,
1848 .resume = &cayman_resume,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001849 .asic_reset = &cayman_asic_reset,
1850 .vga_set_state = &r600_vga_set_state,
1851 .ioctl_wait_idle = r600_ioctl_wait_idle,
1852 .gui_idle = &r600_gui_idle,
1853 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05001854 .get_xclk = &r600_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05001855 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001856 .gart = {
1857 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1858 .set_page = &rs600_gart_set_page,
1859 },
Christian König05b07142012-08-06 20:21:10 +02001860 .vm = {
1861 .init = &cayman_vm_init,
1862 .fini = &cayman_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05001863 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Christian König05b07142012-08-06 20:21:10 +02001864 .set_page = &cayman_vm_set_page,
1865 },
Alex Deucherbe63fe82012-03-20 17:18:40 -04001866 .ring = {
1867 [RADEON_RING_TYPE_GFX_INDEX] = {
1868 .ib_execute = &cayman_ring_ib_execute,
1869 .ib_parse = &evergreen_ib_parse,
1870 .emit_fence = &cayman_fence_ring_emit,
1871 .emit_semaphore = &r600_semaphore_ring_emit,
1872 .cs_parse = &evergreen_cs_parse,
1873 .ring_test = &r600_ring_test,
1874 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001875 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001876 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001877 .get_rptr = &radeon_ring_generic_get_rptr,
1878 .get_wptr = &radeon_ring_generic_get_wptr,
1879 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001880 },
1881 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1882 .ib_execute = &cayman_ring_ib_execute,
1883 .ib_parse = &evergreen_ib_parse,
1884 .emit_fence = &cayman_fence_ring_emit,
1885 .emit_semaphore = &r600_semaphore_ring_emit,
1886 .cs_parse = &evergreen_cs_parse,
1887 .ring_test = &r600_ring_test,
1888 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001889 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001890 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001891 .get_rptr = &radeon_ring_generic_get_rptr,
1892 .get_wptr = &radeon_ring_generic_get_wptr,
1893 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001894 },
1895 [CAYMAN_RING_TYPE_CP2_INDEX] = {
1896 .ib_execute = &cayman_ring_ib_execute,
1897 .ib_parse = &evergreen_ib_parse,
1898 .emit_fence = &cayman_fence_ring_emit,
1899 .emit_semaphore = &r600_semaphore_ring_emit,
1900 .cs_parse = &evergreen_cs_parse,
1901 .ring_test = &r600_ring_test,
1902 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05001903 .is_lockup = &cayman_gfx_is_lockup,
Christian König9b40e5d2012-08-08 12:22:43 +02001904 .vm_flush = &cayman_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001905 .get_rptr = &radeon_ring_generic_get_rptr,
1906 .get_wptr = &radeon_ring_generic_get_wptr,
1907 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001908 },
1909 [R600_RING_TYPE_DMA_INDEX] = {
1910 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001911 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001912 .emit_fence = &evergreen_dma_fence_ring_emit,
1913 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001914 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001915 .ring_test = &r600_dma_ring_test,
1916 .ib_test = &r600_dma_ib_test,
1917 .is_lockup = &cayman_dma_is_lockup,
1918 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001919 .get_rptr = &radeon_ring_generic_get_rptr,
1920 .get_wptr = &radeon_ring_generic_get_wptr,
1921 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001922 },
1923 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1924 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05001925 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001926 .emit_fence = &evergreen_dma_fence_ring_emit,
1927 .emit_semaphore = &r600_dma_semaphore_ring_emit,
Alex Deucherd2ead3e2012-12-13 09:55:45 -05001928 .cs_parse = &evergreen_dma_cs_parse,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001929 .ring_test = &r600_dma_ring_test,
1930 .ib_test = &r600_dma_ib_test,
1931 .is_lockup = &cayman_dma_is_lockup,
1932 .vm_flush = &cayman_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001933 .get_rptr = &radeon_ring_generic_get_rptr,
1934 .get_wptr = &radeon_ring_generic_get_wptr,
1935 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02001936 },
1937 [R600_RING_TYPE_UVD_INDEX] = {
1938 .ib_execute = &r600_uvd_ib_execute,
1939 .emit_fence = &r600_uvd_fence_emit,
1940 .emit_semaphore = &cayman_uvd_semaphore_emit,
1941 .cs_parse = &radeon_uvd_cs_parse,
1942 .ring_test = &r600_uvd_ring_test,
1943 .ib_test = &r600_uvd_ib_test,
1944 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05001945 .get_rptr = &radeon_ring_generic_get_rptr,
1946 .get_wptr = &radeon_ring_generic_get_wptr,
1947 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001948 }
1949 },
1950 .irq = {
1951 .set = &evergreen_irq_set,
1952 .process = &evergreen_irq_process,
1953 },
1954 .display = {
1955 .bandwidth_update = &dce6_bandwidth_update,
1956 .get_vblank_counter = &evergreen_get_vblank_counter,
1957 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001958 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04001959 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001960 },
1961 .copy = {
1962 .blit = &r600_copy_blit,
1963 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucherf60cbd12012-12-04 15:27:33 -05001964 .dma = &evergreen_copy_dma,
1965 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04001966 .copy = &evergreen_copy_dma,
1967 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001968 },
1969 .surface = {
1970 .set_reg = r600_set_surface_reg,
1971 .clear_reg = r600_clear_surface_reg,
1972 },
1973 .hpd = {
1974 .init = &evergreen_hpd_init,
1975 .fini = &evergreen_hpd_fini,
1976 .sense = &evergreen_hpd_sense,
1977 .set_polarity = &evergreen_hpd_set_polarity,
1978 },
1979 .pm = {
1980 .misc = &evergreen_pm_misc,
1981 .prepare = &evergreen_pm_prepare,
1982 .finish = &evergreen_pm_finish,
1983 .init_profile = &sumo_pm_init_profile,
1984 .get_dynpm_state = &r600_pm_get_dynpm_state,
1985 .get_engine_clock = &radeon_atom_get_engine_clock,
1986 .set_engine_clock = &radeon_atom_set_engine_clock,
1987 .get_memory_clock = NULL,
1988 .set_memory_clock = NULL,
1989 .get_pcie_lanes = NULL,
1990 .set_pcie_lanes = NULL,
1991 .set_clock_gating = NULL,
Alex Deucher23d33ba2013-04-08 12:41:32 +02001992 .set_uvd_clocks = &sumo_set_uvd_clocks,
Alex Deucher29a15222012-12-14 11:57:36 -05001993 .get_temperature = &tn_get_temp,
Alex Deucherbe63fe82012-03-20 17:18:40 -04001994 },
1995 .pflip = {
1996 .pre_page_flip = &evergreen_pre_page_flip,
1997 .page_flip = &evergreen_page_flip,
1998 .post_page_flip = &evergreen_post_page_flip,
1999 },
2000};
2001
Alex Deucher02779c02012-03-20 17:18:25 -04002002static struct radeon_asic si_asic = {
2003 .init = &si_init,
2004 .fini = &si_fini,
2005 .suspend = &si_suspend,
2006 .resume = &si_resume,
Alex Deucher02779c02012-03-20 17:18:25 -04002007 .asic_reset = &si_asic_reset,
2008 .vga_set_state = &r600_vga_set_state,
2009 .ioctl_wait_idle = r600_ioctl_wait_idle,
2010 .gui_idle = &r600_gui_idle,
2011 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
Alex Deucher454d2e22013-02-14 10:04:02 -05002012 .get_xclk = &si_get_xclk,
Alex Deucherd0418892013-01-24 10:35:23 -05002013 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
Alex Deucher02779c02012-03-20 17:18:25 -04002014 .gart = {
2015 .tlb_flush = &si_pcie_gart_tlb_flush,
2016 .set_page = &rs600_gart_set_page,
2017 },
Christian König05b07142012-08-06 20:21:10 +02002018 .vm = {
2019 .init = &si_vm_init,
2020 .fini = &si_vm_fini,
Alex Deucherdf160042013-01-31 16:26:02 -05002021 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher82ffd922012-10-02 14:47:46 -04002022 .set_page = &si_vm_set_page,
Christian König05b07142012-08-06 20:21:10 +02002023 },
Alex Deucher02779c02012-03-20 17:18:25 -04002024 .ring = {
2025 [RADEON_RING_TYPE_GFX_INDEX] = {
2026 .ib_execute = &si_ring_ib_execute,
2027 .ib_parse = &si_ib_parse,
2028 .emit_fence = &si_fence_ring_emit,
2029 .emit_semaphore = &r600_semaphore_ring_emit,
2030 .cs_parse = NULL,
2031 .ring_test = &r600_ring_test,
2032 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002033 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002034 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002035 .get_rptr = &radeon_ring_generic_get_rptr,
2036 .get_wptr = &radeon_ring_generic_get_wptr,
2037 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002038 },
2039 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2040 .ib_execute = &si_ring_ib_execute,
2041 .ib_parse = &si_ib_parse,
2042 .emit_fence = &si_fence_ring_emit,
2043 .emit_semaphore = &r600_semaphore_ring_emit,
2044 .cs_parse = NULL,
2045 .ring_test = &r600_ring_test,
2046 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002047 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002048 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002049 .get_rptr = &radeon_ring_generic_get_rptr,
2050 .get_wptr = &radeon_ring_generic_get_wptr,
2051 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002052 },
2053 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2054 .ib_execute = &si_ring_ib_execute,
2055 .ib_parse = &si_ib_parse,
2056 .emit_fence = &si_fence_ring_emit,
2057 .emit_semaphore = &r600_semaphore_ring_emit,
2058 .cs_parse = NULL,
2059 .ring_test = &r600_ring_test,
2060 .ib_test = &r600_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002061 .is_lockup = &si_gfx_is_lockup,
Christian Königee60e292012-08-09 16:21:08 +02002062 .vm_flush = &si_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002063 .get_rptr = &radeon_ring_generic_get_rptr,
2064 .get_wptr = &radeon_ring_generic_get_wptr,
2065 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002066 },
2067 [R600_RING_TYPE_DMA_INDEX] = {
2068 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002069 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002070 .emit_fence = &evergreen_dma_fence_ring_emit,
2071 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2072 .cs_parse = NULL,
2073 .ring_test = &r600_dma_ring_test,
2074 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002075 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002076 .vm_flush = &si_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002077 .get_rptr = &radeon_ring_generic_get_rptr,
2078 .get_wptr = &radeon_ring_generic_get_wptr,
2079 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002080 },
2081 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2082 .ib_execute = &cayman_dma_ring_ib_execute,
Alex Deuchercd459e52012-12-13 12:17:38 -05002083 .ib_parse = &evergreen_dma_ib_parse,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002084 .emit_fence = &evergreen_dma_fence_ring_emit,
2085 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2086 .cs_parse = NULL,
2087 .ring_test = &r600_dma_ring_test,
2088 .ib_test = &r600_dma_ib_test,
Alex Deucher123bc182013-01-24 11:37:19 -05002089 .is_lockup = &si_dma_is_lockup,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002090 .vm_flush = &si_dma_vm_flush,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002091 .get_rptr = &radeon_ring_generic_get_rptr,
2092 .get_wptr = &radeon_ring_generic_get_wptr,
2093 .set_wptr = &radeon_ring_generic_set_wptr,
Christian Königf2ba57b2013-04-08 12:41:29 +02002094 },
2095 [R600_RING_TYPE_UVD_INDEX] = {
2096 .ib_execute = &r600_uvd_ib_execute,
2097 .emit_fence = &r600_uvd_fence_emit,
2098 .emit_semaphore = &cayman_uvd_semaphore_emit,
2099 .cs_parse = &radeon_uvd_cs_parse,
2100 .ring_test = &r600_uvd_ring_test,
2101 .ib_test = &r600_uvd_ib_test,
2102 .is_lockup = &radeon_ring_test_lockup,
Alex Deucherf93bdef2013-01-29 14:10:56 -05002103 .get_rptr = &radeon_ring_generic_get_rptr,
2104 .get_wptr = &radeon_ring_generic_get_wptr,
2105 .set_wptr = &radeon_ring_generic_set_wptr,
Alex Deucher02779c02012-03-20 17:18:25 -04002106 }
2107 },
2108 .irq = {
2109 .set = &si_irq_set,
2110 .process = &si_irq_process,
2111 },
2112 .display = {
2113 .bandwidth_update = &dce6_bandwidth_update,
2114 .get_vblank_counter = &evergreen_get_vblank_counter,
2115 .wait_for_vblank = &dce4_wait_for_vblank,
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002116 .set_backlight_level = &atombios_set_backlight_level,
Alex Deucher6d92f812012-09-14 09:59:26 -04002117 .get_backlight_level = &atombios_get_backlight_level,
Alex Deucher02779c02012-03-20 17:18:25 -04002118 },
2119 .copy = {
2120 .blit = NULL,
2121 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
Alex Deucher8c5fd7e2012-12-04 15:28:18 -05002122 .dma = &si_copy_dma,
2123 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher2d6cc722012-07-20 13:49:49 -04002124 .copy = &si_copy_dma,
2125 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
Alex Deucher02779c02012-03-20 17:18:25 -04002126 },
2127 .surface = {
2128 .set_reg = r600_set_surface_reg,
2129 .clear_reg = r600_clear_surface_reg,
2130 },
2131 .hpd = {
2132 .init = &evergreen_hpd_init,
2133 .fini = &evergreen_hpd_fini,
2134 .sense = &evergreen_hpd_sense,
2135 .set_polarity = &evergreen_hpd_set_polarity,
2136 },
2137 .pm = {
2138 .misc = &evergreen_pm_misc,
2139 .prepare = &evergreen_pm_prepare,
2140 .finish = &evergreen_pm_finish,
2141 .init_profile = &sumo_pm_init_profile,
2142 .get_dynpm_state = &r600_pm_get_dynpm_state,
2143 .get_engine_clock = &radeon_atom_get_engine_clock,
2144 .set_engine_clock = &radeon_atom_set_engine_clock,
2145 .get_memory_clock = &radeon_atom_get_memory_clock,
2146 .set_memory_clock = &radeon_atom_set_memory_clock,
Alex Deucher55b615a2013-03-18 18:57:27 -04002147 .get_pcie_lanes = &r600_get_pcie_lanes,
2148 .set_pcie_lanes = &r600_set_pcie_lanes,
Alex Deucher02779c02012-03-20 17:18:25 -04002149 .set_clock_gating = NULL,
Christian König2539eb02013-04-08 12:41:34 +02002150 .set_uvd_clocks = &si_set_uvd_clocks,
Alex Deucher6bd1c382013-06-21 14:38:03 -04002151 .get_temperature = &si_get_temp,
Alex Deucher02779c02012-03-20 17:18:25 -04002152 },
2153 .pflip = {
2154 .pre_page_flip = &evergreen_pre_page_flip,
2155 .page_flip = &evergreen_page_flip,
2156 .post_page_flip = &evergreen_post_page_flip,
2157 },
2158};
2159
Alex Deucher0672e272013-04-09 16:22:31 -04002160static struct radeon_asic ci_asic = {
2161 .init = &cik_init,
2162 .fini = &cik_fini,
2163 .suspend = &cik_suspend,
2164 .resume = &cik_resume,
2165 .asic_reset = &cik_asic_reset,
2166 .vga_set_state = &r600_vga_set_state,
2167 .ioctl_wait_idle = NULL,
2168 .gui_idle = &r600_gui_idle,
2169 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2170 .get_xclk = &cik_get_xclk,
2171 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2172 .gart = {
2173 .tlb_flush = &cik_pcie_gart_tlb_flush,
2174 .set_page = &rs600_gart_set_page,
2175 },
2176 .vm = {
2177 .init = &cik_vm_init,
2178 .fini = &cik_vm_fini,
2179 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2180 .set_page = &cik_vm_set_page,
2181 },
2182 .ring = {
2183 [RADEON_RING_TYPE_GFX_INDEX] = {
2184 .ib_execute = &cik_ring_ib_execute,
2185 .ib_parse = &cik_ib_parse,
2186 .emit_fence = &cik_fence_gfx_ring_emit,
2187 .emit_semaphore = &cik_semaphore_ring_emit,
2188 .cs_parse = NULL,
2189 .ring_test = &cik_ring_test,
2190 .ib_test = &cik_ib_test,
2191 .is_lockup = &cik_gfx_is_lockup,
2192 .vm_flush = &cik_vm_flush,
2193 .get_rptr = &radeon_ring_generic_get_rptr,
2194 .get_wptr = &radeon_ring_generic_get_wptr,
2195 .set_wptr = &radeon_ring_generic_set_wptr,
2196 },
2197 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2198 .ib_execute = &cik_ring_ib_execute,
2199 .ib_parse = &cik_ib_parse,
2200 .emit_fence = &cik_fence_compute_ring_emit,
2201 .emit_semaphore = &cik_semaphore_ring_emit,
2202 .cs_parse = NULL,
2203 .ring_test = &cik_ring_test,
2204 .ib_test = &cik_ib_test,
2205 .is_lockup = &cik_gfx_is_lockup,
2206 .vm_flush = &cik_vm_flush,
2207 .get_rptr = &cik_compute_ring_get_rptr,
2208 .get_wptr = &cik_compute_ring_get_wptr,
2209 .set_wptr = &cik_compute_ring_set_wptr,
2210 },
2211 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2212 .ib_execute = &cik_ring_ib_execute,
2213 .ib_parse = &cik_ib_parse,
2214 .emit_fence = &cik_fence_compute_ring_emit,
2215 .emit_semaphore = &cik_semaphore_ring_emit,
2216 .cs_parse = NULL,
2217 .ring_test = &cik_ring_test,
2218 .ib_test = &cik_ib_test,
2219 .is_lockup = &cik_gfx_is_lockup,
2220 .vm_flush = &cik_vm_flush,
2221 .get_rptr = &cik_compute_ring_get_rptr,
2222 .get_wptr = &cik_compute_ring_get_wptr,
2223 .set_wptr = &cik_compute_ring_set_wptr,
2224 },
2225 [R600_RING_TYPE_DMA_INDEX] = {
2226 .ib_execute = &cik_sdma_ring_ib_execute,
2227 .ib_parse = &cik_ib_parse,
2228 .emit_fence = &cik_sdma_fence_ring_emit,
2229 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2230 .cs_parse = NULL,
2231 .ring_test = &cik_sdma_ring_test,
2232 .ib_test = &cik_sdma_ib_test,
2233 .is_lockup = &cik_sdma_is_lockup,
2234 .vm_flush = &cik_dma_vm_flush,
2235 .get_rptr = &radeon_ring_generic_get_rptr,
2236 .get_wptr = &radeon_ring_generic_get_wptr,
2237 .set_wptr = &radeon_ring_generic_set_wptr,
2238 },
2239 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2240 .ib_execute = &cik_sdma_ring_ib_execute,
2241 .ib_parse = &cik_ib_parse,
2242 .emit_fence = &cik_sdma_fence_ring_emit,
2243 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2244 .cs_parse = NULL,
2245 .ring_test = &cik_sdma_ring_test,
2246 .ib_test = &cik_sdma_ib_test,
2247 .is_lockup = &cik_sdma_is_lockup,
2248 .vm_flush = &cik_dma_vm_flush,
2249 .get_rptr = &radeon_ring_generic_get_rptr,
2250 .get_wptr = &radeon_ring_generic_get_wptr,
2251 .set_wptr = &radeon_ring_generic_set_wptr,
2252 },
2253 [R600_RING_TYPE_UVD_INDEX] = {
2254 .ib_execute = &r600_uvd_ib_execute,
2255 .emit_fence = &r600_uvd_fence_emit,
2256 .emit_semaphore = &cayman_uvd_semaphore_emit,
2257 .cs_parse = &radeon_uvd_cs_parse,
2258 .ring_test = &r600_uvd_ring_test,
2259 .ib_test = &r600_uvd_ib_test,
2260 .is_lockup = &radeon_ring_test_lockup,
2261 .get_rptr = &radeon_ring_generic_get_rptr,
2262 .get_wptr = &radeon_ring_generic_get_wptr,
2263 .set_wptr = &radeon_ring_generic_set_wptr,
2264 }
2265 },
2266 .irq = {
2267 .set = &cik_irq_set,
2268 .process = &cik_irq_process,
2269 },
2270 .display = {
2271 .bandwidth_update = &dce8_bandwidth_update,
2272 .get_vblank_counter = &evergreen_get_vblank_counter,
2273 .wait_for_vblank = &dce4_wait_for_vblank,
2274 },
2275 .copy = {
2276 .blit = NULL,
2277 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2278 .dma = &cik_copy_dma,
2279 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2280 .copy = &cik_copy_dma,
2281 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2282 },
2283 .surface = {
2284 .set_reg = r600_set_surface_reg,
2285 .clear_reg = r600_clear_surface_reg,
2286 },
2287 .hpd = {
2288 .init = &evergreen_hpd_init,
2289 .fini = &evergreen_hpd_fini,
2290 .sense = &evergreen_hpd_sense,
2291 .set_polarity = &evergreen_hpd_set_polarity,
2292 },
2293 .pm = {
2294 .misc = &evergreen_pm_misc,
2295 .prepare = &evergreen_pm_prepare,
2296 .finish = &evergreen_pm_finish,
2297 .init_profile = &sumo_pm_init_profile,
2298 .get_dynpm_state = &r600_pm_get_dynpm_state,
2299 .get_engine_clock = &radeon_atom_get_engine_clock,
2300 .set_engine_clock = &radeon_atom_set_engine_clock,
2301 .get_memory_clock = &radeon_atom_get_memory_clock,
2302 .set_memory_clock = &radeon_atom_set_memory_clock,
2303 .get_pcie_lanes = NULL,
2304 .set_pcie_lanes = NULL,
2305 .set_clock_gating = NULL,
2306 .set_uvd_clocks = &cik_set_uvd_clocks,
2307 },
2308 .pflip = {
2309 .pre_page_flip = &evergreen_pre_page_flip,
2310 .page_flip = &evergreen_page_flip,
2311 .post_page_flip = &evergreen_post_page_flip,
2312 },
2313};
2314
2315static struct radeon_asic kv_asic = {
2316 .init = &cik_init,
2317 .fini = &cik_fini,
2318 .suspend = &cik_suspend,
2319 .resume = &cik_resume,
2320 .asic_reset = &cik_asic_reset,
2321 .vga_set_state = &r600_vga_set_state,
2322 .ioctl_wait_idle = NULL,
2323 .gui_idle = &r600_gui_idle,
2324 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2325 .get_xclk = &cik_get_xclk,
2326 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2327 .gart = {
2328 .tlb_flush = &cik_pcie_gart_tlb_flush,
2329 .set_page = &rs600_gart_set_page,
2330 },
2331 .vm = {
2332 .init = &cik_vm_init,
2333 .fini = &cik_vm_fini,
2334 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2335 .set_page = &cik_vm_set_page,
2336 },
2337 .ring = {
2338 [RADEON_RING_TYPE_GFX_INDEX] = {
2339 .ib_execute = &cik_ring_ib_execute,
2340 .ib_parse = &cik_ib_parse,
2341 .emit_fence = &cik_fence_gfx_ring_emit,
2342 .emit_semaphore = &cik_semaphore_ring_emit,
2343 .cs_parse = NULL,
2344 .ring_test = &cik_ring_test,
2345 .ib_test = &cik_ib_test,
2346 .is_lockup = &cik_gfx_is_lockup,
2347 .vm_flush = &cik_vm_flush,
2348 .get_rptr = &radeon_ring_generic_get_rptr,
2349 .get_wptr = &radeon_ring_generic_get_wptr,
2350 .set_wptr = &radeon_ring_generic_set_wptr,
2351 },
2352 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2353 .ib_execute = &cik_ring_ib_execute,
2354 .ib_parse = &cik_ib_parse,
2355 .emit_fence = &cik_fence_compute_ring_emit,
2356 .emit_semaphore = &cik_semaphore_ring_emit,
2357 .cs_parse = NULL,
2358 .ring_test = &cik_ring_test,
2359 .ib_test = &cik_ib_test,
2360 .is_lockup = &cik_gfx_is_lockup,
2361 .vm_flush = &cik_vm_flush,
2362 .get_rptr = &cik_compute_ring_get_rptr,
2363 .get_wptr = &cik_compute_ring_get_wptr,
2364 .set_wptr = &cik_compute_ring_set_wptr,
2365 },
2366 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2367 .ib_execute = &cik_ring_ib_execute,
2368 .ib_parse = &cik_ib_parse,
2369 .emit_fence = &cik_fence_compute_ring_emit,
2370 .emit_semaphore = &cik_semaphore_ring_emit,
2371 .cs_parse = NULL,
2372 .ring_test = &cik_ring_test,
2373 .ib_test = &cik_ib_test,
2374 .is_lockup = &cik_gfx_is_lockup,
2375 .vm_flush = &cik_vm_flush,
2376 .get_rptr = &cik_compute_ring_get_rptr,
2377 .get_wptr = &cik_compute_ring_get_wptr,
2378 .set_wptr = &cik_compute_ring_set_wptr,
2379 },
2380 [R600_RING_TYPE_DMA_INDEX] = {
2381 .ib_execute = &cik_sdma_ring_ib_execute,
2382 .ib_parse = &cik_ib_parse,
2383 .emit_fence = &cik_sdma_fence_ring_emit,
2384 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2385 .cs_parse = NULL,
2386 .ring_test = &cik_sdma_ring_test,
2387 .ib_test = &cik_sdma_ib_test,
2388 .is_lockup = &cik_sdma_is_lockup,
2389 .vm_flush = &cik_dma_vm_flush,
2390 .get_rptr = &radeon_ring_generic_get_rptr,
2391 .get_wptr = &radeon_ring_generic_get_wptr,
2392 .set_wptr = &radeon_ring_generic_set_wptr,
2393 },
2394 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2395 .ib_execute = &cik_sdma_ring_ib_execute,
2396 .ib_parse = &cik_ib_parse,
2397 .emit_fence = &cik_sdma_fence_ring_emit,
2398 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2399 .cs_parse = NULL,
2400 .ring_test = &cik_sdma_ring_test,
2401 .ib_test = &cik_sdma_ib_test,
2402 .is_lockup = &cik_sdma_is_lockup,
2403 .vm_flush = &cik_dma_vm_flush,
2404 .get_rptr = &radeon_ring_generic_get_rptr,
2405 .get_wptr = &radeon_ring_generic_get_wptr,
2406 .set_wptr = &radeon_ring_generic_set_wptr,
2407 },
2408 [R600_RING_TYPE_UVD_INDEX] = {
2409 .ib_execute = &r600_uvd_ib_execute,
2410 .emit_fence = &r600_uvd_fence_emit,
2411 .emit_semaphore = &cayman_uvd_semaphore_emit,
2412 .cs_parse = &radeon_uvd_cs_parse,
2413 .ring_test = &r600_uvd_ring_test,
2414 .ib_test = &r600_uvd_ib_test,
2415 .is_lockup = &radeon_ring_test_lockup,
2416 .get_rptr = &radeon_ring_generic_get_rptr,
2417 .get_wptr = &radeon_ring_generic_get_wptr,
2418 .set_wptr = &radeon_ring_generic_set_wptr,
2419 }
2420 },
2421 .irq = {
2422 .set = &cik_irq_set,
2423 .process = &cik_irq_process,
2424 },
2425 .display = {
2426 .bandwidth_update = &dce8_bandwidth_update,
2427 .get_vblank_counter = &evergreen_get_vblank_counter,
2428 .wait_for_vblank = &dce4_wait_for_vblank,
2429 },
2430 .copy = {
2431 .blit = NULL,
2432 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2433 .dma = &cik_copy_dma,
2434 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2435 .copy = &cik_copy_dma,
2436 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2437 },
2438 .surface = {
2439 .set_reg = r600_set_surface_reg,
2440 .clear_reg = r600_clear_surface_reg,
2441 },
2442 .hpd = {
2443 .init = &evergreen_hpd_init,
2444 .fini = &evergreen_hpd_fini,
2445 .sense = &evergreen_hpd_sense,
2446 .set_polarity = &evergreen_hpd_set_polarity,
2447 },
2448 .pm = {
2449 .misc = &evergreen_pm_misc,
2450 .prepare = &evergreen_pm_prepare,
2451 .finish = &evergreen_pm_finish,
2452 .init_profile = &sumo_pm_init_profile,
2453 .get_dynpm_state = &r600_pm_get_dynpm_state,
2454 .get_engine_clock = &radeon_atom_get_engine_clock,
2455 .set_engine_clock = &radeon_atom_set_engine_clock,
2456 .get_memory_clock = &radeon_atom_get_memory_clock,
2457 .set_memory_clock = &radeon_atom_set_memory_clock,
2458 .get_pcie_lanes = NULL,
2459 .set_pcie_lanes = NULL,
2460 .set_clock_gating = NULL,
2461 .set_uvd_clocks = &cik_set_uvd_clocks,
2462 },
2463 .pflip = {
2464 .pre_page_flip = &evergreen_pre_page_flip,
2465 .page_flip = &evergreen_page_flip,
2466 .post_page_flip = &evergreen_post_page_flip,
2467 },
2468};
2469
Alex Deucherabf1dc62012-07-17 14:02:36 -04002470/**
2471 * radeon_asic_init - register asic specific callbacks
2472 *
2473 * @rdev: radeon device pointer
2474 *
2475 * Registers the appropriate asic specific callbacks for each
2476 * chip family. Also sets other asics specific info like the number
2477 * of crtcs and the register aperture accessors (all asics).
2478 * Returns 0 for success.
2479 */
Daniel Vetter0a10c852010-03-11 21:19:14 +00002480int radeon_asic_init(struct radeon_device *rdev)
2481{
2482 radeon_register_accessor_init(rdev);
Alex Deucherba7e05e2011-06-16 18:14:22 +00002483
2484 /* set the number of crtcs */
2485 if (rdev->flags & RADEON_SINGLE_CRTC)
2486 rdev->num_crtc = 1;
2487 else
2488 rdev->num_crtc = 2;
2489
Alex Deucher948bee32013-05-14 12:08:35 -04002490 rdev->has_uvd = false;
2491
Daniel Vetter0a10c852010-03-11 21:19:14 +00002492 switch (rdev->family) {
2493 case CHIP_R100:
2494 case CHIP_RV100:
2495 case CHIP_RS100:
2496 case CHIP_RV200:
2497 case CHIP_RS200:
2498 rdev->asic = &r100_asic;
2499 break;
2500 case CHIP_R200:
2501 case CHIP_RV250:
2502 case CHIP_RS300:
2503 case CHIP_RV280:
2504 rdev->asic = &r200_asic;
2505 break;
2506 case CHIP_R300:
2507 case CHIP_R350:
2508 case CHIP_RV350:
2509 case CHIP_RV380:
2510 if (rdev->flags & RADEON_IS_PCIE)
2511 rdev->asic = &r300_asic_pcie;
2512 else
2513 rdev->asic = &r300_asic;
2514 break;
2515 case CHIP_R420:
2516 case CHIP_R423:
2517 case CHIP_RV410:
2518 rdev->asic = &r420_asic;
Alex Deucher07bb0842010-06-22 21:58:26 -04002519 /* handle macs */
2520 if (rdev->bios == NULL) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002521 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2522 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2523 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2524 rdev->asic->pm.set_memory_clock = NULL;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002525 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
Alex Deucher07bb0842010-06-22 21:58:26 -04002526 }
Daniel Vetter0a10c852010-03-11 21:19:14 +00002527 break;
2528 case CHIP_RS400:
2529 case CHIP_RS480:
2530 rdev->asic = &rs400_asic;
2531 break;
2532 case CHIP_RS600:
2533 rdev->asic = &rs600_asic;
2534 break;
2535 case CHIP_RS690:
2536 case CHIP_RS740:
2537 rdev->asic = &rs690_asic;
2538 break;
2539 case CHIP_RV515:
2540 rdev->asic = &rv515_asic;
2541 break;
2542 case CHIP_R520:
2543 case CHIP_RV530:
2544 case CHIP_RV560:
2545 case CHIP_RV570:
2546 case CHIP_R580:
2547 rdev->asic = &r520_asic;
2548 break;
2549 case CHIP_R600:
Alex Deucherca361b62013-06-21 14:42:08 -04002550 rdev->asic = &r600_asic;
2551 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002552 case CHIP_RV610:
2553 case CHIP_RV630:
2554 case CHIP_RV620:
2555 case CHIP_RV635:
2556 case CHIP_RV670:
Alex Deucherca361b62013-06-21 14:42:08 -04002557 rdev->asic = &rv6xx_asic;
2558 rdev->has_uvd = true;
Alex Deucherf47299c2010-03-16 20:54:38 -04002559 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002560 case CHIP_RS780:
2561 case CHIP_RS880:
Alex Deucherf47299c2010-03-16 20:54:38 -04002562 rdev->asic = &rs780_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002563 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002564 break;
2565 case CHIP_RV770:
2566 case CHIP_RV730:
2567 case CHIP_RV710:
2568 case CHIP_RV740:
2569 rdev->asic = &rv770_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002570 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002571 break;
2572 case CHIP_CEDAR:
2573 case CHIP_REDWOOD:
2574 case CHIP_JUNIPER:
2575 case CHIP_CYPRESS:
2576 case CHIP_HEMLOCK:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002577 /* set num crtcs */
2578 if (rdev->family == CHIP_CEDAR)
2579 rdev->num_crtc = 4;
2580 else
2581 rdev->num_crtc = 6;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002582 rdev->asic = &evergreen_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002583 rdev->has_uvd = true;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002584 break;
Alex Deucher958261d2010-11-22 17:56:30 -05002585 case CHIP_PALM:
Alex Deucher89da5a32011-05-31 15:42:47 -04002586 case CHIP_SUMO:
2587 case CHIP_SUMO2:
Alex Deucher958261d2010-11-22 17:56:30 -05002588 rdev->asic = &sumo_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002589 rdev->has_uvd = true;
Alex Deucher958261d2010-11-22 17:56:30 -05002590 break;
Alex Deuchera43b7662011-01-06 21:19:33 -05002591 case CHIP_BARTS:
2592 case CHIP_TURKS:
2593 case CHIP_CAICOS:
Alex Deucherba7e05e2011-06-16 18:14:22 +00002594 /* set num crtcs */
2595 if (rdev->family == CHIP_CAICOS)
2596 rdev->num_crtc = 4;
2597 else
2598 rdev->num_crtc = 6;
Alex Deuchera43b7662011-01-06 21:19:33 -05002599 rdev->asic = &btc_asic;
Alex Deucher948bee32013-05-14 12:08:35 -04002600 rdev->has_uvd = true;
Alex Deuchera43b7662011-01-06 21:19:33 -05002601 break;
Alex Deuchere3487622011-03-02 20:07:36 -05002602 case CHIP_CAYMAN:
2603 rdev->asic = &cayman_asic;
Alex Deucherba7e05e2011-06-16 18:14:22 +00002604 /* set num crtcs */
2605 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002606 rdev->has_uvd = true;
Alex Deuchere3487622011-03-02 20:07:36 -05002607 break;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002608 case CHIP_ARUBA:
2609 rdev->asic = &trinity_asic;
2610 /* set num crtcs */
2611 rdev->num_crtc = 4;
Alex Deucher948bee32013-05-14 12:08:35 -04002612 rdev->has_uvd = true;
Alex Deucherbe63fe82012-03-20 17:18:40 -04002613 break;
Alex Deucher02779c02012-03-20 17:18:25 -04002614 case CHIP_TAHITI:
2615 case CHIP_PITCAIRN:
2616 case CHIP_VERDE:
Alex Deuchere737a142012-08-30 14:00:03 -04002617 case CHIP_OLAND:
Alex Deucher86a45ca2012-07-26 19:04:20 -04002618 case CHIP_HAINAN:
Alex Deucher02779c02012-03-20 17:18:25 -04002619 rdev->asic = &si_asic;
2620 /* set num crtcs */
Alex Deucher86a45ca2012-07-26 19:04:20 -04002621 if (rdev->family == CHIP_HAINAN)
2622 rdev->num_crtc = 0;
2623 else if (rdev->family == CHIP_OLAND)
Alex Deuchere737a142012-08-30 14:00:03 -04002624 rdev->num_crtc = 2;
2625 else
2626 rdev->num_crtc = 6;
Alex Deucher948bee32013-05-14 12:08:35 -04002627 if (rdev->family == CHIP_HAINAN)
2628 rdev->has_uvd = false;
2629 else
2630 rdev->has_uvd = true;
Alex Deucher02779c02012-03-20 17:18:25 -04002631 break;
Alex Deucher0672e272013-04-09 16:22:31 -04002632 case CHIP_BONAIRE:
2633 rdev->asic = &ci_asic;
2634 rdev->num_crtc = 6;
2635 break;
2636 case CHIP_KAVERI:
2637 case CHIP_KABINI:
2638 rdev->asic = &kv_asic;
2639 /* set num crtcs */
2640 if (rdev->family == CHIP_KAVERI)
2641 rdev->num_crtc = 4;
2642 else
2643 rdev->num_crtc = 2;
2644 break;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002645 default:
2646 /* FIXME: not supported yet */
2647 return -EINVAL;
2648 }
2649
2650 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucher798bcf72012-02-23 17:53:48 -05002651 rdev->asic->pm.get_memory_clock = NULL;
2652 rdev->asic->pm.set_memory_clock = NULL;
Daniel Vetter0a10c852010-03-11 21:19:14 +00002653 }
2654
Daniel Vetter0a10c852010-03-11 21:19:14 +00002655 return 0;
2656}
2657