blob: 6eaff28f2ff3a920789b12d70aa81ca997ed5b7a [file] [log] [blame]
Marc Zyngier08dcbfd2015-10-21 10:09:49 +01001/*
2 * Copyright (C) 2015 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __ARM_KVM_HYP_H__
19#define __ARM_KVM_HYP_H__
20
21#include <linux/compiler.h>
22#include <linux/kvm_host.h>
23#include <asm/kvm_mmu.h>
Marc Zyngier59cbcdb2016-01-04 15:41:51 +000024#include <asm/vfp.h>
Marc Zyngier08dcbfd2015-10-21 10:09:49 +010025
26#define __hyp_text __section(.hyp.text) notrace
27
Marc Zyngier3c295682016-01-02 15:07:13 +000028#define __ACCESS_CP15(CRn, Op1, CRm, Op2) \
29 "mrc", "mcr", __stringify(p15, Op1, %0, CRn, CRm, Op2), u32
30#define __ACCESS_CP15_64(Op1, CRm) \
31 "mrrc", "mcrr", __stringify(p15, Op1, %Q0, %R0, CRm), u64
Marc Zyngier59cbcdb2016-01-04 15:41:51 +000032#define __ACCESS_VFP(CRn) \
33 "mrc", "mcr", __stringify(p10, 7, %0, CRn, cr0, 0), u32
Marc Zyngier3c295682016-01-02 15:07:13 +000034
35#define __write_sysreg(v, r, w, c, t) asm volatile(w " " c : : "r" ((t)(v)))
36#define write_sysreg(v, ...) __write_sysreg(v, __VA_ARGS__)
37
38#define __read_sysreg(r, w, c, t) ({ \
39 t __val; \
40 asm volatile(r " " c : "=r" (__val)); \
41 __val; \
42})
43#define read_sysreg(...) __read_sysreg(__VA_ARGS__)
44
Marc Zyngier33280b42016-01-05 18:38:09 +000045#define write_special(v, r) \
46 asm volatile("msr " __stringify(r) ", %0" : : "r" (v))
47#define read_special(r) ({ \
48 u32 __val; \
49 asm volatile("mrs %0, " __stringify(r) : "=r" (__val)); \
50 __val; \
51})
52
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000053#define TTBR0 __ACCESS_CP15_64(0, c2)
54#define TTBR1 __ACCESS_CP15_64(1, c2)
Marc Zyngier1d58d2c2016-01-02 15:09:54 +000055#define VTTBR __ACCESS_CP15_64(6, c2)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000056#define PAR __ACCESS_CP15_64(0, c7)
Marc Zyngiere59bff9b2016-01-04 08:54:50 +000057#define CNTV_CVAL __ACCESS_CP15_64(3, c14)
58#define CNTVOFF __ACCESS_CP15_64(4, c14)
59
Marc Zyngier9dddc2d2016-01-05 18:42:49 +000060#define MIDR __ACCESS_CP15(c0, 0, c0, 0)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000061#define CSSELR __ACCESS_CP15(c0, 2, c0, 0)
Marc Zyngier9dddc2d2016-01-05 18:42:49 +000062#define VPIDR __ACCESS_CP15(c0, 4, c0, 0)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000063#define VMPIDR __ACCESS_CP15(c0, 4, c0, 5)
64#define SCTLR __ACCESS_CP15(c1, 0, c0, 0)
65#define CPACR __ACCESS_CP15(c1, 0, c0, 2)
Marc Zyngier9dddc2d2016-01-05 18:42:49 +000066#define HCR __ACCESS_CP15(c1, 4, c1, 0)
67#define HDCR __ACCESS_CP15(c1, 4, c1, 1)
Marc Zyngier59cbcdb2016-01-04 15:41:51 +000068#define HCPTR __ACCESS_CP15(c1, 4, c1, 2)
Marc Zyngier9dddc2d2016-01-05 18:42:49 +000069#define HSTR __ACCESS_CP15(c1, 4, c1, 3)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000070#define TTBCR __ACCESS_CP15(c2, 0, c0, 2)
Marc Zyngierd4c76882016-02-01 19:56:31 +000071#define HTCR __ACCESS_CP15(c2, 4, c0, 2)
72#define VTCR __ACCESS_CP15(c2, 4, c1, 2)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000073#define DACR __ACCESS_CP15(c3, 0, c0, 0)
74#define DFSR __ACCESS_CP15(c5, 0, c0, 0)
75#define IFSR __ACCESS_CP15(c5, 0, c0, 1)
76#define ADFSR __ACCESS_CP15(c5, 0, c1, 0)
77#define AIFSR __ACCESS_CP15(c5, 0, c1, 1)
Marc Zyngier97e96432016-01-13 19:02:51 +000078#define HSR __ACCESS_CP15(c5, 4, c2, 0)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000079#define DFAR __ACCESS_CP15(c6, 0, c0, 0)
80#define IFAR __ACCESS_CP15(c6, 0, c0, 2)
Marc Zyngier9dddc2d2016-01-05 18:42:49 +000081#define HDFAR __ACCESS_CP15(c6, 4, c0, 0)
Marc Zyngier97e96432016-01-13 19:02:51 +000082#define HIFAR __ACCESS_CP15(c6, 4, c0, 2)
83#define HPFAR __ACCESS_CP15(c6, 4, c0, 4)
Marc Zyngier1d58d2c2016-01-02 15:09:54 +000084#define ICIALLUIS __ACCESS_CP15(c7, 0, c1, 0)
Marc Zyngier97e96432016-01-13 19:02:51 +000085#define ATS1CPR __ACCESS_CP15(c7, 0, c8, 0)
Marc Zyngier1d58d2c2016-01-02 15:09:54 +000086#define TLBIALLIS __ACCESS_CP15(c8, 0, c3, 0)
87#define TLBIALLNSNHIS __ACCESS_CP15(c8, 4, c3, 4)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000088#define PRRR __ACCESS_CP15(c10, 0, c2, 0)
89#define NMRR __ACCESS_CP15(c10, 0, c2, 1)
90#define AMAIR0 __ACCESS_CP15(c10, 0, c3, 0)
91#define AMAIR1 __ACCESS_CP15(c10, 0, c3, 1)
92#define VBAR __ACCESS_CP15(c12, 0, c0, 0)
93#define CID __ACCESS_CP15(c13, 0, c0, 1)
94#define TID_URW __ACCESS_CP15(c13, 0, c0, 2)
95#define TID_URO __ACCESS_CP15(c13, 0, c0, 3)
96#define TID_PRIV __ACCESS_CP15(c13, 0, c0, 4)
Marc Zyngier9dddc2d2016-01-05 18:42:49 +000097#define HTPIDR __ACCESS_CP15(c13, 4, c0, 2)
Marc Zyngierc7ce6c62016-01-03 12:55:01 +000098#define CNTKCTL __ACCESS_CP15(c14, 0, c1, 0)
Marc Zyngiere59bff9b2016-01-04 08:54:50 +000099#define CNTV_CTL __ACCESS_CP15(c14, 0, c3, 1)
100#define CNTHCTL __ACCESS_CP15(c14, 4, c1, 0)
101
Marc Zyngier59cbcdb2016-01-04 15:41:51 +0000102#define VFP_FPEXC __ACCESS_VFP(FPEXC)
103
Marc Zyngier68130cb2016-01-28 14:48:42 +0000104/* AArch64 compatibility macros, only for the timer so far */
105#define read_sysreg_el0(r) read_sysreg(r##_el0)
106#define write_sysreg_el0(v, r) write_sysreg(v, r##_el0)
107
108#define cntv_ctl_el0 CNTV_CTL
109#define cntv_cval_el0 CNTV_CVAL
110#define cntvoff_el2 CNTVOFF
111#define cnthctl_el2 CNTHCTL
112
Marc Zyngiere59bff9b2016-01-04 08:54:50 +0000113void __timer_save_state(struct kvm_vcpu *vcpu);
114void __timer_restore_state(struct kvm_vcpu *vcpu);
Marc Zyngierc7ce6c62016-01-03 12:55:01 +0000115
Marc Zyngierc0c2cdb2016-01-04 09:06:11 +0000116void __vgic_v2_save_state(struct kvm_vcpu *vcpu);
117void __vgic_v2_restore_state(struct kvm_vcpu *vcpu);
118
Marc Zyngierc7ce6c62016-01-03 12:55:01 +0000119void __sysreg_save_state(struct kvm_cpu_context *ctxt);
120void __sysreg_restore_state(struct kvm_cpu_context *ctxt);
Marc Zyngier1d58d2c2016-01-02 15:09:54 +0000121
Marc Zyngier59cbcdb2016-01-04 15:41:51 +0000122void asmlinkage __vfp_save_state(struct vfp_hard_struct *vfp);
123void asmlinkage __vfp_restore_state(struct vfp_hard_struct *vfp);
124static inline bool __vfp_enabled(void)
125{
126 return !(read_sysreg(HCPTR) & (HCPTR_TCP(11) | HCPTR_TCP(10)));
127}
128
Marc Zyngier33280b42016-01-05 18:38:09 +0000129void __hyp_text __banked_save_state(struct kvm_cpu_context *ctxt);
130void __hyp_text __banked_restore_state(struct kvm_cpu_context *ctxt);
131
Marc Zyngier89ef2b22016-01-05 18:40:51 +0000132int asmlinkage __guest_enter(struct kvm_vcpu *vcpu,
133 struct kvm_cpu_context *host);
Marc Zyngierbafc6c22016-01-05 18:43:18 +0000134int asmlinkage __hyp_do_panic(const char *, int, u32);
135
Marc Zyngier08dcbfd2015-10-21 10:09:49 +0100136#endif /* __ARM_KVM_HYP_H__ */