blob: e69424d6e42325f806849cb60d3763f53e220de5 [file] [log] [blame]
Alexander Shishkine443b332012-05-11 17:25:46 +03001/*
2 * bits.h - register bits of the ChipIdea USB IP core
3 *
4 * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved.
5 *
6 * Author: David Lopo
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __DRIVERS_USB_CHIPIDEA_BITS_H
14#define __DRIVERS_USB_CHIPIDEA_BITS_H
15
Alexander Shishkin758fc982012-05-11 17:25:53 +030016#include <linux/usb/ehci_def.h>
17
Peter Chencb271f32015-02-11 12:44:55 +080018/*
19 * ID
20 * For 1.x revision, bit24 - bit31 are reserved
21 * For 2.x revision, bit25 - bit28 are 0x2
22 */
23#define TAG (0x1F << 16)
24#define REVISION (0xF << 21)
25#define VERSION (0xF << 25)
26#define CIVERSION (0x7 << 29)
27
Alexander Shishkine443b332012-05-11 17:25:46 +030028/* HCCPARAMS */
29#define HCCPARAMS_LEN BIT(17)
30
31/* DCCPARAMS */
32#define DCCPARAMS_DEN (0x1F << 0)
33#define DCCPARAMS_DC BIT(7)
Alexander Shishkineb70e5a2012-05-11 17:25:54 +030034#define DCCPARAMS_HC BIT(8)
Alexander Shishkine443b332012-05-11 17:25:46 +030035
36/* TESTMODE */
37#define TESTMODE_FORCE BIT(0)
38
39/* USBCMD */
40#define USBCMD_RS BIT(0)
41#define USBCMD_RST BIT(1)
42#define USBCMD_SUTW BIT(13)
43#define USBCMD_ATDTW BIT(14)
44
45/* USBSTS & USBINTR */
46#define USBi_UI BIT(0)
47#define USBi_UEI BIT(1)
48#define USBi_PCI BIT(2)
49#define USBi_URI BIT(6)
50#define USBi_SLI BIT(8)
51
52/* DEVICEADDR */
53#define DEVICEADDR_USBADRA BIT(24)
54#define DEVICEADDR_USBADR (0x7FUL << 25)
55
56/* PORTSC */
Li Jun826cfe72014-04-23 15:56:48 +080057#define PORTSC_CCS BIT(0)
58#define PORTSC_CSC BIT(1)
59#define PORTSC_PEC BIT(3)
60#define PORTSC_OCC BIT(5)
Alexander Shishkine443b332012-05-11 17:25:46 +030061#define PORTSC_FPR BIT(6)
62#define PORTSC_SUSP BIT(7)
63#define PORTSC_HSP BIT(9)
Li Jun826cfe72014-04-23 15:56:48 +080064#define PORTSC_PP BIT(12)
Alexander Shishkine443b332012-05-11 17:25:46 +030065#define PORTSC_PTC (0x0FUL << 16)
Peter Chen864cf942013-09-24 12:47:55 +080066#define PORTSC_PHCD(d) ((d) ? BIT(22) : BIT(23))
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030067/* PTS and PTW for non lpm version only */
Michael Grzeschik4f6743d2014-02-19 13:41:43 +080068#define PORTSC_PFSC BIT(24)
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030069#define PORTSC_PTS(d) \
Fabio Estevamdec23dc2013-07-29 13:09:56 +030070 (u32)((((d) & 0x3) << 30) | (((d) & 0x4) ? BIT(25) : 0))
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030071#define PORTSC_PTW BIT(28)
72#define PORTSC_STS BIT(29)
Alexander Shishkine443b332012-05-11 17:25:46 +030073
Li Jun826cfe72014-04-23 15:56:48 +080074#define PORTSC_W1C_BITS \
75 (PORTSC_CSC | PORTSC_PEC | PORTSC_OCC)
76
Alexander Shishkine443b332012-05-11 17:25:46 +030077/* DEVLC */
Michael Grzeschik4f6743d2014-02-19 13:41:43 +080078#define DEVLC_PFSC BIT(23)
Alexander Shishkine443b332012-05-11 17:25:46 +030079#define DEVLC_PSPD (0x03UL << 25)
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030080#define DEVLC_PSPD_HS (0x02UL << 25)
81#define DEVLC_PTW BIT(27)
82#define DEVLC_STS BIT(28)
Fabio Estevamdec23dc2013-07-29 13:09:56 +030083#define DEVLC_PTS(d) (u32)(((d) & 0x7) << 29)
Michael Grzeschik40dcd0e2013-06-13 17:59:56 +030084
85/* Encoding for DEVLC_PTS and PORTSC_PTS */
86#define PTS_UTMI 0
87#define PTS_ULPI 2
88#define PTS_SERIAL 3
89#define PTS_HSIC 4
Alexander Shishkine443b332012-05-11 17:25:46 +030090
Alexander Shishkin5f36e232012-05-11 17:25:47 +030091/* OTGSC */
92#define OTGSC_IDPU BIT(5)
Li Jun826cfe72014-04-23 15:56:48 +080093#define OTGSC_HADP BIT(6)
Li June287b672014-04-23 15:56:49 +080094#define OTGSC_HABA BIT(7)
Alexander Shishkin5f36e232012-05-11 17:25:47 +030095#define OTGSC_ID BIT(8)
96#define OTGSC_AVV BIT(9)
97#define OTGSC_ASV BIT(10)
98#define OTGSC_BSV BIT(11)
99#define OTGSC_BSE BIT(12)
100#define OTGSC_IDIS BIT(16)
101#define OTGSC_AVVIS BIT(17)
102#define OTGSC_ASVIS BIT(18)
103#define OTGSC_BSVIS BIT(19)
104#define OTGSC_BSEIS BIT(20)
Peter Chenc10b4f02013-08-14 12:44:06 +0300105#define OTGSC_1MSIS BIT(21)
106#define OTGSC_DPIS BIT(22)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300107#define OTGSC_IDIE BIT(24)
108#define OTGSC_AVVIE BIT(25)
109#define OTGSC_ASVIE BIT(26)
110#define OTGSC_BSVIE BIT(27)
111#define OTGSC_BSEIE BIT(28)
Peter Chenc10b4f02013-08-14 12:44:06 +0300112#define OTGSC_1MSIE BIT(29)
113#define OTGSC_DPIE BIT(30)
114#define OTGSC_INT_EN_BITS (OTGSC_IDIE | OTGSC_AVVIE | OTGSC_ASVIE \
115 | OTGSC_BSVIE | OTGSC_BSEIE | OTGSC_1MSIE \
116 | OTGSC_DPIE)
117#define OTGSC_INT_STATUS_BITS (OTGSC_IDIS | OTGSC_AVVIS | OTGSC_ASVIS \
118 | OTGSC_BSVIS | OTGSC_BSEIS | OTGSC_1MSIS \
119 | OTGSC_DPIS)
Alexander Shishkin5f36e232012-05-11 17:25:47 +0300120
Alexander Shishkine443b332012-05-11 17:25:46 +0300121/* USBMODE */
122#define USBMODE_CM (0x03UL << 0)
Alexander Shishkin758fc982012-05-11 17:25:53 +0300123#define USBMODE_CM_DC (0x02UL << 0)
Alexander Shishkine443b332012-05-11 17:25:46 +0300124#define USBMODE_SLOM BIT(3)
Alexander Shishkin758fc982012-05-11 17:25:53 +0300125#define USBMODE_CI_SDIS BIT(4)
Alexander Shishkine443b332012-05-11 17:25:46 +0300126
127/* ENDPTCTRL */
128#define ENDPTCTRL_RXS BIT(0)
129#define ENDPTCTRL_RXT (0x03UL << 2)
130#define ENDPTCTRL_RXR BIT(6) /* reserved for port 0 */
131#define ENDPTCTRL_RXE BIT(7)
132#define ENDPTCTRL_TXS BIT(16)
133#define ENDPTCTRL_TXT (0x03UL << 18)
134#define ENDPTCTRL_TXR BIT(22) /* reserved for port 0 */
135#define ENDPTCTRL_TXE BIT(23)
136
137#endif /* __DRIVERS_USB_CHIPIDEA_BITS_H */