blob: a6be006b6f754072d52ff026bb77efb7f0028d31 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 */
9#ifndef _ASM_PGTABLE_32_H
10#define _ASM_PGTABLE_32_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/addrspace.h>
13#include <asm/page.h>
14
15#include <linux/linkage.h>
16#include <asm/cachectl.h>
17#include <asm/fixmap.h>
18
Ralf Baechlec6e8b582005-02-10 12:19:59 +000019#include <asm-generic/pgtable-nopmd.h>
20
Rafał Miłecki6ee1d932014-07-17 23:26:33 +020021extern int temp_tlb_entry __cpuinitdata;
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023/*
Rafał Miłeckid3777322014-07-17 23:26:32 +020024 * - add_temporary_entry() add a temporary TLB entry. We use TLB entries
25 * starting at the top and working down. This is for populating the
26 * TLB before trap_init() puts the TLB miss handler in place. It
27 * should be used only for entries matching the actual page tables,
28 * to prevent inconsistencies.
29 */
30extern int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
31 unsigned long entryhi, unsigned long pagemask);
32
33/*
Ralf Baechle39b74142012-01-11 15:41:47 +010034 * Basically we have the same two-level (which is the logical three level
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * Linux page table layout folded) page tables as the i386. Some day
36 * when we have proper page coloring support we can have a 1% quicker
37 * tlb refill handling mechanism, but for now it is a bit slower but
38 * works even with the cache aliasing problem the R4k and above have.
39 */
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* PGDIR_SHIFT determines what a third-level page table entry can map */
Ralf Baechle4c8081e42007-07-31 21:47:03 +010042#define PGDIR_SHIFT (2 * PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
44#define PGDIR_MASK (~(PGDIR_SIZE-1))
45
46/*
47 * Entries per page directory level: we use two-level, so
Ralf Baechlec6e8b582005-02-10 12:19:59 +000048 * we don't really have any PUD/PMD directory physically.
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 */
Ralf Baechle99e480d2007-08-01 15:46:18 +010050#define __PGD_ORDER (32 - 3 * PAGE_SHIFT + PGD_T_LOG2 + PTE_T_LOG2)
51#define PGD_ORDER (__PGD_ORDER >= 0 ? __PGD_ORDER : 0)
Ralf Baechlec6e8b582005-02-10 12:19:59 +000052#define PUD_ORDER aieeee_attempt_to_allocate_pud
53#define PMD_ORDER 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define PTE_ORDER 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jack Tan52919252008-09-23 22:52:34 +080056#define PTRS_PER_PGD (USER_PTRS_PER_PGD * 2)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
58
59#define USER_PTRS_PER_PGD (0x80000000UL/PGDIR_SIZE)
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -080060#define FIRST_USER_ADDRESS 0UL
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ralf Baechle70342282013-01-22 12:59:30 +010062#define VMALLOC_START MAP_BASE
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Ralf Baechle2ac74012008-03-10 09:31:50 +000064#define PKMAP_BASE (0xfe000000UL)
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#ifdef CONFIG_HIGHMEM
67# define VMALLOC_END (PKMAP_BASE-2*PAGE_SIZE)
68#else
69# define VMALLOC_END (FIXADDR_START-2*PAGE_SIZE)
70#endif
71
Ralf Baechle34adb282014-11-22 00:16:48 +010072#ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define pte_ERROR(e) \
74 printk("%s:%d: bad pte %016Lx.\n", __FILE__, __LINE__, pte_val(e))
75#else
76#define pte_ERROR(e) \
77 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
78#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define pgd_ERROR(e) \
80 printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
81
82extern void load_pgd(unsigned long pg_dir);
83
84extern pte_t invalid_pte_table[PAGE_SIZE/sizeof(pte_t)];
85
86/*
87 * Empty pgd/pmd entries point to the invalid_pte_table.
88 */
89static inline int pmd_none(pmd_t pmd)
90{
91 return pmd_val(pmd) == (unsigned long) invalid_pte_table;
92}
93
94#define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
95
96static inline int pmd_present(pmd_t pmd)
97{
98 return pmd_val(pmd) != (unsigned long) invalid_pte_table;
99}
100
101static inline void pmd_clear(pmd_t *pmdp)
102{
103 pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
104}
105
Ralf Baechle34adb282014-11-22 00:16:48 +0100106#if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#define pte_page(x) pfn_to_page(pte_pfn(x))
108#define pte_pfn(x) ((unsigned long)((x).pte_high >> 6))
109static inline pte_t
110pfn_pte(unsigned long pfn, pgprot_t prot)
111{
112 pte_t pte;
113 pte.pte_high = (pfn << 6) | (pgprot_val(prot) & 0x3f);
114 pte.pte_low = pgprot_val(prot);
115 return pte;
116}
117
118#else
119
120#define pte_page(x) pfn_to_page(pte_pfn(x))
121
122#ifdef CONFIG_CPU_VR41XX
123#define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
124#define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
125#else
David Daney6dd93442010-02-10 15:12:47 -0800126#define pte_pfn(x) ((unsigned long)((x).pte >> _PFN_SHIFT))
127#define pfn_pte(pfn, prot) __pte(((unsigned long long)(pfn) << _PFN_SHIFT) | pgprot_val(prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#endif
Ralf Baechle34adb282014-11-22 00:16:48 +0100129#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131#define __pgd_offset(address) pgd_index(address)
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000132#define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133#define __pmd_offset(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
134
135/* to find an entry in a kernel page-table-directory */
136#define pgd_offset_k(address) pgd_offset(&init_mm, address)
137
Thiemo Seuferf29244a2005-02-21 11:11:32 +0000138#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140/* to find an entry in a page-table-directory */
Ralf Baechle21a151d2007-10-11 23:46:15 +0100141#define pgd_offset(mm, addr) ((mm)->pgd + pgd_index(addr))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/* Find an entry in the third-level page table.. */
144#define __pte_offset(address) \
145 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
146#define pte_offset(dir, address) \
Franck Bui-Huu5b70a312006-12-05 10:39:56 +0100147 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
148#define pte_offset_kernel(dir, address) \
149 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Ralf Baechle70342282013-01-22 12:59:30 +0100151#define pte_offset_map(dir, address) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define pte_unmap(pte) ((void)(pte))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
156
157/* Swap entries must have VALID bit cleared. */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600158#define __swp_type(x) (((x).val >> 10) & 0x1f)
159#define __swp_offset(x) ((x).val >> 15)
160#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 10) | ((offset) << 15) })
161#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
162#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164#else
165
Steven J. Hill77a5c592014-11-13 09:52:01 -0600166#if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168/* Swap entries must have VALID and GLOBAL bits cleared. */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600169#define __swp_type(x) (((x).val >> 2) & 0x1f)
170#define __swp_offset(x) ((x).val >> 7)
171#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 2) | ((offset) << 7) })
172#define __pte_to_swp_entry(pte) ((swp_entry_t) { (pte).pte_high })
173#define __swp_entry_to_pte(x) ((pte_t) { 0, (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#else
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400176/*
Steven J. Hill77a5c592014-11-13 09:52:01 -0600177 * Constraints:
178 * _PAGE_PRESENT at bit 0
179 * _PAGE_MODIFIED at bit 4
180 * _PAGE_GLOBAL at bit 6
181 * _PAGE_VALID at bit 7
Sergei Shtylyov7cb710c2006-05-27 22:39:39 +0400182 */
Steven J. Hill77a5c592014-11-13 09:52:01 -0600183#define __swp_type(x) (((x).val >> 8) & 0x1f)
184#define __swp_offset(x) ((x).val >> 13)
185#define __swp_entry(type,offset) ((swp_entry_t) { ((type) << 8) | ((offset) << 13) })
186#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
187#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Steven J. Hill77a5c592014-11-13 09:52:01 -0600189#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Steven J. Hill77a5c592014-11-13 09:52:01 -0600191#endif /* defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
193#endif /* _ASM_PGTABLE_32_H */