blob: cf9361ab0eb766239b0ae8b7b09e857bb3490bb3 [file] [log] [blame]
Hyungwon Hwang77bbd892015-06-12 21:59:02 +09001/*
2 * Copyright (C) 2015 Samsung Electronics Co.Ltd
3 * Authors:
4 * Hyungwon Hwang <human.hwang@samsung.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundationr
9 */
10
11#include <linux/platform_device.h>
12#include <video/of_videomode.h>
13#include <linux/of_address.h>
14#include <video/videomode.h>
15#include <linux/module.h>
16#include <linux/delay.h>
17#include <linux/mutex.h>
18#include <linux/of.h>
19#include <linux/of_graph.h>
20#include <linux/clk.h>
Marek Szyprowski622688f32016-02-03 13:42:49 +010021#include <linux/component.h>
Hyungwon Hwang77bbd892015-06-12 21:59:02 +090022#include <drm/drmP.h>
23#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
25
26/* Sysreg registers for MIC */
27#define DSD_CFG_MUX 0x1004
28#define MIC0_RGB_MUX (1 << 0)
29#define MIC0_I80_MUX (1 << 1)
30#define MIC0_ON_MUX (1 << 5)
31
32/* MIC registers */
33#define MIC_OP 0x0
34#define MIC_IP_VER 0x0004
35#define MIC_V_TIMING_0 0x0008
36#define MIC_V_TIMING_1 0x000C
37#define MIC_IMG_SIZE 0x0010
38#define MIC_INPUT_TIMING_0 0x0014
39#define MIC_INPUT_TIMING_1 0x0018
40#define MIC_2D_OUTPUT_TIMING_0 0x001C
41#define MIC_2D_OUTPUT_TIMING_1 0x0020
42#define MIC_2D_OUTPUT_TIMING_2 0x0024
43#define MIC_3D_OUTPUT_TIMING_0 0x0028
44#define MIC_3D_OUTPUT_TIMING_1 0x002C
45#define MIC_3D_OUTPUT_TIMING_2 0x0030
46#define MIC_CORE_PARA_0 0x0034
47#define MIC_CORE_PARA_1 0x0038
48#define MIC_CTC_CTRL 0x0040
49#define MIC_RD_DATA 0x0044
50
51#define MIC_UPD_REG (1 << 31)
52#define MIC_ON_REG (1 << 30)
53#define MIC_TD_ON_REG (1 << 29)
54#define MIC_BS_CHG_OUT (1 << 16)
55#define MIC_VIDEO_TYPE(x) (((x) & 0xf) << 12)
56#define MIC_PSR_EN (1 << 5)
57#define MIC_SW_RST (1 << 4)
58#define MIC_ALL_RST (1 << 3)
59#define MIC_CORE_VER_CONTROL (1 << 2)
60#define MIC_MODE_SEL_COMMAND_MODE (1 << 1)
61#define MIC_MODE_SEL_MASK (1 << 1)
62#define MIC_CORE_EN (1 << 0)
63
64#define MIC_V_PULSE_WIDTH(x) (((x) & 0x3fff) << 16)
65#define MIC_V_PERIOD_LINE(x) ((x) & 0x3fff)
66
67#define MIC_VBP_SIZE(x) (((x) & 0x3fff) << 16)
68#define MIC_VFP_SIZE(x) ((x) & 0x3fff)
69
70#define MIC_IMG_V_SIZE(x) (((x) & 0x3fff) << 16)
71#define MIC_IMG_H_SIZE(x) ((x) & 0x3fff)
72
73#define MIC_H_PULSE_WIDTH_IN(x) (((x) & 0x3fff) << 16)
74#define MIC_H_PERIOD_PIXEL_IN(x) ((x) & 0x3fff)
75
76#define MIC_HBP_SIZE_IN(x) (((x) & 0x3fff) << 16)
77#define MIC_HFP_SIZE_IN(x) ((x) & 0x3fff)
78
79#define MIC_H_PULSE_WIDTH_2D(x) (((x) & 0x3fff) << 16)
80#define MIC_H_PERIOD_PIXEL_2D(x) ((x) & 0x3fff)
81
82#define MIC_HBP_SIZE_2D(x) (((x) & 0x3fff) << 16)
83#define MIC_HFP_SIZE_2D(x) ((x) & 0x3fff)
84
85#define MIC_BS_SIZE_2D(x) ((x) & 0x3fff)
86
87enum {
88 ENDPOINT_DECON_NODE,
89 ENDPOINT_DSI_NODE,
90 NUM_ENDPOINTS
91};
92
93static char *clk_names[] = { "pclk_mic0", "sclk_rgb_vclk_to_mic0" };
94#define NUM_CLKS ARRAY_SIZE(clk_names)
95static DEFINE_MUTEX(mic_mutex);
96
97struct exynos_mic {
98 struct device *dev;
99 void __iomem *reg;
100 struct regmap *sysreg;
101 struct clk *clks[NUM_CLKS];
102
103 bool i80_mode;
104 struct videomode vm;
105 struct drm_encoder *encoder;
106 struct drm_bridge bridge;
107
108 bool enabled;
109};
110
111static void mic_set_path(struct exynos_mic *mic, bool enable)
112{
113 int ret;
114 unsigned int val;
115
116 ret = regmap_read(mic->sysreg, DSD_CFG_MUX, &val);
117 if (ret) {
118 DRM_ERROR("mic: Failed to read system register\n");
119 return;
120 }
121
122 if (enable) {
123 if (mic->i80_mode)
124 val |= MIC0_I80_MUX;
125 else
126 val |= MIC0_RGB_MUX;
127
128 val |= MIC0_ON_MUX;
129 } else
130 val &= ~(MIC0_RGB_MUX | MIC0_I80_MUX | MIC0_ON_MUX);
131
Dan Carpenter36ffc2b2016-03-25 23:05:59 +0300132 ret = regmap_write(mic->sysreg, DSD_CFG_MUX, val);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900133 if (ret)
134 DRM_ERROR("mic: Failed to read system register\n");
135}
136
137static int mic_sw_reset(struct exynos_mic *mic)
138{
139 unsigned int retry = 100;
140 int ret;
141
142 writel(MIC_SW_RST, mic->reg + MIC_OP);
143
144 while (retry-- > 0) {
145 ret = readl(mic->reg + MIC_OP);
146 if (!(ret & MIC_SW_RST))
147 return 0;
148
149 udelay(10);
150 }
151
152 return -ETIMEDOUT;
153}
154
155static void mic_set_porch_timing(struct exynos_mic *mic)
156{
157 struct videomode vm = mic->vm;
158 u32 reg;
159
160 reg = MIC_V_PULSE_WIDTH(vm.vsync_len) +
161 MIC_V_PERIOD_LINE(vm.vsync_len + vm.vactive +
162 vm.vback_porch + vm.vfront_porch);
163 writel(reg, mic->reg + MIC_V_TIMING_0);
164
165 reg = MIC_VBP_SIZE(vm.vback_porch) +
166 MIC_VFP_SIZE(vm.vfront_porch);
167 writel(reg, mic->reg + MIC_V_TIMING_1);
168
169 reg = MIC_V_PULSE_WIDTH(vm.hsync_len) +
170 MIC_V_PERIOD_LINE(vm.hsync_len + vm.hactive +
171 vm.hback_porch + vm.hfront_porch);
172 writel(reg, mic->reg + MIC_INPUT_TIMING_0);
173
174 reg = MIC_VBP_SIZE(vm.hback_porch) +
175 MIC_VFP_SIZE(vm.hfront_porch);
176 writel(reg, mic->reg + MIC_INPUT_TIMING_1);
177}
178
179static void mic_set_img_size(struct exynos_mic *mic)
180{
181 struct videomode *vm = &mic->vm;
182 u32 reg;
183
184 reg = MIC_IMG_H_SIZE(vm->hactive) +
185 MIC_IMG_V_SIZE(vm->vactive);
186
187 writel(reg, mic->reg + MIC_IMG_SIZE);
188}
189
190static void mic_set_output_timing(struct exynos_mic *mic)
191{
192 struct videomode vm = mic->vm;
193 u32 reg, bs_size_2d;
194
195 DRM_DEBUG("w: %u, h: %u\n", vm.hactive, vm.vactive);
196 bs_size_2d = ((vm.hactive >> 2) << 1) + (vm.vactive % 4);
197 reg = MIC_BS_SIZE_2D(bs_size_2d);
198 writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_2);
199
200 if (!mic->i80_mode) {
201 reg = MIC_H_PULSE_WIDTH_2D(vm.hsync_len) +
202 MIC_H_PERIOD_PIXEL_2D(vm.hsync_len + bs_size_2d +
203 vm.hback_porch + vm.hfront_porch);
204 writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_0);
205
206 reg = MIC_HBP_SIZE_2D(vm.hback_porch) +
207 MIC_H_PERIOD_PIXEL_2D(vm.hfront_porch);
208 writel(reg, mic->reg + MIC_2D_OUTPUT_TIMING_1);
209 }
210}
211
212static void mic_set_reg_on(struct exynos_mic *mic, bool enable)
213{
214 u32 reg = readl(mic->reg + MIC_OP);
215
216 if (enable) {
217 reg &= ~(MIC_MODE_SEL_MASK | MIC_CORE_VER_CONTROL | MIC_PSR_EN);
218 reg |= (MIC_CORE_EN | MIC_BS_CHG_OUT | MIC_ON_REG);
219
220 reg &= ~MIC_MODE_SEL_COMMAND_MODE;
221 if (mic->i80_mode)
222 reg |= MIC_MODE_SEL_COMMAND_MODE;
223 } else {
224 reg &= ~MIC_CORE_EN;
225 }
226
227 reg |= MIC_UPD_REG;
228 writel(reg, mic->reg + MIC_OP);
229}
230
231static struct device_node *get_remote_node(struct device_node *from, int reg)
232{
233 struct device_node *endpoint = NULL, *remote_node = NULL;
234
235 endpoint = of_graph_get_endpoint_by_regs(from, reg, -1);
236 if (!endpoint) {
237 DRM_ERROR("mic: Failed to find remote port from %s",
238 from->full_name);
239 goto exit;
240 }
241
242 remote_node = of_graph_get_remote_port_parent(endpoint);
243 if (!remote_node) {
244 DRM_ERROR("mic: Failed to find remote port parent from %s",
245 from->full_name);
246 goto exit;
247 }
248
249exit:
250 of_node_put(endpoint);
251 return remote_node;
252}
253
254static int parse_dt(struct exynos_mic *mic)
255{
256 int ret = 0, i, j;
257 struct device_node *remote_node;
258 struct device_node *nodes[3];
259
260 /*
261 * The order of endpoints does matter.
262 * The first node must be for decon and the second one must be for dsi.
263 */
264 for (i = 0, j = 0; i < NUM_ENDPOINTS; i++) {
265 remote_node = get_remote_node(mic->dev->of_node, i);
266 if (!remote_node) {
267 ret = -EPIPE;
268 goto exit;
269 }
270 nodes[j++] = remote_node;
271
Hoegeun Kwoncc2b0222017-01-05 19:20:07 +0900272 if (i == ENDPOINT_DECON_NODE &&
273 of_get_child_by_name(remote_node, "i80-if-timings"))
274 mic->i80_mode = 1;
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900275 }
276
277exit:
278 while (--j > -1)
279 of_node_put(nodes[j]);
280
281 return ret;
282}
283
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100284static void mic_disable(struct drm_bridge *bridge) { }
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900285
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100286static void mic_post_disable(struct drm_bridge *bridge)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900287{
288 struct exynos_mic *mic = bridge->driver_private;
289 int i;
290
291 mutex_lock(&mic_mutex);
292 if (!mic->enabled)
293 goto already_disabled;
294
295 mic_set_path(mic, 0);
296
297 for (i = NUM_CLKS - 1; i > -1; i--)
298 clk_disable_unprepare(mic->clks[i]);
299
300 mic->enabled = 0;
301
302already_disabled:
303 mutex_unlock(&mic_mutex);
304}
305
Hoegeun Kwone87eb572017-01-05 19:20:06 +0900306static void mic_mode_set(struct drm_bridge *bridge,
307 struct drm_display_mode *mode,
308 struct drm_display_mode *adjusted_mode)
309{
310 struct exynos_mic *mic = bridge->driver_private;
311
312 mutex_lock(&mic_mutex);
313 drm_display_mode_to_videomode(mode, &mic->vm);
314 mutex_unlock(&mic_mutex);
315}
316
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100317static void mic_pre_enable(struct drm_bridge *bridge)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900318{
319 struct exynos_mic *mic = bridge->driver_private;
320 int ret, i;
321
322 mutex_lock(&mic_mutex);
323 if (mic->enabled)
324 goto already_enabled;
325
326 for (i = 0; i < NUM_CLKS; i++) {
327 ret = clk_prepare_enable(mic->clks[i]);
328 if (ret < 0) {
329 DRM_ERROR("Failed to enable clock (%s)\n",
330 clk_names[i]);
331 goto turn_off_clks;
332 }
333 }
334
335 mic_set_path(mic, 1);
336
337 ret = mic_sw_reset(mic);
338 if (ret) {
339 DRM_ERROR("Failed to reset\n");
340 goto turn_off_clks;
341 }
342
343 if (!mic->i80_mode)
344 mic_set_porch_timing(mic);
345 mic_set_img_size(mic);
346 mic_set_output_timing(mic);
347 mic_set_reg_on(mic, 1);
348 mic->enabled = 1;
349 mutex_unlock(&mic_mutex);
350
351 return;
352
353turn_off_clks:
354 while (--i > -1)
355 clk_disable_unprepare(mic->clks[i]);
356already_enabled:
357 mutex_unlock(&mic_mutex);
358}
359
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100360static void mic_enable(struct drm_bridge *bridge) { }
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900361
Marek Szyprowski622688f32016-02-03 13:42:49 +0100362static const struct drm_bridge_funcs mic_bridge_funcs = {
363 .disable = mic_disable,
364 .post_disable = mic_post_disable,
Hoegeun Kwone87eb572017-01-05 19:20:06 +0900365 .mode_set = mic_mode_set,
Marek Szyprowski622688f32016-02-03 13:42:49 +0100366 .pre_enable = mic_pre_enable,
367 .enable = mic_enable,
368};
369
370static int exynos_mic_bind(struct device *dev, struct device *master,
371 void *data)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900372{
Marek Szyprowski622688f32016-02-03 13:42:49 +0100373 struct exynos_mic *mic = dev_get_drvdata(dev);
374 int ret;
375
376 mic->bridge.funcs = &mic_bridge_funcs;
377 mic->bridge.of_node = dev->of_node;
378 mic->bridge.driver_private = mic;
379 ret = drm_bridge_add(&mic->bridge);
380 if (ret)
381 DRM_ERROR("mic: Failed to add MIC to the global bridge list\n");
382
383 return ret;
384}
385
386static void exynos_mic_unbind(struct device *dev, struct device *master,
387 void *data)
388{
389 struct exynos_mic *mic = dev_get_drvdata(dev);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900390 int i;
391
392 mutex_lock(&mic_mutex);
393 if (!mic->enabled)
394 goto already_disabled;
395
396 for (i = NUM_CLKS - 1; i > -1; i--)
397 clk_disable_unprepare(mic->clks[i]);
398
399already_disabled:
400 mutex_unlock(&mic_mutex);
Marek Szyprowski622688f32016-02-03 13:42:49 +0100401
402 drm_bridge_remove(&mic->bridge);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900403}
404
Marek Szyprowski622688f32016-02-03 13:42:49 +0100405static const struct component_ops exynos_mic_component_ops = {
406 .bind = exynos_mic_bind,
407 .unbind = exynos_mic_unbind,
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900408};
409
Marek Szyprowski8b0be572016-02-03 13:42:50 +0100410static int exynos_mic_probe(struct platform_device *pdev)
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900411{
412 struct device *dev = &pdev->dev;
413 struct exynos_mic *mic;
414 struct resource res;
415 int ret, i;
416
417 mic = devm_kzalloc(dev, sizeof(*mic), GFP_KERNEL);
418 if (!mic) {
419 DRM_ERROR("mic: Failed to allocate memory for MIC object\n");
420 ret = -ENOMEM;
421 goto err;
422 }
423
424 mic->dev = dev;
425
426 ret = parse_dt(mic);
427 if (ret)
428 goto err;
429
430 ret = of_address_to_resource(dev->of_node, 0, &res);
431 if (ret) {
432 DRM_ERROR("mic: Failed to get mem region for MIC\n");
433 goto err;
434 }
435 mic->reg = devm_ioremap(dev, res.start, resource_size(&res));
436 if (!mic->reg) {
437 DRM_ERROR("mic: Failed to remap for MIC\n");
438 ret = -ENOMEM;
439 goto err;
440 }
441
442 mic->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
443 "samsung,disp-syscon");
444 if (IS_ERR(mic->sysreg)) {
445 DRM_ERROR("mic: Failed to get system register.\n");
Dan Carpenter6c9c1582016-03-17 13:32:15 +0300446 ret = PTR_ERR(mic->sysreg);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900447 goto err;
448 }
449
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900450 for (i = 0; i < NUM_CLKS; i++) {
Marek Szyprowski38b5e5f2016-02-03 13:42:48 +0100451 mic->clks[i] = devm_clk_get(dev, clk_names[i]);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900452 if (IS_ERR(mic->clks[i])) {
453 DRM_ERROR("mic: Failed to get clock (%s)\n",
454 clk_names[i]);
455 ret = PTR_ERR(mic->clks[i]);
456 goto err;
457 }
458 }
459
Marek Szyprowski622688f32016-02-03 13:42:49 +0100460 platform_set_drvdata(pdev, mic);
461
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900462 DRM_DEBUG_KMS("MIC has been probed\n");
Marek Szyprowski622688f32016-02-03 13:42:49 +0100463 return component_add(dev, &exynos_mic_component_ops);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900464
465err:
466 return ret;
467}
468
469static int exynos_mic_remove(struct platform_device *pdev)
470{
Marek Szyprowski622688f32016-02-03 13:42:49 +0100471 component_del(&pdev->dev, &exynos_mic_component_ops);
Hyungwon Hwang77bbd892015-06-12 21:59:02 +0900472 return 0;
473}
474
475static const struct of_device_id exynos_mic_of_match[] = {
476 { .compatible = "samsung,exynos5433-mic" },
477 { }
478};
479MODULE_DEVICE_TABLE(of, exynos_mic_of_match);
480
481struct platform_driver mic_driver = {
482 .probe = exynos_mic_probe,
483 .remove = exynos_mic_remove,
484 .driver = {
485 .name = "exynos-mic",
486 .owner = THIS_MODULE,
487 .of_match_table = exynos_mic_of_match,
488 },
489};