blob: 902d2ffdce9b5ae98122a3c95ff6d6dff087d98c [file] [log] [blame]
Paul Walmsleyaa218da2010-10-08 11:40:19 -06001/*
2 * OMAP 32ksynctimer/counter_32k-related code
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Copyright (C) 2010 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
7 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * NOTE: This timer is not the same timer as the old OMAP1 MPU timer.
14 */
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/clk.h>
Vasiliy Kulikovcb9675f2010-11-26 17:06:02 +000018#include <linux/err.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060019#include <linux/io.h>
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070020#include <linux/clocksource.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060021
Marc Zyngierbd0493e2012-05-05 19:28:44 +010022#include <asm/mach/time.h>
Russell Kingdc548fb2010-12-15 21:53:51 +000023#include <asm/sched_clock.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060024
Tony Lindgren2c799ce2012-02-24 10:34:35 -080025#include <plat/hardware.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060026#include <plat/common.h>
Paul Walmsleyaa218da2010-10-08 11:40:19 -060027
28#include <plat/clock.h>
29
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070030/* OMAP2_32KSYNCNT_CR_OFF: offset of 32ksync counter register */
R Sricharanb0093662012-05-10 14:17:22 +053031#define OMAP2_32KSYNCNT_REV_OFF 0x0
32#define OMAP2_32KSYNCNT_REV_SCHEME (0x3 << 30)
33#define OMAP2_32KSYNCNT_CR_OFF_LOW 0x10
34#define OMAP2_32KSYNCNT_CR_OFF_HIGH 0x30
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070035
Paul Walmsleyaa218da2010-10-08 11:40:19 -060036/*
37 * 32KHz clocksource ... always available, on pretty most chips except
38 * OMAP 730 and 1510. Other timers could be used as clocksources, with
39 * higher resolution in free-running counter modes (e.g. 12 MHz xtal),
40 * but systems won't necessarily want to spend resources that way.
41 */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070042static void __iomem *sync32k_cnt_reg;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060043
Marc Zyngier2f0778af2011-12-15 12:19:23 +010044static u32 notrace omap_32k_read_sched_clock(void)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060045{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070046 return sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060047}
48
49/**
Marc Zyngierbd0493e2012-05-05 19:28:44 +010050 * omap_read_persistent_clock - Return time from a persistent clock.
Paul Walmsleyaa218da2010-10-08 11:40:19 -060051 *
52 * Reads the time from a source which isn't disabled during PM, the
53 * 32k sync timer. Convert the cycles elapsed since last read into
54 * nsecs and adds to a monotonically increasing timespec.
55 */
56static struct timespec persistent_ts;
57static cycles_t cycles, last_cycles;
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070058static unsigned int persistent_mult, persistent_shift;
Marc Zyngierbd0493e2012-05-05 19:28:44 +010059static void omap_read_persistent_clock(struct timespec *ts)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060060{
61 unsigned long long nsecs;
62 cycles_t delta;
63 struct timespec *tsp = &persistent_ts;
64
65 last_cycles = cycles;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070066 cycles = sync32k_cnt_reg ? __raw_readl(sync32k_cnt_reg) : 0;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060067 delta = cycles - last_cycles;
68
Russell King - ARM Linux354a1832011-07-10 23:05:34 -070069 nsecs = clocksource_cyc2ns(delta, persistent_mult, persistent_shift);
Paul Walmsleyaa218da2010-10-08 11:40:19 -060070
71 timespec_add_ns(tsp, nsecs);
72 *ts = *tsp;
73}
74
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070075/**
76 * omap_init_clocksource_32k - setup and register counter 32k as a
77 * kernel clocksource
78 * @pbase: base addr of counter_32k module
79 * @size: size of counter_32k to map
80 *
81 * Returns 0 upon success or negative error code upon failure.
82 *
83 */
84int __init omap_init_clocksource_32k(void __iomem *vbase)
Paul Walmsleyaa218da2010-10-08 11:40:19 -060085{
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070086 int ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060087
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070088 /*
R Sricharanb0093662012-05-10 14:17:22 +053089 * 32k sync Counter IP register offsets vary between the
90 * highlander version and the legacy ones.
91 * The 'SCHEME' bits(30-31) of the revision register is used
92 * to identify the version.
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -070093 */
R Sricharanb0093662012-05-10 14:17:22 +053094 if (__raw_readl(vbase + OMAP2_32KSYNCNT_REV_OFF) &
95 OMAP2_32KSYNCNT_REV_SCHEME)
96 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_HIGH;
97 else
98 sync32k_cnt_reg = vbase + OMAP2_32KSYNCNT_CR_OFF_LOW;
Paul Walmsleyaa218da2010-10-08 11:40:19 -060099
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700100 /*
101 * 120000 rough estimate from the calculations in
102 * __clocksource_updatefreq_scale.
103 */
104 clocks_calc_mult_shift(&persistent_mult, &persistent_shift,
105 32768, NSEC_PER_SEC, 120000);
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600106
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700107 ret = clocksource_mmio_init(sync32k_cnt_reg, "32k_counter", 32768,
108 250, 32, clocksource_mmio_readl_up);
109 if (ret) {
110 pr_err("32k_counter: can't register clocksource\n");
111 return ret;
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600112 }
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700113
114 setup_sched_clock(omap_32k_read_sched_clock, 32, 32768);
Linus Torvalds2c757fd2012-05-26 12:31:49 -0700115 register_persistent_clock(NULL, omap_read_persistent_clock);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700116 pr_info("OMAP clocksource: 32k_counter at 32768 Hz\n");
117
Paul Walmsleyaa218da2010-10-08 11:40:19 -0600118 return 0;
119}