blob: d53c54b842daca1c847d8076aadd89564b23cf00 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07002#ifndef _ASM_X86_PROCESSOR_H
3#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01004
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01005#include <asm/processor-flags.h>
6
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01007/* Forward declaration, a strange C thing */
8struct task_struct;
9struct mm_struct;
Brian Gerst9fda6a02015-07-29 01:41:16 -040010struct vm86;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +010011
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010012#include <asm/math_emu.h>
13#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010014#include <asm/types.h>
Ingo Molnardecb4c42015-09-05 09:32:43 +020015#include <uapi/asm/sigcontext.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010016#include <asm/current.h>
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010017#include <asm/cpufeatures.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010018#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080019#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010020#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010021#include <asm/msr.h>
22#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010023#include <asm/nops.h>
David Howellsf05e7982012-03-28 18:11:12 +010024#include <asm/special_insns.h>
Ingo Molnar14b96752015-04-22 09:57:24 +020025#include <asm/fpu/types.h>
Josh Poimboeuf76846bf2017-07-11 10:33:45 -050026#include <asm/unwind_hints.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010027
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010028#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010029#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010030#include <linux/threads.h>
Peter Zijlstra5cbc19a2009-09-02 11:49:52 +020031#include <linux/math64.h>
Peter Zijlstrafaa46022010-03-25 14:51:50 +010032#include <linux/err.h>
David Howellsf05e7982012-03-28 18:11:12 +010033#include <linux/irqflags.h>
Tom Lendacky21729f82017-07-17 16:10:07 -050034#include <linux/mem_encrypt.h>
David Howellsf05e7982012-03-28 18:11:12 +010035
36/*
37 * We handle most unaligned accesses in hardware. On the other hand
38 * unaligned DMA can be quite expensive on some Nehalem processors.
39 *
40 * Based on this we disable the IP header alignment in network drivers.
41 */
42#define NET_IP_ALIGN 0
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010043
K.Prasadb332828c2009-06-01 23:43:10 +053044#define HBP_NUM 4
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010045/*
46 * Default implementation of macro that returns current
47 * instruction pointer ("program counter").
48 */
49static inline void *current_text_addr(void)
50{
51 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010052
53 asm volatile("mov $1f, %0; 1:":"=r" (pc));
54
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010055 return pc;
56}
57
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020058/*
59 * These alignment constraints are for performance in the vSMP case,
60 * but in the task_struct case we must also meet hardware imposed
61 * alignment requirements of the FPU state:
62 */
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010063#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010064# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
65# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010066#else
Ingo Molnarb8c1b8ea2015-05-24 09:58:12 +020067# define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
Ingo Molnar4d46a892008-02-21 04:24:40 +010068# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010069#endif
70
Alex Shie0ba94f2012-06-28 09:02:16 +080071enum tlb_infos {
72 ENTRIES,
73 NR_INFO
74};
75
76extern u16 __read_mostly tlb_lli_4k[NR_INFO];
77extern u16 __read_mostly tlb_lli_2m[NR_INFO];
78extern u16 __read_mostly tlb_lli_4m[NR_INFO];
79extern u16 __read_mostly tlb_lld_4k[NR_INFO];
80extern u16 __read_mostly tlb_lld_2m[NR_INFO];
81extern u16 __read_mostly tlb_lld_4m[NR_INFO];
Kirill A. Shutemovdd360392013-12-23 14:16:58 +020082extern u16 __read_mostly tlb_lld_1g[NR_INFO];
Alex Shic4211f42012-06-28 09:02:19 +080083
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010084/*
85 * CPU type and hardware bug flags. Kept separately for each CPU.
Mathias Krause04402112017-02-12 22:12:07 +010086 * Members of this structure are referenced in head_32.S, so think twice
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010087 * before touching them. [mj]
88 */
89
90struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010091 __u8 x86; /* CPU family */
92 __u8 x86_vendor; /* CPU vendor */
93 __u8 x86_model;
Jia Zhangb3991512018-01-01 09:52:10 +080094 __u8 x86_stepping;
Mathias Krause64158132017-02-12 22:12:08 +010095#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +010096 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080097 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000098#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010099 __u8 x86_virt_bits;
100 __u8 x86_phys_bits;
101 /* CPUID returned core id bits: */
102 __u8 x86_coreid_bits;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100103 __u8 cu_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100104 /* Max extended CPUID function supported: */
105 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100106 /* Maximum supported CPUID level, -1=no CPUID: */
107 int cpuid_level;
Borislav Petkov65fc9852013-03-20 15:07:23 +0100108 __u32 x86_capability[NCAPINTS + NBUGINTS];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100109 char x86_vendor_id[16];
110 char x86_model_id[64];
111 /* in KB - valid for CPUS which support this call: */
Gustavo A. R. Silva24dbc602018-02-13 13:22:08 -0600112 unsigned int x86_cache_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100113 int x86_cache_alignment; /* In bytes */
Peter P Waskiewicz Jrcbc82b12015-01-23 18:45:43 +0000114 /* Cache QoS architectural values: */
115 int x86_cache_max_rmid; /* max index */
116 int x86_cache_occ_scale; /* scale to bytes */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100117 int x86_power;
118 unsigned long loops_per_jiffy;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100119 /* cpuid returned max cores value: */
120 u16 x86_max_cores;
121 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800122 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100123 u16 x86_clflush_size;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100124 /* number of cores as seen by the OS: */
125 u16 booted_cores;
126 /* Physical processor id: */
127 u16 phys_proc_id;
Thomas Gleixner1f12e322016-02-22 22:19:15 +0000128 /* Logical processor id: */
129 u16 logical_proc_id;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100130 /* Core id: */
131 u16 cpu_core_id;
132 /* Index into per_cpu list: */
133 u16 cpu_index;
Andi Kleen506ed6b2011-10-12 17:46:33 -0700134 u32 microcode;
Andi Kleencc51e542018-08-24 10:03:50 -0700135 /* Address space bits used by the cache internally */
136 u8 x86_cache_bits;
Andi Kleen30bb9812017-11-14 07:42:56 -0500137 unsigned initialized : 1;
Kees Cook3859a272016-10-28 01:22:25 -0700138} __randomize_layout;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100139
He Chen47f10a32016-11-11 17:25:34 +0800140struct cpuid_regs {
141 u32 eax, ebx, ecx, edx;
142};
143
144enum cpuid_regs_idx {
145 CPUID_EAX = 0,
146 CPUID_EBX,
147 CPUID_ECX,
148 CPUID_EDX,
149};
150
Ingo Molnar4d46a892008-02-21 04:24:40 +0100151#define X86_VENDOR_INTEL 0
152#define X86_VENDOR_CYRIX 1
153#define X86_VENDOR_AMD 2
154#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100155#define X86_VENDOR_CENTAUR 5
156#define X86_VENDOR_TRANSMETA 7
157#define X86_VENDOR_NSC 8
158#define X86_VENDOR_NUM 9
159
160#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100161
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100162/*
163 * capabilities of CPUs
164 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100165extern struct cpuinfo_x86 boot_cpu_data;
166extern struct cpuinfo_x86 new_cpu_data;
167
Andy Lutomirski7fb983b2017-12-04 15:07:17 +0100168extern struct x86_hw_tss doublefault_tss;
Thomas Gleixner6cbd2172017-12-04 15:07:32 +0100169extern __u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
170extern __u32 cpu_caps_set[NCAPINTS + NBUGINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100171
172#ifdef CONFIG_SMP
Jan Beulich2c773dd2014-11-04 08:26:42 +0000173DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100174#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100175#else
Tejun Heo7b543a52010-12-18 16:30:05 +0100176#define cpu_info boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100177#define cpu_data(cpu) boot_cpu_data
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100178#endif
179
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530180extern const struct seq_operations cpuinfo_op;
181
Ingo Molnar4d46a892008-02-21 04:24:40 +0100182#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
183
184extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100185
Vlastimil Babka9df95162018-08-20 11:58:35 +0200186static inline unsigned long long l1tf_pfn_limit(void)
Andi Kleen17dbca12018-06-13 15:48:26 -0700187{
Andi Kleencc51e542018-08-24 10:03:50 -0700188 return BIT_ULL(boot_cpu_data.x86_cache_bits - 1 - PAGE_SHIFT);
Andi Kleen17dbca12018-06-13 15:48:26 -0700189}
190
Yinghai Luf5803662008-06-21 03:24:19 -0700191extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100192extern void identify_boot_cpu(void);
193extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100194extern void print_cpu_info(struct cpuinfo_x86 *);
Yinghai Lu21c3fcf2012-02-12 09:53:57 -0800195void print_cpu_msr(struct cpuinfo_x86 *);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100196
Fenghua Yud288e1c2012-12-20 23:44:23 -0800197#ifdef CONFIG_X86_32
198extern int have_cpuid_p(void);
199#else
200static inline int have_cpuid_p(void)
201{
202 return 1;
203}
204#endif
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100205static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100206 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100207{
208 /* ecx is often an input as well as an output. */
Suresh Siddha45a94d72009-12-16 16:25:42 -0800209 asm volatile("cpuid"
Joe Perchescca2e6f2008-03-23 01:03:15 -0700210 : "=a" (*eax),
211 "=b" (*ebx),
212 "=c" (*ecx),
213 "=d" (*edx)
Andi Kleen506ed6b2011-10-12 17:46:33 -0700214 : "0" (*eax), "2" (*ecx)
215 : "memory");
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100216}
217
Borislav Petkov5dedade2017-01-09 12:41:43 +0100218#define native_cpuid_reg(reg) \
219static inline unsigned int native_cpuid_##reg(unsigned int op) \
220{ \
221 unsigned int eax = op, ebx, ecx = 0, edx; \
222 \
223 native_cpuid(&eax, &ebx, &ecx, &edx); \
224 \
225 return reg; \
226}
227
228/*
229 * Native CPUID functions returning a single datum.
230 */
231native_cpuid_reg(eax)
232native_cpuid_reg(ebx)
233native_cpuid_reg(ecx)
234native_cpuid_reg(edx)
235
Andy Lutomirski6c690ee2017-06-12 10:26:14 -0700236/*
237 * Friendlier CR3 helpers.
238 */
239static inline unsigned long read_cr3_pa(void)
240{
241 return __read_cr3() & CR3_ADDR_MASK;
242}
243
Tom Lendackyeef9c4a2017-07-17 16:10:08 -0500244static inline unsigned long native_read_cr3_pa(void)
245{
246 return __native_read_cr3() & CR3_ADDR_MASK;
247}
248
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100249static inline void load_cr3(pgd_t *pgdir)
250{
Tom Lendacky21729f82017-07-17 16:10:07 -0500251 write_cr3(__sme_pa(pgdir));
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100252}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100253
Andy Lutomirski7fb983b2017-12-04 15:07:17 +0100254/*
255 * Note that while the legacy 'TSS' name comes from 'Task State Segment',
256 * on modern x86 CPUs the TSS also holds information important to 64-bit mode,
257 * unrelated to the task-switch mechanism:
258 */
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200259#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100260/* This is the TSS defined by the hardware. */
261struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100262 unsigned short back_link, __blh;
263 unsigned long sp0;
264 unsigned short ss0, __ss0h;
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700265 unsigned long sp1;
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700266
267 /*
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700268 * We don't use ring 1, so ss1 is a convenient scratch space in
269 * the same cacheline as sp0. We use ss1 to cache the value in
270 * MSR_IA32_SYSENTER_CS. When we context switch
271 * MSR_IA32_SYSENTER_CS, we first check if the new value being
272 * written matches ss1, and, if it's not, then we wrmsr the new
273 * value and update ss1.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700274 *
Andy Lutomirskicf9328c2015-04-02 12:41:45 -0700275 * The only reason we context switch MSR_IA32_SYSENTER_CS is
276 * that we set it to zero in vm86 tasks to avoid corrupting the
277 * stack if we were to go through the sysenter path from vm86
278 * mode.
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700279 */
Andy Lutomirski76e4c492015-03-10 11:06:00 -0700280 unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
281
282 unsigned short __ss1h;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100283 unsigned long sp2;
284 unsigned short ss2, __ss2h;
285 unsigned long __cr3;
286 unsigned long ip;
287 unsigned long flags;
288 unsigned long ax;
289 unsigned long cx;
290 unsigned long dx;
291 unsigned long bx;
292 unsigned long sp;
293 unsigned long bp;
294 unsigned long si;
295 unsigned long di;
296 unsigned short es, __esh;
297 unsigned short cs, __csh;
298 unsigned short ss, __ssh;
299 unsigned short ds, __dsh;
300 unsigned short fs, __fsh;
301 unsigned short gs, __gsh;
302 unsigned short ldt, __ldth;
303 unsigned short trace;
304 unsigned short io_bitmap_base;
305
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100306} __attribute__((packed));
307#else
308struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100309 u32 reserved1;
310 u64 sp0;
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100311
312 /*
313 * We store cpu_current_top_of_stack in sp1 so it's always accessible.
314 * Linux does not use ring 1, so sp1 is not otherwise needed.
315 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100316 u64 sp1;
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100317
Ingo Molnar4d46a892008-02-21 04:24:40 +0100318 u64 sp2;
319 u64 reserved2;
320 u64 ist[7];
321 u32 reserved3;
322 u32 reserved4;
323 u16 reserved5;
324 u16 io_bitmap_base;
325
Andy Lutomirskid3273de2017-02-20 08:56:13 -0800326} __attribute__((packed));
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100327#endif
328
329/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100330 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100331 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100332#define IO_BITMAP_BITS 65536
333#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
334#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
Andy Lutomirski7fb983b2017-12-04 15:07:17 +0100335#define IO_BITMAP_OFFSET (offsetof(struct tss_struct, io_bitmap) - offsetof(struct tss_struct, x86_tss))
Ingo Molnar4d46a892008-02-21 04:24:40 +0100336#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100337
Dave Hansen4fe2d8b2017-12-04 17:25:07 -0800338struct entry_stack {
Andy Lutomirski0f9a4812017-12-04 15:07:28 +0100339 unsigned long words[64];
340};
341
Dave Hansen4fe2d8b2017-12-04 17:25:07 -0800342struct entry_stack_page {
343 struct entry_stack stack;
Andy Lutomirskic482fee2017-12-04 15:07:29 +0100344} __aligned(PAGE_SIZE);
Andy Lutomirski1a935bc2017-12-04 15:07:19 +0100345
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100346struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100347 /*
Andy Lutomirski1a935bc2017-12-04 15:07:19 +0100348 * The fixed hardware portion. This must not cross a page boundary
349 * at risk of violating the SDM's advice and potentially triggering
350 * errata.
Ingo Molnar4d46a892008-02-21 04:24:40 +0100351 */
352 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100353
354 /*
355 * The extra 1 is there because the CPU will access an
356 * additional byte beyond the end of the IO permission
357 * bitmap. The extra byte must be all 1 bits, and must
358 * be within the limit.
359 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100360 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Andy Lutomirski1a935bc2017-12-04 15:07:19 +0100361} __aligned(PAGE_SIZE);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100362
Andy Lutomirskic482fee2017-12-04 15:07:29 +0100363DECLARE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss_rw);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100364
Andy Lutomirski4f53ab12017-02-20 08:56:09 -0800365/*
366 * sizeof(unsigned long) coming from an extra "long" at the end
367 * of the iobitmap.
368 *
369 * -1? seg base+limit should be pointing to the address of the
370 * last valid byte
371 */
372#define __KERNEL_TSS_LIMIT \
373 (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
374
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800375#ifdef CONFIG_X86_32
376DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100377#else
Andy Lutomirskic482fee2017-12-04 15:07:29 +0100378/* The RO copy can't be accessed with this_cpu_xyz(), so use the RW copy. */
379#define cpu_current_top_of_stack cpu_tss_rw.x86_tss.sp1
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800380#endif
381
Ingo Molnar4d46a892008-02-21 04:24:40 +0100382/*
383 * Save the original ist values for checking stack pointers during debugging
384 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100385struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100386 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100387};
388
Glauber Costafe676202008-03-03 14:12:56 -0300389#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100390DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900391
Brian Gerst947e76c2009-01-19 12:21:28 +0900392union irq_stack_union {
393 char irq_stack[IRQ_STACK_SIZE];
394 /*
395 * GCC hardcodes the stack canary as %gs:40. Since the
396 * irq_stack is the object at %gs:0, we reserve the bottom
397 * 48 bytes of the irq stack for the canary.
398 */
399 struct {
400 char gs_base[40];
401 unsigned long stack_canary;
402 };
403};
404
Andi Kleen277d5b42013-08-05 15:02:43 -0700405DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
Brian Gerst2add8e22009-02-08 09:58:39 -0500406DECLARE_INIT_PER_CPU(irq_stack_union);
407
Vitaly Kuznetsov35060ed2018-03-13 18:48:05 +0100408static inline unsigned long cpu_kernelmode_gs_base(int cpu)
409{
410 return (unsigned long)per_cpu(irq_stack_union.gs_base, cpu);
411}
412
Brian Gerst26f80bd2009-01-19 00:38:58 +0900413DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530414DECLARE_PER_CPU(unsigned int, irq_count);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530415extern asmlinkage void ignore_sysret(void);
Vitaly Kuznetsov42b933b2018-03-13 18:48:04 +0100416
417#if IS_ENABLED(CONFIG_KVM)
418/* Save actual FS/GS selectors and bases to current->thread */
419void save_fsgs_for_kvm(void);
420#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900421#else /* X86_64 */
Linus Torvalds050e9ba2018-06-14 12:21:18 +0900422#ifdef CONFIG_STACKPROTECTOR
Jeremy Fitzhardinge1ea0d142009-09-03 12:27:15 -0700423/*
424 * Make sure stack canary segment base is cached-aligned:
425 * "For Intel Atom processors, avoid non zero segment base address
426 * that is not aligned to cache line boundary at all cost."
427 * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
428 */
429struct stack_canary {
430 char __pad[20]; /* canary at %gs:20 */
431 unsigned long canary;
432};
Jeremy Fitzhardinge53f82452009-09-03 14:31:44 -0700433DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200434#endif
Steven Rostedt198d2082014-02-06 09:41:31 -0500435/*
436 * per-CPU IRQ handling stacks
437 */
438struct irq_stack {
439 u32 stack[THREAD_SIZE/sizeof(u32)];
440} __aligned(THREAD_SIZE);
441
442DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
443DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
Tejun Heo60a53172009-02-09 22:17:40 +0900444#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100445
Fenghua Yubf15a8c2016-05-20 10:47:06 -0700446extern unsigned int fpu_kernel_xstate_size;
Fenghua Yua1141e02016-05-20 10:47:05 -0700447extern unsigned int fpu_user_xstate_size;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100448
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200449struct perf_event;
450
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700451typedef struct {
452 unsigned long seg;
453} mm_segment_t;
454
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100455struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100456 /* Cached TLS descriptors: */
457 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700458#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100459 unsigned long sp0;
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700460#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100461 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100462#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100463 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100464#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100465 unsigned short es;
466 unsigned short ds;
467 unsigned short fsindex;
468 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100469#endif
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700470
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400471#ifdef CONFIG_X86_64
Andy Lutomirski296f7812016-04-26 12:23:29 -0700472 unsigned long fsbase;
473 unsigned long gsbase;
474#else
475 /*
476 * XXX: this could presumably be unsigned short. Alternatively,
477 * 32-bit kernels could be taught to use fsindex instead.
478 */
479 unsigned long fs;
480 unsigned long gs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400481#endif
Ingo Molnarc5bedc62015-04-23 12:49:20 +0200482
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200483 /* Save middle states of ptrace breakpoints */
484 struct perf_event *ptrace_bps[HBP_NUM];
485 /* Debug status used for traps, single steps, etc... */
486 unsigned long debugreg6;
Frederic Weisbecker326264a2010-02-18 18:24:18 +0100487 /* Keep track of the exact dr7 value set by the user */
488 unsigned long ptrace_dr7;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100489 /* Fault info: */
490 unsigned long cr2;
Srikar Dronamraju51e7dc72012-03-12 14:55:55 +0530491 unsigned long trap_nr;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100492 unsigned long error_code;
Brian Gerst9fda6a02015-07-29 01:41:16 -0400493#ifdef CONFIG_VM86
Ingo Molnar4d46a892008-02-21 04:24:40 +0100494 /* Virtual 86 mode info */
Brian Gerst9fda6a02015-07-29 01:41:16 -0400495 struct vm86 *vm86;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100496#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100497 /* IO permissions: */
498 unsigned long *io_bitmap_ptr;
499 unsigned long iopl;
500 /* Max allowed port in the bitmap, in bytes: */
501 unsigned io_bitmap_max;
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200502
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700503 mm_segment_t addr_limit;
504
Ingo Molnar2a53ccb2016-07-15 10:21:11 +0200505 unsigned int sig_on_uaccess_err:1;
Andy Lutomirskidfa9a942016-07-14 13:22:56 -0700506 unsigned int uaccess_err:1; /* uaccess failed */
507
Dave Hansen0c8c0f02015-07-17 12:28:11 +0200508 /* Floating point and extended processor state */
509 struct fpu fpu;
510 /*
511 * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
512 * the end.
513 */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100514};
515
Kees Cookf7d83c12017-08-16 13:26:03 -0700516/* Whitelist the FPU state from the task_struct for hardened usercopy. */
517static inline void arch_thread_struct_whitelist(unsigned long *offset,
518 unsigned long *size)
519{
520 *offset = offsetof(struct thread_struct, fpu.state);
521 *size = fpu_kernel_xstate_size;
522}
523
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100524/*
Andy Lutomirskib9d989c2016-09-13 14:29:21 -0700525 * Thread-synchronous status.
526 *
527 * This is different from the flags in that nobody else
528 * ever touches our thread-synchronous status, so we don't
529 * have to worry about atomic accesses.
530 */
531#define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
532
533/*
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100534 * Set IOPL bits in EFLAGS from given mask
535 */
536static inline void native_set_iopl_mask(unsigned mask)
537{
538#ifdef CONFIG_X86_32
539 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100540
Joe Perchescca2e6f2008-03-23 01:03:15 -0700541 asm volatile ("pushfl;"
542 "popl %0;"
543 "andl %1, %0;"
544 "orl %2, %0;"
545 "pushl %0;"
546 "popfl"
547 : "=&r" (reg)
548 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100549#endif
550}
551
Ingo Molnar4d46a892008-02-21 04:24:40 +0100552static inline void
Andy Lutomirskida51da12017-11-02 00:59:10 -0700553native_load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100554{
Andy Lutomirskic482fee2017-12-04 15:07:29 +0100555 this_cpu_write(cpu_tss_rw.x86_tss.sp0, sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100556}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100557
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100558static inline void native_swapgs(void)
559{
560#ifdef CONFIG_X86_64
561 asm volatile("swapgs" ::: "memory");
562#endif
563}
564
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800565static inline unsigned long current_top_of_stack(void)
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800566{
Andy Lutomirski9aaefe72017-12-04 15:07:21 +0100567 /*
568 * We can't read directly from tss.sp0: sp0 on x86_32 is special in
569 * and around vm86 mode and sp0 on x86_64 is special because of the
570 * entry trampoline.
571 */
Andy Lutomirskia7fcf282015-03-06 17:50:19 -0800572 return this_cpu_read_stable(cpu_current_top_of_stack);
Andy Lutomirski8ef46a62015-03-05 19:19:02 -0800573}
574
Andy Lutomirski33836422017-11-02 00:59:17 -0700575static inline bool on_thread_stack(void)
576{
577 return (unsigned long)(current_top_of_stack() -
578 current_stack_pointer) < THREAD_SIZE;
579}
580
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100581#ifdef CONFIG_PARAVIRT
582#include <asm/paravirt.h>
583#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100584#define __cpuid native_cpuid
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100585
Andy Lutomirskida51da12017-11-02 00:59:10 -0700586static inline void load_sp0(unsigned long sp0)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100587{
Andy Lutomirskida51da12017-11-02 00:59:10 -0700588 native_load_sp0(sp0);
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100589}
590
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100591#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100592#endif /* CONFIG_PARAVIRT */
593
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100594/* Free all resources held by a thread. */
595extern void release_thread(struct task_struct *);
596
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100597unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100598
599/*
600 * Generic CPUID function
601 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
602 * resulting in stale register contents being returned.
603 */
604static inline void cpuid(unsigned int op,
605 unsigned int *eax, unsigned int *ebx,
606 unsigned int *ecx, unsigned int *edx)
607{
608 *eax = op;
609 *ecx = 0;
610 __cpuid(eax, ebx, ecx, edx);
611}
612
613/* Some CPUID calls want 'count' to be placed in ecx */
614static inline void cpuid_count(unsigned int op, int count,
615 unsigned int *eax, unsigned int *ebx,
616 unsigned int *ecx, unsigned int *edx)
617{
618 *eax = op;
619 *ecx = count;
620 __cpuid(eax, ebx, ecx, edx);
621}
622
623/*
624 * CPUID functions returning a single datum
625 */
626static inline unsigned int cpuid_eax(unsigned int op)
627{
628 unsigned int eax, ebx, ecx, edx;
629
630 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100631
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100632 return eax;
633}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100634
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100635static inline unsigned int cpuid_ebx(unsigned int op)
636{
637 unsigned int eax, ebx, ecx, edx;
638
639 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100640
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100641 return ebx;
642}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100643
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100644static inline unsigned int cpuid_ecx(unsigned int op)
645{
646 unsigned int eax, ebx, ecx, edx;
647
648 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100649
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100650 return ecx;
651}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100652
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100653static inline unsigned int cpuid_edx(unsigned int op)
654{
655 unsigned int eax, ebx, ecx, edx;
656
657 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100658
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100659 return edx;
660}
661
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100662/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200663static __always_inline void rep_nop(void)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100664{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700665 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100666}
667
Denys Vlasenko0b101e62015-09-24 14:02:29 +0200668static __always_inline void cpu_relax(void)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100669{
670 rep_nop();
671}
672
Andy Lutomirskic198b122016-12-09 10:24:08 -0800673/*
674 * This function forces the icache and prefetched instruction stream to
675 * catch up with reality in two very specific cases:
676 *
677 * a) Text was modified using one virtual address and is about to be executed
678 * from the same physical page at a different virtual address.
679 *
680 * b) Text was modified on a different CPU, may subsequently be
681 * executed on this CPU, and you want to make sure the new version
682 * gets executed. This generally means you're calling this in a IPI.
683 *
684 * If you're calling this for a different reason, you're probably doing
685 * it wrong.
686 */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100687static inline void sync_core(void)
688{
Andy Lutomirskic198b122016-12-09 10:24:08 -0800689 /*
690 * There are quite a few ways to do this. IRET-to-self is nice
691 * because it works on every CPU, at any CPL (so it's compatible
692 * with paravirtualization), and it never exits to a hypervisor.
693 * The only down sides are that it's a bit slow (it seems to be
694 * a bit more than 2x slower than the fastest options) and that
695 * it unmasks NMIs. The "push %cs" is needed because, in
696 * paravirtual environments, __KERNEL_CS may not be a valid CS
697 * value when we do IRET directly.
698 *
699 * In case NMI unmasking or performance ever becomes a problem,
700 * the next best option appears to be MOV-to-CR2 and an
701 * unconditional jump. That sequence also works on all CPUs,
Juergen Grossecda85e2017-08-16 19:31:57 +0200702 * but it will fault at CPL3 (i.e. Xen PV).
Andy Lutomirskic198b122016-12-09 10:24:08 -0800703 *
704 * CPUID is the conventional way, but it's nasty: it doesn't
705 * exist on some 486-like CPUs, and it usually exits to a
706 * hypervisor.
707 *
708 * Like all of Linux's memory ordering operations, this is a
709 * compiler barrier as well.
710 */
Andy Lutomirski1c52d852016-12-09 10:24:05 -0800711#ifdef CONFIG_X86_32
Andy Lutomirskic198b122016-12-09 10:24:08 -0800712 asm volatile (
713 "pushfl\n\t"
714 "pushl %%cs\n\t"
715 "pushl $1f\n\t"
716 "iret\n\t"
717 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500718 : ASM_CALL_CONSTRAINT : : "memory");
H. Peter Anvin45c39fb2012-11-28 11:50:30 -0800719#else
Andy Lutomirskic198b122016-12-09 10:24:08 -0800720 unsigned int tmp;
721
722 asm volatile (
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500723 UNWIND_HINT_SAVE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800724 "mov %%ss, %0\n\t"
725 "pushq %q0\n\t"
726 "pushq %%rsp\n\t"
727 "addq $8, (%%rsp)\n\t"
728 "pushfq\n\t"
729 "mov %%cs, %0\n\t"
730 "pushq %q0\n\t"
731 "pushq $1f\n\t"
732 "iretq\n\t"
Josh Poimboeuf76846bf2017-07-11 10:33:45 -0500733 UNWIND_HINT_RESTORE
Andy Lutomirskic198b122016-12-09 10:24:08 -0800734 "1:"
Josh Poimboeuff5caf622017-09-20 16:24:33 -0500735 : "=&r" (tmp), ASM_CALL_CONSTRAINT : : "cc", "memory");
Ben Hutchings5367b682009-09-10 02:53:50 +0100736#endif
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100737}
738
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100739extern void select_idle_routine(const struct cpuinfo_x86 *c);
Borislav Petkov07c94a32016-12-09 19:29:11 +0100740extern void amd_e400_c1e_apic_setup(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100741
Ingo Molnar4d46a892008-02-21 04:24:40 +0100742extern unsigned long boot_option_idle_override;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100743
Thomas Renningerd1896042010-11-03 17:06:14 +0100744enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
Len Brown69fb3672013-02-10 01:38:39 -0500745 IDLE_POLL};
Thomas Renningerd1896042010-11-03 17:06:14 +0100746
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100747extern void enable_sep_cpu(void);
748extern int sysenter_setup(void);
749
H. Peter Anvin8170e6b2013-01-24 12:19:52 -0800750void early_trap_pf_init(void);
Jan Kiszka29c84392010-05-20 21:04:29 -0500751
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100752/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100753extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100754
Brian Gerst552be872009-01-30 17:47:53 +0900755extern void switch_to_new_gdt(int);
Thomas Garnier45fc8752017-03-14 10:05:08 -0700756extern void load_direct_gdt(int);
Thomas Garnier69218e42017-03-14 10:05:07 -0700757extern void load_fixmap_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900758extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100759extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100760
Markus Metzgerc2724772008-12-11 13:49:59 +0100761static inline unsigned long get_debugctlmsr(void)
762{
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100763 unsigned long debugctlmsr = 0;
Markus Metzgerc2724772008-12-11 13:49:59 +0100764
765#ifndef CONFIG_X86_DEBUGCTLMSR
766 if (boot_cpu_data.x86 < 6)
767 return 0;
768#endif
769 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
770
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100771 return debugctlmsr;
Markus Metzgerc2724772008-12-11 13:49:59 +0100772}
773
Jan Beulich5b0e5082008-03-10 13:11:17 +0000774static inline void update_debugctlmsr(unsigned long debugctlmsr)
775{
776#ifndef CONFIG_X86_DEBUGCTLMSR
777 if (boot_cpu_data.x86 < 6)
778 return;
779#endif
780 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
781}
782
Oleg Nesterov9bd11902012-09-03 15:24:17 +0200783extern void set_task_blockstep(struct task_struct *task, bool on);
784
Ingo Molnar4d46a892008-02-21 04:24:40 +0100785/* Boot loader type from the setup header: */
786extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700787extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100788
Ingo Molnar4d46a892008-02-21 04:24:40 +0100789extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100790
791#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
792#define ARCH_HAS_PREFETCHW
793#define ARCH_HAS_SPINLOCK_PREFETCH
794
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100795#ifdef CONFIG_X86_32
Borislav Petkova930dc42015-01-18 17:48:18 +0100796# define BASE_PREFETCH ""
Ingo Molnar4d46a892008-02-21 04:24:40 +0100797# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100798#else
Borislav Petkova930dc42015-01-18 17:48:18 +0100799# define BASE_PREFETCH "prefetcht0 %P1"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100800#endif
801
Ingo Molnar4d46a892008-02-21 04:24:40 +0100802/*
803 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
804 *
805 * It's not worth to care about 3dnow prefetches for the K6
806 * because they are microcoded there and very slow.
807 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100808static inline void prefetch(const void *x)
809{
Borislav Petkova930dc42015-01-18 17:48:18 +0100810 alternative_input(BASE_PREFETCH, "prefetchnta %P1",
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100811 X86_FEATURE_XMM,
Borislav Petkova930dc42015-01-18 17:48:18 +0100812 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100813}
814
Ingo Molnar4d46a892008-02-21 04:24:40 +0100815/*
816 * 3dnow prefetch to get an exclusive cache line.
817 * Useful for spinlocks to avoid one state transition in the
818 * cache coherency protocol:
819 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100820static inline void prefetchw(const void *x)
821{
Borislav Petkova930dc42015-01-18 17:48:18 +0100822 alternative_input(BASE_PREFETCH, "prefetchw %P1",
823 X86_FEATURE_3DNOWPREFETCH,
824 "m" (*(const char *)x));
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100825}
826
Ingo Molnar4d46a892008-02-21 04:24:40 +0100827static inline void spin_lock_prefetch(const void *x)
828{
829 prefetchw(x);
830}
831
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700832#define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
833 TOP_OF_KERNEL_STACK_PADDING)
834
Andy Lutomirski35001302017-11-02 00:59:11 -0700835#define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
836
Andy Lutomirskid375cf12017-11-02 00:59:16 -0700837#define task_pt_regs(task) \
838({ \
839 unsigned long __ptr = (unsigned long)task_stack_page(task); \
840 __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
841 ((struct pt_regs *)__ptr) - 1; \
842})
843
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100844#ifdef CONFIG_X86_32
845/*
846 * User space process size: 3GB (default).
847 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300848#define IA32_PAGE_OFFSET PAGE_OFFSET
Ingo Molnar4d46a892008-02-21 04:24:40 +0100849#define TASK_SIZE PAGE_OFFSET
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300850#define TASK_SIZE_LOW TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100851#define TASK_SIZE_MAX TASK_SIZE
Kirill A. Shutemov44b04912017-07-17 01:59:51 +0300852#define DEFAULT_MAP_WINDOW TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100853#define STACK_TOP TASK_SIZE
854#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100855
Ingo Molnar4d46a892008-02-21 04:24:40 +0100856#define INIT_THREAD { \
Andy Lutomirskid9e05cc2015-03-10 11:05:59 -0700857 .sp0 = TOP_OF_INIT_STACK, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100858 .sysenter_cs = __KERNEL_CS, \
859 .io_bitmap_ptr = NULL, \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700860 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100861}
862
Ingo Molnar4d46a892008-02-21 04:24:40 +0100863#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100864
865#else
866/*
Andy Lutomirskif55f0502017-12-12 07:56:45 -0800867 * User space process size. This is the first address outside the user range.
868 * There are a few constraints that determine this:
869 *
870 * On Intel CPUs, if a SYSCALL instruction is at the highest canonical
871 * address, then that syscall will enter the kernel with a
872 * non-canonical return address, and SYSRET will explode dangerously.
873 * We avoid this particular problem by preventing anything executable
874 * from being mapped at the maximum canonical address.
875 *
876 * On AMD CPUs in the Ryzen family, there's a nasty bug in which the
877 * CPUs malfunction if they execute code from the highest canonical page.
878 * They'll speculate right off the end of the canonical space, and
879 * bad things happen. This is worked around in the same way as the
880 * Intel problem.
881 *
882 * With page table isolation enabled, we map the LDT in ... [stay tuned]
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100883 */
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300884#define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100885
Kirill A. Shutemovee00f4a2017-07-17 01:59:53 +0300886#define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100887
888/* This decides where the kernel will search for a free chunk of vm
889 * space during mmap's.
890 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100891#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
892 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100893
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300894#define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
895 IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800896#define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100897 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
H. Peter Anvin6bd33002012-02-06 13:03:09 -0800898#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100899 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100900
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300901#define STACK_TOP TASK_SIZE_LOW
Ingo Molnard9517342009-02-20 23:32:28 +0100902#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800903
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700904#define INIT_THREAD { \
Andy Lutomirski13d4ea02016-07-14 13:22:57 -0700905 .addr_limit = KERNEL_DS, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100906}
907
Stefani Seibold89240ba2009-11-03 10:22:40 +0100908extern unsigned long KSTK_ESP(struct task_struct *task);
H. J. Lud046ff82012-02-14 13:49:48 -0800909
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100910#endif /* CONFIG_X86_64 */
911
Ingo Molnar513ad842008-02-21 05:18:40 +0100912extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
913 unsigned long new_sp);
914
Ingo Molnar4d46a892008-02-21 04:24:40 +0100915/*
916 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100917 * space during mmap's.
918 */
Dmitry Safonov8f3e4742017-03-06 17:17:18 +0300919#define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
Kirill A. Shutemovb569bab2017-07-17 01:59:52 +0300920#define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100921
Ingo Molnar4d46a892008-02-21 04:24:40 +0100922#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100923
Erik Bosman529e25f2008-04-14 00:24:18 +0200924/* Get/set a process' ability to use the timestamp counter instruction */
925#define GET_TSC_CTL(adr) get_tsc_mode((adr))
926#define SET_TSC_CTL(val) set_tsc_mode((val))
927
928extern int get_tsc_mode(unsigned long adr);
929extern int set_tsc_mode(unsigned int val);
930
Kyle Hueye9ea1e72017-03-20 01:16:26 -0700931DECLARE_PER_CPU(u64, msr_misc_features_shadow);
932
Dave Hansenfe3d1972014-11-14 07:18:29 -0800933/* Register/unregister a process' MPX related resource */
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700934#define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
935#define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
Dave Hansenfe3d1972014-11-14 07:18:29 -0800936
937#ifdef CONFIG_X86_INTEL_MPX
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700938extern int mpx_enable_management(void);
939extern int mpx_disable_management(void);
Dave Hansenfe3d1972014-11-14 07:18:29 -0800940#else
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700941static inline int mpx_enable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800942{
943 return -EINVAL;
944}
Dave Hansen46a6e0c2015-06-07 11:37:02 -0700945static inline int mpx_disable_management(void)
Dave Hansenfe3d1972014-11-14 07:18:29 -0800946{
947 return -EINVAL;
948}
949#endif /* CONFIG_X86_INTEL_MPX */
950
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200951#ifdef CONFIG_CPU_SUP_AMD
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800952extern u16 amd_get_nb_id(int cpu);
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200953extern u32 amd_get_nodes_per_socket(void);
Borislav Petkovbc8e80d2017-06-13 18:28:30 +0200954#else
955static inline u16 amd_get_nb_id(int cpu) { return 0; }
956static inline u32 amd_get_nodes_per_socket(void) { return 0; }
957#endif
Andreas Herrmann6a812692009-09-16 11:33:40 +0200958
Jason Wang96e39ac2013-07-25 16:54:32 +0800959static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
960{
961 uint32_t base, eax, signature[3];
962
963 for (base = 0x40000000; base < 0x40010000; base += 0x100) {
964 cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
965
966 if (!memcmp(sig, signature, 12) &&
967 (leaves == 0 || ((eax - base) >= leaves)))
968 return base;
969 }
970
971 return 0;
972}
973
David Howellsf05e7982012-03-28 18:11:12 +0100974extern unsigned long arch_align_stack(unsigned long sp);
975extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
Dave Hansen6ea27382018-08-02 15:58:29 -0700976extern void free_kernel_image_pages(void *begin, void *end);
David Howellsf05e7982012-03-28 18:11:12 +0100977
978void default_idle(void);
Len Brown6a377dd2013-02-09 23:08:07 -0500979#ifdef CONFIG_XEN
980bool xen_set_default_idle(void);
981#else
982#define xen_set_default_idle 0
983#endif
David Howellsf05e7982012-03-28 18:11:12 +0100984
985void stop_this_cpu(void *dummy);
Borislav Petkov4d067d82013-05-09 12:02:29 +0200986void df_debug(struct pt_regs *regs, long error_code);
Borislav Petkov1008c522018-02-16 12:26:39 +0100987void microcode_check(void);
Jiri Kosinad90a7a02018-07-13 16:23:25 +0200988
989enum l1tf_mitigations {
990 L1TF_MITIGATION_OFF,
991 L1TF_MITIGATION_FLUSH_NOWARN,
992 L1TF_MITIGATION_FLUSH,
993 L1TF_MITIGATION_FLUSH_NOSMT,
994 L1TF_MITIGATION_FULL,
995 L1TF_MITIGATION_FULL_FORCE
996};
997
998extern enum l1tf_mitigations l1tf_mitigation;
999
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001000#endif /* _ASM_X86_PROCESSOR_H */