blob: f24dc2d2e870a192b7e3ecdd05b726f2e4001bbb [file] [log] [blame]
Joonyoung Shimc8466a92015-06-12 21:59:00 +09001/* drivers/gpu/drm/exynos5433_drm_decon.c
2 *
3 * Copyright (C) 2015 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Hyungwon Hwang <human.hwang@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundationr
11 */
12
13#include <linux/platform_device.h>
14#include <linux/clk.h>
15#include <linux/component.h>
16#include <linux/of_gpio.h>
17#include <linux/pm_runtime.h>
18
19#include <video/exynos5433_decon.h>
20
21#include "exynos_drm_drv.h"
22#include "exynos_drm_crtc.h"
23#include "exynos_drm_plane.h"
24#include "exynos_drm_iommu.h"
25
26#define WINDOWS_NR 3
27#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
28
29struct decon_context {
30 struct device *dev;
31 struct drm_device *drm_dev;
32 struct exynos_drm_crtc *crtc;
33 struct exynos_drm_plane planes[WINDOWS_NR];
34 void __iomem *addr;
35 struct clk *clks[6];
36 unsigned int default_win;
37 unsigned long irq_flags;
38 int pipe;
39 bool suspended;
40
41#define BIT_CLKS_ENABLED 0
42#define BIT_IRQS_ENABLED 1
43 unsigned long enabled;
44 bool i80_if;
45 atomic_t win_updated;
46};
47
48static const char * const decon_clks_name[] = {
49 "aclk_decon",
50 "aclk_smmu_decon0x",
51 "aclk_xiu_decon0x",
52 "pclk_smmu_decon0x",
53 "sclk_decon_vclk",
54 "sclk_decon_eclk",
55};
56
57static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
58{
59 struct decon_context *ctx = crtc->ctx;
60 u32 val;
61
62 if (ctx->suspended)
63 return -EPERM;
64
65 if (test_and_set_bit(0, &ctx->irq_flags)) {
66 val = VIDINTCON0_INTEN;
67 if (ctx->i80_if)
68 val |= VIDINTCON0_FRAMEDONE;
69 else
70 val |= VIDINTCON0_INTFRMEN;
71
72 writel(val, ctx->addr + DECON_VIDINTCON0);
73 }
74
75 return 0;
76}
77
78static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
79{
80 struct decon_context *ctx = crtc->ctx;
81
82 if (ctx->suspended)
83 return;
84
85 if (test_and_clear_bit(0, &ctx->irq_flags))
86 writel(0, ctx->addr + DECON_VIDINTCON0);
87}
88
89static void decon_setup_trigger(struct decon_context *ctx)
90{
91 u32 val = TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
92 TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN;
93 writel(val, ctx->addr + DECON_TRIGCON);
94}
95
96static void decon_commit(struct exynos_drm_crtc *crtc)
97{
98 struct decon_context *ctx = crtc->ctx;
99 struct drm_display_mode *mode = &crtc->base.mode;
100 u32 val;
101
102 if (ctx->suspended)
103 return;
104
105 /* enable clock gate */
106 val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
107 writel(val, ctx->addr + DECON_CMU);
108
109 /* lcd on and use command if */
110 val = VIDOUT_LCD_ON;
111 if (ctx->i80_if)
112 val |= VIDOUT_COMMAND_IF;
113 else
114 val |= VIDOUT_RGB_IF;
115 writel(val, ctx->addr + DECON_VIDOUTCON0);
116
117 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
118 VIDTCON2_HOZVAL(mode->hdisplay - 1);
119 writel(val, ctx->addr + DECON_VIDTCON2);
120
121 if (!ctx->i80_if) {
122 val = VIDTCON00_VBPD_F(
123 mode->crtc_vtotal - mode->crtc_vsync_end) |
124 VIDTCON00_VFPD_F(
125 mode->crtc_vsync_start - mode->crtc_vdisplay);
126 writel(val, ctx->addr + DECON_VIDTCON00);
127
128 val = VIDTCON01_VSPW_F(
129 mode->crtc_vsync_end - mode->crtc_vsync_start);
130 writel(val, ctx->addr + DECON_VIDTCON01);
131
132 val = VIDTCON10_HBPD_F(
133 mode->crtc_htotal - mode->crtc_hsync_end) |
134 VIDTCON10_HFPD_F(
135 mode->crtc_hsync_start - mode->crtc_hdisplay);
136 writel(val, ctx->addr + DECON_VIDTCON10);
137
138 val = VIDTCON11_HSPW_F(
139 mode->crtc_hsync_end - mode->crtc_hsync_start);
140 writel(val, ctx->addr + DECON_VIDTCON11);
141 }
142
143 decon_setup_trigger(ctx);
144
145 /* enable output and display signal */
146 val = VIDCON0_ENVID | VIDCON0_ENVID_F;
147 writel(val, ctx->addr + DECON_VIDCON0);
148}
149
150#define COORDINATE_X(x) (((x) & 0xfff) << 12)
151#define COORDINATE_Y(x) ((x) & 0xfff)
152#define OFFSIZE(x) (((x) & 0x3fff) << 14)
153#define PAGEWIDTH(x) ((x) & 0x3fff)
154
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900155static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
156 struct drm_framebuffer *fb)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900157{
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900158 unsigned long val;
159
160 val = readl(ctx->addr + DECON_WINCONx(win));
161 val &= ~WINCONx_BPPMODE_MASK;
162
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900163 switch (fb->pixel_format) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900164 case DRM_FORMAT_XRGB1555:
165 val |= WINCONx_BPPMODE_16BPP_I1555;
166 val |= WINCONx_HAWSWP_F;
167 val |= WINCONx_BURSTLEN_16WORD;
168 break;
169 case DRM_FORMAT_RGB565:
170 val |= WINCONx_BPPMODE_16BPP_565;
171 val |= WINCONx_HAWSWP_F;
172 val |= WINCONx_BURSTLEN_16WORD;
173 break;
174 case DRM_FORMAT_XRGB8888:
175 val |= WINCONx_BPPMODE_24BPP_888;
176 val |= WINCONx_WSWP_F;
177 val |= WINCONx_BURSTLEN_16WORD;
178 break;
179 case DRM_FORMAT_ARGB8888:
180 val |= WINCONx_BPPMODE_32BPP_A8888;
181 val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
182 val |= WINCONx_BURSTLEN_16WORD;
183 break;
184 default:
185 DRM_ERROR("Proper pixel format is not set\n");
186 return;
187 }
188
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900189 DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900190
191 /*
192 * In case of exynos, setting dma-burst to 16Word causes permanent
193 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
194 * switching which is based on plane size is not recommended as
195 * plane size varies a lot towards the end of the screen and rapid
196 * movement causes unstable DMA which results into iommu crash/tear.
197 */
198
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900199 if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900200 val &= ~WINCONx_BURSTLEN_MASK;
201 val |= WINCONx_BURSTLEN_8WORD;
202 }
203
204 writel(val, ctx->addr + DECON_WINCONx(win));
205}
206
207static void decon_shadow_protect_win(struct decon_context *ctx, int win,
208 bool protect)
209{
210 u32 val;
211
212 val = readl(ctx->addr + DECON_SHADOWCON);
213
214 if (protect)
215 val |= SHADOWCON_Wx_PROTECT(win);
216 else
217 val &= ~SHADOWCON_Wx_PROTECT(win);
218
219 writel(val, ctx->addr + DECON_SHADOWCON);
220}
221
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900222static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
223 struct exynos_drm_plane *plane)
224{
225 struct decon_context *ctx = crtc->ctx;
226
227 if (ctx->suspended)
228 return;
229
230 decon_shadow_protect_win(ctx, plane->zpos, true);
231}
232
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900233static void decon_update_plane(struct exynos_drm_crtc *crtc,
234 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900235{
236 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900237 struct drm_plane_state *state = plane->base.state;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900238 unsigned int win = plane->zpos;
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900239 unsigned int bpp = state->fb->bits_per_pixel >> 3;
240 unsigned int pitch = state->fb->pitches[0];
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900241 u32 val;
242
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900243 if (ctx->suspended)
244 return;
245
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900246 val = COORDINATE_X(plane->crtc_x) | COORDINATE_Y(plane->crtc_y);
247 writel(val, ctx->addr + DECON_VIDOSDxA(win));
248
Gustavo Padovand88d2462015-07-16 12:23:38 -0300249 val = COORDINATE_X(plane->crtc_x + plane->crtc_w - 1) |
250 COORDINATE_Y(plane->crtc_y + plane->crtc_h - 1);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900251 writel(val, ctx->addr + DECON_VIDOSDxB(win));
252
253 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
254 VIDOSD_Wx_ALPHA_B_F(0x0);
255 writel(val, ctx->addr + DECON_VIDOSDxC(win));
256
257 val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
258 VIDOSD_Wx_ALPHA_B_F(0x0);
259 writel(val, ctx->addr + DECON_VIDOSDxD(win));
260
261 writel(plane->dma_addr[0], ctx->addr + DECON_VIDW0xADD0B0(win));
262
Gustavo Padovand88d2462015-07-16 12:23:38 -0300263 val = plane->dma_addr[0] + pitch * plane->crtc_h;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900264 writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
265
Gustavo Padovand88d2462015-07-16 12:23:38 -0300266 val = OFFSIZE(pitch - plane->crtc_w * bpp)
267 | PAGEWIDTH(plane->crtc_w * bpp);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900268 writel(val, ctx->addr + DECON_VIDW0xADD2(win));
269
Gustavo Padovan2eeb2e52015-08-03 14:40:44 +0900270 decon_win_set_pixfmt(ctx, win, state->fb);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900271
272 /* window enable */
273 val = readl(ctx->addr + DECON_WINCONx(win));
274 val |= WINCONx_ENWIN_F;
275 writel(val, ctx->addr + DECON_WINCONx(win));
276
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900277 /* standalone update */
278 val = readl(ctx->addr + DECON_UPDATE);
279 val |= STANDALONE_UPDATE_F;
280 writel(val, ctx->addr + DECON_UPDATE);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900281}
282
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900283static void decon_disable_plane(struct exynos_drm_crtc *crtc,
284 struct exynos_drm_plane *plane)
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900285{
286 struct decon_context *ctx = crtc->ctx;
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900287 unsigned int win = plane->zpos;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900288 u32 val;
289
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900290 if (ctx->suspended)
291 return;
292
293 decon_shadow_protect_win(ctx, win, true);
294
295 /* window disable */
296 val = readl(ctx->addr + DECON_WINCONx(win));
297 val &= ~WINCONx_ENWIN_F;
298 writel(val, ctx->addr + DECON_WINCONx(win));
299
300 decon_shadow_protect_win(ctx, win, false);
301
302 /* standalone update */
303 val = readl(ctx->addr + DECON_UPDATE);
304 val |= STANDALONE_UPDATE_F;
305 writel(val, ctx->addr + DECON_UPDATE);
306}
307
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900308static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
309 struct exynos_drm_plane *plane)
310{
311 struct decon_context *ctx = crtc->ctx;
312
313 if (ctx->suspended)
314 return;
315
316 decon_shadow_protect_win(ctx, plane->zpos, false);
317
318 if (ctx->i80_if)
319 atomic_set(&ctx->win_updated, 1);
320}
321
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900322static void decon_swreset(struct decon_context *ctx)
323{
324 unsigned int tries;
325
326 writel(0, ctx->addr + DECON_VIDCON0);
327 for (tries = 2000; tries; --tries) {
328 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
329 break;
330 udelay(10);
331 }
332
333 WARN(tries == 0, "failed to disable DECON\n");
334
335 writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
336 for (tries = 2000; tries; --tries) {
337 if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
338 break;
339 udelay(10);
340 }
341
342 WARN(tries == 0, "failed to software reset DECON\n");
343}
344
345static void decon_enable(struct exynos_drm_crtc *crtc)
346{
347 struct decon_context *ctx = crtc->ctx;
348 int ret;
349 int i;
350
351 if (!ctx->suspended)
352 return;
353
354 ctx->suspended = false;
355
356 pm_runtime_get_sync(ctx->dev);
357
358 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
359 ret = clk_prepare_enable(ctx->clks[i]);
360 if (ret < 0)
361 goto err;
362 }
363
364 set_bit(BIT_CLKS_ENABLED, &ctx->enabled);
365
366 /* if vblank was enabled status, enable it again. */
367 if (test_and_clear_bit(0, &ctx->irq_flags))
368 decon_enable_vblank(ctx->crtc);
369
370 decon_commit(ctx->crtc);
371
372 return;
373err:
374 while (--i >= 0)
375 clk_disable_unprepare(ctx->clks[i]);
376
377 ctx->suspended = true;
378}
379
380static void decon_disable(struct exynos_drm_crtc *crtc)
381{
382 struct decon_context *ctx = crtc->ctx;
383 int i;
384
385 if (ctx->suspended)
386 return;
387
388 /*
389 * We need to make sure that all windows are disabled before we
390 * suspend that connector. Otherwise we might try to scan from
391 * a destroyed buffer later.
392 */
393 for (i = 0; i < WINDOWS_NR; i++)
Gustavo Padovan1e1d1392015-08-03 14:39:36 +0900394 decon_disable_plane(crtc, &ctx->planes[i]);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900395
396 decon_swreset(ctx);
397
398 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
399 clk_disable_unprepare(ctx->clks[i]);
400
401 clear_bit(BIT_CLKS_ENABLED, &ctx->enabled);
402
403 pm_runtime_put_sync(ctx->dev);
404
405 ctx->suspended = true;
406}
407
408void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
409{
410 struct decon_context *ctx = crtc->ctx;
411 u32 val;
412
413 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
414 return;
415
416 if (atomic_add_unless(&ctx->win_updated, -1, 0)) {
417 /* trigger */
418 val = readl(ctx->addr + DECON_TRIGCON);
419 val |= TRIGCON_SWTRIGCMD;
420 writel(val, ctx->addr + DECON_TRIGCON);
421 }
422
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300423 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900424}
425
426static void decon_clear_channels(struct exynos_drm_crtc *crtc)
427{
428 struct decon_context *ctx = crtc->ctx;
429 int win, i, ret;
430 u32 val;
431
432 DRM_DEBUG_KMS("%s\n", __FILE__);
433
434 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
435 ret = clk_prepare_enable(ctx->clks[i]);
436 if (ret < 0)
437 goto err;
438 }
439
440 for (win = 0; win < WINDOWS_NR; win++) {
441 /* shadow update disable */
442 val = readl(ctx->addr + DECON_SHADOWCON);
443 val |= SHADOWCON_Wx_PROTECT(win);
444 writel(val, ctx->addr + DECON_SHADOWCON);
445
446 /* window disable */
447 val = readl(ctx->addr + DECON_WINCONx(win));
448 val &= ~WINCONx_ENWIN_F;
449 writel(val, ctx->addr + DECON_WINCONx(win));
450
451 /* shadow update enable */
452 val = readl(ctx->addr + DECON_SHADOWCON);
453 val &= ~SHADOWCON_Wx_PROTECT(win);
454 writel(val, ctx->addr + DECON_SHADOWCON);
455
456 /* standalone update */
457 val = readl(ctx->addr + DECON_UPDATE);
458 val |= STANDALONE_UPDATE_F;
459 writel(val, ctx->addr + DECON_UPDATE);
460 }
461 /* TODO: wait for possible vsync */
462 msleep(50);
463
464err:
465 while (--i >= 0)
466 clk_disable_unprepare(ctx->clks[i]);
467}
468
469static struct exynos_drm_crtc_ops decon_crtc_ops = {
470 .enable = decon_enable,
471 .disable = decon_disable,
472 .commit = decon_commit,
473 .enable_vblank = decon_enable_vblank,
474 .disable_vblank = decon_disable_vblank,
475 .commit = decon_commit,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900476 .atomic_begin = decon_atomic_begin,
Gustavo Padovan9cc76102015-08-03 14:38:05 +0900477 .update_plane = decon_update_plane,
478 .disable_plane = decon_disable_plane,
Hyungwon Hwangcc5a7b32015-08-27 18:21:14 +0900479 .atomic_flush = decon_atomic_flush,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900480 .te_handler = decon_te_irq_handler,
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900481};
482
483static int decon_bind(struct device *dev, struct device *master, void *data)
484{
485 struct decon_context *ctx = dev_get_drvdata(dev);
486 struct drm_device *drm_dev = data;
487 struct exynos_drm_private *priv = drm_dev->dev_private;
488 struct exynos_drm_plane *exynos_plane;
489 enum drm_plane_type type;
490 unsigned int zpos;
491 int ret;
492
493 ctx->drm_dev = drm_dev;
494 ctx->pipe = priv->pipe++;
495
496 for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
497 type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
498 DRM_PLANE_TYPE_OVERLAY;
499 ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
500 1 << ctx->pipe, type, zpos);
501 if (ret)
502 return ret;
503 }
504
505 exynos_plane = &ctx->planes[ctx->default_win];
506 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
507 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
508 &decon_crtc_ops, ctx);
509 if (IS_ERR(ctx->crtc)) {
510 ret = PTR_ERR(ctx->crtc);
511 goto err;
512 }
513
Joonyoung Shimeb7a3fc2015-07-02 21:49:39 +0900514 decon_clear_channels(ctx->crtc);
515
516 ret = drm_iommu_attach_device(drm_dev, dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900517 if (ret)
518 goto err;
519
520 return ret;
521err:
522 priv->pipe--;
523 return ret;
524}
525
526static void decon_unbind(struct device *dev, struct device *master, void *data)
527{
528 struct decon_context *ctx = dev_get_drvdata(dev);
529
530 decon_disable(ctx->crtc);
531
532 /* detach this sub driver from iommu mapping if supported. */
Joonyoung Shimbf566082015-07-02 21:49:38 +0900533 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900534}
535
536static const struct component_ops decon_component_ops = {
537 .bind = decon_bind,
538 .unbind = decon_unbind,
539};
540
541static irqreturn_t decon_vsync_irq_handler(int irq, void *dev_id)
542{
543 struct decon_context *ctx = dev_id;
544 u32 val;
545
546 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
547 goto out;
548
549 val = readl(ctx->addr + DECON_VIDINTCON1);
550 if (val & VIDINTCON1_INTFRMPEND) {
Gustavo Padovaneafd5402015-07-16 12:23:32 -0300551 drm_crtc_handle_vblank(&ctx->crtc->base);
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900552
553 /* clear */
554 writel(VIDINTCON1_INTFRMPEND, ctx->addr + DECON_VIDINTCON1);
555 }
556
557out:
558 return IRQ_HANDLED;
559}
560
561static irqreturn_t decon_lcd_sys_irq_handler(int irq, void *dev_id)
562{
563 struct decon_context *ctx = dev_id;
564 u32 val;
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300565 int win;
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900566
567 if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
568 goto out;
569
570 val = readl(ctx->addr + DECON_VIDINTCON1);
571 if (val & VIDINTCON1_INTFRMDONEPEND) {
Gustavo Padovan822f6df2015-08-15 13:26:14 -0300572 for (win = 0 ; win < WINDOWS_NR ; win++) {
573 struct exynos_drm_plane *plane = &ctx->planes[win];
574
575 if (!plane->pending_fb)
576 continue;
577
578 exynos_drm_crtc_finish_update(ctx->crtc, plane);
579 }
Joonyoung Shimc8466a92015-06-12 21:59:00 +0900580
581 /* clear */
582 writel(VIDINTCON1_INTFRMDONEPEND,
583 ctx->addr + DECON_VIDINTCON1);
584 }
585
586out:
587 return IRQ_HANDLED;
588}
589
590static int exynos5433_decon_probe(struct platform_device *pdev)
591{
592 struct device *dev = &pdev->dev;
593 struct decon_context *ctx;
594 struct resource *res;
595 int ret;
596 int i;
597
598 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
599 if (!ctx)
600 return -ENOMEM;
601
602 ctx->default_win = 0;
603 ctx->suspended = true;
604 ctx->dev = dev;
605 if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
606 ctx->i80_if = true;
607
608 for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
609 struct clk *clk;
610
611 clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
612 if (IS_ERR(clk))
613 return PTR_ERR(clk);
614
615 ctx->clks[i] = clk;
616 }
617
618 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
619 if (!res) {
620 dev_err(dev, "cannot find IO resource\n");
621 return -ENXIO;
622 }
623
624 ctx->addr = devm_ioremap_resource(dev, res);
625 if (IS_ERR(ctx->addr)) {
626 dev_err(dev, "ioremap failed\n");
627 return PTR_ERR(ctx->addr);
628 }
629
630 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
631 ctx->i80_if ? "lcd_sys" : "vsync");
632 if (!res) {
633 dev_err(dev, "cannot find IRQ resource\n");
634 return -ENXIO;
635 }
636
637 ret = devm_request_irq(dev, res->start, ctx->i80_if ?
638 decon_lcd_sys_irq_handler : decon_vsync_irq_handler, 0,
639 "drm_decon", ctx);
640 if (ret < 0) {
641 dev_err(dev, "lcd_sys irq request failed\n");
642 return ret;
643 }
644
645 platform_set_drvdata(pdev, ctx);
646
647 pm_runtime_enable(dev);
648
649 ret = component_add(dev, &decon_component_ops);
650 if (ret)
651 goto err_disable_pm_runtime;
652
653 return 0;
654
655err_disable_pm_runtime:
656 pm_runtime_disable(dev);
657
658 return ret;
659}
660
661static int exynos5433_decon_remove(struct platform_device *pdev)
662{
663 pm_runtime_disable(&pdev->dev);
664
665 component_del(&pdev->dev, &decon_component_ops);
666
667 return 0;
668}
669
670static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
671 { .compatible = "samsung,exynos5433-decon" },
672 {},
673};
674MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
675
676struct platform_driver exynos5433_decon_driver = {
677 .probe = exynos5433_decon_probe,
678 .remove = exynos5433_decon_remove,
679 .driver = {
680 .name = "exynos5433-decon",
681 .of_match_table = exynos5433_decon_driver_dt_match,
682 },
683};