blob: aa4103bdd35239b049304c903433fadabe5aa75d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
1088 return -EAGAIN;
1089 }
1090
1091 return 0;
1092}
1093
1094/*
1095 * Compare seqno against outstanding lazy request. Emit a request if they are
1096 * equal.
1097 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301098int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001099i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001100{
1101 int ret;
1102
1103 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1104
1105 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001106 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001107 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001108
1109 return ret;
1110}
1111
Chris Wilson094f9a52013-09-25 17:34:55 +01001112static void fake_irq(unsigned long data)
1113{
1114 wake_up_process((struct task_struct *)data);
1115}
1116
1117static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001118 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001119{
1120 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1121}
1122
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001123static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1124{
1125 if (file_priv == NULL)
1126 return true;
1127
1128 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1129}
1130
Chris Wilsonb3612372012-08-24 09:35:08 +01001131/**
1132 * __wait_seqno - wait until execution of seqno has finished
1133 * @ring: the ring expected to report seqno
1134 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001135 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001136 * @interruptible: do an interruptible wait (normally yes)
1137 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1138 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001139 * Note: It is of utmost importance that the passed in seqno and reset_counter
1140 * values have been read by the caller in an smp safe manner. Where read-side
1141 * locks are involved, it is sufficient to read the reset_counter before
1142 * unlocking the lock that protects the seqno. For lockless tricks, the
1143 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1144 * inserted.
1145 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001146 * Returns 0 if the seqno was found within the alloted time. Else returns the
1147 * errno with remaining time filled in timeout argument.
1148 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001149static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001150 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001151 bool interruptible,
1152 struct timespec *timeout,
1153 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001154{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001155 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001156 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001157 const bool irq_test_in_progress =
1158 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001159 struct timespec before, now;
1160 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001161 unsigned long timeout_expire;
Chris Wilsonb3612372012-08-24 09:35:08 +01001162 int ret;
1163
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001164 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001165
Chris Wilsonb3612372012-08-24 09:35:08 +01001166 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1167 return 0;
1168
Mika Kuoppala47e97662013-12-10 17:02:43 +02001169 timeout_expire = timeout ? jiffies + timespec_to_jiffies_timeout(timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001170
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001171 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001172 gen6_rps_boost(dev_priv);
1173 if (file_priv)
1174 mod_delayed_work(dev_priv->wq,
1175 &file_priv->mm.idle_work,
1176 msecs_to_jiffies(100));
1177 }
1178
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001179 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001180 return -ENODEV;
1181
Chris Wilson094f9a52013-09-25 17:34:55 +01001182 /* Record current time in case interrupted by signal, or wedged */
1183 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001184 getrawmonotonic(&before);
Chris Wilson094f9a52013-09-25 17:34:55 +01001185 for (;;) {
1186 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 prepare_to_wait(&ring->irq_queue, &wait,
1189 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001190
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 /* We need to check whether any gpu reset happened in between
1192 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1194 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1195 * is truely gone. */
1196 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1197 if (ret == 0)
1198 ret = -EAGAIN;
1199 break;
1200 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001201
Chris Wilson094f9a52013-09-25 17:34:55 +01001202 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1203 ret = 0;
1204 break;
1205 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (interruptible && signal_pending(current)) {
1208 ret = -ERESTARTSYS;
1209 break;
1210 }
1211
Mika Kuoppala47e97662013-12-10 17:02:43 +02001212 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 ret = -ETIME;
1214 break;
1215 }
1216
1217 timer.function = NULL;
1218 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001219 unsigned long expire;
1220
Chris Wilson094f9a52013-09-25 17:34:55 +01001221 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001222 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001223 mod_timer(&timer, expire);
1224 }
1225
Chris Wilson5035c272013-10-04 09:58:46 +01001226 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001227
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 if (timer.function) {
1229 del_singleshot_timer_sync(&timer);
1230 destroy_timer_on_stack(&timer);
1231 }
1232 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001233 getrawmonotonic(&now);
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001235
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001236 if (!irq_test_in_progress)
1237 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001238
1239 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
1241 if (timeout) {
1242 struct timespec sleep_time = timespec_sub(now, before);
1243 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001244 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1245 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246 }
1247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001249}
1250
1251/**
1252 * Waits for a sequence number to be signaled, and cleans up the
1253 * request and object lists appropriately for that event.
1254 */
1255int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001257{
1258 struct drm_device *dev = ring->dev;
1259 struct drm_i915_private *dev_priv = dev->dev_private;
1260 bool interruptible = dev_priv->mm.interruptible;
1261 int ret;
1262
1263 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1264 BUG_ON(seqno == 0);
1265
Daniel Vetter33196de2012-11-14 17:14:05 +01001266 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001267 if (ret)
1268 return ret;
1269
1270 ret = i915_gem_check_olr(ring, seqno);
1271 if (ret)
1272 return ret;
1273
Daniel Vetterf69061b2012-12-06 09:01:42 +01001274 return __wait_seqno(ring, seqno,
1275 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001276 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001277}
1278
Chris Wilsond26e3af2013-06-29 22:05:26 +01001279static int
1280i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001281 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001282{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001283 if (!obj->active)
1284 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001285
1286 /* Manually manage the write flush as we may have not yet
1287 * retired the buffer.
1288 *
1289 * Note that the last_write_seqno is always the earlier of
1290 * the two (read/write) seqno, so if we haved successfully waited,
1291 * we know we have passed the last write.
1292 */
1293 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001294
1295 return 0;
1296}
1297
Chris Wilsonb3612372012-08-24 09:35:08 +01001298/**
1299 * Ensures that all rendering to the object has completed and the object is
1300 * safe to unbind from the GTT or access from the CPU.
1301 */
1302static __must_check int
1303i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1304 bool readonly)
1305{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001306 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001307 u32 seqno;
1308 int ret;
1309
1310 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1311 if (seqno == 0)
1312 return 0;
1313
1314 ret = i915_wait_seqno(ring, seqno);
1315 if (ret)
1316 return ret;
1317
Chris Wilsond26e3af2013-06-29 22:05:26 +01001318 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001319}
1320
Chris Wilson3236f572012-08-24 09:35:09 +01001321/* A nonblocking variant of the above wait. This is a highly dangerous routine
1322 * as the object state may change during this call.
1323 */
1324static __must_check int
1325i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001326 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001327 bool readonly)
1328{
1329 struct drm_device *dev = obj->base.dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001331 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001332 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001333 u32 seqno;
1334 int ret;
1335
1336 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1337 BUG_ON(!dev_priv->mm.interruptible);
1338
1339 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1340 if (seqno == 0)
1341 return 0;
1342
Daniel Vetter33196de2012-11-14 17:14:05 +01001343 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001344 if (ret)
1345 return ret;
1346
1347 ret = i915_gem_check_olr(ring, seqno);
1348 if (ret)
1349 return ret;
1350
Daniel Vetterf69061b2012-12-06 09:01:42 +01001351 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001352 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001353 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001354 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001355 if (ret)
1356 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001357
Chris Wilsond26e3af2013-06-29 22:05:26 +01001358 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001359}
1360
Eric Anholt673a3942008-07-30 12:06:12 -07001361/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001362 * Called when user space prepares to use an object with the CPU, either
1363 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001364 */
1365int
1366i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001367 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001368{
1369 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001370 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001371 uint32_t read_domains = args->read_domains;
1372 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001373 int ret;
1374
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001375 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001376 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001377 return -EINVAL;
1378
Chris Wilson21d509e2009-06-06 09:46:02 +01001379 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001380 return -EINVAL;
1381
1382 /* Having something in the write domain implies it's in the read
1383 * domain, and only that read domain. Enforce that in the request.
1384 */
1385 if (write_domain != 0 && read_domains != write_domain)
1386 return -EINVAL;
1387
Chris Wilson76c1dec2010-09-25 11:22:51 +01001388 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001389 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001390 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001391
Chris Wilson05394f32010-11-08 19:18:58 +00001392 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001393 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001394 ret = -ENOENT;
1395 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001396 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001397
Chris Wilson3236f572012-08-24 09:35:09 +01001398 /* Try to flush the object off the GPU without holding the lock.
1399 * We will repeat the flush holding the lock in the normal manner
1400 * to catch cases where we are gazumped.
1401 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001402 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1403 file->driver_priv,
1404 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001405 if (ret)
1406 goto unref;
1407
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001408 if (read_domains & I915_GEM_DOMAIN_GTT) {
1409 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001410
1411 /* Silently promote "you're not bound, there was nothing to do"
1412 * to success, since the client was just asking us to
1413 * make sure everything was done.
1414 */
1415 if (ret == -EINVAL)
1416 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001417 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001418 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001419 }
1420
Chris Wilson3236f572012-08-24 09:35:09 +01001421unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001422 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001423unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001424 mutex_unlock(&dev->struct_mutex);
1425 return ret;
1426}
1427
1428/**
1429 * Called when user space has done writes to this buffer
1430 */
1431int
1432i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001433 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001434{
1435 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001436 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001437 int ret = 0;
1438
Chris Wilson76c1dec2010-09-25 11:22:51 +01001439 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001440 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001441 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001442
Chris Wilson05394f32010-11-08 19:18:58 +00001443 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001444 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001445 ret = -ENOENT;
1446 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001447 }
1448
Eric Anholt673a3942008-07-30 12:06:12 -07001449 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001450 if (obj->pin_display)
1451 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001452
Chris Wilson05394f32010-11-08 19:18:58 +00001453 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001454unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001455 mutex_unlock(&dev->struct_mutex);
1456 return ret;
1457}
1458
1459/**
1460 * Maps the contents of an object, returning the address it is mapped
1461 * into.
1462 *
1463 * While the mapping holds a reference on the contents of the object, it doesn't
1464 * imply a ref on the object itself.
1465 */
1466int
1467i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001468 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001469{
1470 struct drm_i915_gem_mmap *args = data;
1471 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001472 unsigned long addr;
1473
Chris Wilson05394f32010-11-08 19:18:58 +00001474 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001475 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001476 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001477
Daniel Vetter1286ff72012-05-10 15:25:09 +02001478 /* prime objects have no backing filp to GEM mmap
1479 * pages from.
1480 */
1481 if (!obj->filp) {
1482 drm_gem_object_unreference_unlocked(obj);
1483 return -EINVAL;
1484 }
1485
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001486 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001487 PROT_READ | PROT_WRITE, MAP_SHARED,
1488 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001489 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001490 if (IS_ERR((void *)addr))
1491 return addr;
1492
1493 args->addr_ptr = (uint64_t) addr;
1494
1495 return 0;
1496}
1497
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498/**
1499 * i915_gem_fault - fault a page into the GTT
1500 * vma: VMA in question
1501 * vmf: fault info
1502 *
1503 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1504 * from userspace. The fault handler takes care of binding the object to
1505 * the GTT (if needed), allocating and programming a fence register (again,
1506 * only if needed based on whether the old reg is still valid or the object
1507 * is tiled) and inserting a new PTE into the faulting process.
1508 *
1509 * Note that the faulting process may involve evicting existing objects
1510 * from the GTT and/or fence registers to make room. So performance may
1511 * suffer if the GTT working set is large or there are few fence registers
1512 * left.
1513 */
1514int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1515{
Chris Wilson05394f32010-11-08 19:18:58 +00001516 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1517 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001518 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001519 pgoff_t page_offset;
1520 unsigned long pfn;
1521 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001522 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001523
Paulo Zanonif65c9162013-11-27 18:20:34 -02001524 intel_runtime_pm_get(dev_priv);
1525
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526 /* We don't use vmf->pgoff since that has the fake offset */
1527 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1528 PAGE_SHIFT;
1529
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001530 ret = i915_mutex_lock_interruptible(dev);
1531 if (ret)
1532 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001533
Chris Wilsondb53a302011-02-03 11:57:46 +00001534 trace_i915_gem_object_fault(obj, page_offset, true, write);
1535
Chris Wilson6e4930f2014-02-07 18:37:06 -02001536 /* Try to flush the object off the GPU first without holding the lock.
1537 * Upon reacquiring the lock, we will perform our sanity checks and then
1538 * repeat the flush holding the lock in the normal manner to catch cases
1539 * where we are gazumped.
1540 */
1541 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1542 if (ret)
1543 goto unlock;
1544
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001545 /* Access to snoopable pages through the GTT is incoherent. */
1546 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001547 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001548 goto unlock;
1549 }
1550
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001551 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001552 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001553 if (ret)
1554 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555
Chris Wilsonc9839302012-11-20 10:45:17 +00001556 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1557 if (ret)
1558 goto unpin;
1559
1560 ret = i915_gem_object_get_fence(obj);
1561 if (ret)
1562 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001563
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001564 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001565 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1566 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001568 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001569 unsigned long size = min_t(unsigned long,
1570 vma->vm_end - vma->vm_start,
1571 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001572 int i;
1573
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001574 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001575 ret = vm_insert_pfn(vma,
1576 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1577 pfn + i);
1578 if (ret)
1579 break;
1580 }
1581
1582 obj->fault_mappable = true;
1583 } else
1584 ret = vm_insert_pfn(vma,
1585 (unsigned long)vmf->virtual_address,
1586 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001587unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001588 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001589unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001590 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001591out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001592 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001593 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001594 /* If this -EIO is due to a gpu hang, give the reset code a
1595 * chance to clean up the mess. Otherwise return the proper
1596 * SIGBUS. */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001597 if (i915_terminally_wedged(&dev_priv->gpu_error)) {
1598 ret = VM_FAULT_SIGBUS;
1599 break;
1600 }
Chris Wilson045e7692010-11-07 09:18:22 +00001601 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001602 /*
1603 * EAGAIN means the gpu is hung and we'll wait for the error
1604 * handler to reset everything when re-faulting in
1605 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001606 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001607 case 0:
1608 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001609 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001610 case -EBUSY:
1611 /*
1612 * EBUSY is ok: this just means that another thread
1613 * already did the job.
1614 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001615 ret = VM_FAULT_NOPAGE;
1616 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001617 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001618 ret = VM_FAULT_OOM;
1619 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001620 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001621 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001622 ret = VM_FAULT_SIGBUS;
1623 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001624 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001625 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001626 ret = VM_FAULT_SIGBUS;
1627 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001628 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001629
1630 intel_runtime_pm_put(dev_priv);
1631 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001632}
1633
1634/**
Chris Wilson901782b2009-07-10 08:18:50 +01001635 * i915_gem_release_mmap - remove physical page mappings
1636 * @obj: obj in question
1637 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001638 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001639 * relinquish ownership of the pages back to the system.
1640 *
1641 * It is vital that we remove the page mapping if we have mapped a tiled
1642 * object through the GTT and then lose the fence register due to
1643 * resource pressure. Similarly if the object has been moved out of the
1644 * aperture, than pages mapped into userspace must be revoked. Removing the
1645 * mapping will then trigger a page fault on the next user access, allowing
1646 * fixup by i915_gem_fault().
1647 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001648void
Chris Wilson05394f32010-11-08 19:18:58 +00001649i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001650{
Chris Wilson6299f992010-11-24 12:23:44 +00001651 if (!obj->fault_mappable)
1652 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001653
David Herrmann6796cb12014-01-03 14:24:19 +01001654 drm_vma_node_unmap(&obj->base.vma_node,
1655 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001656 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001657}
1658
Chris Wilson6254b202014-06-16 08:57:44 +01001659void
1660i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1661{
1662 struct drm_i915_gem_object *obj;
1663
1664 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1665 i915_gem_release_mmap(obj);
1666}
1667
Imre Deak0fa87792013-01-07 21:47:35 +02001668uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001669i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001670{
Chris Wilsone28f8712011-07-18 13:11:49 -07001671 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001672
1673 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001674 tiling_mode == I915_TILING_NONE)
1675 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001676
1677 /* Previous chips need a power-of-two fence region when tiling */
1678 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001679 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001680 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001681 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001682
Chris Wilsone28f8712011-07-18 13:11:49 -07001683 while (gtt_size < size)
1684 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001685
Chris Wilsone28f8712011-07-18 13:11:49 -07001686 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001687}
1688
Jesse Barnesde151cf2008-11-12 10:03:55 -08001689/**
1690 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1691 * @obj: object to check
1692 *
1693 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001694 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001695 */
Imre Deakd865110c2013-01-07 21:47:33 +02001696uint32_t
1697i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1698 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001699{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001700 /*
1701 * Minimum alignment is 4k (GTT page size), but might be greater
1702 * if a fence register is needed for the object.
1703 */
Imre Deakd865110c2013-01-07 21:47:33 +02001704 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001705 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706 return 4096;
1707
1708 /*
1709 * Previous chips need to be aligned to the size of the smallest
1710 * fence register that can contain the object.
1711 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001712 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001713}
1714
Chris Wilsond8cb5082012-08-11 15:41:03 +01001715static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1716{
1717 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1718 int ret;
1719
David Herrmann0de23972013-07-24 21:07:52 +02001720 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001721 return 0;
1722
Daniel Vetterda494d72012-12-20 15:11:16 +01001723 dev_priv->mm.shrinker_no_lock_stealing = true;
1724
Chris Wilsond8cb5082012-08-11 15:41:03 +01001725 ret = drm_gem_create_mmap_offset(&obj->base);
1726 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001727 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001728
1729 /* Badly fragmented mmap space? The only way we can recover
1730 * space is by destroying unwanted objects. We can't randomly release
1731 * mmap_offsets as userspace expects them to be persistent for the
1732 * lifetime of the objects. The closest we can is to release the
1733 * offsets on purgeable objects by truncating it and marking it purged,
1734 * which prevents userspace from ever using that object again.
1735 */
1736 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1737 ret = drm_gem_create_mmap_offset(&obj->base);
1738 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001739 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001740
1741 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001742 ret = drm_gem_create_mmap_offset(&obj->base);
1743out:
1744 dev_priv->mm.shrinker_no_lock_stealing = false;
1745
1746 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001747}
1748
1749static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1750{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001751 drm_gem_free_mmap_offset(&obj->base);
1752}
1753
Jesse Barnesde151cf2008-11-12 10:03:55 -08001754int
Dave Airlieff72145b2011-02-07 12:16:14 +10001755i915_gem_mmap_gtt(struct drm_file *file,
1756 struct drm_device *dev,
1757 uint32_t handle,
1758 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001759{
Chris Wilsonda761a62010-10-27 17:37:08 +01001760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001761 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001762 int ret;
1763
Chris Wilson76c1dec2010-09-25 11:22:51 +01001764 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001765 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001766 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767
Dave Airlieff72145b2011-02-07 12:16:14 +10001768 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001769 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001770 ret = -ENOENT;
1771 goto unlock;
1772 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001774 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001775 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001776 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001777 }
1778
Chris Wilson05394f32010-11-08 19:18:58 +00001779 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001780 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001781 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001782 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001783 }
1784
Chris Wilsond8cb5082012-08-11 15:41:03 +01001785 ret = i915_gem_object_create_mmap_offset(obj);
1786 if (ret)
1787 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788
David Herrmann0de23972013-07-24 21:07:52 +02001789 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001791out:
Chris Wilson05394f32010-11-08 19:18:58 +00001792 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001793unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001795 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796}
1797
Dave Airlieff72145b2011-02-07 12:16:14 +10001798/**
1799 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1800 * @dev: DRM device
1801 * @data: GTT mapping ioctl data
1802 * @file: GEM object info
1803 *
1804 * Simply returns the fake offset to userspace so it can mmap it.
1805 * The mmap call will end up in drm_gem_mmap(), which will set things
1806 * up so we can get faults in the handler above.
1807 *
1808 * The fault handler will take care of binding the object into the GTT
1809 * (since it may have been evicted to make room for something), allocating
1810 * a fence register, and mapping the appropriate aperture address into
1811 * userspace.
1812 */
1813int
1814i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1815 struct drm_file *file)
1816{
1817 struct drm_i915_gem_mmap_gtt *args = data;
1818
Dave Airlieff72145b2011-02-07 12:16:14 +10001819 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1820}
1821
Chris Wilson55372522014-03-25 13:23:06 +00001822static inline int
1823i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1824{
1825 return obj->madv == I915_MADV_DONTNEED;
1826}
1827
Daniel Vetter225067e2012-08-20 10:23:20 +02001828/* Immediately discard the backing storage */
1829static void
1830i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001831{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001832 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001833
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001834 if (obj->base.filp == NULL)
1835 return;
1836
Daniel Vetter225067e2012-08-20 10:23:20 +02001837 /* Our goal here is to return as much of the memory as
1838 * is possible back to the system as we are called from OOM.
1839 * To do this we must instruct the shmfs to drop all of its
1840 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001841 */
Chris Wilson55372522014-03-25 13:23:06 +00001842 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001843 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001844}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001845
Chris Wilson55372522014-03-25 13:23:06 +00001846/* Try to discard unwanted pages */
1847static void
1848i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001849{
Chris Wilson55372522014-03-25 13:23:06 +00001850 struct address_space *mapping;
1851
1852 switch (obj->madv) {
1853 case I915_MADV_DONTNEED:
1854 i915_gem_object_truncate(obj);
1855 case __I915_MADV_PURGED:
1856 return;
1857 }
1858
1859 if (obj->base.filp == NULL)
1860 return;
1861
1862 mapping = file_inode(obj->base.filp)->i_mapping,
1863 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001864}
1865
Chris Wilson5cdf5882010-09-27 15:51:07 +01001866static void
Chris Wilson05394f32010-11-08 19:18:58 +00001867i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001868{
Imre Deak90797e62013-02-18 19:28:03 +02001869 struct sg_page_iter sg_iter;
1870 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001871
Chris Wilson05394f32010-11-08 19:18:58 +00001872 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001873
Chris Wilson6c085a72012-08-20 11:40:46 +02001874 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1875 if (ret) {
1876 /* In the event of a disaster, abandon all caches and
1877 * hope for the best.
1878 */
1879 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001880 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001881 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1882 }
1883
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001884 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001885 i915_gem_object_save_bit_17_swizzle(obj);
1886
Chris Wilson05394f32010-11-08 19:18:58 +00001887 if (obj->madv == I915_MADV_DONTNEED)
1888 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001889
Imre Deak90797e62013-02-18 19:28:03 +02001890 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001891 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001894 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001895
Chris Wilson05394f32010-11-08 19:18:58 +00001896 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001897 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001898
Chris Wilson9da3da62012-06-01 15:20:22 +01001899 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001900 }
Chris Wilson05394f32010-11-08 19:18:58 +00001901 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001902
Chris Wilson9da3da62012-06-01 15:20:22 +01001903 sg_free_table(obj->pages);
1904 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001905}
1906
Chris Wilsondd624af2013-01-15 12:39:35 +00001907int
Chris Wilson37e680a2012-06-07 15:38:42 +01001908i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1909{
1910 const struct drm_i915_gem_object_ops *ops = obj->ops;
1911
Chris Wilson2f745ad2012-09-04 21:02:58 +01001912 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001913 return 0;
1914
Chris Wilsona5570172012-09-04 21:02:54 +01001915 if (obj->pages_pin_count)
1916 return -EBUSY;
1917
Ben Widawsky98438772013-07-31 17:00:12 -07001918 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001919
Chris Wilsona2165e32012-12-03 11:49:00 +00001920 /* ->put_pages might need to allocate memory for the bit17 swizzle
1921 * array, hence protect them from being reaped by removing them from gtt
1922 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001923 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001924
Chris Wilson37e680a2012-06-07 15:38:42 +01001925 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001926 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001927
Chris Wilson55372522014-03-25 13:23:06 +00001928 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001929
1930 return 0;
1931}
1932
Chris Wilsond9973b42013-10-04 10:33:00 +01001933static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001934__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1935 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001936{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001937 struct list_head still_in_list;
1938 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001939 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001940
Chris Wilson57094f82013-09-04 10:45:50 +01001941 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001942 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001943 * (due to retiring requests) we have to strictly process only
1944 * one element of the list at the time, and recheck the list
1945 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001946 *
1947 * In particular, we must hold a reference whilst removing the
1948 * object as we may end up waiting for and/or retiring the objects.
1949 * This might release the final reference (held by the active list)
1950 * and result in the object being freed from under us. This is
1951 * similar to the precautions the eviction code must take whilst
1952 * removing objects.
1953 *
1954 * Also note that although these lists do not hold a reference to
1955 * the object we can safely grab one here: The final object
1956 * unreferencing and the bound_list are both protected by the
1957 * dev->struct_mutex and so we won't ever be able to observe an
1958 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001959 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001960 INIT_LIST_HEAD(&still_in_list);
1961 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1962 obj = list_first_entry(&dev_priv->mm.unbound_list,
1963 typeof(*obj), global_list);
1964 list_move_tail(&obj->global_list, &still_in_list);
1965
1966 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1967 continue;
1968
1969 drm_gem_object_reference(&obj->base);
1970
1971 if (i915_gem_object_put_pages(obj) == 0)
1972 count += obj->base.size >> PAGE_SHIFT;
1973
1974 drm_gem_object_unreference(&obj->base);
1975 }
1976 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1977
1978 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001979 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001980 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001981
Chris Wilson57094f82013-09-04 10:45:50 +01001982 obj = list_first_entry(&dev_priv->mm.bound_list,
1983 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001984 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001985
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001986 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1987 continue;
1988
Chris Wilson57094f82013-09-04 10:45:50 +01001989 drm_gem_object_reference(&obj->base);
1990
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001991 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
1992 if (i915_vma_unbind(vma))
1993 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001994
Chris Wilson57094f82013-09-04 10:45:50 +01001995 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02001996 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01001997
1998 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02001999 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00002000 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002001
2002 return count;
2003}
2004
Chris Wilsond9973b42013-10-04 10:33:00 +01002005static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01002006i915_gem_purge(struct drm_i915_private *dev_priv, long target)
2007{
2008 return __i915_gem_shrink(dev_priv, target, true);
2009}
2010
Chris Wilsond9973b42013-10-04 10:33:00 +01002011static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002012i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2013{
Chris Wilson6c085a72012-08-20 11:40:46 +02002014 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002015 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002016}
2017
Chris Wilson37e680a2012-06-07 15:38:42 +01002018static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002019i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002020{
Chris Wilson6c085a72012-08-20 11:40:46 +02002021 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002022 int page_count, i;
2023 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002024 struct sg_table *st;
2025 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002026 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002027 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002028 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002029 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002030
Chris Wilson6c085a72012-08-20 11:40:46 +02002031 /* Assert that the object is not currently in any GPU domain. As it
2032 * wasn't in the GTT, there shouldn't be any way it could have been in
2033 * a GPU cache
2034 */
2035 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2036 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2037
Chris Wilson9da3da62012-06-01 15:20:22 +01002038 st = kmalloc(sizeof(*st), GFP_KERNEL);
2039 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002040 return -ENOMEM;
2041
Chris Wilson9da3da62012-06-01 15:20:22 +01002042 page_count = obj->base.size / PAGE_SIZE;
2043 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002044 kfree(st);
2045 return -ENOMEM;
2046 }
2047
2048 /* Get the list of pages out of our struct file. They'll be pinned
2049 * at this point until we release them.
2050 *
2051 * Fail silently without starting the shrinker
2052 */
Al Viro496ad9a2013-01-23 17:07:38 -05002053 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002054 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002055 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002056 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002057 sg = st->sgl;
2058 st->nents = 0;
2059 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002060 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2061 if (IS_ERR(page)) {
2062 i915_gem_purge(dev_priv, page_count);
2063 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2064 }
2065 if (IS_ERR(page)) {
2066 /* We've tried hard to allocate the memory by reaping
2067 * our own buffer, now let the real VM do its job and
2068 * go down in flames if truly OOM.
2069 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002070 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002071 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002072 if (IS_ERR(page))
2073 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002074 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002075#ifdef CONFIG_SWIOTLB
2076 if (swiotlb_nr_tbl()) {
2077 st->nents++;
2078 sg_set_page(sg, page, PAGE_SIZE, 0);
2079 sg = sg_next(sg);
2080 continue;
2081 }
2082#endif
Imre Deak90797e62013-02-18 19:28:03 +02002083 if (!i || page_to_pfn(page) != last_pfn + 1) {
2084 if (i)
2085 sg = sg_next(sg);
2086 st->nents++;
2087 sg_set_page(sg, page, PAGE_SIZE, 0);
2088 } else {
2089 sg->length += PAGE_SIZE;
2090 }
2091 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002092
2093 /* Check that the i965g/gm workaround works. */
2094 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002095 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002096#ifdef CONFIG_SWIOTLB
2097 if (!swiotlb_nr_tbl())
2098#endif
2099 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002100 obj->pages = st;
2101
Eric Anholt673a3942008-07-30 12:06:12 -07002102 if (i915_gem_object_needs_bit17_swizzle(obj))
2103 i915_gem_object_do_bit_17_swizzle(obj);
2104
2105 return 0;
2106
2107err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002108 sg_mark_end(sg);
2109 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002110 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002111 sg_free_table(st);
2112 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002113
2114 /* shmemfs first checks if there is enough memory to allocate the page
2115 * and reports ENOSPC should there be insufficient, along with the usual
2116 * ENOMEM for a genuine allocation failure.
2117 *
2118 * We use ENOSPC in our driver to mean that we have run out of aperture
2119 * space and so want to translate the error from shmemfs back to our
2120 * usual understanding of ENOMEM.
2121 */
2122 if (PTR_ERR(page) == -ENOSPC)
2123 return -ENOMEM;
2124 else
2125 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002126}
2127
Chris Wilson37e680a2012-06-07 15:38:42 +01002128/* Ensure that the associated pages are gathered from the backing storage
2129 * and pinned into our object. i915_gem_object_get_pages() may be called
2130 * multiple times before they are released by a single call to
2131 * i915_gem_object_put_pages() - once the pages are no longer referenced
2132 * either as a result of memory pressure (reaping pages under the shrinker)
2133 * or as the object is itself released.
2134 */
2135int
2136i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2137{
2138 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2139 const struct drm_i915_gem_object_ops *ops = obj->ops;
2140 int ret;
2141
Chris Wilson2f745ad2012-09-04 21:02:58 +01002142 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002143 return 0;
2144
Chris Wilson43e28f02013-01-08 10:53:09 +00002145 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002146 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002147 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002148 }
2149
Chris Wilsona5570172012-09-04 21:02:54 +01002150 BUG_ON(obj->pages_pin_count);
2151
Chris Wilson37e680a2012-06-07 15:38:42 +01002152 ret = ops->get_pages(obj);
2153 if (ret)
2154 return ret;
2155
Ben Widawsky35c20a62013-05-31 11:28:48 -07002156 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002157 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002158}
2159
Ben Widawskye2d05a82013-09-24 09:57:58 -07002160static void
Chris Wilson05394f32010-11-08 19:18:58 +00002161i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002162 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002163{
Chris Wilson9d7730912012-11-27 16:22:52 +00002164 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002165
Zou Nan hai852835f2010-05-21 09:08:56 +08002166 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002167 if (obj->ring != ring && obj->last_write_seqno) {
2168 /* Keep the seqno relative to the current ring */
2169 obj->last_write_seqno = seqno;
2170 }
Chris Wilson05394f32010-11-08 19:18:58 +00002171 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002172
2173 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002174 if (!obj->active) {
2175 drm_gem_object_reference(&obj->base);
2176 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002177 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002178
Chris Wilson05394f32010-11-08 19:18:58 +00002179 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002180
Chris Wilson0201f1e2012-07-20 12:41:01 +01002181 obj->last_read_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002182}
2183
Ben Widawskye2d05a82013-09-24 09:57:58 -07002184void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002185 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002186{
2187 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2188 return i915_gem_object_move_to_active(vma->obj, ring);
2189}
2190
Chris Wilsoncaea7472010-11-12 13:53:37 +00002191static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002192i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2193{
Ben Widawskyca191b12013-07-31 17:00:14 -07002194 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002195 struct i915_address_space *vm;
2196 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002197
Chris Wilson65ce3022012-07-20 12:41:02 +01002198 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002199 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002200
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002201 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2202 vma = i915_gem_obj_to_vma(obj, vm);
2203 if (vma && !list_empty(&vma->mm_list))
2204 list_move_tail(&vma->mm_list, &vm->inactive_list);
2205 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002206
Daniel Vetterf99d7062014-06-19 16:01:59 +02002207 intel_fb_obj_flush(obj, true);
2208
Chris Wilson65ce3022012-07-20 12:41:02 +01002209 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002210 obj->ring = NULL;
2211
Chris Wilson65ce3022012-07-20 12:41:02 +01002212 obj->last_read_seqno = 0;
2213 obj->last_write_seqno = 0;
2214 obj->base.write_domain = 0;
2215
2216 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002217
2218 obj->active = 0;
2219 drm_gem_object_unreference(&obj->base);
2220
2221 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002222}
Eric Anholt673a3942008-07-30 12:06:12 -07002223
Chris Wilsonc8725f32014-03-17 12:21:55 +00002224static void
2225i915_gem_object_retire(struct drm_i915_gem_object *obj)
2226{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002227 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002228
2229 if (ring == NULL)
2230 return;
2231
2232 if (i915_seqno_passed(ring->get_seqno(ring, true),
2233 obj->last_read_seqno))
2234 i915_gem_object_move_to_inactive(obj);
2235}
2236
Chris Wilson9d7730912012-11-27 16:22:52 +00002237static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002238i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002239{
Chris Wilson9d7730912012-11-27 16:22:52 +00002240 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002241 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002242 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002243
Chris Wilson107f27a52012-12-10 13:56:17 +02002244 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002245 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002246 ret = intel_ring_idle(ring);
2247 if (ret)
2248 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002249 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002250 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002251
2252 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002253 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002254 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002255
Ben Widawskyebc348b2014-04-29 14:52:28 -07002256 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2257 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 }
2259
2260 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002261}
2262
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002263int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2264{
2265 struct drm_i915_private *dev_priv = dev->dev_private;
2266 int ret;
2267
2268 if (seqno == 0)
2269 return -EINVAL;
2270
2271 /* HWS page needs to be set less than what we
2272 * will inject to ring
2273 */
2274 ret = i915_gem_init_seqno(dev, seqno - 1);
2275 if (ret)
2276 return ret;
2277
2278 /* Carefully set the last_seqno value so that wrap
2279 * detection still works
2280 */
2281 dev_priv->next_seqno = seqno;
2282 dev_priv->last_seqno = seqno - 1;
2283 if (dev_priv->last_seqno == 0)
2284 dev_priv->last_seqno--;
2285
2286 return 0;
2287}
2288
Chris Wilson9d7730912012-11-27 16:22:52 +00002289int
2290i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002291{
Chris Wilson9d7730912012-11-27 16:22:52 +00002292 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002293
Chris Wilson9d7730912012-11-27 16:22:52 +00002294 /* reserve 0 for non-seqno */
2295 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002296 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002297 if (ret)
2298 return ret;
2299
2300 dev_priv->next_seqno = 1;
2301 }
2302
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002303 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002304 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002305}
2306
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002307int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002308 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002309 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002310 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002311{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002312 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002313 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002314 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002315 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002316 int ret;
2317
Oscar Mateo48e29f52014-07-24 17:04:29 +01002318 request = ring->preallocated_lazy_request;
2319 if (WARN_ON(request == NULL))
2320 return -ENOMEM;
2321
2322 if (i915.enable_execlists) {
2323 struct intel_context *ctx = request->ctx;
2324 ringbuf = ctx->engine[ring->id].ringbuf;
2325 } else
2326 ringbuf = ring->buffer;
2327
2328 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002329 /*
2330 * Emit any outstanding flushes - execbuf can fail to emit the flush
2331 * after having emitted the batchbuffer command. Hence we need to fix
2332 * things up similar to emitting the lazy request. The difference here
2333 * is that the flush _must_ happen before the next request, no matter
2334 * what.
2335 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002336 if (i915.enable_execlists) {
2337 ret = logical_ring_flush_all_caches(ringbuf);
2338 if (ret)
2339 return ret;
2340 } else {
2341 ret = intel_ring_flush_all_caches(ring);
2342 if (ret)
2343 return ret;
2344 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002345
Chris Wilsona71d8d92012-02-15 11:25:36 +00002346 /* Record the position of the start of the request so that
2347 * should we detect the updated seqno part-way through the
2348 * GPU processing the request, we never over-estimate the
2349 * position of the head.
2350 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002351 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002352
Oscar Mateo48e29f52014-07-24 17:04:29 +01002353 if (i915.enable_execlists) {
2354 ret = ring->emit_request(ringbuf);
2355 if (ret)
2356 return ret;
2357 } else {
2358 ret = ring->add_request(ring);
2359 if (ret)
2360 return ret;
2361 }
Eric Anholt673a3942008-07-30 12:06:12 -07002362
Chris Wilson9d7730912012-11-27 16:22:52 +00002363 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002364 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002365 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002366 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002367
2368 /* Whilst this request exists, batch_obj will be on the
2369 * active_list, and so will hold the active reference. Only when this
2370 * request is retired will the the batch_obj be moved onto the
2371 * inactive_list and lose its active reference. Hence we do not need
2372 * to explicitly hold another reference here.
2373 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002374 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002375
Oscar Mateo48e29f52014-07-24 17:04:29 +01002376 if (!i915.enable_execlists) {
2377 /* Hold a reference to the current context so that we can inspect
2378 * it later in case a hangcheck error event fires.
2379 */
2380 request->ctx = ring->last_context;
2381 if (request->ctx)
2382 i915_gem_context_reference(request->ctx);
2383 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002384
Eric Anholt673a3942008-07-30 12:06:12 -07002385 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002386 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002387 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002388
Chris Wilsondb53a302011-02-03 11:57:46 +00002389 if (file) {
2390 struct drm_i915_file_private *file_priv = file->driver_priv;
2391
Chris Wilson1c255952010-09-26 11:03:27 +01002392 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002393 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002394 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002395 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002396 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002397 }
Eric Anholt673a3942008-07-30 12:06:12 -07002398
Chris Wilson9d7730912012-11-27 16:22:52 +00002399 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002400 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002401 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002402
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002403 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002404 i915_queue_hangcheck(ring->dev);
2405
Chris Wilsonf62a0072014-02-21 17:55:39 +00002406 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2407 queue_delayed_work(dev_priv->wq,
2408 &dev_priv->mm.retire_work,
2409 round_jiffies_up_relative(HZ));
2410 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002411 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002412
Chris Wilsonacb868d2012-09-26 13:47:30 +01002413 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002414 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002415 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002416}
2417
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002418static inline void
2419i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002420{
Chris Wilson1c255952010-09-26 11:03:27 +01002421 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002422
Chris Wilson1c255952010-09-26 11:03:27 +01002423 if (!file_priv)
2424 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002425
Chris Wilson1c255952010-09-26 11:03:27 +01002426 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002427 list_del(&request->client_list);
2428 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002429 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002430}
2431
Mika Kuoppala939fd762014-01-30 19:04:44 +02002432static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002433 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002434{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002435 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002436
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002437 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2438
2439 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002440 return true;
2441
2442 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002443 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002444 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002445 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002446 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2447 if (i915_stop_ring_allow_warn(dev_priv))
2448 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002449 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002450 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002451 }
2452
2453 return false;
2454}
2455
Mika Kuoppala939fd762014-01-30 19:04:44 +02002456static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002457 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002458 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002459{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002460 struct i915_ctx_hang_stats *hs;
2461
2462 if (WARN_ON(!ctx))
2463 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002464
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002465 hs = &ctx->hang_stats;
2466
2467 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002468 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002469 hs->batch_active++;
2470 hs->guilty_ts = get_seconds();
2471 } else {
2472 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002473 }
2474}
2475
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002476static void i915_gem_free_request(struct drm_i915_gem_request *request)
2477{
2478 list_del(&request->list);
2479 i915_gem_request_remove_from_client(request);
2480
2481 if (request->ctx)
2482 i915_gem_context_unreference(request->ctx);
2483
2484 kfree(request);
2485}
2486
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002487struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002488i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002489{
Chris Wilson4db080f2013-12-04 11:37:09 +00002490 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002491 u32 completed_seqno;
2492
2493 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002494
Chris Wilson4db080f2013-12-04 11:37:09 +00002495 list_for_each_entry(request, &ring->request_list, list) {
2496 if (i915_seqno_passed(completed_seqno, request->seqno))
2497 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002498
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002499 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002500 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002501
2502 return NULL;
2503}
2504
2505static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002506 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002507{
2508 struct drm_i915_gem_request *request;
2509 bool ring_hung;
2510
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002511 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002512
2513 if (request == NULL)
2514 return;
2515
2516 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2517
Mika Kuoppala939fd762014-01-30 19:04:44 +02002518 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002519
2520 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002521 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002522}
2523
2524static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002525 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002526{
Chris Wilsondfaae392010-09-22 10:31:52 +01002527 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002528 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002529
Chris Wilson05394f32010-11-08 19:18:58 +00002530 obj = list_first_entry(&ring->active_list,
2531 struct drm_i915_gem_object,
2532 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002533
Chris Wilson05394f32010-11-08 19:18:58 +00002534 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002535 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002536
2537 /*
2538 * We must free the requests after all the corresponding objects have
2539 * been moved off active lists. Which is the same order as the normal
2540 * retire_requests function does. This is important if object hold
2541 * implicit references on things like e.g. ppgtt address spaces through
2542 * the request.
2543 */
2544 while (!list_empty(&ring->request_list)) {
2545 struct drm_i915_gem_request *request;
2546
2547 request = list_first_entry(&ring->request_list,
2548 struct drm_i915_gem_request,
2549 list);
2550
2551 i915_gem_free_request(request);
2552 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002553
Oscar Mateocc9130b2014-07-24 17:04:42 +01002554 while (!list_empty(&ring->execlist_queue)) {
2555 struct intel_ctx_submit_request *submit_req;
2556
2557 submit_req = list_first_entry(&ring->execlist_queue,
2558 struct intel_ctx_submit_request,
2559 execlist_link);
2560 list_del(&submit_req->execlist_link);
2561 intel_runtime_pm_put(dev_priv);
2562 i915_gem_context_unreference(submit_req->ctx);
2563 kfree(submit_req);
2564 }
2565
Chris Wilsone3efda42014-04-09 09:19:41 +01002566 /* These may not have been flush before the reset, do so now */
2567 kfree(ring->preallocated_lazy_request);
2568 ring->preallocated_lazy_request = NULL;
2569 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002570}
2571
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002572void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002573{
2574 struct drm_i915_private *dev_priv = dev->dev_private;
2575 int i;
2576
Daniel Vetter4b9de732011-10-09 21:52:02 +02002577 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002578 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002579
Daniel Vetter94a335d2013-07-17 14:51:28 +02002580 /*
2581 * Commit delayed tiling changes if we have an object still
2582 * attached to the fence, otherwise just clear the fence.
2583 */
2584 if (reg->obj) {
2585 i915_gem_object_update_fence(reg->obj, reg,
2586 reg->obj->tiling_mode);
2587 } else {
2588 i915_gem_write_fence(dev, i, NULL);
2589 }
Chris Wilson312817a2010-11-22 11:50:11 +00002590 }
2591}
2592
Chris Wilson069efc12010-09-30 16:53:18 +01002593void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002594{
Chris Wilsondfaae392010-09-22 10:31:52 +01002595 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002596 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002597 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002598
Chris Wilson4db080f2013-12-04 11:37:09 +00002599 /*
2600 * Before we free the objects from the requests, we need to inspect
2601 * them for finding the guilty party. As the requests only borrow
2602 * their reference to the objects, the inspection must be done first.
2603 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002604 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002605 i915_gem_reset_ring_status(dev_priv, ring);
2606
2607 for_each_ring(ring, dev_priv, i)
2608 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002609
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002610 i915_gem_context_reset(dev);
2611
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002612 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002613}
2614
2615/**
2616 * This function clears the request list as sequence numbers are passed.
2617 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002618void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002619i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002620{
Eric Anholt673a3942008-07-30 12:06:12 -07002621 uint32_t seqno;
2622
Chris Wilsondb53a302011-02-03 11:57:46 +00002623 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002624 return;
2625
Chris Wilsondb53a302011-02-03 11:57:46 +00002626 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002627
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002628 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002629
Chris Wilsone9103032014-01-07 11:45:14 +00002630 /* Move any buffers on the active list that are no longer referenced
2631 * by the ringbuffer to the flushing/inactive lists as appropriate,
2632 * before we free the context associated with the requests.
2633 */
2634 while (!list_empty(&ring->active_list)) {
2635 struct drm_i915_gem_object *obj;
2636
2637 obj = list_first_entry(&ring->active_list,
2638 struct drm_i915_gem_object,
2639 ring_list);
2640
2641 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2642 break;
2643
2644 i915_gem_object_move_to_inactive(obj);
2645 }
2646
2647
Zou Nan hai852835f2010-05-21 09:08:56 +08002648 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002649 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002650 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002651
Zou Nan hai852835f2010-05-21 09:08:56 +08002652 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002653 struct drm_i915_gem_request,
2654 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002655
Chris Wilsondfaae392010-09-22 10:31:52 +01002656 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002657 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002658
Chris Wilsondb53a302011-02-03 11:57:46 +00002659 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002660
2661 /* This is one of the few common intersection points
2662 * between legacy ringbuffer submission and execlists:
2663 * we need to tell them apart in order to find the correct
2664 * ringbuffer to which the request belongs to.
2665 */
2666 if (i915.enable_execlists) {
2667 struct intel_context *ctx = request->ctx;
2668 ringbuf = ctx->engine[ring->id].ringbuf;
2669 } else
2670 ringbuf = ring->buffer;
2671
Chris Wilsona71d8d92012-02-15 11:25:36 +00002672 /* We know the GPU must have read the request to have
2673 * sent us the seqno + interrupt, so use the position
2674 * of tail of the request to update the last known position
2675 * of the GPU head.
2676 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002677 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002678
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002679 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002680 }
2681
Chris Wilsondb53a302011-02-03 11:57:46 +00002682 if (unlikely(ring->trace_irq_seqno &&
2683 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002684 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002685 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002686 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002687
Chris Wilsondb53a302011-02-03 11:57:46 +00002688 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002689}
2690
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002691bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002692i915_gem_retire_requests(struct drm_device *dev)
2693{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002694 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002695 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002696 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002697 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002698
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002699 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002700 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002701 idle &= list_empty(&ring->request_list);
2702 }
2703
2704 if (idle)
2705 mod_delayed_work(dev_priv->wq,
2706 &dev_priv->mm.idle_work,
2707 msecs_to_jiffies(100));
2708
2709 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002710}
2711
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002712static void
Eric Anholt673a3942008-07-30 12:06:12 -07002713i915_gem_retire_work_handler(struct work_struct *work)
2714{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002715 struct drm_i915_private *dev_priv =
2716 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2717 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002718 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002719
Chris Wilson891b48c2010-09-29 12:26:37 +01002720 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002721 idle = false;
2722 if (mutex_trylock(&dev->struct_mutex)) {
2723 idle = i915_gem_retire_requests(dev);
2724 mutex_unlock(&dev->struct_mutex);
2725 }
2726 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002727 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2728 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002729}
Chris Wilson891b48c2010-09-29 12:26:37 +01002730
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002731static void
2732i915_gem_idle_work_handler(struct work_struct *work)
2733{
2734 struct drm_i915_private *dev_priv =
2735 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002736
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002737 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002738}
2739
Ben Widawsky5816d642012-04-11 11:18:19 -07002740/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002741 * Ensures that an object will eventually get non-busy by flushing any required
2742 * write domains, emitting any outstanding lazy request and retiring and
2743 * completed requests.
2744 */
2745static int
2746i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2747{
2748 int ret;
2749
2750 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002751 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002752 if (ret)
2753 return ret;
2754
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002755 i915_gem_retire_requests_ring(obj->ring);
2756 }
2757
2758 return 0;
2759}
2760
2761/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002762 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2763 * @DRM_IOCTL_ARGS: standard ioctl arguments
2764 *
2765 * Returns 0 if successful, else an error is returned with the remaining time in
2766 * the timeout parameter.
2767 * -ETIME: object is still busy after timeout
2768 * -ERESTARTSYS: signal interrupted the wait
2769 * -ENONENT: object doesn't exist
2770 * Also possible, but rare:
2771 * -EAGAIN: GPU wedged
2772 * -ENOMEM: damn
2773 * -ENODEV: Internal IRQ fail
2774 * -E?: The add request failed
2775 *
2776 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2777 * non-zero timeout parameter the wait ioctl will wait for the given number of
2778 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2779 * without holding struct_mutex the object may become re-busied before this
2780 * function completes. A similar but shorter * race condition exists in the busy
2781 * ioctl
2782 */
2783int
2784i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2785{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002786 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002787 struct drm_i915_gem_wait *args = data;
2788 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002789 struct intel_engine_cs *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002790 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002791 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002792 u32 seqno = 0;
2793 int ret = 0;
2794
Ben Widawskyeac1f142012-06-05 15:24:24 -07002795 if (args->timeout_ns >= 0) {
2796 timeout_stack = ns_to_timespec(args->timeout_ns);
2797 timeout = &timeout_stack;
2798 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002799
2800 ret = i915_mutex_lock_interruptible(dev);
2801 if (ret)
2802 return ret;
2803
2804 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2805 if (&obj->base == NULL) {
2806 mutex_unlock(&dev->struct_mutex);
2807 return -ENOENT;
2808 }
2809
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002810 /* Need to make sure the object gets inactive eventually. */
2811 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002812 if (ret)
2813 goto out;
2814
2815 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002816 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002817 ring = obj->ring;
2818 }
2819
2820 if (seqno == 0)
2821 goto out;
2822
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002823 /* Do this after OLR check to make sure we make forward progress polling
2824 * on this IOCTL with a 0 timeout (like busy ioctl)
2825 */
2826 if (!args->timeout_ns) {
2827 ret = -ETIME;
2828 goto out;
2829 }
2830
2831 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002832 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002833 mutex_unlock(&dev->struct_mutex);
2834
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002835 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout, file->driver_priv);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002836 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002837 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002838 return ret;
2839
2840out:
2841 drm_gem_object_unreference(&obj->base);
2842 mutex_unlock(&dev->struct_mutex);
2843 return ret;
2844}
2845
2846/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002847 * i915_gem_object_sync - sync an object to a ring.
2848 *
2849 * @obj: object which may be in use on another ring.
2850 * @to: ring we wish to use the object on. May be NULL.
2851 *
2852 * This code is meant to abstract object synchronization with the GPU.
2853 * Calling with NULL implies synchronizing the object with the CPU
2854 * rather than a particular GPU ring.
2855 *
2856 * Returns 0 if successful, else propagates up the lower layer error.
2857 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002858int
2859i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002860 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002861{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002862 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002863 u32 seqno;
2864 int ret, idx;
2865
2866 if (from == NULL || to == from)
2867 return 0;
2868
Ben Widawsky5816d642012-04-11 11:18:19 -07002869 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002870 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002871
2872 idx = intel_ring_sync_index(from, to);
2873
Chris Wilson0201f1e2012-07-20 12:41:01 +01002874 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002875 /* Optimization: Avoid semaphore sync when we are sure we already
2876 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002877 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002878 return 0;
2879
Ben Widawskyb4aca012012-04-25 20:50:12 -07002880 ret = i915_gem_check_olr(obj->ring, seqno);
2881 if (ret)
2882 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002883
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002884 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002885 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002886 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002887 /* We use last_read_seqno because sync_to()
2888 * might have just caused seqno wrap under
2889 * the radar.
2890 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002891 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002892
Ben Widawskye3a5a222012-04-11 11:18:20 -07002893 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002894}
2895
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002896static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2897{
2898 u32 old_write_domain, old_read_domains;
2899
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002900 /* Force a pagefault for domain tracking on next user access */
2901 i915_gem_release_mmap(obj);
2902
Keith Packardb97c3d92011-06-24 21:02:59 -07002903 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2904 return;
2905
Chris Wilson97c809fd2012-10-09 19:24:38 +01002906 /* Wait for any direct GTT access to complete */
2907 mb();
2908
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002909 old_read_domains = obj->base.read_domains;
2910 old_write_domain = obj->base.write_domain;
2911
2912 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2913 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2914
2915 trace_i915_gem_object_change_domain(obj,
2916 old_read_domains,
2917 old_write_domain);
2918}
2919
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002920int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002921{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002922 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002923 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002924 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002925
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002926 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002927 return 0;
2928
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002929 if (!drm_mm_node_allocated(&vma->node)) {
2930 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002931 return 0;
2932 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002933
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002934 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002935 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002936
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002937 BUG_ON(obj->pages == NULL);
2938
Chris Wilsona8198ee2011-04-13 22:04:09 +01002939 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002940 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002941 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002942 /* Continue on if we fail due to EIO, the GPU is hung so we
2943 * should be safe and we need to cleanup or else we might
2944 * cause memory corruption through use-after-free.
2945 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002946
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002947 if (i915_is_ggtt(vma->vm)) {
2948 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002949
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002950 /* release the fence reg _after_ flushing */
2951 ret = i915_gem_object_put_fence(obj);
2952 if (ret)
2953 return ret;
2954 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002955
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002956 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002957
Ben Widawsky6f65e292013-12-06 14:10:56 -08002958 vma->unbind_vma(vma);
2959
Chris Wilson64bf9302014-02-25 14:23:28 +00002960 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002961 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02002962 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002963
Ben Widawsky2f633152013-07-17 12:19:03 -07002964 drm_mm_remove_node(&vma->node);
2965 i915_gem_vma_destroy(vma);
2966
2967 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002968 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002969 if (list_empty(&obj->vma_list)) {
2970 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002971 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002972 }
Eric Anholt673a3942008-07-30 12:06:12 -07002973
Chris Wilson70903c32013-12-04 09:59:09 +00002974 /* And finally now the object is completely decoupled from this vma,
2975 * we can drop its hold on the backing storage and allow it to be
2976 * reaped by the shrinker.
2977 */
2978 i915_gem_object_unpin_pages(obj);
2979
Chris Wilson88241782011-01-07 17:09:48 +00002980 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002981}
2982
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002983int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002984{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002985 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002986 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002987 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002988
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002989 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002990 for_each_ring(ring, dev_priv, i) {
Chris Wilson691e6412014-04-09 09:07:36 +01002991 ret = i915_switch_context(ring, ring->default_context);
Ben Widawskyb6c74882012-08-14 14:35:14 -07002992 if (ret)
2993 return ret;
2994
Chris Wilson3e960502012-11-27 16:22:54 +00002995 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002996 if (ret)
2997 return ret;
2998 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002999
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003000 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003001}
3002
Chris Wilson9ce079e2012-04-17 15:31:30 +01003003static void i965_write_fence_reg(struct drm_device *dev, int reg,
3004 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003005{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003006 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003007 int fence_reg;
3008 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003009
Imre Deak56c844e2013-01-07 21:47:34 +02003010 if (INTEL_INFO(dev)->gen >= 6) {
3011 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3012 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3013 } else {
3014 fence_reg = FENCE_REG_965_0;
3015 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3016 }
3017
Chris Wilsond18b9612013-07-10 13:36:23 +01003018 fence_reg += reg * 8;
3019
3020 /* To w/a incoherency with non-atomic 64-bit register updates,
3021 * we split the 64-bit update into two 32-bit writes. In order
3022 * for a partial fence not to be evaluated between writes, we
3023 * precede the update with write to turn off the fence register,
3024 * and only enable the fence as the last step.
3025 *
3026 * For extra levels of paranoia, we make sure each step lands
3027 * before applying the next step.
3028 */
3029 I915_WRITE(fence_reg, 0);
3030 POSTING_READ(fence_reg);
3031
Chris Wilson9ce079e2012-04-17 15:31:30 +01003032 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003033 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003034 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003035
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003036 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003037 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003038 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003039 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003040 if (obj->tiling_mode == I915_TILING_Y)
3041 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3042 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003043
Chris Wilsond18b9612013-07-10 13:36:23 +01003044 I915_WRITE(fence_reg + 4, val >> 32);
3045 POSTING_READ(fence_reg + 4);
3046
3047 I915_WRITE(fence_reg + 0, val);
3048 POSTING_READ(fence_reg);
3049 } else {
3050 I915_WRITE(fence_reg + 4, 0);
3051 POSTING_READ(fence_reg + 4);
3052 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003053}
3054
Chris Wilson9ce079e2012-04-17 15:31:30 +01003055static void i915_write_fence_reg(struct drm_device *dev, int reg,
3056 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003057{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003058 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003059 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003060
Chris Wilson9ce079e2012-04-17 15:31:30 +01003061 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003062 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003063 int pitch_val;
3064 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003065
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003066 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003067 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003068 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3069 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3070 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003071
3072 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3073 tile_width = 128;
3074 else
3075 tile_width = 512;
3076
3077 /* Note: pitch better be a power of two tile widths */
3078 pitch_val = obj->stride / tile_width;
3079 pitch_val = ffs(pitch_val) - 1;
3080
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003081 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003082 if (obj->tiling_mode == I915_TILING_Y)
3083 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3084 val |= I915_FENCE_SIZE_BITS(size);
3085 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3086 val |= I830_FENCE_REG_VALID;
3087 } else
3088 val = 0;
3089
3090 if (reg < 8)
3091 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003092 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003093 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003094
Chris Wilson9ce079e2012-04-17 15:31:30 +01003095 I915_WRITE(reg, val);
3096 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003097}
3098
Chris Wilson9ce079e2012-04-17 15:31:30 +01003099static void i830_write_fence_reg(struct drm_device *dev, int reg,
3100 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003101{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003103 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003104
Chris Wilson9ce079e2012-04-17 15:31:30 +01003105 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003106 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003107 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003108
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003109 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003110 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003111 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3112 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3113 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003114
Chris Wilson9ce079e2012-04-17 15:31:30 +01003115 pitch_val = obj->stride / 128;
3116 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003117
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003118 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003119 if (obj->tiling_mode == I915_TILING_Y)
3120 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3121 val |= I830_FENCE_SIZE_BITS(size);
3122 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3123 val |= I830_FENCE_REG_VALID;
3124 } else
3125 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003126
Chris Wilson9ce079e2012-04-17 15:31:30 +01003127 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3128 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3129}
3130
Chris Wilsond0a57782012-10-09 19:24:37 +01003131inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3132{
3133 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3134}
3135
Chris Wilson9ce079e2012-04-17 15:31:30 +01003136static void i915_gem_write_fence(struct drm_device *dev, int reg,
3137 struct drm_i915_gem_object *obj)
3138{
Chris Wilsond0a57782012-10-09 19:24:37 +01003139 struct drm_i915_private *dev_priv = dev->dev_private;
3140
3141 /* Ensure that all CPU reads are completed before installing a fence
3142 * and all writes before removing the fence.
3143 */
3144 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3145 mb();
3146
Daniel Vetter94a335d2013-07-17 14:51:28 +02003147 WARN(obj && (!obj->stride || !obj->tiling_mode),
3148 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3149 obj->stride, obj->tiling_mode);
3150
Chris Wilson9ce079e2012-04-17 15:31:30 +01003151 switch (INTEL_INFO(dev)->gen) {
Ben Widawsky5ab31332013-11-02 21:07:03 -07003152 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003153 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003154 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003155 case 5:
3156 case 4: i965_write_fence_reg(dev, reg, obj); break;
3157 case 3: i915_write_fence_reg(dev, reg, obj); break;
3158 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003159 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003160 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003161
3162 /* And similarly be paranoid that no direct access to this region
3163 * is reordered to before the fence is installed.
3164 */
3165 if (i915_gem_object_needs_mb(obj))
3166 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003167}
3168
Chris Wilson61050802012-04-17 15:31:31 +01003169static inline int fence_number(struct drm_i915_private *dev_priv,
3170 struct drm_i915_fence_reg *fence)
3171{
3172 return fence - dev_priv->fence_regs;
3173}
3174
3175static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3176 struct drm_i915_fence_reg *fence,
3177 bool enable)
3178{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003179 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003180 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003181
Chris Wilson46a0b632013-07-10 13:36:24 +01003182 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003183
3184 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003185 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003186 fence->obj = obj;
3187 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3188 } else {
3189 obj->fence_reg = I915_FENCE_REG_NONE;
3190 fence->obj = NULL;
3191 list_del_init(&fence->lru_list);
3192 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003193 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003194}
3195
Chris Wilsond9e86c02010-11-10 16:40:20 +00003196static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003197i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003198{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003199 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003200 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003201 if (ret)
3202 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003203
3204 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003205 }
3206
3207 return 0;
3208}
3209
3210int
3211i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3212{
Chris Wilson61050802012-04-17 15:31:31 +01003213 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003214 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003215 int ret;
3216
Chris Wilsond0a57782012-10-09 19:24:37 +01003217 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003218 if (ret)
3219 return ret;
3220
Chris Wilson61050802012-04-17 15:31:31 +01003221 if (obj->fence_reg == I915_FENCE_REG_NONE)
3222 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003223
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003224 fence = &dev_priv->fence_regs[obj->fence_reg];
3225
Daniel Vetteraff10b302014-02-14 14:06:05 +01003226 if (WARN_ON(fence->pin_count))
3227 return -EBUSY;
3228
Chris Wilson61050802012-04-17 15:31:31 +01003229 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003230 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003231
3232 return 0;
3233}
3234
3235static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003236i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003237{
Daniel Vetterae3db242010-02-19 11:51:58 +01003238 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003239 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003240 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003241
3242 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003243 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003244 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3245 reg = &dev_priv->fence_regs[i];
3246 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003247 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003248
Chris Wilson1690e1e2011-12-14 13:57:08 +01003249 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003250 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003251 }
3252
Chris Wilsond9e86c02010-11-10 16:40:20 +00003253 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003254 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003255
3256 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003257 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003258 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003259 continue;
3260
Chris Wilson8fe301a2012-04-17 15:31:28 +01003261 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003262 }
3263
Chris Wilson5dce5b932014-01-20 10:17:36 +00003264deadlock:
3265 /* Wait for completion of pending flips which consume fences */
3266 if (intel_has_pending_fb_unpin(dev))
3267 return ERR_PTR(-EAGAIN);
3268
3269 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003270}
3271
Jesse Barnesde151cf2008-11-12 10:03:55 -08003272/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003273 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003274 * @obj: object to map through a fence reg
3275 *
3276 * When mapping objects through the GTT, userspace wants to be able to write
3277 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003278 * This function walks the fence regs looking for a free one for @obj,
3279 * stealing one if it can't find any.
3280 *
3281 * It then sets up the reg based on the object's properties: address, pitch
3282 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003283 *
3284 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003285 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003286int
Chris Wilson06d98132012-04-17 15:31:24 +01003287i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003288{
Chris Wilson05394f32010-11-08 19:18:58 +00003289 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003290 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003291 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003292 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003293 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003294
Chris Wilson14415742012-04-17 15:31:33 +01003295 /* Have we updated the tiling parameters upon the object and so
3296 * will need to serialise the write to the associated fence register?
3297 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003298 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003299 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003300 if (ret)
3301 return ret;
3302 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003303
Chris Wilsond9e86c02010-11-10 16:40:20 +00003304 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003305 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3306 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003307 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003308 list_move_tail(&reg->lru_list,
3309 &dev_priv->mm.fence_list);
3310 return 0;
3311 }
3312 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003313 if (WARN_ON(!obj->map_and_fenceable))
3314 return -EINVAL;
3315
Chris Wilson14415742012-04-17 15:31:33 +01003316 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003317 if (IS_ERR(reg))
3318 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003319
Chris Wilson14415742012-04-17 15:31:33 +01003320 if (reg->obj) {
3321 struct drm_i915_gem_object *old = reg->obj;
3322
Chris Wilsond0a57782012-10-09 19:24:37 +01003323 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003324 if (ret)
3325 return ret;
3326
Chris Wilson14415742012-04-17 15:31:33 +01003327 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003328 }
Chris Wilson14415742012-04-17 15:31:33 +01003329 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003330 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003331
Chris Wilson14415742012-04-17 15:31:33 +01003332 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003333
Chris Wilson9ce079e2012-04-17 15:31:30 +01003334 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003335}
3336
Chris Wilson42d6ab42012-07-26 11:49:32 +01003337static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3338 struct drm_mm_node *gtt_space,
3339 unsigned long cache_level)
3340{
3341 struct drm_mm_node *other;
3342
3343 /* On non-LLC machines we have to be careful when putting differing
3344 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003345 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003346 */
3347 if (HAS_LLC(dev))
3348 return true;
3349
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003350 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003351 return true;
3352
3353 if (list_empty(&gtt_space->node_list))
3354 return true;
3355
3356 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3357 if (other->allocated && !other->hole_follows && other->color != cache_level)
3358 return false;
3359
3360 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3361 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3362 return false;
3363
3364 return true;
3365}
3366
3367static void i915_gem_verify_gtt(struct drm_device *dev)
3368{
3369#if WATCH_GTT
3370 struct drm_i915_private *dev_priv = dev->dev_private;
3371 struct drm_i915_gem_object *obj;
3372 int err = 0;
3373
Ben Widawsky35c20a62013-05-31 11:28:48 -07003374 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003375 if (obj->gtt_space == NULL) {
3376 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3377 err++;
3378 continue;
3379 }
3380
3381 if (obj->cache_level != obj->gtt_space->color) {
3382 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003383 i915_gem_obj_ggtt_offset(obj),
3384 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003385 obj->cache_level,
3386 obj->gtt_space->color);
3387 err++;
3388 continue;
3389 }
3390
3391 if (!i915_gem_valid_gtt_space(dev,
3392 obj->gtt_space,
3393 obj->cache_level)) {
3394 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003395 i915_gem_obj_ggtt_offset(obj),
3396 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003397 obj->cache_level);
3398 err++;
3399 continue;
3400 }
3401 }
3402
3403 WARN_ON(err);
3404#endif
3405}
3406
Jesse Barnesde151cf2008-11-12 10:03:55 -08003407/**
Eric Anholt673a3942008-07-30 12:06:12 -07003408 * Finds free space in the GTT aperture and binds the object there.
3409 */
Daniel Vetter262de142014-02-14 14:01:20 +01003410static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003411i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3412 struct i915_address_space *vm,
3413 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003414 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003415{
Chris Wilson05394f32010-11-08 19:18:58 +00003416 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003417 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003418 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003419 unsigned long start =
3420 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3421 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003422 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003423 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003424 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003425
Chris Wilsone28f8712011-07-18 13:11:49 -07003426 fence_size = i915_gem_get_gtt_size(dev,
3427 obj->base.size,
3428 obj->tiling_mode);
3429 fence_alignment = i915_gem_get_gtt_alignment(dev,
3430 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003431 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003432 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003433 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003434 obj->base.size,
3435 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003436
Eric Anholt673a3942008-07-30 12:06:12 -07003437 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003438 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003439 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003440 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003441 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003442 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003443 }
3444
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003445 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003446
Chris Wilson654fc602010-05-27 13:18:21 +01003447 /* If the object is bigger than the entire aperture, reject it early
3448 * before evicting everything in a vain attempt to find space.
3449 */
Chris Wilsond23db882014-05-23 08:48:08 +02003450 if (obj->base.size > end) {
3451 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003452 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003453 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003454 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003455 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003456 }
3457
Chris Wilson37e680a2012-06-07 15:38:42 +01003458 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003459 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003460 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003461
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003462 i915_gem_object_pin_pages(obj);
3463
Ben Widawskyaccfef22013-08-14 11:38:35 +02003464 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003465 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003466 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003467
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003468search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003469 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003470 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003471 obj->cache_level,
3472 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003473 DRM_MM_SEARCH_DEFAULT,
3474 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003475 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003476 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003477 obj->cache_level,
3478 start, end,
3479 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003480 if (ret == 0)
3481 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003482
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003483 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003484 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003485 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003486 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003487 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003488 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003489 }
3490
Daniel Vetter74163902012-02-15 23:50:21 +01003491 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003492 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003493 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003494
Ben Widawsky35c20a62013-05-31 11:28:48 -07003495 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003496 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003497
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003498 if (i915_is_ggtt(vm)) {
3499 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003500
Daniel Vetter49987092013-08-14 10:21:23 +02003501 fenceable = (vma->node.size == fence_size &&
3502 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003503
Daniel Vetter49987092013-08-14 10:21:23 +02003504 mappable = (vma->node.start + obj->base.size <=
3505 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003506
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003507 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003508 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003509
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003510 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003511
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003512 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003513 vma->bind_vma(vma, obj->cache_level,
3514 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3515
Chris Wilson42d6ab42012-07-26 11:49:32 +01003516 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003517 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003518
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003519err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003520 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003521err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003522 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003523 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003524err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003525 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003526 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003527}
3528
Chris Wilson000433b2013-08-08 14:41:09 +01003529bool
Chris Wilson2c225692013-08-09 12:26:45 +01003530i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3531 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003532{
Eric Anholt673a3942008-07-30 12:06:12 -07003533 /* If we don't have a page list set up, then we're not pinned
3534 * to GPU, and we can ignore the cache flush because it'll happen
3535 * again at bind time.
3536 */
Chris Wilson05394f32010-11-08 19:18:58 +00003537 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003538 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003539
Imre Deak769ce462013-02-13 21:56:05 +02003540 /*
3541 * Stolen memory is always coherent with the GPU as it is explicitly
3542 * marked as wc by the system, or the system is cache-coherent.
3543 */
3544 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003545 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003546
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003547 /* If the GPU is snooping the contents of the CPU cache,
3548 * we do not need to manually clear the CPU cache lines. However,
3549 * the caches are only snooped when the render cache is
3550 * flushed/invalidated. As we always have to emit invalidations
3551 * and flushes when moving into and out of the RENDER domain, correct
3552 * snooping behaviour occurs naturally as the result of our domain
3553 * tracking.
3554 */
Chris Wilson2c225692013-08-09 12:26:45 +01003555 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003556 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003557
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003558 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003559 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003560
3561 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003562}
3563
3564/** Flushes the GTT write domain for the object if it's dirty. */
3565static void
Chris Wilson05394f32010-11-08 19:18:58 +00003566i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003567{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003568 uint32_t old_write_domain;
3569
Chris Wilson05394f32010-11-08 19:18:58 +00003570 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003571 return;
3572
Chris Wilson63256ec2011-01-04 18:42:07 +00003573 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003574 * to it immediately go to main memory as far as we know, so there's
3575 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003576 *
3577 * However, we do have to enforce the order so that all writes through
3578 * the GTT land before any writes to the device, such as updates to
3579 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003580 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003581 wmb();
3582
Chris Wilson05394f32010-11-08 19:18:58 +00003583 old_write_domain = obj->base.write_domain;
3584 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003585
Daniel Vetterf99d7062014-06-19 16:01:59 +02003586 intel_fb_obj_flush(obj, false);
3587
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003588 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003589 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003590 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003591}
3592
3593/** Flushes the CPU write domain for the object if it's dirty. */
3594static void
Chris Wilson2c225692013-08-09 12:26:45 +01003595i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3596 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003597{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003598 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003599
Chris Wilson05394f32010-11-08 19:18:58 +00003600 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003601 return;
3602
Chris Wilson000433b2013-08-08 14:41:09 +01003603 if (i915_gem_clflush_object(obj, force))
3604 i915_gem_chipset_flush(obj->base.dev);
3605
Chris Wilson05394f32010-11-08 19:18:58 +00003606 old_write_domain = obj->base.write_domain;
3607 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003608
Daniel Vetterf99d7062014-06-19 16:01:59 +02003609 intel_fb_obj_flush(obj, false);
3610
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003611 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003612 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003613 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003614}
3615
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003616/**
3617 * Moves a single object to the GTT read, and possibly write domain.
3618 *
3619 * This function returns when the move is complete, including waiting on
3620 * flushes to occur.
3621 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003622int
Chris Wilson20217462010-11-23 15:26:33 +00003623i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003624{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003625 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003626 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003627 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003628 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003629
Eric Anholt02354392008-11-26 13:58:13 -08003630 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003631 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003632 return -EINVAL;
3633
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003634 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3635 return 0;
3636
Chris Wilson0201f1e2012-07-20 12:41:01 +01003637 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003638 if (ret)
3639 return ret;
3640
Chris Wilsonc8725f32014-03-17 12:21:55 +00003641 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003642 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003643
Chris Wilsond0a57782012-10-09 19:24:37 +01003644 /* Serialise direct access to this object with the barriers for
3645 * coherent writes from the GPU, by effectively invalidating the
3646 * GTT domain upon first access.
3647 */
3648 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3649 mb();
3650
Chris Wilson05394f32010-11-08 19:18:58 +00003651 old_write_domain = obj->base.write_domain;
3652 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003653
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003654 /* It should now be out of any other write domains, and we can update
3655 * the domain values for our changes.
3656 */
Chris Wilson05394f32010-11-08 19:18:58 +00003657 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3658 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003659 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003660 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3661 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3662 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003663 }
3664
Daniel Vetterf99d7062014-06-19 16:01:59 +02003665 if (write)
3666 intel_fb_obj_invalidate(obj, NULL);
3667
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003668 trace_i915_gem_object_change_domain(obj,
3669 old_read_domains,
3670 old_write_domain);
3671
Chris Wilson8325a092012-04-24 15:52:35 +01003672 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003673 if (i915_gem_object_is_inactive(obj))
3674 list_move_tail(&vma->mm_list,
3675 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003676
Eric Anholte47c68e2008-11-14 13:35:19 -08003677 return 0;
3678}
3679
Chris Wilsone4ffd172011-04-04 09:44:39 +01003680int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3681 enum i915_cache_level cache_level)
3682{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003683 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003684 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003685 int ret;
3686
3687 if (obj->cache_level == cache_level)
3688 return 0;
3689
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003690 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003691 DRM_DEBUG("can not change the cache level of pinned objects\n");
3692 return -EBUSY;
3693 }
3694
Chris Wilsondf6f7832014-03-21 07:40:56 +00003695 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003696 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003697 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003698 if (ret)
3699 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003700 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003701 }
3702
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003703 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003704 ret = i915_gem_object_finish_gpu(obj);
3705 if (ret)
3706 return ret;
3707
3708 i915_gem_object_finish_gtt(obj);
3709
3710 /* Before SandyBridge, you could not use tiling or fence
3711 * registers with snooped memory, so relinquish any fences
3712 * currently pointing to our region in the aperture.
3713 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003714 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003715 ret = i915_gem_object_put_fence(obj);
3716 if (ret)
3717 return ret;
3718 }
3719
Ben Widawsky6f65e292013-12-06 14:10:56 -08003720 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003721 if (drm_mm_node_allocated(&vma->node))
3722 vma->bind_vma(vma, cache_level,
3723 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003724 }
3725
Chris Wilson2c225692013-08-09 12:26:45 +01003726 list_for_each_entry(vma, &obj->vma_list, vma_link)
3727 vma->node.color = cache_level;
3728 obj->cache_level = cache_level;
3729
3730 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003731 u32 old_read_domains, old_write_domain;
3732
3733 /* If we're coming from LLC cached, then we haven't
3734 * actually been tracking whether the data is in the
3735 * CPU cache or not, since we only allow one bit set
3736 * in obj->write_domain and have been skipping the clflushes.
3737 * Just set it to the CPU cache for now.
3738 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003739 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003740 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003741
3742 old_read_domains = obj->base.read_domains;
3743 old_write_domain = obj->base.write_domain;
3744
3745 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3746 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3747
3748 trace_i915_gem_object_change_domain(obj,
3749 old_read_domains,
3750 old_write_domain);
3751 }
3752
Chris Wilson42d6ab42012-07-26 11:49:32 +01003753 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003754 return 0;
3755}
3756
Ben Widawsky199adf42012-09-21 17:01:20 -07003757int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3758 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003759{
Ben Widawsky199adf42012-09-21 17:01:20 -07003760 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003761 struct drm_i915_gem_object *obj;
3762 int ret;
3763
3764 ret = i915_mutex_lock_interruptible(dev);
3765 if (ret)
3766 return ret;
3767
3768 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3769 if (&obj->base == NULL) {
3770 ret = -ENOENT;
3771 goto unlock;
3772 }
3773
Chris Wilson651d7942013-08-08 14:41:10 +01003774 switch (obj->cache_level) {
3775 case I915_CACHE_LLC:
3776 case I915_CACHE_L3_LLC:
3777 args->caching = I915_CACHING_CACHED;
3778 break;
3779
Chris Wilson4257d3b2013-08-08 14:41:11 +01003780 case I915_CACHE_WT:
3781 args->caching = I915_CACHING_DISPLAY;
3782 break;
3783
Chris Wilson651d7942013-08-08 14:41:10 +01003784 default:
3785 args->caching = I915_CACHING_NONE;
3786 break;
3787 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003788
3789 drm_gem_object_unreference(&obj->base);
3790unlock:
3791 mutex_unlock(&dev->struct_mutex);
3792 return ret;
3793}
3794
Ben Widawsky199adf42012-09-21 17:01:20 -07003795int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3796 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003797{
Ben Widawsky199adf42012-09-21 17:01:20 -07003798 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003799 struct drm_i915_gem_object *obj;
3800 enum i915_cache_level level;
3801 int ret;
3802
Ben Widawsky199adf42012-09-21 17:01:20 -07003803 switch (args->caching) {
3804 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003805 level = I915_CACHE_NONE;
3806 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003807 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003808 level = I915_CACHE_LLC;
3809 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003810 case I915_CACHING_DISPLAY:
3811 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3812 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003813 default:
3814 return -EINVAL;
3815 }
3816
Ben Widawsky3bc29132012-09-26 16:15:20 -07003817 ret = i915_mutex_lock_interruptible(dev);
3818 if (ret)
3819 return ret;
3820
Chris Wilsone6994ae2012-07-10 10:27:08 +01003821 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3822 if (&obj->base == NULL) {
3823 ret = -ENOENT;
3824 goto unlock;
3825 }
3826
3827 ret = i915_gem_object_set_cache_level(obj, level);
3828
3829 drm_gem_object_unreference(&obj->base);
3830unlock:
3831 mutex_unlock(&dev->struct_mutex);
3832 return ret;
3833}
3834
Chris Wilsoncc98b412013-08-09 12:25:09 +01003835static bool is_pin_display(struct drm_i915_gem_object *obj)
3836{
Oscar Mateo19656432014-05-16 14:20:43 +01003837 struct i915_vma *vma;
3838
Oscar Mateo19656432014-05-16 14:20:43 +01003839 vma = i915_gem_obj_to_ggtt(obj);
3840 if (!vma)
3841 return false;
3842
Chris Wilsoncc98b412013-08-09 12:25:09 +01003843 /* There are 3 sources that pin objects:
3844 * 1. The display engine (scanouts, sprites, cursors);
3845 * 2. Reservations for execbuffer;
3846 * 3. The user.
3847 *
3848 * We can ignore reservations as we hold the struct_mutex and
3849 * are only called outside of the reservation path. The user
3850 * can only increment pin_count once, and so if after
3851 * subtracting the potential reference by the user, any pin_count
3852 * remains, it must be due to another use by the display engine.
3853 */
Oscar Mateo19656432014-05-16 14:20:43 +01003854 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003855}
3856
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003857/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003858 * Prepare buffer for display plane (scanout, cursors, etc).
3859 * Can be called from an uninterruptible phase (modesetting) and allows
3860 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003861 */
3862int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003863i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3864 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003865 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003866{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003867 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003868 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003869 int ret;
3870
Chris Wilson0be73282010-12-06 14:36:27 +00003871 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003872 ret = i915_gem_object_sync(obj, pipelined);
3873 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003874 return ret;
3875 }
3876
Chris Wilsoncc98b412013-08-09 12:25:09 +01003877 /* Mark the pin_display early so that we account for the
3878 * display coherency whilst setting up the cache domains.
3879 */
Oscar Mateo19656432014-05-16 14:20:43 +01003880 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003881 obj->pin_display = true;
3882
Eric Anholta7ef0642011-03-29 16:59:54 -07003883 /* The display engine is not coherent with the LLC cache on gen6. As
3884 * a result, we make sure that the pinning that is about to occur is
3885 * done with uncached PTEs. This is lowest common denominator for all
3886 * chipsets.
3887 *
3888 * However for gen6+, we could do better by using the GFDT bit instead
3889 * of uncaching, which would allow us to flush all the LLC-cached data
3890 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3891 */
Chris Wilson651d7942013-08-08 14:41:10 +01003892 ret = i915_gem_object_set_cache_level(obj,
3893 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003894 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003895 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003896
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003897 /* As the user may map the buffer once pinned in the display plane
3898 * (e.g. libkms for the bootup splash), we have to ensure that we
3899 * always use map_and_fenceable for all scanout buffers.
3900 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003901 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003902 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003903 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003904
Chris Wilson2c225692013-08-09 12:26:45 +01003905 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003906
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003907 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003908 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003909
3910 /* It should now be out of any other write domains, and we can update
3911 * the domain values for our changes.
3912 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003913 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003914 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003915
3916 trace_i915_gem_object_change_domain(obj,
3917 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003918 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003919
3920 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003921
3922err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003923 WARN_ON(was_pin_display != is_pin_display(obj));
3924 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003925 return ret;
3926}
3927
3928void
3929i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3930{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003931 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003932 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003933}
3934
Chris Wilson85345512010-11-13 09:49:11 +00003935int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003936i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003937{
Chris Wilson88241782011-01-07 17:09:48 +00003938 int ret;
3939
Chris Wilsona8198ee2011-04-13 22:04:09 +01003940 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003941 return 0;
3942
Chris Wilson0201f1e2012-07-20 12:41:01 +01003943 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003944 if (ret)
3945 return ret;
3946
Chris Wilsona8198ee2011-04-13 22:04:09 +01003947 /* Ensure that we invalidate the GPU's caches and TLBs. */
3948 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003949 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003950}
3951
Eric Anholte47c68e2008-11-14 13:35:19 -08003952/**
3953 * Moves a single object to the CPU read, and possibly write domain.
3954 *
3955 * This function returns when the move is complete, including waiting on
3956 * flushes to occur.
3957 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003958int
Chris Wilson919926a2010-11-12 13:42:53 +00003959i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003960{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003961 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003962 int ret;
3963
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003964 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3965 return 0;
3966
Chris Wilson0201f1e2012-07-20 12:41:01 +01003967 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003968 if (ret)
3969 return ret;
3970
Chris Wilsonc8725f32014-03-17 12:21:55 +00003971 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003972 i915_gem_object_flush_gtt_write_domain(obj);
3973
Chris Wilson05394f32010-11-08 19:18:58 +00003974 old_write_domain = obj->base.write_domain;
3975 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003976
Eric Anholte47c68e2008-11-14 13:35:19 -08003977 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003978 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003979 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003980
Chris Wilson05394f32010-11-08 19:18:58 +00003981 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003982 }
3983
3984 /* It should now be out of any other write domains, and we can update
3985 * the domain values for our changes.
3986 */
Chris Wilson05394f32010-11-08 19:18:58 +00003987 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003988
3989 /* If we're writing through the CPU, then the GPU read domains will
3990 * need to be invalidated at next use.
3991 */
3992 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003993 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3994 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003995 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003996
Daniel Vetterf99d7062014-06-19 16:01:59 +02003997 if (write)
3998 intel_fb_obj_invalidate(obj, NULL);
3999
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004000 trace_i915_gem_object_change_domain(obj,
4001 old_read_domains,
4002 old_write_domain);
4003
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004004 return 0;
4005}
4006
Eric Anholt673a3942008-07-30 12:06:12 -07004007/* Throttle our rendering by waiting until the ring has completed our requests
4008 * emitted over 20 msec ago.
4009 *
Eric Anholtb9624422009-06-03 07:27:35 +00004010 * Note that if we were to use the current jiffies each time around the loop,
4011 * we wouldn't escape the function with any frames outstanding if the time to
4012 * render a frame was over 20ms.
4013 *
Eric Anholt673a3942008-07-30 12:06:12 -07004014 * This should get us reasonable parallelism between CPU and GPU but also
4015 * relatively low latency when blocking on a particular request to finish.
4016 */
4017static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004018i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004019{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004020 struct drm_i915_private *dev_priv = dev->dev_private;
4021 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004022 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004023 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004024 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004025 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004026 u32 seqno = 0;
4027 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004028
Daniel Vetter308887a2012-11-14 17:14:06 +01004029 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4030 if (ret)
4031 return ret;
4032
4033 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4034 if (ret)
4035 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004036
Chris Wilson1c255952010-09-26 11:03:27 +01004037 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004038 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004039 if (time_after_eq(request->emitted_jiffies, recent_enough))
4040 break;
4041
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004042 ring = request->ring;
4043 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004044 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004045 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004046 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004047
4048 if (seqno == 0)
4049 return 0;
4050
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004051 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004052 if (ret == 0)
4053 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004054
Eric Anholt673a3942008-07-30 12:06:12 -07004055 return ret;
4056}
4057
Chris Wilsond23db882014-05-23 08:48:08 +02004058static bool
4059i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4060{
4061 struct drm_i915_gem_object *obj = vma->obj;
4062
4063 if (alignment &&
4064 vma->node.start & (alignment - 1))
4065 return true;
4066
4067 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4068 return true;
4069
4070 if (flags & PIN_OFFSET_BIAS &&
4071 vma->node.start < (flags & PIN_OFFSET_MASK))
4072 return true;
4073
4074 return false;
4075}
4076
Eric Anholt673a3942008-07-30 12:06:12 -07004077int
Chris Wilson05394f32010-11-08 19:18:58 +00004078i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004079 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004080 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004081 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004082{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004083 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004084 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004085 int ret;
4086
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004087 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4088 return -ENODEV;
4089
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004090 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004091 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004092
4093 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004094 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004095 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4096 return -EBUSY;
4097
Chris Wilsond23db882014-05-23 08:48:08 +02004098 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004099 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004100 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004101 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004102 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004103 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004104 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004105 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004106 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004107 if (ret)
4108 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004109
4110 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004111 }
4112 }
4113
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004114 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004115 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4116 if (IS_ERR(vma))
4117 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004118 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004119
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004120 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4121 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004122
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004123 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004124 if (flags & PIN_MAPPABLE)
4125 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004126
4127 return 0;
4128}
4129
4130void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004131i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004132{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004133 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004134
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004135 BUG_ON(!vma);
4136 BUG_ON(vma->pin_count == 0);
4137 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4138
4139 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004140 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004141}
4142
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004143bool
4144i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4145{
4146 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4147 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4148 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4149
4150 WARN_ON(!ggtt_vma ||
4151 dev_priv->fence_regs[obj->fence_reg].pin_count >
4152 ggtt_vma->pin_count);
4153 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4154 return true;
4155 } else
4156 return false;
4157}
4158
4159void
4160i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4161{
4162 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4163 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4164 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4165 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4166 }
4167}
4168
Eric Anholt673a3942008-07-30 12:06:12 -07004169int
4170i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004171 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004172{
4173 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004174 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004175 int ret;
4176
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004177 if (INTEL_INFO(dev)->gen >= 6)
4178 return -ENODEV;
4179
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004180 ret = i915_mutex_lock_interruptible(dev);
4181 if (ret)
4182 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004183
Chris Wilson05394f32010-11-08 19:18:58 +00004184 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004185 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004186 ret = -ENOENT;
4187 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004188 }
Eric Anholt673a3942008-07-30 12:06:12 -07004189
Chris Wilson05394f32010-11-08 19:18:58 +00004190 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004191 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004192 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004193 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004194 }
4195
Chris Wilson05394f32010-11-08 19:18:58 +00004196 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004197 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004198 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004199 ret = -EINVAL;
4200 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004201 }
4202
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004203 if (obj->user_pin_count == ULONG_MAX) {
4204 ret = -EBUSY;
4205 goto out;
4206 }
4207
Chris Wilson93be8782013-01-02 10:31:22 +00004208 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004209 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004210 if (ret)
4211 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004212 }
4213
Chris Wilson93be8782013-01-02 10:31:22 +00004214 obj->user_pin_count++;
4215 obj->pin_filp = file;
4216
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004217 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004218out:
Chris Wilson05394f32010-11-08 19:18:58 +00004219 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004220unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004221 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004222 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004223}
4224
4225int
4226i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004227 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004228{
4229 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004230 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004231 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004232
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004233 ret = i915_mutex_lock_interruptible(dev);
4234 if (ret)
4235 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004236
Chris Wilson05394f32010-11-08 19:18:58 +00004237 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004238 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004239 ret = -ENOENT;
4240 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004241 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004242
Chris Wilson05394f32010-11-08 19:18:58 +00004243 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004244 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004245 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004246 ret = -EINVAL;
4247 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004248 }
Chris Wilson05394f32010-11-08 19:18:58 +00004249 obj->user_pin_count--;
4250 if (obj->user_pin_count == 0) {
4251 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004252 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004253 }
Eric Anholt673a3942008-07-30 12:06:12 -07004254
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004255out:
Chris Wilson05394f32010-11-08 19:18:58 +00004256 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004257unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004258 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004259 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004260}
4261
4262int
4263i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004264 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004265{
4266 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004267 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004268 int ret;
4269
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004270 ret = i915_mutex_lock_interruptible(dev);
4271 if (ret)
4272 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004273
Chris Wilson05394f32010-11-08 19:18:58 +00004274 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004275 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004276 ret = -ENOENT;
4277 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004278 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004279
Chris Wilson0be555b2010-08-04 15:36:30 +01004280 /* Count all active objects as busy, even if they are currently not used
4281 * by the gpu. Users of this interface expect objects to eventually
4282 * become non-busy without any further actions, therefore emit any
4283 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004284 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004285 ret = i915_gem_object_flush_active(obj);
4286
Chris Wilson05394f32010-11-08 19:18:58 +00004287 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004288 if (obj->ring) {
4289 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4290 args->busy |= intel_ring_flag(obj->ring) << 16;
4291 }
Eric Anholt673a3942008-07-30 12:06:12 -07004292
Chris Wilson05394f32010-11-08 19:18:58 +00004293 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004294unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004295 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004296 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004297}
4298
4299int
4300i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4301 struct drm_file *file_priv)
4302{
Akshay Joshi0206e352011-08-16 15:34:10 -04004303 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004304}
4305
Chris Wilson3ef94da2009-09-14 16:50:29 +01004306int
4307i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4308 struct drm_file *file_priv)
4309{
4310 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004311 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004312 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004313
4314 switch (args->madv) {
4315 case I915_MADV_DONTNEED:
4316 case I915_MADV_WILLNEED:
4317 break;
4318 default:
4319 return -EINVAL;
4320 }
4321
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004322 ret = i915_mutex_lock_interruptible(dev);
4323 if (ret)
4324 return ret;
4325
Chris Wilson05394f32010-11-08 19:18:58 +00004326 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004327 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004328 ret = -ENOENT;
4329 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004330 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004331
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004332 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004333 ret = -EINVAL;
4334 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004335 }
4336
Chris Wilson05394f32010-11-08 19:18:58 +00004337 if (obj->madv != __I915_MADV_PURGED)
4338 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004339
Chris Wilson6c085a72012-08-20 11:40:46 +02004340 /* if the object is no longer attached, discard its backing storage */
4341 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004342 i915_gem_object_truncate(obj);
4343
Chris Wilson05394f32010-11-08 19:18:58 +00004344 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004345
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004346out:
Chris Wilson05394f32010-11-08 19:18:58 +00004347 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004348unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004349 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004350 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004351}
4352
Chris Wilson37e680a2012-06-07 15:38:42 +01004353void i915_gem_object_init(struct drm_i915_gem_object *obj,
4354 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004355{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004356 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004357 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004358 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004359 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004360
Chris Wilson37e680a2012-06-07 15:38:42 +01004361 obj->ops = ops;
4362
Chris Wilson0327d6b2012-08-11 15:41:06 +01004363 obj->fence_reg = I915_FENCE_REG_NONE;
4364 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004365
4366 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4367}
4368
Chris Wilson37e680a2012-06-07 15:38:42 +01004369static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4370 .get_pages = i915_gem_object_get_pages_gtt,
4371 .put_pages = i915_gem_object_put_pages_gtt,
4372};
4373
Chris Wilson05394f32010-11-08 19:18:58 +00004374struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4375 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004376{
Daniel Vetterc397b902010-04-09 19:05:07 +00004377 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004378 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004379 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004380
Chris Wilson42dcedd2012-11-15 11:32:30 +00004381 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004382 if (obj == NULL)
4383 return NULL;
4384
4385 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004386 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004387 return NULL;
4388 }
4389
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004390 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4391 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4392 /* 965gm cannot relocate objects above 4GiB. */
4393 mask &= ~__GFP_HIGHMEM;
4394 mask |= __GFP_DMA32;
4395 }
4396
Al Viro496ad9a2013-01-23 17:07:38 -05004397 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004398 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004399
Chris Wilson37e680a2012-06-07 15:38:42 +01004400 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004401
Daniel Vetterc397b902010-04-09 19:05:07 +00004402 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4403 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4404
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004405 if (HAS_LLC(dev)) {
4406 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004407 * cache) for about a 10% performance improvement
4408 * compared to uncached. Graphics requests other than
4409 * display scanout are coherent with the CPU in
4410 * accessing this cache. This means in this mode we
4411 * don't need to clflush on the CPU side, and on the
4412 * GPU side we only need to flush internal caches to
4413 * get data visible to the CPU.
4414 *
4415 * However, we maintain the display planes as UC, and so
4416 * need to rebind when first used as such.
4417 */
4418 obj->cache_level = I915_CACHE_LLC;
4419 } else
4420 obj->cache_level = I915_CACHE_NONE;
4421
Daniel Vetterd861e332013-07-24 23:25:03 +02004422 trace_i915_gem_object_create(obj);
4423
Chris Wilson05394f32010-11-08 19:18:58 +00004424 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004425}
4426
Chris Wilson340fbd82014-05-22 09:16:52 +01004427static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4428{
4429 /* If we are the last user of the backing storage (be it shmemfs
4430 * pages or stolen etc), we know that the pages are going to be
4431 * immediately released. In this case, we can then skip copying
4432 * back the contents from the GPU.
4433 */
4434
4435 if (obj->madv != I915_MADV_WILLNEED)
4436 return false;
4437
4438 if (obj->base.filp == NULL)
4439 return true;
4440
4441 /* At first glance, this looks racy, but then again so would be
4442 * userspace racing mmap against close. However, the first external
4443 * reference to the filp can only be obtained through the
4444 * i915_gem_mmap_ioctl() which safeguards us against the user
4445 * acquiring such a reference whilst we are in the middle of
4446 * freeing the object.
4447 */
4448 return atomic_long_read(&obj->base.filp->f_count) == 1;
4449}
4450
Chris Wilson1488fc02012-04-24 15:47:31 +01004451void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004452{
Chris Wilson1488fc02012-04-24 15:47:31 +01004453 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004454 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004455 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004456 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004457
Paulo Zanonif65c9162013-11-27 18:20:34 -02004458 intel_runtime_pm_get(dev_priv);
4459
Chris Wilson26e12f82011-03-20 11:20:19 +00004460 trace_i915_gem_object_destroy(obj);
4461
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004462 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004463 int ret;
4464
4465 vma->pin_count = 0;
4466 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004467 if (WARN_ON(ret == -ERESTARTSYS)) {
4468 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004469
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004470 was_interruptible = dev_priv->mm.interruptible;
4471 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004472
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004473 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004474
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004475 dev_priv->mm.interruptible = was_interruptible;
4476 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004477 }
4478
Chris Wilson00731152014-05-21 12:42:56 +01004479 i915_gem_object_detach_phys(obj);
4480
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004481 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4482 * before progressing. */
4483 if (obj->stolen)
4484 i915_gem_object_unpin_pages(obj);
4485
Daniel Vettera071fa02014-06-18 23:28:09 +02004486 WARN_ON(obj->frontbuffer_bits);
4487
Ben Widawsky401c29f2013-05-31 11:28:47 -07004488 if (WARN_ON(obj->pages_pin_count))
4489 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004490 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004491 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004492 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004493 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004494
Chris Wilson9da3da62012-06-01 15:20:22 +01004495 BUG_ON(obj->pages);
4496
Chris Wilson2f745ad2012-09-04 21:02:58 +01004497 if (obj->base.import_attach)
4498 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004499
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004500 if (obj->ops->release)
4501 obj->ops->release(obj);
4502
Chris Wilson05394f32010-11-08 19:18:58 +00004503 drm_gem_object_release(&obj->base);
4504 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004505
Chris Wilson05394f32010-11-08 19:18:58 +00004506 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004507 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004508
4509 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004510}
4511
Daniel Vettere656a6c2013-08-14 14:14:04 +02004512struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004513 struct i915_address_space *vm)
4514{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004515 struct i915_vma *vma;
4516 list_for_each_entry(vma, &obj->vma_list, vma_link)
4517 if (vma->vm == vm)
4518 return vma;
4519
4520 return NULL;
4521}
4522
Ben Widawsky2f633152013-07-17 12:19:03 -07004523void i915_gem_vma_destroy(struct i915_vma *vma)
4524{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004525 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004526 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004527
4528 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4529 if (!list_empty(&vma->exec_list))
4530 return;
4531
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004532 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004533
Daniel Vetter841cd772014-08-06 15:04:48 +02004534 if (!i915_is_ggtt(vm))
4535 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004536
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004537 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004538
Ben Widawsky2f633152013-07-17 12:19:03 -07004539 kfree(vma);
4540}
4541
Chris Wilsone3efda42014-04-09 09:19:41 +01004542static void
4543i915_gem_stop_ringbuffers(struct drm_device *dev)
4544{
4545 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004546 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004547 int i;
4548
4549 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004550 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004551}
4552
Jesse Barnes5669fca2009-02-17 15:13:31 -08004553int
Chris Wilson45c5f202013-10-16 11:50:01 +01004554i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004555{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004556 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004557 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004558
Chris Wilson45c5f202013-10-16 11:50:01 +01004559 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004560 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004561 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004562
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004563 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004564 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004565 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004566
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004567 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004568
Chris Wilson29105cc2010-01-07 10:39:13 +00004569 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004570 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004571 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004572
Chris Wilson29105cc2010-01-07 10:39:13 +00004573 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004574 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004575
Chris Wilson45c5f202013-10-16 11:50:01 +01004576 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4577 * We need to replace this with a semaphore, or something.
4578 * And not confound ums.mm_suspended!
4579 */
4580 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4581 DRIVER_MODESET);
4582 mutex_unlock(&dev->struct_mutex);
4583
4584 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004585 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004586 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004587
Eric Anholt673a3942008-07-30 12:06:12 -07004588 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004589
4590err:
4591 mutex_unlock(&dev->struct_mutex);
4592 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004593}
4594
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004595int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004596{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004597 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004598 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004599 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4600 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004601 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004602
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004603 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004604 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004605
Ben Widawskyc3787e22013-09-17 21:12:44 -07004606 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4607 if (ret)
4608 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004609
Ben Widawskyc3787e22013-09-17 21:12:44 -07004610 /*
4611 * Note: We do not worry about the concurrent register cacheline hang
4612 * here because no other code should access these registers other than
4613 * at initialization time.
4614 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004615 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004616 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4617 intel_ring_emit(ring, reg_base + i);
4618 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004619 }
4620
Ben Widawskyc3787e22013-09-17 21:12:44 -07004621 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004622
Ben Widawskyc3787e22013-09-17 21:12:44 -07004623 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004624}
4625
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004626void i915_gem_init_swizzling(struct drm_device *dev)
4627{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004628 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004629
Daniel Vetter11782b02012-01-31 16:47:55 +01004630 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004631 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4632 return;
4633
4634 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4635 DISP_TILE_SURFACE_SWIZZLING);
4636
Daniel Vetter11782b02012-01-31 16:47:55 +01004637 if (IS_GEN5(dev))
4638 return;
4639
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004640 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4641 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004642 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004643 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004644 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004645 else if (IS_GEN8(dev))
4646 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004647 else
4648 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004649}
Daniel Vettere21af882012-02-09 20:53:27 +01004650
Chris Wilson67b1b572012-07-05 23:49:40 +01004651static bool
4652intel_enable_blt(struct drm_device *dev)
4653{
4654 if (!HAS_BLT(dev))
4655 return false;
4656
4657 /* The blitter was dysfunctional on early prototypes */
4658 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4659 DRM_INFO("BLT not supported on this pre-production hardware;"
4660 " graphics performance will be degraded.\n");
4661 return false;
4662 }
4663
4664 return true;
4665}
4666
Oscar Mateoa83014d2014-07-24 17:04:21 +01004667int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004668{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004669 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004670 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004671
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004672 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004673 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004674 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004675
4676 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004677 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004678 if (ret)
4679 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004680 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004681
Chris Wilson67b1b572012-07-05 23:49:40 +01004682 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004683 ret = intel_init_blt_ring_buffer(dev);
4684 if (ret)
4685 goto cleanup_bsd_ring;
4686 }
4687
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004688 if (HAS_VEBOX(dev)) {
4689 ret = intel_init_vebox_ring_buffer(dev);
4690 if (ret)
4691 goto cleanup_blt_ring;
4692 }
4693
Zhao Yakui845f74a2014-04-17 10:37:37 +08004694 if (HAS_BSD2(dev)) {
4695 ret = intel_init_bsd2_ring_buffer(dev);
4696 if (ret)
4697 goto cleanup_vebox_ring;
4698 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004699
Mika Kuoppala99433932013-01-22 14:12:17 +02004700 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4701 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004702 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004703
4704 return 0;
4705
Zhao Yakui845f74a2014-04-17 10:37:37 +08004706cleanup_bsd2_ring:
4707 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004708cleanup_vebox_ring:
4709 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004710cleanup_blt_ring:
4711 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4712cleanup_bsd_ring:
4713 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4714cleanup_render_ring:
4715 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4716
4717 return ret;
4718}
4719
4720int
4721i915_gem_init_hw(struct drm_device *dev)
4722{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004723 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004724 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004725
4726 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4727 return -EIO;
4728
Ben Widawsky59124502013-07-04 11:02:05 -07004729 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004730 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004731
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004732 if (IS_HASWELL(dev))
4733 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4734 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004735
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004736 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004737 if (IS_IVYBRIDGE(dev)) {
4738 u32 temp = I915_READ(GEN7_MSG_CTL);
4739 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4740 I915_WRITE(GEN7_MSG_CTL, temp);
4741 } else if (INTEL_INFO(dev)->gen >= 7) {
4742 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4743 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4744 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4745 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004746 }
4747
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004748 i915_gem_init_swizzling(dev);
4749
Oscar Mateoa83014d2014-07-24 17:04:21 +01004750 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004751 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004752 return ret;
4753
Ben Widawskyc3787e22013-09-17 21:12:44 -07004754 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4755 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4756
Ben Widawsky254f9652012-06-04 14:42:42 -07004757 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004758 * XXX: Contexts should only be initialized once. Doing a switch to the
4759 * default context switch however is something we'd like to do after
4760 * reset or thaw (the latter may not actually be necessary for HW, but
4761 * goes with our code better). Context switching requires rings (for
4762 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004763 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004764 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004765 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004766 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004767 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004768
4769 return ret;
4770 }
4771
4772 ret = i915_ppgtt_init_hw(dev);
4773 if (ret && ret != -EIO) {
4774 DRM_ERROR("PPGTT enable failed %d\n", ret);
4775 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004776 }
Daniel Vettere21af882012-02-09 20:53:27 +01004777
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004778 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004779}
4780
Chris Wilson1070a422012-04-24 15:47:41 +01004781int i915_gem_init(struct drm_device *dev)
4782{
4783 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004784 int ret;
4785
Oscar Mateo127f1002014-07-24 17:04:11 +01004786 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4787 i915.enable_execlists);
4788
Chris Wilson1070a422012-04-24 15:47:41 +01004789 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004790
4791 if (IS_VALLEYVIEW(dev)) {
4792 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004793 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4794 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4795 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004796 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4797 }
4798
Oscar Mateoa83014d2014-07-24 17:04:21 +01004799 if (!i915.enable_execlists) {
4800 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4801 dev_priv->gt.init_rings = i915_gem_init_rings;
4802 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4803 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004804 } else {
4805 dev_priv->gt.do_execbuf = intel_execlists_submission;
4806 dev_priv->gt.init_rings = intel_logical_rings_init;
4807 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4808 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004809 }
4810
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004811 ret = i915_gem_init_userptr(dev);
4812 if (ret) {
4813 mutex_unlock(&dev->struct_mutex);
4814 return ret;
4815 }
4816
Ben Widawskyd7e50082012-12-18 10:31:25 -08004817 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004818
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004819 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004820 if (ret) {
4821 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004822 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004823 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004824
Chris Wilson1070a422012-04-24 15:47:41 +01004825 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004826 if (ret == -EIO) {
4827 /* Allow ring initialisation to fail by marking the GPU as
4828 * wedged. But we only want to do this where the GPU is angry,
4829 * for all other failure, such as an allocation failure, bail.
4830 */
4831 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4832 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4833 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004834 }
Chris Wilson60990322014-04-09 09:19:42 +01004835 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004836
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004837 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4838 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4839 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004840 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004841}
4842
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004843void
4844i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4845{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004846 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004847 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004848 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004849
Chris Wilsonb4519512012-05-11 14:29:30 +01004850 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004851 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004852}
4853
4854int
Eric Anholt673a3942008-07-30 12:06:12 -07004855i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4856 struct drm_file *file_priv)
4857{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004859 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004860
Jesse Barnes79e53942008-11-07 14:24:08 -08004861 if (drm_core_check_feature(dev, DRIVER_MODESET))
4862 return 0;
4863
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004864 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004865 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004866 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004867 }
4868
Eric Anholt673a3942008-07-30 12:06:12 -07004869 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004870 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004871
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004872 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004873 if (ret != 0) {
4874 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004875 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004876 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004877
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004878 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004879
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004880 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004881 if (ret)
4882 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004883 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004884
Eric Anholt673a3942008-07-30 12:06:12 -07004885 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004886
4887cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004888 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004889 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004890 mutex_unlock(&dev->struct_mutex);
4891
4892 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004893}
4894
4895int
4896i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4897 struct drm_file *file_priv)
4898{
Jesse Barnes79e53942008-11-07 14:24:08 -08004899 if (drm_core_check_feature(dev, DRIVER_MODESET))
4900 return 0;
4901
Daniel Vettere090c532013-11-03 20:27:05 +01004902 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004903 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004904 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004905
Chris Wilson45c5f202013-10-16 11:50:01 +01004906 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004907}
4908
4909void
4910i915_gem_lastclose(struct drm_device *dev)
4911{
4912 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004913
Eric Anholte806b492009-01-22 09:56:58 -08004914 if (drm_core_check_feature(dev, DRIVER_MODESET))
4915 return;
4916
Chris Wilson45c5f202013-10-16 11:50:01 +01004917 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004918 if (ret)
4919 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004920}
4921
Chris Wilson64193402010-10-24 12:38:05 +01004922static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004923init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004924{
4925 INIT_LIST_HEAD(&ring->active_list);
4926 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004927}
4928
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004929void i915_init_vm(struct drm_i915_private *dev_priv,
4930 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004931{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004932 if (!i915_is_ggtt(vm))
4933 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004934 vm->dev = dev_priv->dev;
4935 INIT_LIST_HEAD(&vm->active_list);
4936 INIT_LIST_HEAD(&vm->inactive_list);
4937 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004938 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004939}
4940
Eric Anholt673a3942008-07-30 12:06:12 -07004941void
4942i915_gem_load(struct drm_device *dev)
4943{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004944 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004945 int i;
4946
4947 dev_priv->slab =
4948 kmem_cache_create("i915_gem_object",
4949 sizeof(struct drm_i915_gem_object), 0,
4950 SLAB_HWCACHE_ALIGN,
4951 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004952
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004953 INIT_LIST_HEAD(&dev_priv->vm_list);
4954 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4955
Ben Widawskya33afea2013-09-17 21:12:45 -07004956 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004957 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4958 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004959 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004960 for (i = 0; i < I915_NUM_RINGS; i++)
4961 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004962 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004963 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004964 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4965 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004966 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4967 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004968 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004969
Dave Airlie94400122010-07-20 13:15:31 +10004970 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004971 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004972 I915_WRITE(MI_ARB_STATE,
4973 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004974 }
4975
Chris Wilson72bfa192010-12-19 11:42:05 +00004976 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4977
Jesse Barnesde151cf2008-11-12 10:03:55 -08004978 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004979 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4980 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004981
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004982 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4983 dev_priv->num_fence_regs = 32;
4984 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004985 dev_priv->num_fence_regs = 16;
4986 else
4987 dev_priv->num_fence_regs = 8;
4988
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004989 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004990 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4991 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004992
Eric Anholt673a3942008-07-30 12:06:12 -07004993 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004994 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004995
Chris Wilsonce453d82011-02-21 14:43:56 +00004996 dev_priv->mm.interruptible = true;
4997
Chris Wilsonceabbba52014-03-25 13:23:04 +00004998 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4999 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
5000 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
5001 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005002
5003 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
5004 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005005
5006 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005007}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005008
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005009void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005010{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005011 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005012
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005013 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5014
Eric Anholtb9624422009-06-03 07:27:35 +00005015 /* Clean up our request list when the client is going away, so that
5016 * later retire_requests won't dereference our soon-to-be-gone
5017 * file_priv.
5018 */
Chris Wilson1c255952010-09-26 11:03:27 +01005019 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005020 while (!list_empty(&file_priv->mm.request_list)) {
5021 struct drm_i915_gem_request *request;
5022
5023 request = list_first_entry(&file_priv->mm.request_list,
5024 struct drm_i915_gem_request,
5025 client_list);
5026 list_del(&request->client_list);
5027 request->file_priv = NULL;
5028 }
Chris Wilson1c255952010-09-26 11:03:27 +01005029 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005030}
Chris Wilson31169712009-09-14 16:50:28 +01005031
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005032static void
5033i915_gem_file_idle_work_handler(struct work_struct *work)
5034{
5035 struct drm_i915_file_private *file_priv =
5036 container_of(work, typeof(*file_priv), mm.idle_work.work);
5037
5038 atomic_set(&file_priv->rps_wait_boost, false);
5039}
5040
5041int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5042{
5043 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005044 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005045
5046 DRM_DEBUG_DRIVER("\n");
5047
5048 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5049 if (!file_priv)
5050 return -ENOMEM;
5051
5052 file->driver_priv = file_priv;
5053 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005054 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005055
5056 spin_lock_init(&file_priv->mm.lock);
5057 INIT_LIST_HEAD(&file_priv->mm.request_list);
5058 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5059 i915_gem_file_idle_work_handler);
5060
Ben Widawskye422b882013-12-06 14:10:58 -08005061 ret = i915_gem_context_open(dev, file);
5062 if (ret)
5063 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005064
Ben Widawskye422b882013-12-06 14:10:58 -08005065 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005066}
5067
Daniel Vettera071fa02014-06-18 23:28:09 +02005068void i915_gem_track_fb(struct drm_i915_gem_object *old,
5069 struct drm_i915_gem_object *new,
5070 unsigned frontbuffer_bits)
5071{
5072 if (old) {
5073 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5074 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5075 old->frontbuffer_bits &= ~frontbuffer_bits;
5076 }
5077
5078 if (new) {
5079 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5080 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5081 new->frontbuffer_bits |= frontbuffer_bits;
5082 }
5083}
5084
Chris Wilson57745062012-11-21 13:04:04 +00005085static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5086{
5087 if (!mutex_is_locked(mutex))
5088 return false;
5089
5090#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5091 return mutex->owner == task;
5092#else
5093 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5094 return false;
5095#endif
5096}
5097
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005098static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5099{
5100 if (!mutex_trylock(&dev->struct_mutex)) {
5101 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5102 return false;
5103
5104 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5105 return false;
5106
5107 *unlock = false;
5108 } else
5109 *unlock = true;
5110
5111 return true;
5112}
5113
Chris Wilsonceabbba52014-03-25 13:23:04 +00005114static int num_vma_bound(struct drm_i915_gem_object *obj)
5115{
5116 struct i915_vma *vma;
5117 int count = 0;
5118
5119 list_for_each_entry(vma, &obj->vma_list, vma_link)
5120 if (drm_mm_node_allocated(&vma->node))
5121 count++;
5122
5123 return count;
5124}
5125
Dave Chinner7dc19d52013-08-28 10:18:11 +10005126static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005127i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005128{
Chris Wilson17250b72010-10-28 12:51:39 +01005129 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005130 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005131 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005132 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005133 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005134 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005135
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005136 if (!i915_gem_shrinker_lock(dev, &unlock))
5137 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005138
Dave Chinner7dc19d52013-08-28 10:18:11 +10005139 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005140 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005141 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005142 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005143
5144 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005145 if (!i915_gem_obj_is_pinned(obj) &&
5146 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005147 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005148 }
Chris Wilson31169712009-09-14 16:50:28 +01005149
Chris Wilson57745062012-11-21 13:04:04 +00005150 if (unlock)
5151 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005152
Dave Chinner7dc19d52013-08-28 10:18:11 +10005153 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005154}
Ben Widawskya70a3142013-07-31 16:59:56 -07005155
5156/* All the new VM stuff */
5157unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5158 struct i915_address_space *vm)
5159{
5160 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5161 struct i915_vma *vma;
5162
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005163 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005164
Ben Widawskya70a3142013-07-31 16:59:56 -07005165 list_for_each_entry(vma, &o->vma_list, vma_link) {
5166 if (vma->vm == vm)
5167 return vma->node.start;
5168
5169 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005170 WARN(1, "%s vma for this object not found.\n",
5171 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005172 return -1;
5173}
5174
5175bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5176 struct i915_address_space *vm)
5177{
5178 struct i915_vma *vma;
5179
5180 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005181 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005182 return true;
5183
5184 return false;
5185}
5186
5187bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5188{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005189 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005190
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005191 list_for_each_entry(vma, &o->vma_list, vma_link)
5192 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005193 return true;
5194
5195 return false;
5196}
5197
5198unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5199 struct i915_address_space *vm)
5200{
5201 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5202 struct i915_vma *vma;
5203
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005204 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005205
5206 BUG_ON(list_empty(&o->vma_list));
5207
5208 list_for_each_entry(vma, &o->vma_list, vma_link)
5209 if (vma->vm == vm)
5210 return vma->node.size;
5211
5212 return 0;
5213}
5214
Dave Chinner7dc19d52013-08-28 10:18:11 +10005215static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005216i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005217{
5218 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005219 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005220 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005221 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005222 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005223
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005224 if (!i915_gem_shrinker_lock(dev, &unlock))
5225 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005226
Chris Wilsond9973b42013-10-04 10:33:00 +01005227 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5228 if (freed < sc->nr_to_scan)
5229 freed += __i915_gem_shrink(dev_priv,
5230 sc->nr_to_scan - freed,
5231 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005232 if (unlock)
5233 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005234
Dave Chinner7dc19d52013-08-28 10:18:11 +10005235 return freed;
5236}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005237
Chris Wilson2cfcd322014-05-20 08:28:43 +01005238static int
5239i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5240{
5241 struct drm_i915_private *dev_priv =
5242 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5243 struct drm_device *dev = dev_priv->dev;
5244 struct drm_i915_gem_object *obj;
5245 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5246 unsigned long pinned, bound, unbound, freed;
5247 bool was_interruptible;
5248 bool unlock;
5249
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005250 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005251 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005252 if (fatal_signal_pending(current))
5253 return NOTIFY_DONE;
5254 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005255 if (timeout == 0) {
5256 pr_err("Unable to purge GPU memory due lock contention.\n");
5257 return NOTIFY_DONE;
5258 }
5259
5260 was_interruptible = dev_priv->mm.interruptible;
5261 dev_priv->mm.interruptible = false;
5262
5263 freed = i915_gem_shrink_all(dev_priv);
5264
5265 dev_priv->mm.interruptible = was_interruptible;
5266
5267 /* Because we may be allocating inside our own driver, we cannot
5268 * assert that there are no objects with pinned pages that are not
5269 * being pointed to by hardware.
5270 */
5271 unbound = bound = pinned = 0;
5272 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5273 if (!obj->base.filp) /* not backed by a freeable object */
5274 continue;
5275
5276 if (obj->pages_pin_count)
5277 pinned += obj->base.size;
5278 else
5279 unbound += obj->base.size;
5280 }
5281 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5282 if (!obj->base.filp)
5283 continue;
5284
5285 if (obj->pages_pin_count)
5286 pinned += obj->base.size;
5287 else
5288 bound += obj->base.size;
5289 }
5290
5291 if (unlock)
5292 mutex_unlock(&dev->struct_mutex);
5293
5294 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5295 freed, pinned);
5296 if (unbound || bound)
5297 pr_err("%lu and %lu bytes still available in the "
5298 "bound and unbound GPU page lists.\n",
5299 bound, unbound);
5300
5301 *(unsigned long *)ptr += freed;
5302 return NOTIFY_DONE;
5303}
5304
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005305struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5306{
5307 struct i915_vma *vma;
5308
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005309 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005310 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005311 return NULL;
5312
5313 return vma;
5314}