blob: baa86b1abad3fefb39e71c6f772d58977887c1f8 [file] [log] [blame]
Vivien Didelotec561272016-09-02 14:45:33 -04001/*
Andrew Lunndc30c352016-10-16 19:56:49 +02002 * Marvell 88E6xxx Switch Global 2 Registers support (device address
3 * 0x1C)
Vivien Didelotec561272016-09-02 14:45:33 -04004 *
5 * Copyright (c) 2008 Marvell Semiconductor
6 *
Vivien Didelot4333d612017-03-28 15:10:36 -04007 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
8 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
Vivien Didelotec561272016-09-02 14:45:33 -04009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 */
15
Florian Westphal282ccf62017-03-29 17:17:31 +020016#include <linux/interrupt.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020017#include <linux/irqdomain.h>
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040018
19#include "chip.h"
Vivien Didelot82466922017-06-15 12:13:59 -040020#include "global1.h" /* for MV88E6XXX_G1_STS_IRQ_DEVICE */
Vivien Didelotec561272016-09-02 14:45:33 -040021#include "global2.h"
22
Vivien Didelot9fe850f2016-09-29 12:21:54 -040023static int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
24{
25 return mv88e6xxx_read(chip, ADDR_GLOBAL2, reg, val);
26}
27
28static int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
29{
30 return mv88e6xxx_write(chip, ADDR_GLOBAL2, reg, val);
31}
32
33static int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update)
34{
35 return mv88e6xxx_update(chip, ADDR_GLOBAL2, reg, update);
36}
37
38static int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask)
39{
40 return mv88e6xxx_wait(chip, ADDR_GLOBAL2, reg, mask);
41}
42
Andrew Lunn6e55f692016-12-03 04:45:16 +010043/* Offset 0x02: Management Enable 2x */
44/* Offset 0x03: Management Enable 0x */
45
46int mv88e6095_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
47{
48 int err;
49
50 /* Consider the frames with reserved multicast destination
51 * addresses matching 01:80:c2:00:00:2x as MGMT.
52 */
53 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X)) {
54 err = mv88e6xxx_g2_write(chip, GLOBAL2_MGMT_EN_2X, 0xffff);
55 if (err)
56 return err;
57 }
58
59 /* Consider the frames with reserved multicast destination
60 * addresses matching 01:80:c2:00:00:0x as MGMT.
61 */
62 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X))
63 return mv88e6xxx_g2_write(chip, GLOBAL2_MGMT_EN_0X, 0xffff);
64
65 return 0;
66}
67
Vivien Didelotec561272016-09-02 14:45:33 -040068/* Offset 0x06: Device Mapping Table register */
69
70static int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
71 int target, int port)
72{
73 u16 val = (target << 8) | (port & 0xf);
74
Vivien Didelot9fe850f2016-09-29 12:21:54 -040075 return mv88e6xxx_g2_update(chip, GLOBAL2_DEVICE_MAPPING, val);
Vivien Didelotec561272016-09-02 14:45:33 -040076}
77
78static int mv88e6xxx_g2_set_device_mapping(struct mv88e6xxx_chip *chip)
79{
80 int target, port;
81 int err;
82
83 /* Initialize the routing port to the 32 possible target devices */
84 for (target = 0; target < 32; ++target) {
85 port = 0xf;
86
87 if (target < DSA_MAX_SWITCHES) {
88 port = chip->ds->rtable[target];
89 if (port == DSA_RTABLE_NONE)
90 port = 0xf;
91 }
92
93 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
94 if (err)
95 break;
96 }
97
98 return err;
99}
100
101/* Offset 0x07: Trunk Mask Table register */
102
103static int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
104 bool hask, u16 mask)
105{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400106 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400107 u16 val = (num << 12) | (mask & port_mask);
108
109 if (hask)
110 val |= GLOBAL2_TRUNK_MASK_HASK;
111
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400112 return mv88e6xxx_g2_update(chip, GLOBAL2_TRUNK_MASK, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400113}
114
115/* Offset 0x08: Trunk Mapping Table register */
116
117static int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
118 u16 map)
119{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400120 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400121 u16 val = (id << 11) | (map & port_mask);
122
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400123 return mv88e6xxx_g2_update(chip, GLOBAL2_TRUNK_MAPPING, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400124}
125
126static int mv88e6xxx_g2_clear_trunk(struct mv88e6xxx_chip *chip)
127{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400128 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400129 int i, err;
130
131 /* Clear all eight possible Trunk Mask vectors */
132 for (i = 0; i < 8; ++i) {
133 err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
134 if (err)
135 return err;
136 }
137
138 /* Clear all sixteen possible Trunk ID routing vectors */
139 for (i = 0; i < 16; ++i) {
140 err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
141 if (err)
142 return err;
143 }
144
145 return 0;
146}
147
148/* Offset 0x09: Ingress Rate Command register
149 * Offset 0x0A: Ingress Rate Data register
150 */
151
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400152static int mv88e6xxx_g2_irl_wait(struct mv88e6xxx_chip *chip)
Vivien Didelotec561272016-09-02 14:45:33 -0400153{
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400154 return mv88e6xxx_g2_wait(chip, MV88E6XXX_G2_IRL_CMD,
155 MV88E6XXX_G2_IRL_CMD_BUSY);
156}
Vivien Didelotec561272016-09-02 14:45:33 -0400157
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400158static int mv88e6xxx_g2_irl_op(struct mv88e6xxx_chip *chip, u16 op, int port,
159 int res, int reg)
160{
161 int err;
Vivien Didelotec561272016-09-02 14:45:33 -0400162
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400163 err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_IRL_CMD,
164 MV88E6XXX_G2_IRL_CMD_BUSY | op | (port << 8) |
165 (res << 5) | reg);
166 if (err)
167 return err;
Vivien Didelotec561272016-09-02 14:45:33 -0400168
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400169 return mv88e6xxx_g2_irl_wait(chip);
170}
171
172int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
173{
174 return mv88e6xxx_g2_irl_op(chip, MV88E6352_G2_IRL_CMD_OP_INIT_ALL, port,
175 0, 0);
176}
177
178int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
179{
180 return mv88e6xxx_g2_irl_op(chip, MV88E6390_G2_IRL_CMD_OP_INIT_ALL, port,
181 0, 0);
Vivien Didelotec561272016-09-02 14:45:33 -0400182}
183
Vivien Didelot17a15942017-03-30 17:37:09 -0400184/* Offset 0x0B: Cross-chip Port VLAN (Addr) Register
185 * Offset 0x0C: Cross-chip Port VLAN Data Register
186 */
187
188static int mv88e6xxx_g2_pvt_op_wait(struct mv88e6xxx_chip *chip)
189{
190 return mv88e6xxx_g2_wait(chip, GLOBAL2_PVT_ADDR, GLOBAL2_PVT_ADDR_BUSY);
191}
192
193static int mv88e6xxx_g2_pvt_op(struct mv88e6xxx_chip *chip, int src_dev,
194 int src_port, u16 op)
195{
196 int err;
197
198 /* 9-bit Cross-chip PVT pointer: with GLOBAL2_MISC_5_BIT_PORT cleared,
199 * source device is 5-bit, source port is 4-bit.
200 */
201 op |= (src_dev & 0x1f) << 4;
202 op |= (src_port & 0xf);
203
204 err = mv88e6xxx_g2_write(chip, GLOBAL2_PVT_ADDR, op);
205 if (err)
206 return err;
207
208 return mv88e6xxx_g2_pvt_op_wait(chip);
209}
210
211int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
212 int src_port, u16 data)
213{
214 int err;
215
216 err = mv88e6xxx_g2_pvt_op_wait(chip);
217 if (err)
218 return err;
219
220 err = mv88e6xxx_g2_write(chip, GLOBAL2_PVT_DATA, data);
221 if (err)
222 return err;
223
224 return mv88e6xxx_g2_pvt_op(chip, src_dev, src_port,
225 GLOBAL2_PVT_ADDR_OP_WRITE_PVLAN);
226}
227
Vivien Didelotec561272016-09-02 14:45:33 -0400228/* Offset 0x0D: Switch MAC/WoL/WoF register */
229
230static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
231 unsigned int pointer, u8 data)
232{
233 u16 val = (pointer << 8) | data;
234
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400235 return mv88e6xxx_g2_update(chip, GLOBAL2_SWITCH_MAC, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400236}
237
238int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
239{
240 int i, err;
241
242 for (i = 0; i < 6; i++) {
243 err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
244 if (err)
245 break;
246 }
247
248 return err;
249}
250
251/* Offset 0x0F: Priority Override Table */
252
253static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
254 u8 data)
255{
256 u16 val = (pointer << 8) | (data & 0x7);
257
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400258 return mv88e6xxx_g2_update(chip, GLOBAL2_PRIO_OVERRIDE, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400259}
260
261static int mv88e6xxx_g2_clear_pot(struct mv88e6xxx_chip *chip)
262{
263 int i, err;
264
265 /* Clear all sixteen possible Priority Override entries */
266 for (i = 0; i < 16; i++) {
267 err = mv88e6xxx_g2_pot_write(chip, i, 0);
268 if (err)
269 break;
270 }
271
272 return err;
273}
274
275/* Offset 0x14: EEPROM Command
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500276 * Offset 0x15: EEPROM Data (for 16-bit data access)
277 * Offset 0x15: EEPROM Addr (for 8-bit data access)
Vivien Didelotec561272016-09-02 14:45:33 -0400278 */
279
280static int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
281{
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400282 return mv88e6xxx_g2_wait(chip, GLOBAL2_EEPROM_CMD,
283 GLOBAL2_EEPROM_CMD_BUSY |
284 GLOBAL2_EEPROM_CMD_RUNNING);
Vivien Didelotec561272016-09-02 14:45:33 -0400285}
286
287static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
288{
289 int err;
290
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400291 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_CMD, cmd);
Vivien Didelotec561272016-09-02 14:45:33 -0400292 if (err)
293 return err;
294
295 return mv88e6xxx_g2_eeprom_wait(chip);
296}
297
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500298static int mv88e6xxx_g2_eeprom_read8(struct mv88e6xxx_chip *chip,
299 u16 addr, u8 *data)
300{
301 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ;
302 int err;
303
304 err = mv88e6xxx_g2_eeprom_wait(chip);
305 if (err)
306 return err;
307
308 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_ADDR, addr);
309 if (err)
310 return err;
311
312 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
313 if (err)
314 return err;
315
316 err = mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_CMD, &cmd);
317 if (err)
318 return err;
319
320 *data = cmd & 0xff;
321
322 return 0;
323}
324
325static int mv88e6xxx_g2_eeprom_write8(struct mv88e6xxx_chip *chip,
326 u16 addr, u8 data)
327{
328 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | GLOBAL2_EEPROM_CMD_WRITE_EN;
329 int err;
330
331 err = mv88e6xxx_g2_eeprom_wait(chip);
332 if (err)
333 return err;
334
335 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_ADDR, addr);
336 if (err)
337 return err;
338
339 return mv88e6xxx_g2_eeprom_cmd(chip, cmd | data);
340}
341
Vivien Didelotec561272016-09-02 14:45:33 -0400342static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
343 u8 addr, u16 *data)
344{
345 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ | addr;
346 int err;
347
348 err = mv88e6xxx_g2_eeprom_wait(chip);
349 if (err)
350 return err;
351
352 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
353 if (err)
354 return err;
355
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400356 return mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_DATA, data);
Vivien Didelotec561272016-09-02 14:45:33 -0400357}
358
359static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
360 u8 addr, u16 data)
361{
362 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | addr;
363 int err;
364
365 err = mv88e6xxx_g2_eeprom_wait(chip);
366 if (err)
367 return err;
368
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400369 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_DATA, data);
Vivien Didelotec561272016-09-02 14:45:33 -0400370 if (err)
371 return err;
372
373 return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
374}
375
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500376int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
377 struct ethtool_eeprom *eeprom, u8 *data)
378{
379 unsigned int offset = eeprom->offset;
380 unsigned int len = eeprom->len;
381 int err;
382
383 eeprom->len = 0;
384
385 while (len) {
386 err = mv88e6xxx_g2_eeprom_read8(chip, offset, data);
387 if (err)
388 return err;
389
390 eeprom->len++;
391 offset++;
392 data++;
393 len--;
394 }
395
396 return 0;
397}
398
399int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
400 struct ethtool_eeprom *eeprom, u8 *data)
401{
402 unsigned int offset = eeprom->offset;
403 unsigned int len = eeprom->len;
404 int err;
405
406 eeprom->len = 0;
407
408 while (len) {
409 err = mv88e6xxx_g2_eeprom_write8(chip, offset, *data);
410 if (err)
411 return err;
412
413 eeprom->len++;
414 offset++;
415 data++;
416 len--;
417 }
418
419 return 0;
420}
421
Vivien Didelotec561272016-09-02 14:45:33 -0400422int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
423 struct ethtool_eeprom *eeprom, u8 *data)
424{
425 unsigned int offset = eeprom->offset;
426 unsigned int len = eeprom->len;
427 u16 val;
428 int err;
429
430 eeprom->len = 0;
431
432 if (offset & 1) {
433 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
434 if (err)
435 return err;
436
437 *data++ = (val >> 8) & 0xff;
438
439 offset++;
440 len--;
441 eeprom->len++;
442 }
443
444 while (len >= 2) {
445 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
446 if (err)
447 return err;
448
449 *data++ = val & 0xff;
450 *data++ = (val >> 8) & 0xff;
451
452 offset += 2;
453 len -= 2;
454 eeprom->len += 2;
455 }
456
457 if (len) {
458 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
459 if (err)
460 return err;
461
462 *data++ = val & 0xff;
463
464 offset++;
465 len--;
466 eeprom->len++;
467 }
468
469 return 0;
470}
471
472int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
473 struct ethtool_eeprom *eeprom, u8 *data)
474{
475 unsigned int offset = eeprom->offset;
476 unsigned int len = eeprom->len;
477 u16 val;
478 int err;
479
480 /* Ensure the RO WriteEn bit is set */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400481 err = mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_CMD, &val);
Vivien Didelotec561272016-09-02 14:45:33 -0400482 if (err)
483 return err;
484
485 if (!(val & GLOBAL2_EEPROM_CMD_WRITE_EN))
486 return -EROFS;
487
488 eeprom->len = 0;
489
490 if (offset & 1) {
491 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
492 if (err)
493 return err;
494
495 val = (*data++ << 8) | (val & 0xff);
496
497 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
498 if (err)
499 return err;
500
501 offset++;
502 len--;
503 eeprom->len++;
504 }
505
506 while (len >= 2) {
507 val = *data++;
508 val |= *data++ << 8;
509
510 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
511 if (err)
512 return err;
513
514 offset += 2;
515 len -= 2;
516 eeprom->len += 2;
517 }
518
519 if (len) {
520 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
521 if (err)
522 return err;
523
524 val = (val & 0xff00) | *data++;
525
526 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
527 if (err)
528 return err;
529
530 offset++;
531 len--;
532 eeprom->len++;
533 }
534
535 return 0;
536}
537
538/* Offset 0x18: SMI PHY Command Register
539 * Offset 0x19: SMI PHY Data Register
540 */
541
542static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
543{
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400544 return mv88e6xxx_g2_wait(chip, GLOBAL2_SMI_PHY_CMD,
545 GLOBAL2_SMI_PHY_CMD_BUSY);
Vivien Didelotec561272016-09-02 14:45:33 -0400546}
547
548static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
549{
550 int err;
551
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400552 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_CMD, cmd);
Vivien Didelotec561272016-09-02 14:45:33 -0400553 if (err)
554 return err;
555
556 return mv88e6xxx_g2_smi_phy_wait(chip);
557}
558
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100559static int mv88e6xxx_g2_smi_phy_write_addr(struct mv88e6xxx_chip *chip,
560 int addr, int device, int reg,
561 bool external)
Vivien Didelotec561272016-09-02 14:45:33 -0400562{
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100563 int cmd = SMI_CMD_OP_45_WRITE_ADDR | (addr << 5) | device;
Vivien Didelotec561272016-09-02 14:45:33 -0400564 int err;
565
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100566 if (external)
567 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
568
569 err = mv88e6xxx_g2_smi_phy_wait(chip);
570 if (err)
571 return err;
572
573 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_DATA, reg);
574 if (err)
575 return err;
576
577 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
578}
579
Florian Fainelli54a88e42017-04-06 12:42:16 -0700580static int mv88e6xxx_g2_smi_phy_read_c45(struct mv88e6xxx_chip *chip,
581 int addr, int reg_c45, u16 *val,
582 bool external)
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100583{
584 int device = (reg_c45 >> 16) & 0x1f;
585 int reg = reg_c45 & 0xffff;
586 int err;
587 u16 cmd;
588
589 err = mv88e6xxx_g2_smi_phy_write_addr(chip, addr, device, reg,
590 external);
591 if (err)
592 return err;
593
594 cmd = GLOBAL2_SMI_PHY_CMD_OP_45_READ_DATA | (addr << 5) | device;
595
596 if (external)
597 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
598
599 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
600 if (err)
601 return err;
602
603 err = mv88e6xxx_g2_read(chip, GLOBAL2_SMI_PHY_DATA, val);
604 if (err)
605 return err;
606
607 err = *val;
608
609 return 0;
610}
611
Florian Fainelli54a88e42017-04-06 12:42:16 -0700612static int mv88e6xxx_g2_smi_phy_read_c22(struct mv88e6xxx_chip *chip,
613 int addr, int reg, u16 *val,
614 bool external)
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100615{
616 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA | (addr << 5) | reg;
617 int err;
618
619 if (external)
Andrew Lunnc61a6a72017-01-24 14:53:51 +0100620 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
621
Vivien Didelotec561272016-09-02 14:45:33 -0400622 err = mv88e6xxx_g2_smi_phy_wait(chip);
623 if (err)
624 return err;
625
626 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
627 if (err)
628 return err;
629
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400630 return mv88e6xxx_g2_read(chip, GLOBAL2_SMI_PHY_DATA, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400631}
632
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100633int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
634 struct mii_bus *bus,
635 int addr, int reg, u16 *val)
636{
637 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
638 bool external = mdio_bus->external;
639
640 if (reg & MII_ADDR_C45)
641 return mv88e6xxx_g2_smi_phy_read_c45(chip, addr, reg, val,
642 external);
643 return mv88e6xxx_g2_smi_phy_read_c22(chip, addr, reg, val, external);
644}
645
Florian Fainelli54a88e42017-04-06 12:42:16 -0700646static int mv88e6xxx_g2_smi_phy_write_c45(struct mv88e6xxx_chip *chip,
647 int addr, int reg_c45, u16 val,
648 bool external)
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100649{
650 int device = (reg_c45 >> 16) & 0x1f;
651 int reg = reg_c45 & 0xffff;
652 int err;
653 u16 cmd;
654
655 err = mv88e6xxx_g2_smi_phy_write_addr(chip, addr, device, reg,
656 external);
657 if (err)
658 return err;
659
660 cmd = GLOBAL2_SMI_PHY_CMD_OP_45_WRITE_DATA | (addr << 5) | device;
661
662 if (external)
663 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
664
665 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_DATA, val);
666 if (err)
667 return err;
668
669 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
670 if (err)
671 return err;
672
673 return 0;
674}
675
Florian Fainelli54a88e42017-04-06 12:42:16 -0700676static int mv88e6xxx_g2_smi_phy_write_c22(struct mv88e6xxx_chip *chip,
677 int addr, int reg, u16 val,
678 bool external)
Vivien Didelotec561272016-09-02 14:45:33 -0400679{
680 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA | (addr << 5) | reg;
681 int err;
682
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100683 if (external)
Andrew Lunnc61a6a72017-01-24 14:53:51 +0100684 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
685
Vivien Didelotec561272016-09-02 14:45:33 -0400686 err = mv88e6xxx_g2_smi_phy_wait(chip);
687 if (err)
688 return err;
689
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400690 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_DATA, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400691 if (err)
692 return err;
693
694 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
695}
696
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100697int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
698 struct mii_bus *bus,
699 int addr, int reg, u16 val)
700{
701 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
702 bool external = mdio_bus->external;
703
704 if (reg & MII_ADDR_C45)
705 return mv88e6xxx_g2_smi_phy_write_c45(chip, addr, reg, val,
706 external);
707
708 return mv88e6xxx_g2_smi_phy_write_c22(chip, addr, reg, val, external);
709}
710
Andrew Lunnfcd25162017-02-09 00:03:42 +0100711static int mv88e6097_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
712{
713 u16 reg;
714
715 mv88e6xxx_g2_read(chip, GLOBAL2_WDOG_CONTROL, &reg);
716
717 dev_info(chip->dev, "Watchdog event: 0x%04x", reg);
718
719 return IRQ_HANDLED;
720}
721
722static void mv88e6097_watchdog_free(struct mv88e6xxx_chip *chip)
723{
724 u16 reg;
725
726 mv88e6xxx_g2_read(chip, GLOBAL2_WDOG_CONTROL, &reg);
727
728 reg &= ~(GLOBAL2_WDOG_CONTROL_EGRESS_ENABLE |
729 GLOBAL2_WDOG_CONTROL_QC_ENABLE);
730
731 mv88e6xxx_g2_write(chip, GLOBAL2_WDOG_CONTROL, reg);
732}
733
734static int mv88e6097_watchdog_setup(struct mv88e6xxx_chip *chip)
735{
736 return mv88e6xxx_g2_write(chip, GLOBAL2_WDOG_CONTROL,
737 GLOBAL2_WDOG_CONTROL_EGRESS_ENABLE |
738 GLOBAL2_WDOG_CONTROL_QC_ENABLE |
739 GLOBAL2_WDOG_CONTROL_SWRESET);
740}
741
742const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {
743 .irq_action = mv88e6097_watchdog_action,
744 .irq_setup = mv88e6097_watchdog_setup,
745 .irq_free = mv88e6097_watchdog_free,
746};
747
Andrew Lunn61303732017-02-09 00:03:43 +0100748static int mv88e6390_watchdog_setup(struct mv88e6xxx_chip *chip)
749{
750 return mv88e6xxx_g2_update(chip, GLOBAL2_WDOG_CONTROL,
751 GLOBAL2_WDOG_INT_ENABLE |
752 GLOBAL2_WDOG_CUT_THROUGH |
753 GLOBAL2_WDOG_QUEUE_CONTROLLER |
754 GLOBAL2_WDOG_EGRESS |
755 GLOBAL2_WDOG_FORCE_IRQ);
756}
757
758static int mv88e6390_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
759{
760 int err;
761 u16 reg;
762
763 mv88e6xxx_g2_write(chip, GLOBAL2_WDOG_CONTROL, GLOBAL2_WDOG_EVENT);
764 err = mv88e6xxx_g2_read(chip, GLOBAL2_WDOG_CONTROL, &reg);
765
766 dev_info(chip->dev, "Watchdog event: 0x%04x",
767 reg & GLOBAL2_WDOG_DATA_MASK);
768
769 mv88e6xxx_g2_write(chip, GLOBAL2_WDOG_CONTROL, GLOBAL2_WDOG_HISTORY);
770 err = mv88e6xxx_g2_read(chip, GLOBAL2_WDOG_CONTROL, &reg);
771
772 dev_info(chip->dev, "Watchdog history: 0x%04x",
773 reg & GLOBAL2_WDOG_DATA_MASK);
774
775 /* Trigger a software reset to try to recover the switch */
776 if (chip->info->ops->reset)
777 chip->info->ops->reset(chip);
778
779 mv88e6390_watchdog_setup(chip);
780
781 return IRQ_HANDLED;
782}
783
784static void mv88e6390_watchdog_free(struct mv88e6xxx_chip *chip)
785{
786 mv88e6xxx_g2_update(chip, GLOBAL2_WDOG_CONTROL,
787 GLOBAL2_WDOG_INT_ENABLE);
788}
789
790const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {
791 .irq_action = mv88e6390_watchdog_action,
792 .irq_setup = mv88e6390_watchdog_setup,
793 .irq_free = mv88e6390_watchdog_free,
794};
795
Andrew Lunnfcd25162017-02-09 00:03:42 +0100796static irqreturn_t mv88e6xxx_g2_watchdog_thread_fn(int irq, void *dev_id)
797{
798 struct mv88e6xxx_chip *chip = dev_id;
799 irqreturn_t ret = IRQ_NONE;
800
801 mutex_lock(&chip->reg_lock);
802 if (chip->info->ops->watchdog_ops->irq_action)
803 ret = chip->info->ops->watchdog_ops->irq_action(chip, irq);
804 mutex_unlock(&chip->reg_lock);
805
806 return ret;
807}
808
809static void mv88e6xxx_g2_watchdog_free(struct mv88e6xxx_chip *chip)
810{
811 mutex_lock(&chip->reg_lock);
812 if (chip->info->ops->watchdog_ops->irq_free)
813 chip->info->ops->watchdog_ops->irq_free(chip);
814 mutex_unlock(&chip->reg_lock);
815
816 free_irq(chip->watchdog_irq, chip);
817 irq_dispose_mapping(chip->watchdog_irq);
818}
819
820static int mv88e6xxx_g2_watchdog_setup(struct mv88e6xxx_chip *chip)
821{
822 int err;
823
824 chip->watchdog_irq = irq_find_mapping(chip->g2_irq.domain,
825 GLOBAL2_INT_SOURCE_WATCHDOG);
826 if (chip->watchdog_irq < 0)
827 return chip->watchdog_irq;
828
829 err = request_threaded_irq(chip->watchdog_irq, NULL,
830 mv88e6xxx_g2_watchdog_thread_fn,
831 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
832 "mv88e6xxx-watchdog", chip);
833 if (err)
834 return err;
835
836 mutex_lock(&chip->reg_lock);
837 if (chip->info->ops->watchdog_ops->irq_setup)
838 err = chip->info->ops->watchdog_ops->irq_setup(chip);
839 mutex_unlock(&chip->reg_lock);
840
841 return err;
842}
843
Vivien Didelot81228992017-03-30 17:37:08 -0400844/* Offset 0x1D: Misc Register */
845
846static int mv88e6xxx_g2_misc_5_bit_port(struct mv88e6xxx_chip *chip,
847 bool port_5_bit)
848{
849 u16 val;
850 int err;
851
852 err = mv88e6xxx_g2_read(chip, GLOBAL2_MISC, &val);
853 if (err)
854 return err;
855
856 if (port_5_bit)
857 val |= GLOBAL2_MISC_5_BIT_PORT;
858 else
859 val &= ~GLOBAL2_MISC_5_BIT_PORT;
860
861 return mv88e6xxx_g2_write(chip, GLOBAL2_MISC, val);
862}
863
864int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
865{
866 return mv88e6xxx_g2_misc_5_bit_port(chip, false);
867}
868
Andrew Lunndc30c352016-10-16 19:56:49 +0200869static void mv88e6xxx_g2_irq_mask(struct irq_data *d)
870{
871 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
872 unsigned int n = d->hwirq;
873
874 chip->g2_irq.masked |= (1 << n);
875}
876
877static void mv88e6xxx_g2_irq_unmask(struct irq_data *d)
878{
879 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
880 unsigned int n = d->hwirq;
881
882 chip->g2_irq.masked &= ~(1 << n);
883}
884
885static irqreturn_t mv88e6xxx_g2_irq_thread_fn(int irq, void *dev_id)
886{
887 struct mv88e6xxx_chip *chip = dev_id;
888 unsigned int nhandled = 0;
889 unsigned int sub_irq;
890 unsigned int n;
891 int err;
892 u16 reg;
893
894 mutex_lock(&chip->reg_lock);
895 err = mv88e6xxx_g2_read(chip, GLOBAL2_INT_SOURCE, &reg);
896 mutex_unlock(&chip->reg_lock);
897 if (err)
898 goto out;
899
900 for (n = 0; n < 16; ++n) {
901 if (reg & (1 << n)) {
902 sub_irq = irq_find_mapping(chip->g2_irq.domain, n);
903 handle_nested_irq(sub_irq);
904 ++nhandled;
905 }
906 }
907out:
908 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
909}
910
911static void mv88e6xxx_g2_irq_bus_lock(struct irq_data *d)
912{
913 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
914
915 mutex_lock(&chip->reg_lock);
916}
917
918static void mv88e6xxx_g2_irq_bus_sync_unlock(struct irq_data *d)
919{
920 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
921
922 mv88e6xxx_g2_write(chip, GLOBAL2_INT_MASK, ~chip->g2_irq.masked);
923
924 mutex_unlock(&chip->reg_lock);
925}
926
927static struct irq_chip mv88e6xxx_g2_irq_chip = {
928 .name = "mv88e6xxx-g2",
929 .irq_mask = mv88e6xxx_g2_irq_mask,
930 .irq_unmask = mv88e6xxx_g2_irq_unmask,
931 .irq_bus_lock = mv88e6xxx_g2_irq_bus_lock,
932 .irq_bus_sync_unlock = mv88e6xxx_g2_irq_bus_sync_unlock,
933};
934
935static int mv88e6xxx_g2_irq_domain_map(struct irq_domain *d,
936 unsigned int irq,
937 irq_hw_number_t hwirq)
938{
939 struct mv88e6xxx_chip *chip = d->host_data;
940
941 irq_set_chip_data(irq, d->host_data);
942 irq_set_chip_and_handler(irq, &chip->g2_irq.chip, handle_level_irq);
943 irq_set_noprobe(irq);
944
945 return 0;
946}
947
948static const struct irq_domain_ops mv88e6xxx_g2_irq_domain_ops = {
949 .map = mv88e6xxx_g2_irq_domain_map,
950 .xlate = irq_domain_xlate_twocell,
951};
952
953void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
954{
955 int irq, virq;
956
Andrew Lunnfcd25162017-02-09 00:03:42 +0100957 mv88e6xxx_g2_watchdog_free(chip);
958
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100959 free_irq(chip->device_irq, chip);
960 irq_dispose_mapping(chip->device_irq);
961
Andrew Lunndc30c352016-10-16 19:56:49 +0200962 for (irq = 0; irq < 16; irq++) {
963 virq = irq_find_mapping(chip->g2_irq.domain, irq);
964 irq_dispose_mapping(virq);
965 }
966
967 irq_domain_remove(chip->g2_irq.domain);
968}
969
970int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
971{
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100972 int err, irq, virq;
Andrew Lunndc30c352016-10-16 19:56:49 +0200973
974 if (!chip->dev->of_node)
975 return -EINVAL;
976
977 chip->g2_irq.domain = irq_domain_add_simple(
978 chip->dev->of_node, 16, 0, &mv88e6xxx_g2_irq_domain_ops, chip);
979 if (!chip->g2_irq.domain)
980 return -ENOMEM;
981
982 for (irq = 0; irq < 16; irq++)
983 irq_create_mapping(chip->g2_irq.domain, irq);
984
985 chip->g2_irq.chip = mv88e6xxx_g2_irq_chip;
986 chip->g2_irq.masked = ~0;
987
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100988 chip->device_irq = irq_find_mapping(chip->g1_irq.domain,
Vivien Didelot82466922017-06-15 12:13:59 -0400989 MV88E6XXX_G1_STS_IRQ_DEVICE);
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100990 if (chip->device_irq < 0) {
991 err = chip->device_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +0200992 goto out;
993 }
994
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100995 err = request_threaded_irq(chip->device_irq, NULL,
996 mv88e6xxx_g2_irq_thread_fn,
997 IRQF_ONESHOT, "mv88e6xxx-g1", chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200998 if (err)
999 goto out;
1000
Andrew Lunnfcd25162017-02-09 00:03:42 +01001001 return mv88e6xxx_g2_watchdog_setup(chip);
Andrew Lunn8e757eb2016-11-20 20:14:18 +01001002
Andrew Lunndc30c352016-10-16 19:56:49 +02001003out:
Andrew Lunn8e757eb2016-11-20 20:14:18 +01001004 for (irq = 0; irq < 16; irq++) {
1005 virq = irq_find_mapping(chip->g2_irq.domain, irq);
1006 irq_dispose_mapping(virq);
1007 }
1008
1009 irq_domain_remove(chip->g2_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +02001010
1011 return err;
1012}
1013
Vivien Didelotec561272016-09-02 14:45:33 -04001014int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
1015{
1016 u16 reg;
1017 int err;
1018
Vivien Didelotec561272016-09-02 14:45:33 -04001019 /* Ignore removed tag data on doubly tagged packets, disable
1020 * flow control messages, force flow control priority to the
1021 * highest, and send all special multicast frames to the CPU
1022 * port at the highest priority.
1023 */
1024 reg = GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI | (0x7 << 4);
1025 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X) ||
1026 mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X))
1027 reg |= GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x7;
Vivien Didelot9fe850f2016-09-29 12:21:54 -04001028 err = mv88e6xxx_g2_write(chip, GLOBAL2_SWITCH_MGMT, reg);
Vivien Didelotec561272016-09-02 14:45:33 -04001029 if (err)
1030 return err;
1031
1032 /* Program the DSA routing table. */
1033 err = mv88e6xxx_g2_set_device_mapping(chip);
1034 if (err)
1035 return err;
1036
1037 /* Clear all trunk masks and mapping. */
1038 err = mv88e6xxx_g2_clear_trunk(chip);
1039 if (err)
1040 return err;
1041
Vivien Didelotec561272016-09-02 14:45:33 -04001042 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_POT)) {
1043 /* Clear the priority override table. */
1044 err = mv88e6xxx_g2_clear_pot(chip);
1045 if (err)
1046 return err;
1047 }
1048
1049 return 0;
1050}