blob: 2df9e6050c2f382fea2d09f6a95e634210d3a88f [file] [log] [blame]
Afzal Mohammed6cfd8112013-06-03 18:49:54 +05301/*
2 * Device Tree Source for AM4372 SoC
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
9 */
10
Balaji T Kd2885db2014-03-03 20:20:20 +053011#include <dt-bindings/gpio/gpio.h>
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053012#include <dt-bindings/interrupt-controller/arm-gic.h>
13
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053014/ {
15 compatible = "ti,am4372", "ti,am43";
Marc Zyngier7136d452015-03-11 15:43:49 +000016 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillas75813022016-08-31 12:35:25 +020017 #address-cells = <1>;
18 #size-cells = <1>;
Javier Martinez Canillasce950772016-12-19 11:44:38 -030019 chosen { };
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053020
Javier Martinez Canillas9194cf4d2016-08-31 12:35:32 +020021 memory@0 {
Javier Martinez Canillas75813022016-08-31 12:35:25 +020022 device_type = "memory";
23 reg = <0 0>;
24 };
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053025
26 aliases {
Nishanth Menon6a968672013-10-16 15:21:04 -050027 i2c0 = &i2c0;
28 i2c1 = &i2c1;
29 i2c2 = &i2c2;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053030 serial0 = &uart0;
Sekhar Nori71256d92015-07-20 16:42:20 +053031 serial1 = &uart1;
32 serial2 = &uart2;
33 serial3 = &uart3;
34 serial4 = &uart4;
35 serial5 = &uart5;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +053036 ethernet0 = &cpsw_emac0;
37 ethernet1 = &cpsw_emac1;
Mugunthan V Ne05edea2015-11-19 12:31:02 +053038 spi0 = &qspi;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053039 };
40
41 cpus {
Afzal Mohammed738c7402013-08-02 19:16:13 +053042 #address-cells = <1>;
43 #size-cells = <0>;
Felipe Balbi08ecb282014-06-23 13:20:58 -050044 cpu: cpu@0 {
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053045 compatible = "arm,cortex-a9";
Afzal Mohammed738c7402013-08-02 19:16:13 +053046 device_type = "cpu";
47 reg = <0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060048
49 clocks = <&dpll_mpu_ck>;
50 clock-names = "cpu";
51
Dave Gerlach6da9c792016-05-18 18:36:29 -050052 operating-points-v2 = <&cpu0_opp_table>;
53 ti,syscon-efuse = <&scm_conf 0x610 0x3f 0>;
54 ti,syscon-rev = <&scm_conf 0x600>;
55
Nishanth Menon8d766fa2014-01-29 12:19:17 -060056 clock-latency = <300000>; /* From omap-cpufreq driver */
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053057 };
58 };
59
Dave Gerlach6da9c792016-05-18 18:36:29 -050060 cpu0_opp_table: opp_table0 {
61 compatible = "operating-points-v2";
62
63 opp50@300000000 {
64 opp-hz = /bits/ 64 <300000000>;
65 opp-microvolt = <950000 931000 969000>;
66 opp-supported-hw = <0xFF 0x01>;
67 opp-suspend;
68 };
69
70 opp100@600000000 {
71 opp-hz = /bits/ 64 <600000000>;
72 opp-microvolt = <1100000 1078000 1122000>;
73 opp-supported-hw = <0xFF 0x04>;
74 };
75
76 opp120@720000000 {
77 opp-hz = /bits/ 64 <720000000>;
78 opp-microvolt = <1200000 1176000 1224000>;
79 opp-supported-hw = <0xFF 0x08>;
80 };
81
82 oppturbo@800000000 {
83 opp-hz = /bits/ 64 <800000000>;
84 opp-microvolt = <1260000 1234800 1285200>;
85 opp-supported-hw = <0xFF 0x10>;
86 };
87
88 oppnitro@1000000000 {
89 opp-hz = /bits/ 64 <1000000000>;
90 opp-microvolt = <1325000 1298500 1351500>;
91 opp-supported-hw = <0xFF 0x20>;
92 };
93 };
94
Afzal Mohammed6cfd8112013-06-03 18:49:54 +053095 gic: interrupt-controller@48241000 {
96 compatible = "arm,cortex-a9-gic";
97 interrupt-controller;
98 #interrupt-cells = <3>;
99 reg = <0x48241000 0x1000>,
100 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000101 interrupt-parent = <&gic>;
102 };
103
104 wakeupgen: interrupt-controller@48281000 {
105 compatible = "ti,omap4-wugen-mpu";
106 interrupt-controller;
107 #interrupt-cells = <3>;
108 reg = <0x48281000 0x1000>;
109 interrupt-parent = <&gic>;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530110 };
111
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500112 scu: scu@48240000 {
113 compatible = "arm,cortex-a9-scu";
114 reg = <0x48240000 0x100>;
115 };
116
117 global_timer: timer@48240200 {
118 compatible = "arm,cortex-a9-global-timer";
119 reg = <0x48240200 0x100>;
Grygorii Strashko84fb2252015-12-28 15:52:04 +0200120 interrupts = <GIC_PPI 11 IRQ_TYPE_EDGE_RISING>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500121 interrupt-parent = <&gic>;
Grygorii Strashko14054fb2015-11-30 17:56:38 +0200122 clocks = <&mpu_periphclk>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500123 };
124
125 local_timer: timer@48240600 {
126 compatible = "arm,cortex-a9-twd-timer";
127 reg = <0x48240600 0x100>;
Grygorii Strashko84fb2252015-12-28 15:52:04 +0200128 interrupts = <GIC_PPI 13 IRQ_TYPE_EDGE_RISING>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500129 interrupt-parent = <&gic>;
Grygorii Strashko14054fb2015-11-30 17:56:38 +0200130 clocks = <&mpu_periphclk>;
Felipe Balbi8cbd4c2f2015-08-12 14:56:54 -0500131 };
132
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530133 l2-cache-controller@48242000 {
134 compatible = "arm,pl310-cache";
135 reg = <0x48242000 0x1000>;
136 cache-unified;
137 cache-level = <2>;
138 };
139
Javier Martinez Canillasf515f812016-08-01 12:46:55 -0400140 ocp@44000000 {
Afzal Mohammed2eeddb82013-12-02 17:48:57 +0530141 compatible = "ti,am4372-l3-noc", "simple-bus";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530142 #address-cells = <1>;
143 #size-cells = <1>;
144 ranges;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530145 ti,hwmods = "l3_main";
Afzal Mohammed2eeddb82013-12-02 17:48:57 +0530146 reg = <0x44000000 0x400000
147 0x44800000 0x400000>;
148 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
149 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530150
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200151 l4_wkup: l4_wkup@44c00000 {
152 compatible = "ti,am4-l4-wkup", "simple-bus";
153 #address-cells = <1>;
154 #size-cells = <1>;
155 ranges = <0 0x44c00000 0x287000>;
Tero Kristo6a679202013-08-02 19:12:04 +0300156
Suman Anna340204222015-07-13 12:34:55 -0500157 wkup_m3: wkup_m3@100000 {
158 compatible = "ti,am4372-wkup-m3";
159 reg = <0x100000 0x4000>,
160 <0x180000 0x2000>;
161 reg-names = "umem", "dmem";
162 ti,hwmods = "wkup_m3";
163 ti,pm-firmware = "am335x-pm-firmware.elf";
164 };
165
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200166 prcm: prcm@1f0000 {
167 compatible = "ti,am4-prcm";
168 reg = <0x1f0000 0x11000>;
Keerthy6e487002015-06-22 11:52:53 +0530169 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200170
171 prcm_clocks: clocks {
172 #address-cells = <1>;
173 #size-cells = <0>;
174 };
175
176 prcm_clockdomains: clockdomains {
177 };
178 };
179
180 scm: scm@210000 {
181 compatible = "ti,am4-scm", "simple-bus";
182 reg = <0x210000 0x4000>;
Tero Kristo6a679202013-08-02 19:12:04 +0300183 #address-cells = <1>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200184 #size-cells = <1>;
185 ranges = <0 0x210000 0x4000>;
Tero Kristo6a679202013-08-02 19:12:04 +0300186
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200187 am43xx_pinmux: pinmux@800 {
188 compatible = "ti,am437-padconf",
189 "pinctrl-single";
190 reg = <0x800 0x31c>;
191 #address-cells = <1>;
192 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700193 #pinctrl-cells = <1>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200194 #interrupt-cells = <1>;
195 interrupt-controller;
196 pinctrl-single,register-width = <32>;
197 pinctrl-single,function-mask = <0xffffffff>;
198 };
Tero Kristo6a679202013-08-02 19:12:04 +0300199
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200200 scm_conf: scm_conf@0 {
201 compatible = "syscon";
202 reg = <0x0 0x800>;
203 #address-cells = <1>;
204 #size-cells = <1>;
Tero Kristo6a679202013-08-02 19:12:04 +0300205
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200206 scm_clocks: clocks {
207 #address-cells = <1>;
208 #size-cells = <0>;
209 };
210 };
Tero Kristo6a679202013-08-02 19:12:04 +0300211
Suman Annac9ab94d2015-07-17 16:08:04 -0500212 wkup_m3_ipc: wkup_m3_ipc@1324 {
213 compatible = "ti,am4372-wkup-m3-ipc";
214 reg = <0x1324 0x44>;
215 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
216 ti,rproc = <&wkup_m3>;
217 mboxes = <&mailbox &mbox_wkupm3>;
218 };
219
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200220 edma_xbar: dma-router@f90 {
221 compatible = "ti,am335x-edma-crossbar";
222 reg = <0xf90 0x40>;
223 #dma-cells = <3>;
224 dma-requests = <64>;
225 dma-masters = <&edma>;
226 };
227
Tero Kristo83a5d6c2015-02-12 10:25:40 +0200228 scm_clockdomains: clockdomains {
229 };
Tero Kristo6a679202013-08-02 19:12:04 +0300230 };
231 };
232
Dave Gerlachfff75ee2015-05-06 12:25:33 -0500233 emif: emif@4c000000 {
234 compatible = "ti,emif-am4372";
235 reg = <0x4c000000 0x1000000>;
236 ti,hwmods = "emif";
237 };
238
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530239 edma: edma@49000000 {
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200240 compatible = "ti,edma3-tpcc";
241 ti,hwmods = "tpcc";
242 reg = <0x49000000 0x10000>;
243 reg-names = "edma3_cc";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530244 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200245 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
246 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
Robert P. J. Daya5206552016-05-24 17:20:28 -0400247 interrupt-names = "edma3_ccint", "edma3_mperr",
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200248 "edma3_ccerrint";
249 dma-requests = <64>;
250 #dma-cells = <2>;
251
252 ti,tptcs = <&edma_tptc0 7>, <&edma_tptc1 5>,
253 <&edma_tptc2 0>;
254
Tero Kristod41676d2016-03-14 11:01:50 +0200255 ti,edma-memcpy-channels = <58 59>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200256 };
257
258 edma_tptc0: tptc@49800000 {
259 compatible = "ti,edma3-tptc";
260 ti,hwmods = "tptc0";
261 reg = <0x49800000 0x100000>;
262 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
263 interrupt-names = "edma3_tcerrint";
264 };
265
266 edma_tptc1: tptc@49900000 {
267 compatible = "ti,edma3-tptc";
268 ti,hwmods = "tptc1";
269 reg = <0x49900000 0x100000>;
270 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
271 interrupt-names = "edma3_tcerrint";
272 };
273
274 edma_tptc2: tptc@49a00000 {
275 compatible = "ti,edma3-tptc";
276 ti,hwmods = "tptc2";
277 reg = <0x49a00000 0x100000>;
278 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
279 interrupt-names = "edma3_tcerrint";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530280 };
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530281
282 uart0: serial@44e09000 {
283 compatible = "ti,am4372-uart","ti,omap2-uart";
284 reg = <0x44e09000 0x2000>;
285 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530286 ti,hwmods = "uart1";
287 };
288
289 uart1: serial@48022000 {
290 compatible = "ti,am4372-uart","ti,omap2-uart";
291 reg = <0x48022000 0x2000>;
292 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
293 ti,hwmods = "uart2";
294 status = "disabled";
295 };
296
297 uart2: serial@48024000 {
298 compatible = "ti,am4372-uart","ti,omap2-uart";
299 reg = <0x48024000 0x2000>;
300 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
301 ti,hwmods = "uart3";
302 status = "disabled";
303 };
304
305 uart3: serial@481a6000 {
306 compatible = "ti,am4372-uart","ti,omap2-uart";
307 reg = <0x481a6000 0x2000>;
308 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
309 ti,hwmods = "uart4";
310 status = "disabled";
311 };
312
313 uart4: serial@481a8000 {
314 compatible = "ti,am4372-uart","ti,omap2-uart";
315 reg = <0x481a8000 0x2000>;
316 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
317 ti,hwmods = "uart5";
318 status = "disabled";
319 };
320
321 uart5: serial@481aa000 {
322 compatible = "ti,am4372-uart","ti,omap2-uart";
323 reg = <0x481aa000 0x2000>;
324 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
325 ti,hwmods = "uart6";
326 status = "disabled";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530327 };
328
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530329 mailbox: mailbox@480C8000 {
330 compatible = "ti,omap4-mailbox";
331 reg = <0x480C8000 0x200>;
332 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
333 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600334 #mbox-cells = <1>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530335 ti,mbox-num-users = <4>;
336 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500337 mbox_wkupm3: wkup_m3 {
Keerthycf19f3ab2015-07-17 16:08:02 -0500338 ti,mbox-send-noirq;
Suman Annad27704d2014-09-10 14:27:23 -0500339 ti,mbox-tx = <0 0 0>;
340 ti,mbox-rx = <0 0 3>;
341 };
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530342 };
343
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530344 timer1: timer@44e31000 {
345 compatible = "ti,am4372-timer-1ms","ti,am335x-timer-1ms";
346 reg = <0x44e31000 0x400>;
347 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
348 ti,timer-alwon;
Afzal Mohammed73456012013-08-02 19:16:35 +0530349 ti,hwmods = "timer1";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530350 };
351
352 timer2: timer@48040000 {
353 compatible = "ti,am4372-timer","ti,am335x-timer";
354 reg = <0x48040000 0x400>;
355 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530356 ti,hwmods = "timer2";
357 };
358
359 timer3: timer@48042000 {
360 compatible = "ti,am4372-timer","ti,am335x-timer";
361 reg = <0x48042000 0x400>;
362 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
363 ti,hwmods = "timer3";
364 status = "disabled";
365 };
366
367 timer4: timer@48044000 {
368 compatible = "ti,am4372-timer","ti,am335x-timer";
369 reg = <0x48044000 0x400>;
370 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
371 ti,timer-pwm;
372 ti,hwmods = "timer4";
373 status = "disabled";
374 };
375
376 timer5: timer@48046000 {
377 compatible = "ti,am4372-timer","ti,am335x-timer";
378 reg = <0x48046000 0x400>;
379 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
380 ti,timer-pwm;
381 ti,hwmods = "timer5";
382 status = "disabled";
383 };
384
385 timer6: timer@48048000 {
386 compatible = "ti,am4372-timer","ti,am335x-timer";
387 reg = <0x48048000 0x400>;
388 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
389 ti,timer-pwm;
390 ti,hwmods = "timer6";
391 status = "disabled";
392 };
393
394 timer7: timer@4804a000 {
395 compatible = "ti,am4372-timer","ti,am335x-timer";
396 reg = <0x4804a000 0x400>;
397 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
398 ti,timer-pwm;
399 ti,hwmods = "timer7";
400 status = "disabled";
401 };
402
403 timer8: timer@481c1000 {
404 compatible = "ti,am4372-timer","ti,am335x-timer";
405 reg = <0x481c1000 0x400>;
406 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
407 ti,hwmods = "timer8";
408 status = "disabled";
409 };
410
411 timer9: timer@4833d000 {
412 compatible = "ti,am4372-timer","ti,am335x-timer";
413 reg = <0x4833d000 0x400>;
414 interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
415 ti,hwmods = "timer9";
416 status = "disabled";
417 };
418
419 timer10: timer@4833f000 {
420 compatible = "ti,am4372-timer","ti,am335x-timer";
421 reg = <0x4833f000 0x400>;
422 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
423 ti,hwmods = "timer10";
424 status = "disabled";
425 };
426
427 timer11: timer@48341000 {
428 compatible = "ti,am4372-timer","ti,am335x-timer";
429 reg = <0x48341000 0x400>;
430 interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
431 ti,hwmods = "timer11";
432 status = "disabled";
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530433 };
434
435 counter32k: counter@44e86000 {
436 compatible = "ti,am4372-counter32k","ti,omap-counter32k";
437 reg = <0x44e86000 0x40>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530438 ti,hwmods = "counter_32k";
439 };
440
Felipe Balbi08ecb282014-06-23 13:20:58 -0500441 rtc: rtc@44e3e000 {
Keerthy05743b32015-08-07 10:37:19 +0530442 compatible = "ti,am4372-rtc", "ti,am3352-rtc",
443 "ti,da830-rtc";
Afzal Mohammed73456012013-08-02 19:16:35 +0530444 reg = <0x44e3e000 0x1000>;
445 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH
446 GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
447 ti,hwmods = "rtc";
Keerthyfff51e72015-08-18 15:11:14 +0530448 clocks = <&clk_32768_ck>;
449 clock-names = "int-clk";
Afzal Mohammed73456012013-08-02 19:16:35 +0530450 status = "disabled";
451 };
452
Felipe Balbi08ecb282014-06-23 13:20:58 -0500453 wdt: wdt@44e35000 {
Afzal Mohammed73456012013-08-02 19:16:35 +0530454 compatible = "ti,am4372-wdt","ti,omap3-wdt";
455 reg = <0x44e35000 0x1000>;
456 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
457 ti,hwmods = "wd_timer2";
Afzal Mohammed73456012013-08-02 19:16:35 +0530458 };
459
460 gpio0: gpio@44e07000 {
461 compatible = "ti,am4372-gpio","ti,omap4-gpio";
462 reg = <0x44e07000 0x1000>;
463 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
464 gpio-controller;
465 #gpio-cells = <2>;
466 interrupt-controller;
467 #interrupt-cells = <2>;
468 ti,hwmods = "gpio1";
469 status = "disabled";
470 };
471
472 gpio1: gpio@4804c000 {
473 compatible = "ti,am4372-gpio","ti,omap4-gpio";
474 reg = <0x4804c000 0x1000>;
475 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
476 gpio-controller;
477 #gpio-cells = <2>;
478 interrupt-controller;
479 #interrupt-cells = <2>;
480 ti,hwmods = "gpio2";
481 status = "disabled";
482 };
483
484 gpio2: gpio@481ac000 {
485 compatible = "ti,am4372-gpio","ti,omap4-gpio";
486 reg = <0x481ac000 0x1000>;
487 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
488 gpio-controller;
489 #gpio-cells = <2>;
490 interrupt-controller;
491 #interrupt-cells = <2>;
492 ti,hwmods = "gpio3";
493 status = "disabled";
494 };
495
496 gpio3: gpio@481ae000 {
497 compatible = "ti,am4372-gpio","ti,omap4-gpio";
498 reg = <0x481ae000 0x1000>;
499 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
500 gpio-controller;
501 #gpio-cells = <2>;
502 interrupt-controller;
503 #interrupt-cells = <2>;
504 ti,hwmods = "gpio4";
505 status = "disabled";
506 };
507
508 gpio4: gpio@48320000 {
509 compatible = "ti,am4372-gpio","ti,omap4-gpio";
510 reg = <0x48320000 0x1000>;
511 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
512 gpio-controller;
513 #gpio-cells = <2>;
514 interrupt-controller;
515 #interrupt-cells = <2>;
516 ti,hwmods = "gpio5";
517 status = "disabled";
518 };
519
520 gpio5: gpio@48322000 {
521 compatible = "ti,am4372-gpio","ti,omap4-gpio";
522 reg = <0x48322000 0x1000>;
523 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
524 gpio-controller;
525 #gpio-cells = <2>;
526 interrupt-controller;
527 #interrupt-cells = <2>;
528 ti,hwmods = "gpio6";
529 status = "disabled";
530 };
531
Suman Annafd4a8a62014-01-13 18:26:47 -0600532 hwspinlock: spinlock@480ca000 {
533 compatible = "ti,omap4-hwspinlock";
534 reg = <0x480ca000 0x1000>;
535 ti,hwmods = "spinlock";
536 #hwlock-cells = <1>;
537 };
538
Afzal Mohammed73456012013-08-02 19:16:35 +0530539 i2c0: i2c@44e0b000 {
540 compatible = "ti,am4372-i2c","ti,omap4-i2c";
541 reg = <0x44e0b000 0x1000>;
542 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
543 ti,hwmods = "i2c1";
544 #address-cells = <1>;
545 #size-cells = <0>;
546 status = "disabled";
547 };
548
549 i2c1: i2c@4802a000 {
550 compatible = "ti,am4372-i2c","ti,omap4-i2c";
551 reg = <0x4802a000 0x1000>;
552 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
553 ti,hwmods = "i2c2";
554 #address-cells = <1>;
555 #size-cells = <0>;
556 status = "disabled";
557 };
558
559 i2c2: i2c@4819c000 {
560 compatible = "ti,am4372-i2c","ti,omap4-i2c";
561 reg = <0x4819c000 0x1000>;
562 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
563 ti,hwmods = "i2c3";
564 #address-cells = <1>;
565 #size-cells = <0>;
566 status = "disabled";
567 };
568
569 spi0: spi@48030000 {
570 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
571 reg = <0x48030000 0x400>;
572 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
573 ti,hwmods = "spi0";
574 #address-cells = <1>;
575 #size-cells = <0>;
576 status = "disabled";
577 };
578
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530579 mmc1: mmc@48060000 {
580 compatible = "ti,omap4-hsmmc";
581 reg = <0x48060000 0x1000>;
582 ti,hwmods = "mmc1";
583 ti,dual-volt;
584 ti,needs-special-reset;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200585 dmas = <&edma 24 0>,
586 <&edma 25 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530587 dma-names = "tx", "rx";
588 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
589 status = "disabled";
590 };
591
592 mmc2: mmc@481d8000 {
593 compatible = "ti,omap4-hsmmc";
594 reg = <0x481d8000 0x1000>;
595 ti,hwmods = "mmc2";
596 ti,needs-special-reset;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200597 dmas = <&edma 2 0>,
598 <&edma 3 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530599 dma-names = "tx", "rx";
600 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
601 status = "disabled";
602 };
603
604 mmc3: mmc@47810000 {
605 compatible = "ti,omap4-hsmmc";
606 reg = <0x47810000 0x1000>;
607 ti,hwmods = "mmc3";
608 ti,needs-special-reset;
609 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
610 status = "disabled";
611 };
612
Afzal Mohammed73456012013-08-02 19:16:35 +0530613 spi1: spi@481a0000 {
614 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
615 reg = <0x481a0000 0x400>;
616 interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
617 ti,hwmods = "spi1";
618 #address-cells = <1>;
619 #size-cells = <0>;
620 status = "disabled";
621 };
622
623 spi2: spi@481a2000 {
624 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
625 reg = <0x481a2000 0x400>;
626 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
627 ti,hwmods = "spi2";
628 #address-cells = <1>;
629 #size-cells = <0>;
630 status = "disabled";
631 };
632
633 spi3: spi@481a4000 {
634 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
635 reg = <0x481a4000 0x400>;
636 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
637 ti,hwmods = "spi3";
638 #address-cells = <1>;
639 #size-cells = <0>;
640 status = "disabled";
641 };
642
643 spi4: spi@48345000 {
644 compatible = "ti,am4372-mcspi","ti,omap4-mcspi";
645 reg = <0x48345000 0x400>;
646 interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
647 ti,hwmods = "spi4";
648 #address-cells = <1>;
649 #size-cells = <0>;
650 status = "disabled";
651 };
652
653 mac: ethernet@4a100000 {
654 compatible = "ti,am4372-cpsw","ti,cpsw";
655 reg = <0x4a100000 0x800
656 0x4a101200 0x100>;
657 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH
658 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH
659 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH
660 GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530661 #address-cells = <1>;
662 #size-cells = <1>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530663 ti,hwmods = "cpgmac0";
Keerthydff8a202015-06-18 13:31:13 +0530664 clocks = <&cpsw_125mhz_gclk>, <&cpsw_cpts_rft_clk>,
665 <&dpll_clksel_mac_clk>;
666 clock-names = "fck", "cpts", "50mclk";
667 assigned-clocks = <&dpll_clksel_mac_clk>;
668 assigned-clock-rates = <50000000>;
Afzal Mohammed73456012013-08-02 19:16:35 +0530669 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530670 cpdma_channels = <8>;
671 ale_entries = <1024>;
672 bd_ram_size = <0x2000>;
673 no_bd_ram = <0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530674 mac_control = <0x20>;
675 slaves = <2>;
676 active_slave = <0>;
677 cpts_clock_mult = <0x80000000>;
678 cpts_clock_shift = <29>;
679 ranges;
Mugunthan V Ncec42842015-09-21 15:56:53 +0530680 syscon = <&scm_conf>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530681
682 davinci_mdio: mdio@4a101000 {
Grygorii Strashko9efd1a62016-06-24 21:23:55 +0300683 compatible = "ti,am4372-mdio","ti,cpsw-mdio","ti,davinci_mdio";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530684 reg = <0x4a101000 0x100>;
685 #address-cells = <1>;
686 #size-cells = <0>;
687 ti,hwmods = "davinci_mdio";
688 bus_freq = <1000000>;
689 status = "disabled";
690 };
691
692 cpsw_emac0: slave@4a100200 {
693 /* Filled in by U-Boot */
694 mac-address = [ 00 00 00 00 00 00 ];
695 };
696
697 cpsw_emac1: slave@4a100300 {
698 /* Filled in by U-Boot */
699 mac-address = [ 00 00 00 00 00 00 ];
700 };
Mugunthan V Na9682cf2014-05-13 14:14:30 +0530701
702 phy_sel: cpsw-phy-sel@44e10650 {
703 compatible = "ti,am43xx-cpsw-phy-sel";
704 reg= <0x44e10650 0x4>;
705 reg-names = "gmii-sel";
706 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530707 };
708
709 epwmss0: epwmss@48300000 {
710 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
711 reg = <0x48300000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530712 #address-cells = <1>;
713 #size-cells = <1>;
714 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530715 ti,hwmods = "epwmss0";
716 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530717
718 ecap0: ecap@48300100 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500719 compatible = "ti,am4372-ecap",
720 "ti,am3352-ecap",
721 "ti,am33xx-ecap";
Sourav Poddaraa842302013-12-19 18:03:33 +0530722 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530723 reg = <0x48300100 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500724 clocks = <&l4ls_gclk>;
725 clock-names = "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530726 status = "disabled";
727 };
728
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500729 ehrpwm0: pwm@48300200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500730 compatible = "ti,am4372-ehrpwm",
731 "ti,am3352-ehrpwm",
732 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530733 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530734 reg = <0x48300200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500735 clocks = <&ehrpwm0_tbclk>, <&l4ls_gclk>;
736 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530737 status = "disabled";
738 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530739 };
740
741 epwmss1: epwmss@48302000 {
742 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
743 reg = <0x48302000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530744 #address-cells = <1>;
745 #size-cells = <1>;
746 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530747 ti,hwmods = "epwmss1";
748 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530749
750 ecap1: ecap@48302100 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500751 compatible = "ti,am4372-ecap",
752 "ti,am3352-ecap",
753 "ti,am33xx-ecap";
Sourav Poddaraa842302013-12-19 18:03:33 +0530754 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530755 reg = <0x48302100 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500756 clocks = <&l4ls_gclk>;
757 clock-names = "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530758 status = "disabled";
759 };
760
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500761 ehrpwm1: pwm@48302200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500762 compatible = "ti,am4372-ehrpwm",
763 "ti,am3352-ehrpwm",
764 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530765 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530766 reg = <0x48302200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500767 clocks = <&ehrpwm1_tbclk>, <&l4ls_gclk>;
768 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530769 status = "disabled";
770 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530771 };
772
773 epwmss2: epwmss@48304000 {
774 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
775 reg = <0x48304000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530776 #address-cells = <1>;
777 #size-cells = <1>;
778 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530779 ti,hwmods = "epwmss2";
780 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530781
782 ecap2: ecap@48304100 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500783 compatible = "ti,am4372-ecap",
784 "ti,am3352-ecap",
785 "ti,am33xx-ecap";
Sourav Poddaraa842302013-12-19 18:03:33 +0530786 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530787 reg = <0x48304100 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500788 clocks = <&l4ls_gclk>;
789 clock-names = "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530790 status = "disabled";
791 };
792
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500793 ehrpwm2: pwm@48304200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500794 compatible = "ti,am4372-ehrpwm",
795 "ti,am3352-ehrpwm",
796 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530797 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530798 reg = <0x48304200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500799 clocks = <&ehrpwm2_tbclk>, <&l4ls_gclk>;
800 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530801 status = "disabled";
802 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530803 };
804
805 epwmss3: epwmss@48306000 {
806 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
807 reg = <0x48306000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530808 #address-cells = <1>;
809 #size-cells = <1>;
810 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530811 ti,hwmods = "epwmss3";
812 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530813
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500814 ehrpwm3: pwm@48306200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500815 compatible = "ti,am4372-ehrpwm",
816 "ti,am3352-ehrpwm",
817 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530818 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530819 reg = <0x48306200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500820 clocks = <&ehrpwm3_tbclk>, <&l4ls_gclk>;
821 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530822 status = "disabled";
823 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530824 };
825
826 epwmss4: epwmss@48308000 {
827 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
828 reg = <0x48308000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530829 #address-cells = <1>;
830 #size-cells = <1>;
831 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530832 ti,hwmods = "epwmss4";
833 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530834
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500835 ehrpwm4: pwm@48308200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500836 compatible = "ti,am4372-ehrpwm",
837 "ti,am3352-ehrpwm",
838 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530839 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530840 reg = <0x48308200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500841 clocks = <&ehrpwm4_tbclk>, <&l4ls_gclk>;
842 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530843 status = "disabled";
844 };
Afzal Mohammed73456012013-08-02 19:16:35 +0530845 };
846
847 epwmss5: epwmss@4830a000 {
848 compatible = "ti,am4372-pwmss","ti,am33xx-pwmss";
849 reg = <0x4830a000 0x10>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530850 #address-cells = <1>;
851 #size-cells = <1>;
852 ranges;
Afzal Mohammed73456012013-08-02 19:16:35 +0530853 ti,hwmods = "epwmss5";
854 status = "disabled";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530855
Franklin S Cooper Jrdce2a652016-03-17 20:15:22 -0500856 ehrpwm5: pwm@4830a200 {
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500857 compatible = "ti,am4372-ehrpwm",
858 "ti,am3352-ehrpwm",
859 "ti,am33xx-ehrpwm";
Sourav Poddaraa842302013-12-19 18:03:33 +0530860 #pwm-cells = <3>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530861 reg = <0x4830a200 0x80>;
Franklin S Cooper Jr229110c2016-05-03 10:56:51 -0500862 clocks = <&ehrpwm5_tbclk>, <&l4ls_gclk>;
863 clock-names = "tbclk", "fck";
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530864 status = "disabled";
865 };
866 };
867
Vignesh R0f39f7b2014-11-21 15:44:22 +0530868 tscadc: tscadc@44e0d000 {
869 compatible = "ti,am3359-tscadc";
870 reg = <0x44e0d000 0x1000>;
871 ti,hwmods = "adc_tsc";
872 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
873 clocks = <&adc_tsc_fck>;
874 clock-names = "fck";
875 status = "disabled";
Mugunthan V Nb6a42802016-10-05 14:34:43 +0530876 dmas = <&edma 53 0>, <&edma 57 0>;
877 dma-names = "fifo0", "fifo1";
Vignesh R0f39f7b2014-11-21 15:44:22 +0530878
879 tsc {
880 compatible = "ti,am3359-tsc";
881 };
882
883 adc {
884 #io-channel-cells = <1>;
885 compatible = "ti,am3359-adc";
886 };
887
888 };
889
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530890 sham: sham@53100000 {
891 compatible = "ti,omap5-sham";
892 ti,hwmods = "sham";
893 reg = <0x53100000 0x300>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200894 dmas = <&edma 36 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530895 dma-names = "rx";
896 interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
Afzal Mohammed6cfd8112013-06-03 18:49:54 +0530897 };
Joel Fernandes6e70a512013-09-24 14:35:09 -0500898
899 aes: aes@53501000 {
900 compatible = "ti,omap4-aes";
901 ti,hwmods = "aes";
902 reg = <0x53501000 0xa0>;
903 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200904 dmas = <&edma 6 0>,
905 <&edma 5 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530906 dma-names = "tx", "rx";
Joel Fernandes6e70a512013-09-24 14:35:09 -0500907 };
Joel Fernandes099f3a852013-09-24 14:37:33 -0500908
909 des: des@53701000 {
910 compatible = "ti,omap4-des";
911 ti,hwmods = "des";
912 reg = <0x53701000 0xa0>;
913 interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200914 dmas = <&edma 34 0>,
915 <&edma 33 0>;
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530916 dma-names = "tx", "rx";
Joel Fernandes099f3a852013-09-24 14:37:33 -0500917 };
Lokesh Vutla9e3269b2013-10-11 00:44:53 +0530918
Lokesh Vutla52c7c912016-06-01 12:06:46 +0300919 rng: rng@48310000 {
920 compatible = "ti,omap4-rng";
921 ti,hwmods = "rng";
922 reg = <0x48310000 0x2000>;
923 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
924 };
925
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300926 mcasp0: mcasp@48038000 {
927 compatible = "ti,am33xx-mcasp-audio";
928 ti,hwmods = "mcasp0";
929 reg = <0x48038000 0x2000>,
930 <0x46000000 0x400000>;
931 reg-names = "mpu", "dat";
932 interrupts = <80>, <81>;
Geert Uytterhoevenae107d02014-04-22 20:40:25 +0200933 interrupt-names = "tx", "rx";
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300934 status = "disabled";
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200935 dmas = <&edma 8 2>,
936 <&edma 9 2>;
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300937 dma-names = "tx", "rx";
938 };
939
940 mcasp1: mcasp@4803C000 {
941 compatible = "ti,am33xx-mcasp-audio";
942 ti,hwmods = "mcasp1";
943 reg = <0x4803C000 0x2000>,
944 <0x46400000 0x400000>;
945 reg-names = "mpu", "dat";
946 interrupts = <82>, <83>;
Geert Uytterhoevenae107d02014-04-22 20:40:25 +0200947 interrupt-names = "tx", "rx";
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300948 status = "disabled";
Peter Ujfalusicce1ee02015-12-17 15:33:37 +0200949 dmas = <&edma 10 2>,
950 <&edma 11 2>;
Peter Ujfalusib9c95bf2013-10-21 12:45:58 +0300951 dma-names = "tx", "rx";
952 };
Pekon Guptaf68e3552014-02-05 18:58:34 +0530953
954 elm: elm@48080000 {
955 compatible = "ti,am3352-elm";
956 reg = <0x48080000 0x2000>;
957 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
958 ti,hwmods = "elm";
959 clocks = <&l4ls_gclk>;
960 clock-names = "fck";
961 status = "disabled";
962 };
963
964 gpmc: gpmc@50000000 {
965 compatible = "ti,am3352-gpmc";
966 ti,hwmods = "gpmc";
Franklin S Cooper Jr883cbc92016-03-10 17:56:39 -0600967 dmas = <&edma 52 0>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500968 dma-names = "rxtx";
Pekon Guptaf68e3552014-02-05 18:58:34 +0530969 clocks = <&l3s_gclk>;
970 clock-names = "fck";
971 reg = <0x50000000 0x2000>;
972 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
973 gpmc,num-cs = <7>;
974 gpmc,num-waitpins = <2>;
975 #address-cells = <2>;
976 #size-cells = <1>;
Roger Quadrosbe3f39c2016-02-23 18:37:19 +0200977 interrupt-controller;
978 #interrupt-cells = <2>;
Roger Quadros9e08c2d2016-04-07 13:25:33 +0300979 gpio-controller;
980 #gpio-cells = <2>;
Pekon Guptaf68e3552014-02-05 18:58:34 +0530981 status = "disabled";
982 };
George Cheriana0ae47e2014-03-19 15:40:01 +0530983
George Cheriana0ae47e2014-03-19 15:40:01 +0530984 ocp2scp0: ocp2scp@483a8000 {
Kishon Vijay Abraham I20431db2015-03-17 16:54:50 +0530985 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
George Cheriana0ae47e2014-03-19 15:40:01 +0530986 #address-cells = <1>;
987 #size-cells = <1>;
988 ranges;
989 ti,hwmods = "ocp2scp0";
990
991 usb2_phy1: phy@483a8000 {
992 compatible = "ti,am437x-usb2";
993 reg = <0x483a8000 0x8000>;
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530994 syscon-phy-power = <&scm_conf 0x620>;
George Cheriana0ae47e2014-03-19 15:40:01 +0530995 clocks = <&usb_phy0_always_on_clk32k>,
996 <&usb_otg_ss0_refclk960m>;
997 clock-names = "wkupclk", "refclk";
998 #phy-cells = <0>;
999 status = "disabled";
1000 };
1001 };
1002
1003 ocp2scp1: ocp2scp@483e8000 {
Kishon Vijay Abraham I20431db2015-03-17 16:54:50 +05301004 compatible = "ti,am437x-ocp2scp", "ti,omap-ocp2scp";
George Cheriana0ae47e2014-03-19 15:40:01 +05301005 #address-cells = <1>;
1006 #size-cells = <1>;
1007 ranges;
1008 ti,hwmods = "ocp2scp1";
1009
1010 usb2_phy2: phy@483e8000 {
1011 compatible = "ti,am437x-usb2";
1012 reg = <0x483e8000 0x8000>;
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +05301013 syscon-phy-power = <&scm_conf 0x628>;
George Cheriana0ae47e2014-03-19 15:40:01 +05301014 clocks = <&usb_phy1_always_on_clk32k>,
1015 <&usb_otg_ss1_refclk960m>;
1016 clock-names = "wkupclk", "refclk";
1017 #phy-cells = <0>;
1018 status = "disabled";
1019 };
1020 };
1021
1022 dwc3_1: omap_dwc3@48380000 {
1023 compatible = "ti,am437x-dwc3";
1024 ti,hwmods = "usb_otg_ss0";
1025 reg = <0x48380000 0x10000>;
1026 interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
1027 #address-cells = <1>;
1028 #size-cells = <1>;
1029 utmi-mode = <1>;
1030 ranges;
1031
1032 usb1: usb@48390000 {
1033 compatible = "synopsys,dwc3";
Felipe Balbi4b143f02014-09-03 16:22:24 -05001034 reg = <0x48390000 0x10000>;
Felipe Balbi1d20e4b2015-07-08 13:42:30 +03001035 interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
1036 <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>,
1037 <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
1038 interrupt-names = "peripheral",
1039 "host",
1040 "otg";
George Cheriana0ae47e2014-03-19 15:40:01 +05301041 phys = <&usb2_phy1>;
1042 phy-names = "usb2-phy";
1043 maximum-speed = "high-speed";
1044 dr_mode = "otg";
1045 status = "disabled";
Felipe Balbi60f0e622014-11-06 11:32:35 -06001046 snps,dis_u3_susphy_quirk;
1047 snps,dis_u2_susphy_quirk;
George Cheriana0ae47e2014-03-19 15:40:01 +05301048 };
1049 };
1050
1051 dwc3_2: omap_dwc3@483c0000 {
1052 compatible = "ti,am437x-dwc3";
1053 ti,hwmods = "usb_otg_ss1";
1054 reg = <0x483c0000 0x10000>;
1055 interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
1056 #address-cells = <1>;
1057 #size-cells = <1>;
1058 utmi-mode = <1>;
1059 ranges;
1060
1061 usb2: usb@483d0000 {
1062 compatible = "synopsys,dwc3";
Felipe Balbi4b143f02014-09-03 16:22:24 -05001063 reg = <0x483d0000 0x10000>;
Felipe Balbi1d20e4b2015-07-08 13:42:30 +03001064 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
1065 <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
1066 <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
1067 interrupt-names = "peripheral",
1068 "host",
1069 "otg";
George Cheriana0ae47e2014-03-19 15:40:01 +05301070 phys = <&usb2_phy2>;
1071 phy-names = "usb2-phy";
1072 maximum-speed = "high-speed";
1073 dr_mode = "otg";
1074 status = "disabled";
Felipe Balbi60f0e622014-11-06 11:32:35 -06001075 snps,dis_u3_susphy_quirk;
1076 snps,dis_u2_susphy_quirk;
George Cheriana0ae47e2014-03-19 15:40:01 +05301077 };
1078 };
Sourav Poddar2a1a5042014-04-28 19:12:30 +05301079
1080 qspi: qspi@47900000 {
1081 compatible = "ti,am4372-qspi";
Vignesh R2acb6c32015-12-11 09:40:00 +05301082 reg = <0x47900000 0x100>,
1083 <0x30000000 0x4000000>;
1084 reg-names = "qspi_base", "qspi_mmap";
Sourav Poddar2a1a5042014-04-28 19:12:30 +05301085 #address-cells = <1>;
1086 #size-cells = <0>;
1087 ti,hwmods = "qspi";
1088 interrupts = <0 138 0x4>;
1089 num-cs = <4>;
1090 status = "disabled";
1091 };
Sourav Poddar741cac52014-05-08 11:30:07 +05301092
1093 hdq: hdq@48347000 {
Vignesh Ra895b8a2015-03-02 16:19:34 +05301094 compatible = "ti,am4372-hdq";
Sourav Poddar741cac52014-05-08 11:30:07 +05301095 reg = <0x48347000 0x1000>;
1096 interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
1097 clocks = <&func_12m_clk>;
1098 clock-names = "fck";
1099 ti,hwmods = "hdq1w";
1100 status = "disabled";
1101 };
Sathya Prakash M R8c793362014-03-24 16:31:55 +05301102
1103 dss: dss@4832a000 {
1104 compatible = "ti,omap3-dss";
1105 reg = <0x4832a000 0x200>;
1106 status = "disabled";
1107 ti,hwmods = "dss_core";
1108 clocks = <&disp_clk>;
1109 clock-names = "fck";
1110 #address-cells = <1>;
1111 #size-cells = <1>;
1112 ranges;
1113
Felipe Balbi08ecb282014-06-23 13:20:58 -05001114 dispc: dispc@4832a400 {
Sathya Prakash M R8c793362014-03-24 16:31:55 +05301115 compatible = "ti,omap3-dispc";
1116 reg = <0x4832a400 0x400>;
1117 interrupts = <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1118 ti,hwmods = "dss_dispc";
1119 clocks = <&disp_clk>;
1120 clock-names = "fck";
1121 };
1122
1123 rfbi: rfbi@4832a800 {
1124 compatible = "ti,omap3-rfbi";
1125 reg = <0x4832a800 0x100>;
1126 ti,hwmods = "dss_rfbi";
1127 clocks = <&disp_clk>;
1128 clock-names = "fck";
Tomi Valkeinen22a5dc12015-06-30 15:04:54 +03001129 status = "disabled";
Sathya Prakash M R8c793362014-03-24 16:31:55 +05301130 };
1131 };
Rajendra Nayak8b9a2812014-09-10 11:04:03 -05001132
1133 ocmcram: ocmcram@40300000 {
1134 compatible = "mmio-sram";
1135 reg = <0x40300000 0x40000>; /* 256k */
1136 };
Roger Quadros9e63b0d2014-09-04 15:36:03 +03001137
1138 dcan0: can@481cc000 {
1139 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1140 ti,hwmods = "d_can0";
1141 clocks = <&dcan0_fck>;
1142 clock-names = "fck";
1143 reg = <0x481cc000 0x2000>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +02001144 syscon-raminit = <&scm_conf 0x644 0>;
Roger Quadros9e63b0d2014-09-04 15:36:03 +03001145 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
1146 status = "disabled";
1147 };
1148
1149 dcan1: can@481d0000 {
1150 compatible = "ti,am4372-d_can", "ti,am3352-d_can";
1151 ti,hwmods = "d_can1";
1152 clocks = <&dcan1_fck>;
1153 clock-names = "fck";
1154 reg = <0x481d0000 0x2000>;
Tero Kristo83a5d6c2015-02-12 10:25:40 +02001155 syscon-raminit = <&scm_conf 0x644 1>;
Roger Quadros9e63b0d2014-09-04 15:36:03 +03001156 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
1157 status = "disabled";
1158 };
Benoit Parrot9d0df0a2014-12-18 21:54:11 +05301159
1160 vpfe0: vpfe@48326000 {
1161 compatible = "ti,am437x-vpfe";
1162 reg = <0x48326000 0x2000>;
1163 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
1164 ti,hwmods = "vpfe0";
1165 status = "disabled";
1166 };
1167
1168 vpfe1: vpfe@48328000 {
1169 compatible = "ti,am437x-vpfe";
1170 reg = <0x48328000 0x2000>;
1171 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
1172 ti,hwmods = "vpfe1";
1173 status = "disabled";
1174 };
Afzal Mohammed6cfd8112013-06-03 18:49:54 +05301175 };
1176};
Tero Kristo6a679202013-08-02 19:12:04 +03001177
1178/include/ "am43xx-clocks.dtsi"