blob: 9dfce1a69c73af0f493ef2acf6480710a211f750 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Joe Perches516304b2012-03-18 17:30:52 -070017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000019#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010021#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040022#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023
Sujith55624202010-01-08 10:36:02 +053024#include "ath9k.h"
25
26static char *dev_info = "ath9k";
27
28MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
34module_param_named(debug, ath9k_debug, uint, 0);
35MODULE_PARM_DESC(debug, "Debugging mask");
36
John W. Linville3e6109c2011-01-05 09:39:17 -050037int ath9k_modparam_nohwcrypt;
38module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053039MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
40
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053041int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053042module_param_named(blink, led_blink, int, 0444);
43MODULE_PARM_DESC(blink, "Enable LED blink on activity");
44
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080045static int ath9k_btcoex_enable;
46module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
47MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
48
Rajkumar Manoharand5847472010-12-20 14:39:51 +053049bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053050/* We use the hw_value as an index into our private channel structure */
51
52#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053053 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053054 .center_freq = (_freq), \
55 .hw_value = (_idx), \
56 .max_power = 20, \
57}
58
59#define CHAN5G(_freq, _idx) { \
60 .band = IEEE80211_BAND_5GHZ, \
61 .center_freq = (_freq), \
62 .hw_value = (_idx), \
63 .max_power = 20, \
64}
65
66/* Some 2 GHz radios are actually tunable on 2312-2732
67 * on 5 MHz steps, we support the channels which we know
68 * we have calibration data for all cards though to make
69 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020070static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053071 CHAN2G(2412, 0), /* Channel 1 */
72 CHAN2G(2417, 1), /* Channel 2 */
73 CHAN2G(2422, 2), /* Channel 3 */
74 CHAN2G(2427, 3), /* Channel 4 */
75 CHAN2G(2432, 4), /* Channel 5 */
76 CHAN2G(2437, 5), /* Channel 6 */
77 CHAN2G(2442, 6), /* Channel 7 */
78 CHAN2G(2447, 7), /* Channel 8 */
79 CHAN2G(2452, 8), /* Channel 9 */
80 CHAN2G(2457, 9), /* Channel 10 */
81 CHAN2G(2462, 10), /* Channel 11 */
82 CHAN2G(2467, 11), /* Channel 12 */
83 CHAN2G(2472, 12), /* Channel 13 */
84 CHAN2G(2484, 13), /* Channel 14 */
85};
86
87/* Some 5 GHz radios are actually tunable on XXXX-YYYY
88 * on 5 MHz steps, we support the channels which we know
89 * we have calibration data for all cards though to make
90 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020091static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053092 /* _We_ call this UNII 1 */
93 CHAN5G(5180, 14), /* Channel 36 */
94 CHAN5G(5200, 15), /* Channel 40 */
95 CHAN5G(5220, 16), /* Channel 44 */
96 CHAN5G(5240, 17), /* Channel 48 */
97 /* _We_ call this UNII 2 */
98 CHAN5G(5260, 18), /* Channel 52 */
99 CHAN5G(5280, 19), /* Channel 56 */
100 CHAN5G(5300, 20), /* Channel 60 */
101 CHAN5G(5320, 21), /* Channel 64 */
102 /* _We_ call this "Middle band" */
103 CHAN5G(5500, 22), /* Channel 100 */
104 CHAN5G(5520, 23), /* Channel 104 */
105 CHAN5G(5540, 24), /* Channel 108 */
106 CHAN5G(5560, 25), /* Channel 112 */
107 CHAN5G(5580, 26), /* Channel 116 */
108 CHAN5G(5600, 27), /* Channel 120 */
109 CHAN5G(5620, 28), /* Channel 124 */
110 CHAN5G(5640, 29), /* Channel 128 */
111 CHAN5G(5660, 30), /* Channel 132 */
112 CHAN5G(5680, 31), /* Channel 136 */
113 CHAN5G(5700, 32), /* Channel 140 */
114 /* _We_ call this UNII 3 */
115 CHAN5G(5745, 33), /* Channel 149 */
116 CHAN5G(5765, 34), /* Channel 153 */
117 CHAN5G(5785, 35), /* Channel 157 */
118 CHAN5G(5805, 36), /* Channel 161 */
119 CHAN5G(5825, 37), /* Channel 165 */
120};
121
122/* Atheros hardware rate code addition for short premble */
123#define SHPCHECK(__hw_rate, __flags) \
124 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
125
126#define RATE(_bitrate, _hw_rate, _flags) { \
127 .bitrate = (_bitrate), \
128 .flags = (_flags), \
129 .hw_value = (_hw_rate), \
130 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
131}
132
133static struct ieee80211_rate ath9k_legacy_rates[] = {
134 RATE(10, 0x1b, 0),
135 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
136 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
137 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
138 RATE(60, 0x0b, 0),
139 RATE(90, 0x0f, 0),
140 RATE(120, 0x0a, 0),
141 RATE(180, 0x0e, 0),
142 RATE(240, 0x09, 0),
143 RATE(360, 0x0d, 0),
144 RATE(480, 0x08, 0),
145 RATE(540, 0x0c, 0),
146};
147
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100148#ifdef CONFIG_MAC80211_LEDS
149static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
150 { .throughput = 0 * 1024, .blink_time = 334 },
151 { .throughput = 1 * 1024, .blink_time = 260 },
152 { .throughput = 5 * 1024, .blink_time = 220 },
153 { .throughput = 10 * 1024, .blink_time = 190 },
154 { .throughput = 20 * 1024, .blink_time = 170 },
155 { .throughput = 50 * 1024, .blink_time = 150 },
156 { .throughput = 70 * 1024, .blink_time = 130 },
157 { .throughput = 100 * 1024, .blink_time = 110 },
158 { .throughput = 200 * 1024, .blink_time = 80 },
159 { .throughput = 300 * 1024, .blink_time = 50 },
160};
161#endif
162
Sujith285f2dd2010-01-08 10:36:07 +0530163static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530164
165/*
166 * Read and write, they both share the same lock. We do this to serialize
167 * reads and writes on Atheros 802.11n PCI devices only. This is required
168 * as the FIFO on these devices can only accept sanely 2 requests.
169 */
170
171static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
172{
173 struct ath_hw *ah = (struct ath_hw *) hw_priv;
174 struct ath_common *common = ath9k_hw_common(ah);
175 struct ath_softc *sc = (struct ath_softc *) common->priv;
176
Felix Fietkauf3eef642012-03-14 16:40:25 +0100177 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530178 unsigned long flags;
179 spin_lock_irqsave(&sc->sc_serial_rw, flags);
180 iowrite32(val, sc->mem + reg_offset);
181 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
182 } else
183 iowrite32(val, sc->mem + reg_offset);
184}
185
186static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
187{
188 struct ath_hw *ah = (struct ath_hw *) hw_priv;
189 struct ath_common *common = ath9k_hw_common(ah);
190 struct ath_softc *sc = (struct ath_softc *) common->priv;
191 u32 val;
192
Felix Fietkauf3eef642012-03-14 16:40:25 +0100193 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530194 unsigned long flags;
195 spin_lock_irqsave(&sc->sc_serial_rw, flags);
196 val = ioread32(sc->mem + reg_offset);
197 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
198 } else
199 val = ioread32(sc->mem + reg_offset);
200 return val;
201}
202
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530203static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
204 u32 set, u32 clr)
205{
206 u32 val;
207
208 val = ioread32(sc->mem + reg_offset);
209 val &= ~clr;
210 val |= set;
211 iowrite32(val, sc->mem + reg_offset);
212
213 return val;
214}
215
Felix Fietkau845e03c2011-03-23 20:57:25 +0100216static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
217{
218 struct ath_hw *ah = (struct ath_hw *) hw_priv;
219 struct ath_common *common = ath9k_hw_common(ah);
220 struct ath_softc *sc = (struct ath_softc *) common->priv;
221 unsigned long uninitialized_var(flags);
222 u32 val;
223
Felix Fietkauf3eef642012-03-14 16:40:25 +0100224 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100225 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530226 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100227 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530228 } else
229 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100230
231 return val;
232}
233
Sujith55624202010-01-08 10:36:02 +0530234/**************************/
235/* Initialization */
236/**************************/
237
238static void setup_ht_cap(struct ath_softc *sc,
239 struct ieee80211_sta_ht_cap *ht_info)
240{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200241 struct ath_hw *ah = sc->sc_ah;
242 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530243 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200244 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530245
246 ht_info->ht_supported = true;
247 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
248 IEEE80211_HT_CAP_SM_PS |
249 IEEE80211_HT_CAP_SGI_40 |
250 IEEE80211_HT_CAP_DSSSCCK40;
251
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400252 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
253 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
254
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700255 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
256 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
257
Sujith55624202010-01-08 10:36:02 +0530258 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
259 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
260
Gabor Juhos72161982011-06-21 11:23:42 +0200261 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800262 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530263 else if (AR_SREV_9462(ah))
264 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800265 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200266 max_streams = 3;
267 else
268 max_streams = 2;
269
Felix Fietkau7a370812010-09-22 12:34:52 +0200270 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200271 if (max_streams >= 2)
272 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
273 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
274 }
275
Sujith55624202010-01-08 10:36:02 +0530276 /* set up supported mcs set */
277 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200278 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
279 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200280
Joe Perchesd2182b62011-12-15 14:55:53 -0800281 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800282 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530283
284 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530285 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
286 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
287 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
288 }
289
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200290 for (i = 0; i < rx_streams; i++)
291 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530292
293 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
294}
295
296static int ath9k_reg_notifier(struct wiphy *wiphy,
297 struct regulatory_request *request)
298{
299 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100300 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530301 struct ath_hw *ah = sc->sc_ah;
302 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
303 int ret;
Sujith55624202010-01-08 10:36:02 +0530304
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530305 ret = ath_reg_notifier_apply(wiphy, request, reg);
306
307 /* Set tx power */
308 if (ah->curchan) {
309 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
310 ath9k_ps_wakeup(sc);
311 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
312 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
313 ath9k_ps_restore(sc);
314 }
315
316 return ret;
Sujith55624202010-01-08 10:36:02 +0530317}
318
319/*
320 * This function will allocate both the DMA descriptor structure, and the
321 * buffers it contains. These are used to contain the descriptors used
322 * by the system.
323*/
324int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
325 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400326 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530327{
Sujith55624202010-01-08 10:36:02 +0530328 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400329 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530330 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400331 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530332
Joe Perchesd2182b62011-12-15 14:55:53 -0800333 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800334 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530335
336 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400337
338 if (is_tx)
339 desc_len = sc->sc_ah->caps.tx_desc_len;
340 else
341 desc_len = sizeof(struct ath_desc);
342
Sujith55624202010-01-08 10:36:02 +0530343 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400344 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800345 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400346 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530347 error = -ENOMEM;
348 goto fail;
349 }
350
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400351 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530352
353 /*
354 * Need additional DMA memory because we can't use
355 * descriptors that cross the 4K page boundary. Assume
356 * one skipped descriptor per 4K page.
357 */
358 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
359 u32 ndesc_skipped =
360 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
361 u32 dma_len;
362
363 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400364 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530365 dd->dd_desc_len += dma_len;
366
367 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700368 }
Sujith55624202010-01-08 10:36:02 +0530369 }
370
371 /* allocate descriptors */
372 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
373 &dd->dd_desc_paddr, GFP_KERNEL);
374 if (dd->dd_desc == NULL) {
375 error = -ENOMEM;
376 goto fail;
377 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400378 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800379 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800380 name, ds, (u32) dd->dd_desc_len,
381 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530382
383 /* allocate buffers */
384 bsize = sizeof(struct ath_buf) * nbuf;
385 bf = kzalloc(bsize, GFP_KERNEL);
386 if (bf == NULL) {
387 error = -ENOMEM;
388 goto fail2;
389 }
390 dd->dd_bufptr = bf;
391
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400392 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530393 bf->bf_desc = ds;
394 bf->bf_daddr = DS2PHYS(dd, ds);
395
396 if (!(sc->sc_ah->caps.hw_caps &
397 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
398 /*
399 * Skip descriptor addresses which can cause 4KB
400 * boundary crossing (addr + length) with a 32 dword
401 * descriptor fetch.
402 */
403 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
404 BUG_ON((caddr_t) bf->bf_desc >=
405 ((caddr_t) dd->dd_desc +
406 dd->dd_desc_len));
407
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400408 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530409 bf->bf_desc = ds;
410 bf->bf_daddr = DS2PHYS(dd, ds);
411 }
412 }
413 list_add_tail(&bf->list, head);
414 }
415 return 0;
416fail2:
417 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
418 dd->dd_desc_paddr);
419fail:
420 memset(dd, 0, sizeof(*dd));
421 return error;
Sujith55624202010-01-08 10:36:02 +0530422}
423
Sujith285f2dd2010-01-08 10:36:07 +0530424static int ath9k_init_queues(struct ath_softc *sc)
425{
Sujith285f2dd2010-01-08 10:36:07 +0530426 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530427
Sujith285f2dd2010-01-08 10:36:07 +0530428 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530429 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530430
Sujith285f2dd2010-01-08 10:36:07 +0530431 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
432 ath_cabq_update(sc);
433
Ben Greear60f2d1d2011-01-09 23:11:52 -0800434 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100435 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800436 sc->tx.txq_map[i]->mac80211_qnum = i;
437 }
Sujith285f2dd2010-01-08 10:36:07 +0530438 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530439}
440
Felix Fietkauf209f522010-10-01 01:06:53 +0200441static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530442{
Felix Fietkauf209f522010-10-01 01:06:53 +0200443 void *channels;
444
Felix Fietkaucac42202010-10-09 02:39:30 +0200445 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
446 ARRAY_SIZE(ath9k_5ghz_chantable) !=
447 ATH9K_NUM_CHANNELS);
448
Felix Fietkaud4659912010-10-14 16:02:39 +0200449 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200450 channels = kmemdup(ath9k_2ghz_chantable,
451 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
452 if (!channels)
453 return -ENOMEM;
454
455 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530456 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
457 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
458 ARRAY_SIZE(ath9k_2ghz_chantable);
459 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
460 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
461 ARRAY_SIZE(ath9k_legacy_rates);
462 }
463
Felix Fietkaud4659912010-10-14 16:02:39 +0200464 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200465 channels = kmemdup(ath9k_5ghz_chantable,
466 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
467 if (!channels) {
468 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
469 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
470 return -ENOMEM;
471 }
472
473 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530474 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
475 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
476 ARRAY_SIZE(ath9k_5ghz_chantable);
477 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
478 ath9k_legacy_rates + 4;
479 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
480 ARRAY_SIZE(ath9k_legacy_rates) - 4;
481 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200482 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530483}
Sujith55624202010-01-08 10:36:02 +0530484
Sujith285f2dd2010-01-08 10:36:07 +0530485static void ath9k_init_misc(struct ath_softc *sc)
486{
487 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
488 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530489
Sujith285f2dd2010-01-08 10:36:07 +0530490 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
491
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530492 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith285f2dd2010-01-08 10:36:07 +0530493 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200494 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530495 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
496
Felix Fietkau7545daf2011-01-24 19:23:16 +0100497 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530498 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700499
500 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
501 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530502}
503
Pavel Roskineb93e892011-07-23 03:55:39 -0400504static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530505 const struct ath_bus_ops *bus_ops)
506{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100507 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530508 struct ath_hw *ah = NULL;
509 struct ath_common *common;
510 int ret = 0, i;
511 int csz = 0;
512
Sujith285f2dd2010-01-08 10:36:07 +0530513 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
514 if (!ah)
515 return -ENOMEM;
516
Ben Greear233536e2011-01-09 23:11:44 -0800517 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530518 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100519 ah->reg_ops.read = ath9k_ioread32;
520 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100521 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530522 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530523 sc->sc_ah = ah;
524
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200525 sc->dfs_detector = dfs_pattern_detector_init(NL80211_DFS_UNSET);
526
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100527 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100528 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100529 sc->sc_ah->led_pin = -1;
530 } else {
531 sc->sc_ah->gpio_mask = pdata->gpio_mask;
532 sc->sc_ah->gpio_val = pdata->gpio_val;
533 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530534 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200535 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200536 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100537 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100538
Sujith285f2dd2010-01-08 10:36:07 +0530539 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100540 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530541 common->bus_ops = bus_ops;
542 common->ah = ah;
543 common->hw = sc->hw;
544 common->priv = sc;
545 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800546 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530547 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700548 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530549
Sujith285f2dd2010-01-08 10:36:07 +0530550 spin_lock_init(&sc->sc_serial_rw);
551 spin_lock_init(&sc->sc_pm_lock);
552 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800553#ifdef CONFIG_ATH9K_DEBUGFS
554 spin_lock_init(&sc->nodes_lock);
555 INIT_LIST_HEAD(&sc->nodes);
556#endif
Felix Fietkau5baec742012-03-03 15:17:03 +0100557#ifdef CONFIG_ATH9K_MAC_DEBUG
558 spin_lock_init(&sc->debug.samp_lock);
559#endif
Sujith285f2dd2010-01-08 10:36:07 +0530560 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
561 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
562 (unsigned long)sc);
563
Sujith Manoharanaaa1ec42012-06-04 16:27:08 +0530564 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
565 INIT_WORK(&sc->hw_check_work, ath_hw_check);
566 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
567 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
568 setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);
569
Sujith285f2dd2010-01-08 10:36:07 +0530570 /*
571 * Cache line size is used to size and align various
572 * structures used to communicate with the hardware.
573 */
574 ath_read_cachesize(common, &csz);
575 common->cachelsz = csz << 2; /* convert to bytes */
576
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400577 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530578 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400579 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530580 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530581
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100582 if (pdata && pdata->macaddr)
583 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
584
Sujith285f2dd2010-01-08 10:36:07 +0530585 ret = ath9k_init_queues(sc);
586 if (ret)
587 goto err_queues;
588
589 ret = ath9k_init_btcoex(sc);
590 if (ret)
591 goto err_btcoex;
592
Felix Fietkauf209f522010-10-01 01:06:53 +0200593 ret = ath9k_init_channels_rates(sc);
594 if (ret)
595 goto err_btcoex;
596
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530597 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530598 ath9k_init_misc(sc);
599
Sujith Manoharand09f5f42012-06-04 16:27:14 +0530600 if (common->bus_ops->aspm_init)
601 common->bus_ops->aspm_init(common);
602
Sujith55624202010-01-08 10:36:02 +0530603 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530604
605err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530606 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
607 if (ATH_TXQ_SETUP(sc, i))
608 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530609err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530610 ath9k_hw_deinit(ah);
611err_hw:
Sujith55624202010-01-08 10:36:02 +0530612
Sujith285f2dd2010-01-08 10:36:07 +0530613 kfree(ah);
614 sc->sc_ah = NULL;
615
616 return ret;
Sujith55624202010-01-08 10:36:02 +0530617}
618
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200619static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
620{
621 struct ieee80211_supported_band *sband;
622 struct ieee80211_channel *chan;
623 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200624 int i;
625
626 sband = &sc->sbands[band];
627 for (i = 0; i < sband->n_channels; i++) {
628 chan = &sband->channels[i];
629 ah->curchan = &ah->channels[chan->hw_value];
630 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
631 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200632 }
633}
634
635static void ath9k_init_txpower_limits(struct ath_softc *sc)
636{
637 struct ath_hw *ah = sc->sc_ah;
638 struct ath9k_channel *curchan = ah->curchan;
639
640 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
641 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
642 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
643 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
644
645 ah->curchan = curchan;
646}
647
Felix Fietkau43c35282011-09-03 01:40:27 +0200648void ath9k_reload_chainmask_settings(struct ath_softc *sc)
649{
650 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
651 return;
652
653 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
654 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
655 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
656 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
657}
658
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200659static const struct ieee80211_iface_limit if_limits[] = {
660 { .max = 2048, .types = BIT(NL80211_IFTYPE_STATION) |
661 BIT(NL80211_IFTYPE_P2P_CLIENT) |
662 BIT(NL80211_IFTYPE_WDS) },
663 { .max = 8, .types =
664#ifdef CONFIG_MAC80211_MESH
665 BIT(NL80211_IFTYPE_MESH_POINT) |
666#endif
667 BIT(NL80211_IFTYPE_AP) |
668 BIT(NL80211_IFTYPE_P2P_GO) },
669};
670
671static const struct ieee80211_iface_combination if_comb = {
672 .limits = if_limits,
673 .n_limits = ARRAY_SIZE(if_limits),
674 .max_interfaces = 2048,
675 .num_different_channels = 1,
676};
Felix Fietkau43c35282011-09-03 01:40:27 +0200677
Sujith285f2dd2010-01-08 10:36:07 +0530678void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530679{
Felix Fietkau43c35282011-09-03 01:40:27 +0200680 struct ath_hw *ah = sc->sc_ah;
681 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530682
Sujith55624202010-01-08 10:36:02 +0530683 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
684 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
685 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530686 IEEE80211_HW_SUPPORTS_PS |
687 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530688 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530689 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530690
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500691 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
692 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
693
John W. Linville3e6109c2011-01-05 09:39:17 -0500694 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530695 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
696
697 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100698 BIT(NL80211_IFTYPE_P2P_GO) |
699 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530700 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400701 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530702 BIT(NL80211_IFTYPE_STATION) |
703 BIT(NL80211_IFTYPE_ADHOC) |
704 BIT(NL80211_IFTYPE_MESH_POINT);
705
Felix Fietkau20c8e8d2012-04-17 02:40:07 +0200706 hw->wiphy->iface_combinations = &if_comb;
707 hw->wiphy->n_iface_combinations = 1;
708
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400709 if (AR_SREV_5416(sc->sc_ah))
710 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530711
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200712 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300713 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Johannes Berg81ddbb52012-03-26 18:47:18 +0200714 hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200715
Sujith55624202010-01-08 10:36:02 +0530716 hw->queues = 4;
717 hw->max_rates = 4;
718 hw->channel_change_time = 5000;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530719 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100720 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530721 hw->sta_data_size = sizeof(struct ath_node);
722 hw->vif_data_size = sizeof(struct ath_vif);
723
Felix Fietkau43c35282011-09-03 01:40:27 +0200724 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
725 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
726
727 /* single chain devices with rx diversity */
728 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
729 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
730
731 sc->ant_rx = hw->wiphy->available_antennas_rx;
732 sc->ant_tx = hw->wiphy->available_antennas_tx;
733
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200734#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530735 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200736#endif
Sujith55624202010-01-08 10:36:02 +0530737
Felix Fietkaud4659912010-10-14 16:02:39 +0200738 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530739 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
740 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200741 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530742 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
743 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530744
Felix Fietkau43c35282011-09-03 01:40:27 +0200745 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530746
747 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530748}
749
Pavel Roskineb93e892011-07-23 03:55:39 -0400750int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530751 const struct ath_bus_ops *bus_ops)
752{
753 struct ieee80211_hw *hw = sc->hw;
754 struct ath_common *common;
755 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530756 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530757 struct ath_regulatory *reg;
758
Sujith285f2dd2010-01-08 10:36:07 +0530759 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400760 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530761 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530762 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530763
764 ah = sc->sc_ah;
765 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530766 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530767
Sujith285f2dd2010-01-08 10:36:07 +0530768 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530769 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
770 ath9k_reg_notifier);
771 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530772 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530773
774 reg = &common->regulatory;
775
Sujith285f2dd2010-01-08 10:36:07 +0530776 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530777 error = ath_tx_init(sc, ATH_TXBUF);
778 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530779 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530780
Sujith285f2dd2010-01-08 10:36:07 +0530781 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530782 error = ath_rx_init(sc, ATH_RXBUF);
783 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530784 goto error_rx;
785
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200786 ath9k_init_txpower_limits(sc);
787
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100788#ifdef CONFIG_MAC80211_LEDS
789 /* must be initialized before ieee80211_register_hw */
790 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
791 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
792 ARRAY_SIZE(ath9k_tpt_blink));
793#endif
794
Sujith285f2dd2010-01-08 10:36:07 +0530795 /* Register with mac80211 */
796 error = ieee80211_register_hw(hw);
797 if (error)
798 goto error_register;
799
Ben Greeareb272442010-11-29 14:13:22 -0800800 error = ath9k_init_debug(ah);
801 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800802 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800803 goto error_world;
804 }
805
Sujith285f2dd2010-01-08 10:36:07 +0530806 /* Handle world regulatory */
807 if (!ath_is_world_regd(reg)) {
808 error = regulatory_hint(hw->wiphy, reg->alpha2);
809 if (error)
810 goto error_world;
811 }
Sujith55624202010-01-08 10:36:02 +0530812
Sujith55624202010-01-08 10:36:02 +0530813 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530814 ath_start_rfkill_poll(sc);
815
816 return 0;
817
Sujith285f2dd2010-01-08 10:36:07 +0530818error_world:
819 ieee80211_unregister_hw(hw);
820error_register:
821 ath_rx_cleanup(sc);
822error_rx:
823 ath_tx_cleanup(sc);
824error_tx:
825 /* Nothing */
826error_regd:
827 ath9k_deinit_softc(sc);
828error_init:
Sujith55624202010-01-08 10:36:02 +0530829 return error;
830}
831
832/*****************************/
833/* De-Initialization */
834/*****************************/
835
Sujith285f2dd2010-01-08 10:36:07 +0530836static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530837{
Sujith285f2dd2010-01-08 10:36:07 +0530838 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530839
Felix Fietkauf209f522010-10-01 01:06:53 +0200840 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
841 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
842
843 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
844 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
845
Sujith Manoharan59081202012-02-22 12:40:21 +0530846 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530847
Sujith285f2dd2010-01-08 10:36:07 +0530848 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
849 if (ATH_TXQ_SETUP(sc, i))
850 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
851
Sujith285f2dd2010-01-08 10:36:07 +0530852 ath9k_hw_deinit(sc->sc_ah);
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +0200853 if (sc->dfs_detector != NULL)
854 sc->dfs_detector->exit(sc->dfs_detector);
Sujith285f2dd2010-01-08 10:36:07 +0530855
Sujith736b3a22010-03-17 14:25:24 +0530856 kfree(sc->sc_ah);
857 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530858}
859
Sujith285f2dd2010-01-08 10:36:07 +0530860void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530861{
862 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530863
864 ath9k_ps_wakeup(sc);
865
Sujith55624202010-01-08 10:36:02 +0530866 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530867 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530868
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530869 ath9k_ps_restore(sc);
870
Sujith55624202010-01-08 10:36:02 +0530871 ieee80211_unregister_hw(hw);
872 ath_rx_cleanup(sc);
873 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530874 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530875}
876
877void ath_descdma_cleanup(struct ath_softc *sc,
878 struct ath_descdma *dd,
879 struct list_head *head)
880{
881 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
882 dd->dd_desc_paddr);
883
884 INIT_LIST_HEAD(head);
885 kfree(dd->dd_bufptr);
886 memset(dd, 0, sizeof(*dd));
887}
888
Sujith55624202010-01-08 10:36:02 +0530889/************************/
890/* Module Hooks */
891/************************/
892
893static int __init ath9k_init(void)
894{
895 int error;
896
897 /* Register rate control algorithm */
898 error = ath_rate_control_register();
899 if (error != 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700900 pr_err("Unable to register rate control algorithm: %d\n",
901 error);
Sujith55624202010-01-08 10:36:02 +0530902 goto err_out;
903 }
904
Sujith55624202010-01-08 10:36:02 +0530905 error = ath_pci_init();
906 if (error < 0) {
Joe Perches516304b2012-03-18 17:30:52 -0700907 pr_err("No PCI devices found, driver not installed\n");
Sujith55624202010-01-08 10:36:02 +0530908 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800909 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530910 }
911
912 error = ath_ahb_init();
913 if (error < 0) {
914 error = -ENODEV;
915 goto err_pci_exit;
916 }
917
918 return 0;
919
920 err_pci_exit:
921 ath_pci_exit();
922
Sujith55624202010-01-08 10:36:02 +0530923 err_rate_unregister:
924 ath_rate_control_unregister();
925 err_out:
926 return error;
927}
928module_init(ath9k_init);
929
930static void __exit ath9k_exit(void)
931{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530932 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530933 ath_ahb_exit();
934 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530935 ath_rate_control_unregister();
Joe Perches516304b2012-03-18 17:30:52 -0700936 pr_info("%s: Driver unloaded\n", dev_info);
Sujith55624202010-01-08 10:36:02 +0530937}
938module_exit(ath9k_exit);