Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dss.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * Some code and ideas taken from drivers/video/omap/ driver |
| 8 | * by Imre Deak. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License version 2 as published by |
| 12 | * the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 17 | * more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License along with |
| 20 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 21 | */ |
| 22 | |
| 23 | #define DSS_SUBSYS_NAME "DSS" |
| 24 | |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/io.h> |
Paul Gortmaker | a8a3593 | 2011-07-10 13:20:26 -0400 | [diff] [blame] | 27 | #include <linux/export.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 28 | #include <linux/err.h> |
| 29 | #include <linux/delay.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 30 | #include <linux/seq_file.h> |
| 31 | #include <linux/clk.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 32 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 33 | #include <linux/pm_runtime.h> |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 34 | #include <linux/gfp.h> |
Tomi Valkeinen | 33366d0 | 2012-09-28 13:54:35 +0300 | [diff] [blame] | 35 | #include <linux/sizes.h> |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 36 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 37 | #include <video/omapdss.h> |
Tony Lindgren | 2c799ce | 2012-02-24 10:34:35 -0800 | [diff] [blame] | 38 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 39 | #include "dss.h" |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 40 | #include "dss_features.h" |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 41 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 42 | #define DSS_SZ_REGS SZ_512 |
| 43 | |
| 44 | struct dss_reg { |
| 45 | u16 idx; |
| 46 | }; |
| 47 | |
| 48 | #define DSS_REG(idx) ((const struct dss_reg) { idx }) |
| 49 | |
| 50 | #define DSS_REVISION DSS_REG(0x0000) |
| 51 | #define DSS_SYSCONFIG DSS_REG(0x0010) |
| 52 | #define DSS_SYSSTATUS DSS_REG(0x0014) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 53 | #define DSS_CONTROL DSS_REG(0x0040) |
| 54 | #define DSS_SDI_CONTROL DSS_REG(0x0044) |
| 55 | #define DSS_PLL_CONTROL DSS_REG(0x0048) |
| 56 | #define DSS_SDI_STATUS DSS_REG(0x005C) |
| 57 | |
| 58 | #define REG_GET(idx, start, end) \ |
| 59 | FLD_GET(dss_read_reg(idx), start, end) |
| 60 | |
| 61 | #define REG_FLD_MOD(idx, val, start, end) \ |
| 62 | dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end)) |
| 63 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 64 | static int dss_runtime_get(void); |
| 65 | static void dss_runtime_put(void); |
| 66 | |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 67 | struct dss_features { |
| 68 | u8 fck_div_max; |
| 69 | u8 dss_fck_multiplier; |
| 70 | const char *clk_name; |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 71 | int (*dpi_select_source)(enum omap_channel channel); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 72 | }; |
| 73 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 74 | static struct { |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 75 | struct platform_device *pdev; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 76 | void __iomem *base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 77 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 78 | struct clk *dpll4_m4_ck; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 79 | struct clk *dss_clk; |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 80 | unsigned long dss_clk_rate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 81 | |
| 82 | unsigned long cache_req_pck; |
| 83 | unsigned long cache_prate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 84 | struct dispc_clock_info cache_dispc_cinfo; |
| 85 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 86 | enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI]; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 87 | enum omap_dss_clk_source dispc_clk_source; |
| 88 | enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS]; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 89 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 90 | bool ctx_valid; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 91 | u32 ctx[DSS_SZ_REGS / sizeof(u32)]; |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 92 | |
| 93 | const struct dss_features *feat; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 94 | } dss; |
| 95 | |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 96 | static const char * const dss_generic_clk_source_names[] = { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 97 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC", |
| 98 | [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI", |
| 99 | [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK", |
Tomi Valkeinen | 901e5fe | 2011-11-30 17:34:52 +0200 | [diff] [blame] | 100 | [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC", |
| 101 | [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI", |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 102 | }; |
| 103 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 104 | static inline void dss_write_reg(const struct dss_reg idx, u32 val) |
| 105 | { |
| 106 | __raw_writel(val, dss.base + idx.idx); |
| 107 | } |
| 108 | |
| 109 | static inline u32 dss_read_reg(const struct dss_reg idx) |
| 110 | { |
| 111 | return __raw_readl(dss.base + idx.idx); |
| 112 | } |
| 113 | |
| 114 | #define SR(reg) \ |
| 115 | dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg) |
| 116 | #define RR(reg) \ |
| 117 | dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)]) |
| 118 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 119 | static void dss_save_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 120 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 121 | DSSDBG("dss_save_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 122 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 123 | SR(CONTROL); |
| 124 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 125 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 126 | OMAP_DISPLAY_TYPE_SDI) { |
| 127 | SR(SDI_CONTROL); |
| 128 | SR(PLL_CONTROL); |
| 129 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 130 | |
| 131 | dss.ctx_valid = true; |
| 132 | |
| 133 | DSSDBG("context saved\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 134 | } |
| 135 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 136 | static void dss_restore_context(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 137 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 138 | DSSDBG("dss_restore_context\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 139 | |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 140 | if (!dss.ctx_valid) |
| 141 | return; |
| 142 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 143 | RR(CONTROL); |
| 144 | |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 145 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 146 | OMAP_DISPLAY_TYPE_SDI) { |
| 147 | RR(SDI_CONTROL); |
| 148 | RR(PLL_CONTROL); |
| 149 | } |
Tomi Valkeinen | 69f0605 | 2011-06-01 15:56:39 +0300 | [diff] [blame] | 150 | |
| 151 | DSSDBG("context restored\n"); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | #undef SR |
| 155 | #undef RR |
| 156 | |
Archit Taneja | bdb736a | 2012-11-28 17:01:39 +0530 | [diff] [blame] | 157 | int dss_get_ctx_loss_count(void) |
| 158 | { |
Tomi Valkeinen | 679852d | 2012-12-10 13:52:55 +0200 | [diff] [blame] | 159 | struct platform_device *core_pdev = dss_get_core_pdev(); |
| 160 | struct omap_dss_board_info *board_data = core_pdev->dev.platform_data; |
Archit Taneja | bdb736a | 2012-11-28 17:01:39 +0530 | [diff] [blame] | 161 | int cnt; |
| 162 | |
| 163 | if (!board_data->get_context_loss_count) |
| 164 | return -ENOENT; |
| 165 | |
| 166 | cnt = board_data->get_context_loss_count(&dss.pdev->dev); |
| 167 | |
| 168 | WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt); |
| 169 | |
| 170 | return cnt; |
| 171 | } |
| 172 | |
Archit Taneja | 889b4fd | 2012-07-20 17:18:49 +0530 | [diff] [blame] | 173 | void dss_sdi_init(int datapairs) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 174 | { |
| 175 | u32 l; |
| 176 | |
| 177 | BUG_ON(datapairs > 3 || datapairs < 1); |
| 178 | |
| 179 | l = dss_read_reg(DSS_SDI_CONTROL); |
| 180 | l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */ |
| 181 | l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */ |
| 182 | l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */ |
| 183 | dss_write_reg(DSS_SDI_CONTROL, l); |
| 184 | |
| 185 | l = dss_read_reg(DSS_PLL_CONTROL); |
| 186 | l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */ |
| 187 | l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */ |
| 188 | l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */ |
| 189 | dss_write_reg(DSS_PLL_CONTROL, l); |
| 190 | } |
| 191 | |
| 192 | int dss_sdi_enable(void) |
| 193 | { |
| 194 | unsigned long timeout; |
| 195 | |
| 196 | dispc_pck_free_enable(1); |
| 197 | |
| 198 | /* Reset SDI PLL */ |
| 199 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */ |
| 200 | udelay(1); /* wait 2x PCLK */ |
| 201 | |
| 202 | /* Lock SDI PLL */ |
| 203 | REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */ |
| 204 | |
| 205 | /* Waiting for PLL lock request to complete */ |
| 206 | timeout = jiffies + msecs_to_jiffies(500); |
| 207 | while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) { |
| 208 | if (time_after_eq(jiffies, timeout)) { |
| 209 | DSSERR("PLL lock request timed out\n"); |
| 210 | goto err1; |
| 211 | } |
| 212 | } |
| 213 | |
| 214 | /* Clearing PLL_GO bit */ |
| 215 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28); |
| 216 | |
| 217 | /* Waiting for PLL to lock */ |
| 218 | timeout = jiffies + msecs_to_jiffies(500); |
| 219 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) { |
| 220 | if (time_after_eq(jiffies, timeout)) { |
| 221 | DSSERR("PLL lock timed out\n"); |
| 222 | goto err1; |
| 223 | } |
| 224 | } |
| 225 | |
| 226 | dispc_lcd_enable_signal(1); |
| 227 | |
| 228 | /* Waiting for SDI reset to complete */ |
| 229 | timeout = jiffies + msecs_to_jiffies(500); |
| 230 | while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) { |
| 231 | if (time_after_eq(jiffies, timeout)) { |
| 232 | DSSERR("SDI reset timed out\n"); |
| 233 | goto err2; |
| 234 | } |
| 235 | } |
| 236 | |
| 237 | return 0; |
| 238 | |
| 239 | err2: |
| 240 | dispc_lcd_enable_signal(0); |
| 241 | err1: |
| 242 | /* Reset SDI PLL */ |
| 243 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 244 | |
| 245 | dispc_pck_free_enable(0); |
| 246 | |
| 247 | return -ETIMEDOUT; |
| 248 | } |
| 249 | |
| 250 | void dss_sdi_disable(void) |
| 251 | { |
| 252 | dispc_lcd_enable_signal(0); |
| 253 | |
| 254 | dispc_pck_free_enable(0); |
| 255 | |
| 256 | /* Reset SDI PLL */ |
| 257 | REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */ |
| 258 | } |
| 259 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 260 | const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src) |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 261 | { |
Taneja, Archit | 235e7db | 2011-03-14 23:28:21 -0500 | [diff] [blame] | 262 | return dss_generic_clk_source_names[clk_src]; |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 263 | } |
| 264 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 265 | void dss_dump_clocks(struct seq_file *s) |
| 266 | { |
| 267 | unsigned long dpll4_ck_rate; |
| 268 | unsigned long dpll4_m4_ck_rate; |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 269 | const char *fclk_name, *fclk_real_name; |
| 270 | unsigned long fclk_rate; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 271 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 272 | if (dss_runtime_get()) |
| 273 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 274 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 275 | seq_printf(s, "- DSS -\n"); |
| 276 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 277 | fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
| 278 | fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 279 | fclk_rate = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 280 | |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 281 | if (dss.dpll4_m4_ck) { |
| 282 | dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 283 | dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck); |
| 284 | |
| 285 | seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate); |
| 286 | |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 287 | seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n", |
| 288 | fclk_name, fclk_real_name, dpll4_ck_rate, |
| 289 | dpll4_ck_rate / dpll4_m4_ck_rate, |
| 290 | dss.feat->dss_fck_multiplier, fclk_rate); |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 291 | } else { |
| 292 | seq_printf(s, "%s (%s) = %lu\n", |
| 293 | fclk_name, fclk_real_name, |
| 294 | fclk_rate); |
| 295 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 296 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 297 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 298 | } |
| 299 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 300 | static void dss_dump_regs(struct seq_file *s) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 301 | { |
| 302 | #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r)) |
| 303 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 304 | if (dss_runtime_get()) |
| 305 | return; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 306 | |
| 307 | DUMPREG(DSS_REVISION); |
| 308 | DUMPREG(DSS_SYSCONFIG); |
| 309 | DUMPREG(DSS_SYSSTATUS); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 310 | DUMPREG(DSS_CONTROL); |
Tomi Valkeinen | 6ec549e | 2011-02-24 14:18:50 +0200 | [diff] [blame] | 311 | |
| 312 | if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) & |
| 313 | OMAP_DISPLAY_TYPE_SDI) { |
| 314 | DUMPREG(DSS_SDI_CONTROL); |
| 315 | DUMPREG(DSS_PLL_CONTROL); |
| 316 | DUMPREG(DSS_SDI_STATUS); |
| 317 | } |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 318 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 319 | dss_runtime_put(); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 320 | #undef DUMPREG |
| 321 | } |
| 322 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 323 | static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 324 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 325 | struct platform_device *dsidev; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 326 | int b; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 327 | u8 start, end; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 328 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 329 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 330 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 331 | b = 0; |
| 332 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 333 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 334 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 335 | dsidev = dsi_get_dsidev_from_id(0); |
| 336 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 337 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 338 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
| 339 | b = 2; |
| 340 | dsidev = dsi_get_dsidev_from_id(1); |
| 341 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
| 342 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 343 | default: |
| 344 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 345 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 346 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 347 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 348 | dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end); |
| 349 | |
| 350 | REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 351 | |
| 352 | dss.dispc_clk_source = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 353 | } |
| 354 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 355 | void dss_select_dsi_clk_source(int dsi_module, |
| 356 | enum omap_dss_clk_source clk_src) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 357 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 358 | struct platform_device *dsidev; |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 359 | int b, pos; |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 360 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 361 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 362 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 363 | b = 0; |
| 364 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 365 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI: |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 366 | BUG_ON(dsi_module != 0); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 367 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 368 | dsidev = dsi_get_dsidev_from_id(0); |
| 369 | dsi_wait_pll_hsdiv_dsi_active(dsidev); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 370 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 371 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI: |
| 372 | BUG_ON(dsi_module != 1); |
| 373 | b = 1; |
| 374 | dsidev = dsi_get_dsidev_from_id(1); |
| 375 | dsi_wait_pll_hsdiv_dsi_active(dsidev); |
| 376 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 377 | default: |
| 378 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 379 | return; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 380 | } |
Tomi Valkeinen | e406f90 | 2010-06-09 15:28:12 +0300 | [diff] [blame] | 381 | |
Archit Taneja | a2e5d82 | 2012-05-07 16:51:35 +0530 | [diff] [blame] | 382 | pos = dsi_module == 0 ? 1 : 10; |
| 383 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */ |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 384 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 385 | dss.dsi_clk_source[dsi_module] = clk_src; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 386 | } |
| 387 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 388 | void dss_select_lcd_clk_source(enum omap_channel channel, |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 389 | enum omap_dss_clk_source clk_src) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 390 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 391 | struct platform_device *dsidev; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 392 | int b, ix, pos; |
| 393 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 394 | if (!dss_has_feature(FEAT_LCD_CLK_SRC)) { |
| 395 | dss_select_dispc_clk_source(clk_src); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 396 | return; |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 397 | } |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 398 | |
| 399 | switch (clk_src) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 400 | case OMAP_DSS_CLK_SRC_FCK: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 401 | b = 0; |
| 402 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 403 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 404 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD); |
| 405 | b = 1; |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 406 | dsidev = dsi_get_dsidev_from_id(0); |
| 407 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 408 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 409 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 410 | BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 && |
| 411 | channel != OMAP_DSS_CHANNEL_LCD3); |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 412 | b = 1; |
| 413 | dsidev = dsi_get_dsidev_from_id(1); |
| 414 | dsi_wait_pll_hsdiv_dispc_active(dsidev); |
| 415 | break; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 416 | default: |
| 417 | BUG(); |
Tomi Valkeinen | c6eee96 | 2012-05-18 11:47:02 +0300 | [diff] [blame] | 418 | return; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 419 | } |
| 420 | |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 421 | pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 422 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 423 | REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */ |
| 424 | |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 425 | ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 426 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 427 | dss.lcd_clk_source[ix] = clk_src; |
| 428 | } |
| 429 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 430 | enum omap_dss_clk_source dss_get_dispc_clk_source(void) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 431 | { |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 432 | return dss.dispc_clk_source; |
| 433 | } |
| 434 | |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 435 | enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module) |
Tomi Valkeinen | 2f18c4d | 2010-01-08 18:00:36 +0200 | [diff] [blame] | 436 | { |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 437 | return dss.dsi_clk_source[dsi_module]; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 438 | } |
| 439 | |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 440 | enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel) |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 441 | { |
Archit Taneja | 89976f2 | 2011-03-31 13:23:35 +0530 | [diff] [blame] | 442 | if (dss_has_feature(FEAT_LCD_CLK_SRC)) { |
Chandrabhanu Mahapatra | e86d456 | 2012-06-29 10:43:13 +0530 | [diff] [blame] | 443 | int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : |
| 444 | (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2); |
Archit Taneja | 89976f2 | 2011-03-31 13:23:35 +0530 | [diff] [blame] | 445 | return dss.lcd_clk_source[ix]; |
| 446 | } else { |
| 447 | /* LCD_CLK source is the same as DISPC_FCLK source for |
| 448 | * OMAP2 and OMAP3 */ |
| 449 | return dss.dispc_clk_source; |
| 450 | } |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 451 | } |
| 452 | |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 453 | bool dss_div_calc(unsigned long fck_min, dss_div_calc_func func, void *data) |
| 454 | { |
| 455 | int fckd, fckd_start, fckd_stop; |
| 456 | unsigned long fck; |
| 457 | unsigned long fck_hw_max; |
| 458 | unsigned long fckd_hw_max; |
| 459 | unsigned long prate; |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 460 | unsigned m; |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 461 | |
| 462 | if (dss.dpll4_m4_ck == NULL) { |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 463 | fck = clk_get_rate(dss.dss_clk); |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 464 | return func(fck, data); |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 465 | } |
| 466 | |
| 467 | fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
| 468 | fckd_hw_max = dss.feat->fck_div_max; |
| 469 | |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 470 | m = dss.feat->dss_fck_multiplier; |
| 471 | prate = dss_get_dpll4_rate(); |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 472 | |
| 473 | fck_min = fck_min ? fck_min : 1; |
| 474 | |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 475 | fckd_start = min(prate * m / fck_min, fckd_hw_max); |
| 476 | fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul); |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 477 | |
| 478 | for (fckd = fckd_start; fckd >= fckd_stop; --fckd) { |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 479 | fck = prate / fckd * m; |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 480 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 481 | if (func(fck, data)) |
Tomi Valkeinen | 4341782 | 2013-03-05 16:34:05 +0200 | [diff] [blame] | 482 | return true; |
| 483 | } |
| 484 | |
| 485 | return false; |
| 486 | } |
| 487 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 488 | int dss_set_fck_rate(unsigned long rate) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 489 | { |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 490 | DSSDBG("set fck to %lu\n", rate); |
| 491 | |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 492 | if (dss.dpll4_m4_ck) { |
| 493 | unsigned long prate; |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 494 | unsigned m; |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 495 | int r; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 496 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 497 | prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 498 | m = dss.feat->dss_fck_multiplier; |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 499 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 500 | r = clk_set_rate(dss.dpll4_m4_ck, rate * m); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 501 | if (r) |
| 502 | return r; |
| 503 | } |
| 504 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 505 | dss.dss_clk_rate = clk_get_rate(dss.dss_clk); |
| 506 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 507 | WARN_ONCE(dss.dss_clk_rate != rate, |
Tomi Valkeinen | 648a55e | 2013-04-10 14:47:38 +0300 | [diff] [blame] | 508 | "clk rate mismatch: %lu != %lu", dss.dss_clk_rate, |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 509 | rate); |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 510 | |
| 511 | return 0; |
| 512 | } |
| 513 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 514 | unsigned long dss_get_dpll4_rate(void) |
| 515 | { |
Tomi Valkeinen | 0acf659 | 2011-03-14 07:28:57 -0500 | [diff] [blame] | 516 | if (dss.dpll4_m4_ck) |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 517 | return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck)); |
| 518 | else |
| 519 | return 0; |
| 520 | } |
| 521 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 522 | unsigned long dss_get_dispc_clk_rate(void) |
| 523 | { |
| 524 | return dss.dss_clk_rate; |
| 525 | } |
| 526 | |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 527 | static int dss_setup_default_clock(void) |
| 528 | { |
| 529 | unsigned long max_dss_fck, prate; |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 530 | unsigned long fck; |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 531 | unsigned fck_div; |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 532 | int r; |
| 533 | |
| 534 | if (dss.dpll4_m4_ck == NULL) |
| 535 | return 0; |
| 536 | |
| 537 | max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK); |
| 538 | |
| 539 | prate = dss_get_dpll4_rate(); |
| 540 | |
| 541 | fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier, |
| 542 | max_dss_fck); |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 543 | fck = prate / fck_div * dss.feat->dss_fck_multiplier; |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 544 | |
Tomi Valkeinen | d0f58bd | 2013-10-31 14:44:23 +0200 | [diff] [blame^] | 545 | r = dss_set_fck_rate(fck); |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 546 | if (r) |
| 547 | return r; |
| 548 | |
| 549 | return 0; |
| 550 | } |
| 551 | |
Tomi Valkeinen | 559d670 | 2009-11-03 11:23:50 +0200 | [diff] [blame] | 552 | void dss_set_venc_output(enum omap_dss_venc_type type) |
| 553 | { |
| 554 | int l = 0; |
| 555 | |
| 556 | if (type == OMAP_DSS_VENC_TYPE_COMPOSITE) |
| 557 | l = 0; |
| 558 | else if (type == OMAP_DSS_VENC_TYPE_SVIDEO) |
| 559 | l = 1; |
| 560 | else |
| 561 | BUG(); |
| 562 | |
| 563 | /* venc out selection. 0 = comp, 1 = svideo */ |
| 564 | REG_FLD_MOD(DSS_CONTROL, l, 6, 6); |
| 565 | } |
| 566 | |
| 567 | void dss_set_dac_pwrdn_bgz(bool enable) |
| 568 | { |
| 569 | REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */ |
| 570 | } |
| 571 | |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 572 | void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src) |
Mythri P K | 7ed024a | 2011-03-09 16:31:38 +0530 | [diff] [blame] | 573 | { |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 574 | enum omap_display_type dp; |
| 575 | dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT); |
| 576 | |
| 577 | /* Complain about invalid selections */ |
| 578 | WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC)); |
| 579 | WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI)); |
| 580 | |
| 581 | /* Select only if we have options */ |
| 582 | if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI)) |
| 583 | REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */ |
Mythri P K | 7ed024a | 2011-03-09 16:31:38 +0530 | [diff] [blame] | 584 | } |
| 585 | |
Tomi Valkeinen | 4a61e26 | 2011-08-31 14:33:31 +0300 | [diff] [blame] | 586 | enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void) |
| 587 | { |
| 588 | enum omap_display_type displays; |
| 589 | |
| 590 | displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT); |
| 591 | if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0) |
| 592 | return DSS_VENC_TV_CLK; |
| 593 | |
Ricardo Neri | 8aa2eed | 2012-08-01 07:56:40 -0500 | [diff] [blame] | 594 | if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0) |
| 595 | return DSS_HDMI_M_PCLK; |
| 596 | |
Tomi Valkeinen | 4a61e26 | 2011-08-31 14:33:31 +0300 | [diff] [blame] | 597 | return REG_GET(DSS_CONTROL, 15, 15); |
| 598 | } |
| 599 | |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 600 | static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel) |
| 601 | { |
| 602 | if (channel != OMAP_DSS_CHANNEL_LCD) |
| 603 | return -EINVAL; |
| 604 | |
| 605 | return 0; |
| 606 | } |
| 607 | |
| 608 | static int dss_dpi_select_source_omap4(enum omap_channel channel) |
| 609 | { |
| 610 | int val; |
| 611 | |
| 612 | switch (channel) { |
| 613 | case OMAP_DSS_CHANNEL_LCD2: |
| 614 | val = 0; |
| 615 | break; |
| 616 | case OMAP_DSS_CHANNEL_DIGIT: |
| 617 | val = 1; |
| 618 | break; |
| 619 | default: |
| 620 | return -EINVAL; |
| 621 | } |
| 622 | |
| 623 | REG_FLD_MOD(DSS_CONTROL, val, 17, 17); |
| 624 | |
| 625 | return 0; |
| 626 | } |
| 627 | |
| 628 | static int dss_dpi_select_source_omap5(enum omap_channel channel) |
| 629 | { |
| 630 | int val; |
| 631 | |
| 632 | switch (channel) { |
| 633 | case OMAP_DSS_CHANNEL_LCD: |
| 634 | val = 1; |
| 635 | break; |
| 636 | case OMAP_DSS_CHANNEL_LCD2: |
| 637 | val = 2; |
| 638 | break; |
| 639 | case OMAP_DSS_CHANNEL_LCD3: |
| 640 | val = 3; |
| 641 | break; |
| 642 | case OMAP_DSS_CHANNEL_DIGIT: |
| 643 | val = 0; |
| 644 | break; |
| 645 | default: |
| 646 | return -EINVAL; |
| 647 | } |
| 648 | |
| 649 | REG_FLD_MOD(DSS_CONTROL, val, 17, 16); |
| 650 | |
| 651 | return 0; |
| 652 | } |
| 653 | |
| 654 | int dss_dpi_select_source(enum omap_channel channel) |
| 655 | { |
| 656 | return dss.feat->dpi_select_source(channel); |
| 657 | } |
| 658 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 659 | static int dss_get_clocks(void) |
| 660 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 661 | struct clk *clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 662 | |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame] | 663 | clk = devm_clk_get(&dss.pdev->dev, "fck"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 664 | if (IS_ERR(clk)) { |
| 665 | DSSERR("can't get clock fck\n"); |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame] | 666 | return PTR_ERR(clk); |
Semwal, Sumit | a1a0dcc | 2011-03-01 02:42:14 -0600 | [diff] [blame] | 667 | } |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 668 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 669 | dss.dss_clk = clk; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 670 | |
Aaro Koskinen | 8ad9375 | 2012-11-21 21:48:51 +0200 | [diff] [blame] | 671 | if (dss.feat->clk_name) { |
| 672 | clk = clk_get(NULL, dss.feat->clk_name); |
| 673 | if (IS_ERR(clk)) { |
| 674 | DSSERR("Failed to get %s\n", dss.feat->clk_name); |
Archit Taneja | b2c9c8e | 2013-04-08 11:55:00 +0300 | [diff] [blame] | 675 | return PTR_ERR(clk); |
Aaro Koskinen | 8ad9375 | 2012-11-21 21:48:51 +0200 | [diff] [blame] | 676 | } |
| 677 | } else { |
| 678 | clk = NULL; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 679 | } |
| 680 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 681 | dss.dpll4_m4_ck = clk; |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 682 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 683 | return 0; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 684 | } |
| 685 | |
| 686 | static void dss_put_clocks(void) |
| 687 | { |
Tomi Valkeinen | 94c042c | 2011-05-16 13:43:04 +0300 | [diff] [blame] | 688 | if (dss.dpll4_m4_ck) |
| 689 | clk_put(dss.dpll4_m4_ck); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 690 | } |
| 691 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 692 | static int dss_runtime_get(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 693 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 694 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 695 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 696 | DSSDBG("dss_runtime_get\n"); |
| 697 | |
| 698 | r = pm_runtime_get_sync(&dss.pdev->dev); |
| 699 | WARN_ON(r < 0); |
| 700 | return r < 0 ? r : 0; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 701 | } |
| 702 | |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 703 | static void dss_runtime_put(void) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 704 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 705 | int r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 706 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 707 | DSSDBG("dss_runtime_put\n"); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 708 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 709 | r = pm_runtime_put_sync(&dss.pdev->dev); |
Tomi Valkeinen | 5be3aeb | 2012-06-27 16:37:18 +0300 | [diff] [blame] | 710 | WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 711 | } |
| 712 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 713 | /* DEBUGFS */ |
Chandrabhanu Mahapatra | 1b3bcb3 | 2012-09-29 11:25:42 +0530 | [diff] [blame] | 714 | #if defined(CONFIG_OMAP2_DSS_DEBUGFS) |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 715 | void dss_debug_dump_clocks(struct seq_file *s) |
| 716 | { |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 717 | dss_dump_clocks(s); |
| 718 | dispc_dump_clocks(s); |
| 719 | #ifdef CONFIG_OMAP2_DSS_DSI |
| 720 | dsi_dump_clocks(s); |
| 721 | #endif |
| 722 | } |
| 723 | #endif |
| 724 | |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 725 | static const struct dss_features omap24xx_dss_feats __initconst = { |
Tomi Valkeinen | 6e555e2 | 2013-11-01 11:26:43 +0200 | [diff] [blame] | 726 | /* |
| 727 | * fck div max is really 16, but the divider range has gaps. The range |
| 728 | * from 1 to 6 has no gaps, so let's use that as a max. |
| 729 | */ |
| 730 | .fck_div_max = 6, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 731 | .dss_fck_multiplier = 2, |
Tomi Valkeinen | 6e555e2 | 2013-11-01 11:26:43 +0200 | [diff] [blame] | 732 | .clk_name = "dss1_fck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 733 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 734 | }; |
| 735 | |
| 736 | static const struct dss_features omap34xx_dss_feats __initconst = { |
| 737 | .fck_div_max = 16, |
| 738 | .dss_fck_multiplier = 2, |
| 739 | .clk_name = "dpll4_m4_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 740 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 741 | }; |
| 742 | |
| 743 | static const struct dss_features omap3630_dss_feats __initconst = { |
| 744 | .fck_div_max = 32, |
| 745 | .dss_fck_multiplier = 1, |
| 746 | .clk_name = "dpll4_m4_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 747 | .dpi_select_source = &dss_dpi_select_source_omap2_omap3, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 748 | }; |
| 749 | |
| 750 | static const struct dss_features omap44xx_dss_feats __initconst = { |
| 751 | .fck_div_max = 32, |
| 752 | .dss_fck_multiplier = 1, |
| 753 | .clk_name = "dpll_per_m5x2_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 754 | .dpi_select_source = &dss_dpi_select_source_omap4, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 755 | }; |
| 756 | |
| 757 | static const struct dss_features omap54xx_dss_feats __initconst = { |
| 758 | .fck_div_max = 64, |
| 759 | .dss_fck_multiplier = 1, |
| 760 | .clk_name = "dpll_per_h12x2_ck", |
Tomi Valkeinen | de09e45 | 2012-09-21 12:09:54 +0300 | [diff] [blame] | 761 | .dpi_select_source = &dss_dpi_select_source_omap5, |
Tomi Valkeinen | 84273a9 | 2012-09-21 12:03:31 +0300 | [diff] [blame] | 762 | }; |
| 763 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 764 | static int __init dss_init_features(struct platform_device *pdev) |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 765 | { |
| 766 | const struct dss_features *src; |
| 767 | struct dss_features *dst; |
| 768 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 769 | dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 770 | if (!dst) { |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 771 | dev_err(&pdev->dev, "Failed to allocate local DSS Features\n"); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 772 | return -ENOMEM; |
| 773 | } |
| 774 | |
Tomi Valkeinen | b2c7d54 | 2012-10-18 13:46:29 +0300 | [diff] [blame] | 775 | switch (omapdss_get_version()) { |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 776 | case OMAPDSS_VER_OMAP24xx: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 777 | src = &omap24xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 778 | break; |
| 779 | |
| 780 | case OMAPDSS_VER_OMAP34xx_ES1: |
| 781 | case OMAPDSS_VER_OMAP34xx_ES3: |
| 782 | case OMAPDSS_VER_AM35xx: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 783 | src = &omap34xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 784 | break; |
| 785 | |
| 786 | case OMAPDSS_VER_OMAP3630: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 787 | src = &omap3630_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 788 | break; |
| 789 | |
| 790 | case OMAPDSS_VER_OMAP4430_ES1: |
| 791 | case OMAPDSS_VER_OMAP4430_ES2: |
| 792 | case OMAPDSS_VER_OMAP4: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 793 | src = &omap44xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 794 | break; |
| 795 | |
| 796 | case OMAPDSS_VER_OMAP5: |
Archit Taneja | 2336283 | 2012-04-08 16:47:01 +0530 | [diff] [blame] | 797 | src = &omap54xx_dss_feats; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 798 | break; |
| 799 | |
| 800 | default: |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 801 | return -ENODEV; |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 802 | } |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 803 | |
| 804 | memcpy(dst, src, sizeof(*dst)); |
| 805 | dss.feat = dst; |
| 806 | |
| 807 | return 0; |
| 808 | } |
| 809 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 810 | /* DSS HW IP initialisation */ |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 811 | static int __init omap_dsshw_probe(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 812 | { |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 813 | struct resource *dss_mem; |
| 814 | u32 rev; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 815 | int r; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 816 | |
| 817 | dss.pdev = pdev; |
| 818 | |
Tomi Valkeinen | bd81ed0 | 2012-09-28 12:56:00 +0300 | [diff] [blame] | 819 | r = dss_init_features(dss.pdev); |
Chandrabhanu Mahapatra | 185bae1 | 2012-07-11 18:36:18 +0530 | [diff] [blame] | 820 | if (r) |
| 821 | return r; |
| 822 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 823 | dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0); |
| 824 | if (!dss_mem) { |
| 825 | DSSERR("can't get IORESOURCE_MEM DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 826 | return -EINVAL; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 827 | } |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 828 | |
Julia Lawall | 6e2a14d | 2012-01-24 14:00:45 +0100 | [diff] [blame] | 829 | dss.base = devm_ioremap(&pdev->dev, dss_mem->start, |
| 830 | resource_size(dss_mem)); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 831 | if (!dss.base) { |
| 832 | DSSERR("can't ioremap DSS\n"); |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 833 | return -ENOMEM; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 834 | } |
| 835 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 836 | r = dss_get_clocks(); |
| 837 | if (r) |
Tomi Valkeinen | cd3b344 | 2012-01-25 13:31:04 +0200 | [diff] [blame] | 838 | return r; |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 839 | |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 840 | r = dss_setup_default_clock(); |
| 841 | if (r) |
| 842 | goto err_setup_clocks; |
| 843 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 844 | pm_runtime_enable(&pdev->dev); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 845 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 846 | r = dss_runtime_get(); |
| 847 | if (r) |
| 848 | goto err_runtime_get; |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 849 | |
Tomi Valkeinen | 5aaee69 | 2012-12-12 10:37:03 +0200 | [diff] [blame] | 850 | dss.dss_clk_rate = clk_get_rate(dss.dss_clk); |
| 851 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 852 | /* Select DPLL */ |
| 853 | REG_FLD_MOD(DSS_CONTROL, 0, 0, 0); |
| 854 | |
Tomi Valkeinen | a5b8399 | 2012-10-22 16:58:36 +0300 | [diff] [blame] | 855 | dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK); |
| 856 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 857 | #ifdef CONFIG_OMAP2_DSS_VENC |
| 858 | REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */ |
| 859 | REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */ |
| 860 | REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */ |
| 861 | #endif |
| 862 | dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 863 | dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
| 864 | dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK; |
| 865 | dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK; |
| 866 | dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK; |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 867 | |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 868 | rev = dss_read_reg(DSS_REVISION); |
| 869 | printk(KERN_INFO "OMAP DSS rev %d.%d\n", |
| 870 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 871 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 872 | dss_runtime_put(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 873 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 874 | dss_debugfs_create_file("dss", dss_dump_regs); |
| 875 | |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 876 | return 0; |
Tomi Valkeinen | a57dd4f | 2012-02-20 16:57:37 +0200 | [diff] [blame] | 877 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 878 | err_runtime_get: |
| 879 | pm_runtime_disable(&pdev->dev); |
Tomi Valkeinen | 13a1a2b | 2012-10-22 16:35:41 +0300 | [diff] [blame] | 880 | err_setup_clocks: |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 881 | dss_put_clocks(); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 882 | return r; |
| 883 | } |
| 884 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 885 | static int __exit omap_dsshw_remove(struct platform_device *pdev) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 886 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 887 | pm_runtime_disable(&pdev->dev); |
Senthilvadivu Guruswamy | 8b9cb3a | 2011-01-24 06:21:58 +0000 | [diff] [blame] | 888 | |
| 889 | dss_put_clocks(); |
Tomi Valkeinen | b98482e | 2011-05-16 13:52:51 +0300 | [diff] [blame] | 890 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 891 | return 0; |
| 892 | } |
| 893 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 894 | static int dss_runtime_suspend(struct device *dev) |
| 895 | { |
| 896 | dss_save_context(); |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 897 | dss_set_min_bus_tput(dev, 0); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 898 | return 0; |
| 899 | } |
| 900 | |
| 901 | static int dss_runtime_resume(struct device *dev) |
| 902 | { |
Tomi Valkeinen | a8081d3 | 2012-03-08 12:52:38 +0200 | [diff] [blame] | 903 | int r; |
| 904 | /* |
| 905 | * Set an arbitrarily high tput request to ensure OPP100. |
| 906 | * What we should really do is to make a request to stay in OPP100, |
| 907 | * without any tput requirements, but that is not currently possible |
| 908 | * via the PM layer. |
| 909 | */ |
| 910 | |
| 911 | r = dss_set_min_bus_tput(dev, 1000000000); |
| 912 | if (r) |
| 913 | return r; |
| 914 | |
Tomi Valkeinen | 3902071 | 2011-05-26 14:54:05 +0300 | [diff] [blame] | 915 | dss_restore_context(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 916 | return 0; |
| 917 | } |
| 918 | |
| 919 | static const struct dev_pm_ops dss_pm_ops = { |
| 920 | .runtime_suspend = dss_runtime_suspend, |
| 921 | .runtime_resume = dss_runtime_resume, |
| 922 | }; |
| 923 | |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 924 | static struct platform_driver omap_dsshw_driver = { |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 925 | .remove = __exit_p(omap_dsshw_remove), |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 926 | .driver = { |
| 927 | .name = "omapdss_dss", |
| 928 | .owner = THIS_MODULE, |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 929 | .pm = &dss_pm_ops, |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 930 | }, |
| 931 | }; |
| 932 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 933 | int __init dss_init_platform_driver(void) |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 934 | { |
Tomi Valkeinen | 11436e1 | 2012-03-07 12:53:18 +0200 | [diff] [blame] | 935 | return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 936 | } |
| 937 | |
| 938 | void dss_uninit_platform_driver(void) |
| 939 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 940 | platform_driver_unregister(&omap_dsshw_driver); |
Senthilvadivu Guruswamy | 96c401b | 2011-01-24 06:21:57 +0000 | [diff] [blame] | 941 | } |