| Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame^] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Hardware modules present on the OMAP44xx chips |
| 4 | * |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 5 | * Copyright (C) 2009-2012 Texas Instruments, Inc. |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 6 | * Copyright (C) 2009-2010 Nokia Corporation |
| 7 | * |
| 8 | * Paul Walmsley |
| 9 | * Benoit Cousson |
| 10 | * |
| 11 | * This file is automatically generated from the OMAP hardware databases. |
| 12 | * We respectfully ask that any modifications to this file be coordinated |
| 13 | * with the public linux-omap@vger.kernel.org mailing list and the |
| 14 | * authors above to ensure that the autogeneration scripts are kept |
| 15 | * up-to-date with the file contents. |
| Sricharan R | 3b9b101 | 2013-06-07 17:26:15 +0530 | [diff] [blame] | 16 | * Note that this file is currently not in sync with autogeneration scripts. |
| 17 | * The above note to be removed, once it is synced up. |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 18 | */ |
| 19 | |
| 20 | #include <linux/io.h> |
| Jean Pihet | b86aeaf | 2012-04-25 16:06:20 +0530 | [diff] [blame] | 21 | #include <linux/power/smartreflex.h> |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 22 | |
| Tony Lindgren | 45c3eb7 | 2012-11-30 08:41:50 -0800 | [diff] [blame] | 23 | #include <linux/omap-dma.h> |
| Tony Lindgren | 2a296c8 | 2012-10-02 17:41:35 -0700 | [diff] [blame] | 24 | |
| Tony Lindgren | 2a296c8 | 2012-10-02 17:41:35 -0700 | [diff] [blame] | 25 | #include "omap_hwmod.h" |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 26 | #include "omap_hwmod_common_data.h" |
| Paul Walmsley | d198b51 | 2010-12-21 15:30:54 -0700 | [diff] [blame] | 27 | #include "cm1_44xx.h" |
| 28 | #include "cm2_44xx.h" |
| 29 | #include "prm44xx.h" |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 30 | #include "prm-regbits-44xx.h" |
| Paul Walmsley | ff2516f | 2010-12-21 15:39:15 -0700 | [diff] [blame] | 31 | #include "wd_timer.h" |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 32 | |
| 33 | /* Base offset for all OMAP4 interrupts external to MPUSS */ |
| 34 | #define OMAP44XX_IRQ_GIC_START 32 |
| 35 | |
| 36 | /* Base offset for all OMAP4 dma requests */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 37 | #define OMAP44XX_DMA_REQ_START 1 |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 38 | |
| 39 | /* |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 40 | * IP blocks |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 41 | */ |
| 42 | |
| 43 | /* |
| 44 | * 'dmm' class |
| 45 | * instance(s): dmm |
| 46 | */ |
| 47 | static struct omap_hwmod_class omap44xx_dmm_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 48 | .name = "dmm", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 49 | }; |
| 50 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 51 | /* dmm */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 52 | static struct omap_hwmod omap44xx_dmm_hwmod = { |
| 53 | .name = "dmm", |
| 54 | .class = &omap44xx_dmm_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 55 | .clkdm_name = "l3_emif_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 56 | .prcm = { |
| 57 | .omap4 = { |
| 58 | .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 59 | .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 60 | }, |
| 61 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 62 | }; |
| 63 | |
| 64 | /* |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 65 | * 'l3' class |
| 66 | * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3 |
| 67 | */ |
| 68 | static struct omap_hwmod_class omap44xx_l3_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 69 | .name = "l3", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 70 | }; |
| 71 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 72 | /* l3_instr */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 73 | static struct omap_hwmod omap44xx_l3_instr_hwmod = { |
| 74 | .name = "l3_instr", |
| 75 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 76 | .clkdm_name = "l3_instr_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 77 | .prcm = { |
| 78 | .omap4 = { |
| 79 | .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 80 | .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 81 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 82 | }, |
| 83 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 84 | }; |
| 85 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 86 | /* l3_main_1 */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 87 | static struct omap_hwmod omap44xx_l3_main_1_hwmod = { |
| 88 | .name = "l3_main_1", |
| 89 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 90 | .clkdm_name = "l3_1_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 91 | .prcm = { |
| 92 | .omap4 = { |
| 93 | .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 94 | .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 95 | }, |
| 96 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 97 | }; |
| 98 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 99 | /* l3_main_2 */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 100 | static struct omap_hwmod omap44xx_l3_main_2_hwmod = { |
| 101 | .name = "l3_main_2", |
| 102 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 103 | .clkdm_name = "l3_2_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 104 | .prcm = { |
| 105 | .omap4 = { |
| 106 | .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 107 | .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 108 | }, |
| 109 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 110 | }; |
| 111 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 112 | /* l3_main_3 */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 113 | static struct omap_hwmod omap44xx_l3_main_3_hwmod = { |
| 114 | .name = "l3_main_3", |
| 115 | .class = &omap44xx_l3_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 116 | .clkdm_name = "l3_instr_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 117 | .prcm = { |
| 118 | .omap4 = { |
| 119 | .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 120 | .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 121 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 122 | }, |
| 123 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 124 | }; |
| 125 | |
| 126 | /* |
| 127 | * 'l4' class |
| 128 | * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup |
| 129 | */ |
| 130 | static struct omap_hwmod_class omap44xx_l4_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 131 | .name = "l4", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 132 | }; |
| 133 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 134 | /* l4_abe */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 135 | static struct omap_hwmod omap44xx_l4_abe_hwmod = { |
| 136 | .name = "l4_abe", |
| 137 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 138 | .clkdm_name = "abe_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 139 | .prcm = { |
| 140 | .omap4 = { |
| 141 | .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET, |
| Tero Kristo | ce80979 | 2012-09-23 17:28:19 -0600 | [diff] [blame] | 142 | .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET, |
| 143 | .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 144 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 145 | }, |
| 146 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 147 | }; |
| 148 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 149 | /* l4_cfg */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 150 | static struct omap_hwmod omap44xx_l4_cfg_hwmod = { |
| 151 | .name = "l4_cfg", |
| 152 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 153 | .clkdm_name = "l4_cfg_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 154 | .prcm = { |
| 155 | .omap4 = { |
| 156 | .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 157 | .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 158 | }, |
| 159 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 160 | }; |
| 161 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 162 | /* l4_per */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 163 | static struct omap_hwmod omap44xx_l4_per_hwmod = { |
| 164 | .name = "l4_per", |
| 165 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 166 | .clkdm_name = "l4_per_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 167 | .prcm = { |
| 168 | .omap4 = { |
| 169 | .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 170 | .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 171 | }, |
| 172 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 173 | }; |
| 174 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 175 | /* l4_wkup */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 176 | static struct omap_hwmod omap44xx_l4_wkup_hwmod = { |
| 177 | .name = "l4_wkup", |
| 178 | .class = &omap44xx_l4_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 179 | .clkdm_name = "l4_wkup_clkdm", |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 180 | .prcm = { |
| 181 | .omap4 = { |
| 182 | .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 183 | .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET, |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 184 | }, |
| 185 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 186 | }; |
| 187 | |
| 188 | /* |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 189 | * 'mpu_bus' class |
| 190 | * instance(s): mpu_private |
| 191 | */ |
| 192 | static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 193 | .name = "mpu_bus", |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 194 | }; |
| 195 | |
| Benoit Cousson | 7e69ed9 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 196 | /* mpu_private */ |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 197 | static struct omap_hwmod omap44xx_mpu_private_hwmod = { |
| 198 | .name = "mpu_private", |
| 199 | .class = &omap44xx_mpu_bus_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 200 | .clkdm_name = "mpuss_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 201 | .prcm = { |
| 202 | .omap4 = { |
| 203 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 204 | }, |
| 205 | }, |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 206 | }; |
| 207 | |
| 208 | /* |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 209 | * 'ocp_wp_noc' class |
| 210 | * instance(s): ocp_wp_noc |
| 211 | */ |
| 212 | static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = { |
| 213 | .name = "ocp_wp_noc", |
| 214 | }; |
| 215 | |
| 216 | /* ocp_wp_noc */ |
| 217 | static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = { |
| 218 | .name = "ocp_wp_noc", |
| 219 | .class = &omap44xx_ocp_wp_noc_hwmod_class, |
| 220 | .clkdm_name = "l3_instr_clkdm", |
| 221 | .prcm = { |
| 222 | .omap4 = { |
| 223 | .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET, |
| 224 | .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET, |
| 225 | .modulemode = MODULEMODE_HWCTRL, |
| 226 | }, |
| 227 | }, |
| 228 | }; |
| 229 | |
| 230 | /* |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 231 | * Modules omap_hwmod structures |
| 232 | * |
| 233 | * The following IPs are excluded for the moment because: |
| 234 | * - They do not need an explicit SW control using omap_hwmod API. |
| 235 | * - They still need to be validated with the driver |
| 236 | * properly adapted to omap_hwmod / omap_device |
| 237 | * |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 238 | * usim |
| Benoit Cousson | 3b54baa | 2010-12-21 21:08:33 -0700 | [diff] [blame] | 239 | */ |
| 240 | |
| 241 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 242 | * 'aess' class |
| 243 | * audio engine sub system |
| 244 | */ |
| 245 | |
| 246 | static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = { |
| 247 | .rev_offs = 0x0000, |
| 248 | .sysc_offs = 0x0010, |
| 249 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE), |
| 250 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| Benoit Cousson | c614ebf | 2011-07-01 22:54:01 +0200 | [diff] [blame] | 251 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART | |
| 252 | MSTANDBY_SMART_WKUP), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 253 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 254 | }; |
| 255 | |
| 256 | static struct omap_hwmod_class omap44xx_aess_hwmod_class = { |
| 257 | .name = "aess", |
| 258 | .sysc = &omap44xx_aess_sysc, |
| Paul Walmsley | c02060d | 2013-02-10 11:22:23 -0700 | [diff] [blame] | 259 | .enable_preprogram = omap_hwmod_aess_preprogram, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 260 | }; |
| 261 | |
| 262 | /* aess */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 263 | static struct omap_hwmod omap44xx_aess_hwmod = { |
| 264 | .name = "aess", |
| 265 | .class = &omap44xx_aess_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 266 | .clkdm_name = "abe_clkdm", |
| Sebastien Guiriec | 9f0c599 | 2013-02-10 11:22:24 -0700 | [diff] [blame] | 267 | .main_clk = "aess_fclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 268 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 269 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 270 | .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 271 | .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET, |
| Tero Kristo | ce80979 | 2012-09-23 17:28:19 -0600 | [diff] [blame] | 272 | .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 273 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 274 | }, |
| 275 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 276 | }; |
| 277 | |
| 278 | /* |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 279 | * 'c2c' class |
| 280 | * chip 2 chip interface used to plug the ape soc (omap) with an external modem |
| 281 | * soc |
| 282 | */ |
| 283 | |
| 284 | static struct omap_hwmod_class omap44xx_c2c_hwmod_class = { |
| 285 | .name = "c2c", |
| 286 | }; |
| 287 | |
| 288 | /* c2c */ |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 289 | static struct omap_hwmod omap44xx_c2c_hwmod = { |
| 290 | .name = "c2c", |
| 291 | .class = &omap44xx_c2c_hwmod_class, |
| 292 | .clkdm_name = "d2d_clkdm", |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 293 | .prcm = { |
| 294 | .omap4 = { |
| 295 | .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET, |
| 296 | .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET, |
| 297 | }, |
| 298 | }, |
| 299 | }; |
| 300 | |
| 301 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 302 | * 'counter' class |
| 303 | * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock |
| 304 | */ |
| 305 | |
| 306 | static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = { |
| 307 | .rev_offs = 0x0000, |
| 308 | .sysc_offs = 0x0004, |
| 309 | .sysc_flags = SYSC_HAS_SIDLEMODE, |
| Paul Walmsley | 252a4c5 | 2012-06-17 11:57:51 -0600 | [diff] [blame] | 310 | .idlemodes = (SIDLE_FORCE | SIDLE_NO), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 311 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 312 | }; |
| 313 | |
| 314 | static struct omap_hwmod_class omap44xx_counter_hwmod_class = { |
| 315 | .name = "counter", |
| 316 | .sysc = &omap44xx_counter_sysc, |
| 317 | }; |
| 318 | |
| 319 | /* counter_32k */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 320 | static struct omap_hwmod omap44xx_counter_32k_hwmod = { |
| 321 | .name = "counter_32k", |
| 322 | .class = &omap44xx_counter_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 323 | .clkdm_name = "l4_wkup_clkdm", |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 324 | .flags = HWMOD_SWSUP_SIDLE, |
| 325 | .main_clk = "sys_32k_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 326 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 327 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 328 | .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 329 | .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 330 | }, |
| 331 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 332 | }; |
| 333 | |
| 334 | /* |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 335 | * 'ctrl_module' class |
| 336 | * attila core control module + core pad control module + wkup pad control |
| 337 | * module + attila wkup control module |
| 338 | */ |
| 339 | |
| 340 | static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = { |
| 341 | .rev_offs = 0x0000, |
| 342 | .sysc_offs = 0x0010, |
| 343 | .sysc_flags = SYSC_HAS_SIDLEMODE, |
| 344 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 345 | SIDLE_SMART_WKUP), |
| 346 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 347 | }; |
| 348 | |
| 349 | static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = { |
| 350 | .name = "ctrl_module", |
| 351 | .sysc = &omap44xx_ctrl_module_sysc, |
| 352 | }; |
| 353 | |
| 354 | /* ctrl_module_core */ |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 355 | static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = { |
| 356 | .name = "ctrl_module_core", |
| 357 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 358 | .clkdm_name = "l4_cfg_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 359 | .prcm = { |
| 360 | .omap4 = { |
| 361 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 362 | }, |
| 363 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 364 | }; |
| 365 | |
| 366 | /* ctrl_module_pad_core */ |
| 367 | static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = { |
| 368 | .name = "ctrl_module_pad_core", |
| 369 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 370 | .clkdm_name = "l4_cfg_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 371 | .prcm = { |
| 372 | .omap4 = { |
| 373 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 374 | }, |
| 375 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 376 | }; |
| 377 | |
| 378 | /* ctrl_module_wkup */ |
| 379 | static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = { |
| 380 | .name = "ctrl_module_wkup", |
| 381 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 382 | .clkdm_name = "l4_wkup_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 383 | .prcm = { |
| 384 | .omap4 = { |
| 385 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 386 | }, |
| 387 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 388 | }; |
| 389 | |
| 390 | /* ctrl_module_pad_wkup */ |
| 391 | static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = { |
| 392 | .name = "ctrl_module_pad_wkup", |
| 393 | .class = &omap44xx_ctrl_module_hwmod_class, |
| 394 | .clkdm_name = "l4_wkup_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 395 | .prcm = { |
| 396 | .omap4 = { |
| 397 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 398 | }, |
| 399 | }, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 400 | }; |
| 401 | |
| 402 | /* |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 403 | * 'debugss' class |
| 404 | * debug and emulation sub system |
| 405 | */ |
| 406 | |
| 407 | static struct omap_hwmod_class omap44xx_debugss_hwmod_class = { |
| 408 | .name = "debugss", |
| 409 | }; |
| 410 | |
| 411 | /* debugss */ |
| 412 | static struct omap_hwmod omap44xx_debugss_hwmod = { |
| 413 | .name = "debugss", |
| 414 | .class = &omap44xx_debugss_hwmod_class, |
| 415 | .clkdm_name = "emu_sys_clkdm", |
| 416 | .main_clk = "trace_clk_div_ck", |
| 417 | .prcm = { |
| 418 | .omap4 = { |
| 419 | .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET, |
| 420 | .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET, |
| 421 | }, |
| 422 | }, |
| 423 | }; |
| 424 | |
| 425 | /* |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 426 | * 'dma' class |
| 427 | * dma controller for data exchange between memory to memory (i.e. internal or |
| 428 | * external memory) and gp peripherals to memory or memory to gp peripherals |
| 429 | */ |
| 430 | |
| 431 | static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = { |
| 432 | .rev_offs = 0x0000, |
| 433 | .sysc_offs = 0x002c, |
| 434 | .syss_offs = 0x0028, |
| 435 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 436 | SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE | |
| 437 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 438 | SYSS_HAS_RESET_STATUS), |
| 439 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 440 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 441 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 442 | }; |
| 443 | |
| 444 | static struct omap_hwmod_class omap44xx_dma_hwmod_class = { |
| 445 | .name = "dma", |
| 446 | .sysc = &omap44xx_dma_sysc, |
| 447 | }; |
| 448 | |
| 449 | /* dma dev_attr */ |
| 450 | static struct omap_dma_dev_attr dma_dev_attr = { |
| 451 | .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY | |
| 452 | IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY, |
| 453 | .lch_count = 32, |
| 454 | }; |
| 455 | |
| 456 | /* dma_system */ |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 457 | static struct omap_hwmod omap44xx_dma_system_hwmod = { |
| 458 | .name = "dma_system", |
| 459 | .class = &omap44xx_dma_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 460 | .clkdm_name = "l3_dma_clkdm", |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 461 | .main_clk = "l3_div_ck", |
| 462 | .prcm = { |
| 463 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 464 | .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 465 | .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET, |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 466 | }, |
| 467 | }, |
| 468 | .dev_attr = &dma_dev_attr, |
| Benoit Cousson | d7cf5f3 | 2010-12-23 22:30:31 +0000 | [diff] [blame] | 469 | }; |
| 470 | |
| 471 | /* |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 472 | * 'dmic' class |
| 473 | * digital microphone controller |
| 474 | */ |
| 475 | |
| 476 | static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = { |
| 477 | .rev_offs = 0x0000, |
| 478 | .sysc_offs = 0x0010, |
| 479 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS | |
| 480 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 481 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 482 | SIDLE_SMART_WKUP), |
| 483 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 484 | }; |
| 485 | |
| 486 | static struct omap_hwmod_class omap44xx_dmic_hwmod_class = { |
| 487 | .name = "dmic", |
| 488 | .sysc = &omap44xx_dmic_sysc, |
| 489 | }; |
| 490 | |
| 491 | /* dmic */ |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 492 | static struct omap_hwmod omap44xx_dmic_hwmod = { |
| 493 | .name = "dmic", |
| 494 | .class = &omap44xx_dmic_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 495 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 496 | .main_clk = "func_dmic_abe_gfclk", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 497 | .prcm = { |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 498 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 499 | .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 500 | .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 501 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 502 | }, |
| 503 | }, |
| Benoit Cousson | 8ca476d | 2011-01-25 22:01:00 +0000 | [diff] [blame] | 504 | }; |
| 505 | |
| 506 | /* |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 507 | * 'dsp' class |
| 508 | * dsp sub-system |
| 509 | */ |
| 510 | |
| 511 | static struct omap_hwmod_class omap44xx_dsp_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 512 | .name = "dsp", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 513 | }; |
| 514 | |
| 515 | /* dsp */ |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 516 | static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = { |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 517 | { .name = "dsp", .rst_shift = 0 }, |
| 518 | }; |
| 519 | |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 520 | static struct omap_hwmod omap44xx_dsp_hwmod = { |
| 521 | .name = "dsp", |
| 522 | .class = &omap44xx_dsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 523 | .clkdm_name = "tesla_clkdm", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 524 | .rst_lines = omap44xx_dsp_resets, |
| 525 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets), |
| Omar Ramirez Luna | 298ea44 | 2012-11-19 19:05:52 -0600 | [diff] [blame] | 526 | .main_clk = "dpll_iva_m4x2_ck", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 527 | .prcm = { |
| 528 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 529 | .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET, |
| Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 530 | .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 531 | .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 532 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 533 | }, |
| 534 | }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 535 | }; |
| 536 | |
| 537 | /* |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 538 | * 'dss' class |
| 539 | * display sub-system |
| 540 | */ |
| 541 | |
| 542 | static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = { |
| 543 | .rev_offs = 0x0000, |
| 544 | .syss_offs = 0x0014, |
| 545 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 546 | }; |
| 547 | |
| 548 | static struct omap_hwmod_class omap44xx_dss_hwmod_class = { |
| 549 | .name = "dss", |
| 550 | .sysc = &omap44xx_dss_sysc, |
| Tomi Valkeinen | 13662dc | 2011-11-08 03:16:13 -0700 | [diff] [blame] | 551 | .reset = omap_dss_reset, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 552 | }; |
| 553 | |
| 554 | /* dss */ |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 555 | static struct omap_hwmod_opt_clk dss_opt_clks[] = { |
| 556 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| 557 | { .role = "tv_clk", .clk = "dss_tv_clk" }, |
| Tomi Valkeinen | 4d0698d | 2011-11-08 03:16:12 -0700 | [diff] [blame] | 558 | { .role = "hdmi_clk", .clk = "dss_48mhz_clk" }, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 559 | }; |
| 560 | |
| 561 | static struct omap_hwmod omap44xx_dss_hwmod = { |
| 562 | .name = "dss_core", |
| Tomi Valkeinen | 37ad085 | 2011-11-08 03:16:11 -0700 | [diff] [blame] | 563 | .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 564 | .class = &omap44xx_dss_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 565 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 566 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 567 | .prcm = { |
| 568 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 569 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 570 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 571 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 572 | }, |
| 573 | }, |
| 574 | .opt_clks = dss_opt_clks, |
| 575 | .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks), |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 576 | }; |
| 577 | |
| 578 | /* |
| 579 | * 'dispc' class |
| 580 | * display controller |
| 581 | */ |
| 582 | |
| 583 | static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = { |
| 584 | .rev_offs = 0x0000, |
| 585 | .sysc_offs = 0x0010, |
| 586 | .syss_offs = 0x0014, |
| 587 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 588 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE | |
| 589 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 590 | SYSS_HAS_RESET_STATUS), |
| 591 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 592 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 593 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 594 | }; |
| 595 | |
| 596 | static struct omap_hwmod_class omap44xx_dispc_hwmod_class = { |
| 597 | .name = "dispc", |
| 598 | .sysc = &omap44xx_dispc_sysc, |
| 599 | }; |
| 600 | |
| 601 | /* dss_dispc */ |
| Archit Taneja | b923d40 | 2011-10-06 18:04:08 -0600 | [diff] [blame] | 602 | static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = { |
| 603 | .manager_count = 3, |
| 604 | .has_framedonetv_irq = 1 |
| 605 | }; |
| 606 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 607 | static struct omap_hwmod omap44xx_dss_dispc_hwmod = { |
| 608 | .name = "dss_dispc", |
| 609 | .class = &omap44xx_dispc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 610 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 611 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 612 | .prcm = { |
| 613 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 614 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 615 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 616 | }, |
| 617 | }, |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 618 | .dev_attr = &omap44xx_dss_dispc_dev_attr, |
| 619 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 620 | }; |
| 621 | |
| 622 | /* |
| 623 | * 'dsi' class |
| 624 | * display serial interface controller |
| 625 | */ |
| 626 | |
| 627 | static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = { |
| 628 | .rev_offs = 0x0000, |
| 629 | .sysc_offs = 0x0010, |
| 630 | .syss_offs = 0x0014, |
| 631 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 632 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE | |
| 633 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 634 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 635 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 636 | }; |
| 637 | |
| 638 | static struct omap_hwmod_class omap44xx_dsi_hwmod_class = { |
| 639 | .name = "dsi", |
| 640 | .sysc = &omap44xx_dsi_sysc, |
| 641 | }; |
| 642 | |
| 643 | /* dss_dsi1 */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 644 | static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = { |
| 645 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| 646 | }; |
| 647 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 648 | static struct omap_hwmod omap44xx_dss_dsi1_hwmod = { |
| 649 | .name = "dss_dsi1", |
| 650 | .class = &omap44xx_dsi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 651 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 652 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 653 | .prcm = { |
| 654 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 655 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 656 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 657 | }, |
| 658 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 659 | .opt_clks = dss_dsi1_opt_clks, |
| 660 | .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 661 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 662 | }; |
| 663 | |
| 664 | /* dss_dsi2 */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 665 | static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = { |
| 666 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| 667 | }; |
| 668 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 669 | static struct omap_hwmod omap44xx_dss_dsi2_hwmod = { |
| 670 | .name = "dss_dsi2", |
| 671 | .class = &omap44xx_dsi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 672 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 673 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 674 | .prcm = { |
| 675 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 676 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 677 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 678 | }, |
| 679 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 680 | .opt_clks = dss_dsi2_opt_clks, |
| 681 | .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 682 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 683 | }; |
| 684 | |
| 685 | /* |
| 686 | * 'hdmi' class |
| 687 | * hdmi controller |
| 688 | */ |
| 689 | |
| 690 | static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = { |
| 691 | .rev_offs = 0x0000, |
| 692 | .sysc_offs = 0x0010, |
| 693 | .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE | |
| 694 | SYSC_HAS_SOFTRESET), |
| 695 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 696 | SIDLE_SMART_WKUP), |
| 697 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 698 | }; |
| 699 | |
| 700 | static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = { |
| 701 | .name = "hdmi", |
| 702 | .sysc = &omap44xx_hdmi_sysc, |
| 703 | }; |
| 704 | |
| 705 | /* dss_hdmi */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 706 | static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = { |
| 707 | { .role = "sys_clk", .clk = "dss_sys_clk" }, |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 708 | { .role = "hdmi_clk", .clk = "dss_48mhz_clk" }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 709 | }; |
| 710 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 711 | static struct omap_hwmod omap44xx_dss_hdmi_hwmod = { |
| 712 | .name = "dss_hdmi", |
| 713 | .class = &omap44xx_hdmi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 714 | .clkdm_name = "l3_dss_clkdm", |
| Ricardo Neri | dc57aef | 2012-06-21 10:08:53 +0200 | [diff] [blame] | 715 | /* |
| 716 | * HDMI audio requires to use no-idle mode. Hence, |
| 717 | * set idle mode by software. |
| 718 | */ |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 719 | .flags = HWMOD_SWSUP_SIDLE | HWMOD_OPT_CLKS_NEEDED, |
| Tomi Valkeinen | 4d0698d | 2011-11-08 03:16:12 -0700 | [diff] [blame] | 720 | .main_clk = "dss_48mhz_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 721 | .prcm = { |
| 722 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 723 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 724 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 725 | }, |
| 726 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 727 | .opt_clks = dss_hdmi_opt_clks, |
| 728 | .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 729 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 730 | }; |
| 731 | |
| 732 | /* |
| 733 | * 'rfbi' class |
| 734 | * remote frame buffer interface |
| 735 | */ |
| 736 | |
| 737 | static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = { |
| 738 | .rev_offs = 0x0000, |
| 739 | .sysc_offs = 0x0010, |
| 740 | .syss_offs = 0x0014, |
| 741 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE | |
| 742 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 743 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 744 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 745 | }; |
| 746 | |
| 747 | static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = { |
| 748 | .name = "rfbi", |
| 749 | .sysc = &omap44xx_rfbi_sysc, |
| 750 | }; |
| 751 | |
| 752 | /* dss_rfbi */ |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 753 | static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = { |
| Tomi Valkeinen | 2cc84f4 | 2014-10-09 17:03:18 +0300 | [diff] [blame] | 754 | { .role = "ick", .clk = "l3_div_ck" }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 755 | }; |
| 756 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 757 | static struct omap_hwmod omap44xx_dss_rfbi_hwmod = { |
| 758 | .name = "dss_rfbi", |
| 759 | .class = &omap44xx_rfbi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 760 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | da7cdfa | 2011-07-09 20:39:45 -0600 | [diff] [blame] | 761 | .main_clk = "dss_dss_clk", |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 762 | .prcm = { |
| 763 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 764 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 765 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 766 | }, |
| 767 | }, |
| Tomi Valkeinen | 3a23aaf | 2011-07-09 20:39:44 -0600 | [diff] [blame] | 768 | .opt_clks = dss_rfbi_opt_clks, |
| 769 | .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks), |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 770 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 771 | }; |
| 772 | |
| 773 | /* |
| 774 | * 'venc' class |
| 775 | * video encoder |
| 776 | */ |
| 777 | |
| 778 | static struct omap_hwmod_class omap44xx_venc_hwmod_class = { |
| 779 | .name = "venc", |
| 780 | }; |
| 781 | |
| 782 | /* dss_venc */ |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 783 | static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = { |
| 784 | { .role = "tv_clk", .clk = "dss_tv_clk" }, |
| 785 | }; |
| 786 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 787 | static struct omap_hwmod omap44xx_dss_venc_hwmod = { |
| 788 | .name = "dss_venc", |
| 789 | .class = &omap44xx_venc_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 790 | .clkdm_name = "l3_dss_clkdm", |
| Tomi Valkeinen | 4d0698d | 2011-11-08 03:16:12 -0700 | [diff] [blame] | 791 | .main_clk = "dss_tv_clk", |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 792 | .flags = HWMOD_OPT_CLKS_NEEDED, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 793 | .prcm = { |
| 794 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 795 | .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 796 | .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET, |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 797 | }, |
| 798 | }, |
| Tomi Valkeinen | 543b284 | 2014-10-09 17:03:16 +0300 | [diff] [blame] | 799 | .parent_hwmod = &omap44xx_dss_hwmod, |
| Tero Kristo | 24d8d49 | 2017-05-31 17:59:59 +0300 | [diff] [blame] | 800 | .opt_clks = dss_venc_opt_clks, |
| 801 | .opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks), |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 802 | }; |
| 803 | |
| Tero Kristo | 1df5eaa | 2017-06-13 16:45:50 +0300 | [diff] [blame] | 804 | /* sha0 HIB2 (the 'P' (public) device) */ |
| 805 | static struct omap_hwmod_class_sysconfig omap44xx_sha0_sysc = { |
| 806 | .rev_offs = 0x100, |
| 807 | .sysc_offs = 0x110, |
| 808 | .syss_offs = 0x114, |
| 809 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 810 | }; |
| 811 | |
| 812 | static struct omap_hwmod_class omap44xx_sha0_hwmod_class = { |
| 813 | .name = "sham", |
| 814 | .sysc = &omap44xx_sha0_sysc, |
| 815 | }; |
| 816 | |
| 817 | struct omap_hwmod omap44xx_sha0_hwmod = { |
| 818 | .name = "sham", |
| 819 | .class = &omap44xx_sha0_hwmod_class, |
| 820 | .clkdm_name = "l4_secure_clkdm", |
| 821 | .main_clk = "l3_div_ck", |
| 822 | .prcm = { |
| 823 | .omap4 = { |
| 824 | .clkctrl_offs = OMAP4_CM_L4SEC_SHA2MD51_CLKCTRL_OFFSET, |
| 825 | .context_offs = OMAP4_RM_L4SEC_SHA2MD51_CONTEXT_OFFSET, |
| 826 | .modulemode = MODULEMODE_SWCTRL, |
| 827 | }, |
| 828 | }, |
| 829 | }; |
| 830 | |
| Benoit Cousson | d63bd74 | 2011-01-27 11:17:03 +0000 | [diff] [blame] | 831 | /* |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 832 | * 'elm' class |
| 833 | * bch error location module |
| 834 | */ |
| 835 | |
| 836 | static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = { |
| 837 | .rev_offs = 0x0000, |
| 838 | .sysc_offs = 0x0010, |
| 839 | .syss_offs = 0x0014, |
| 840 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 841 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 842 | SYSS_HAS_RESET_STATUS), |
| 843 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 844 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 845 | }; |
| 846 | |
| 847 | static struct omap_hwmod_class omap44xx_elm_hwmod_class = { |
| 848 | .name = "elm", |
| 849 | .sysc = &omap44xx_elm_sysc, |
| 850 | }; |
| 851 | |
| 852 | /* elm */ |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 853 | static struct omap_hwmod omap44xx_elm_hwmod = { |
| 854 | .name = "elm", |
| 855 | .class = &omap44xx_elm_hwmod_class, |
| 856 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 857 | .prcm = { |
| 858 | .omap4 = { |
| 859 | .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET, |
| 860 | .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET, |
| 861 | }, |
| 862 | }, |
| 863 | }; |
| 864 | |
| 865 | /* |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 866 | * 'emif' class |
| 867 | * external memory interface no1 |
| 868 | */ |
| 869 | |
| 870 | static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = { |
| 871 | .rev_offs = 0x0000, |
| 872 | }; |
| 873 | |
| 874 | static struct omap_hwmod_class omap44xx_emif_hwmod_class = { |
| 875 | .name = "emif", |
| 876 | .sysc = &omap44xx_emif_sysc, |
| 877 | }; |
| 878 | |
| 879 | /* emif1 */ |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 880 | static struct omap_hwmod omap44xx_emif1_hwmod = { |
| 881 | .name = "emif1", |
| 882 | .class = &omap44xx_emif_hwmod_class, |
| 883 | .clkdm_name = "l3_emif_clkdm", |
| Rajendra Nayak | b2eb000 | 2013-08-20 13:02:44 +0530 | [diff] [blame] | 884 | .flags = HWMOD_INIT_NO_IDLE, |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 885 | .main_clk = "ddrphy_ck", |
| 886 | .prcm = { |
| 887 | .omap4 = { |
| 888 | .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET, |
| 889 | .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET, |
| 890 | .modulemode = MODULEMODE_HWCTRL, |
| 891 | }, |
| 892 | }, |
| 893 | }; |
| 894 | |
| 895 | /* emif2 */ |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 896 | static struct omap_hwmod omap44xx_emif2_hwmod = { |
| 897 | .name = "emif2", |
| 898 | .class = &omap44xx_emif_hwmod_class, |
| 899 | .clkdm_name = "l3_emif_clkdm", |
| Rajendra Nayak | b2eb000 | 2013-08-20 13:02:44 +0530 | [diff] [blame] | 900 | .flags = HWMOD_INIT_NO_IDLE, |
| Paul Walmsley | bf30f95 | 2012-04-19 13:33:52 -0600 | [diff] [blame] | 901 | .main_clk = "ddrphy_ck", |
| 902 | .prcm = { |
| 903 | .omap4 = { |
| 904 | .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET, |
| 905 | .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET, |
| 906 | .modulemode = MODULEMODE_HWCTRL, |
| 907 | }, |
| 908 | }, |
| 909 | }; |
| 910 | |
| 911 | /* |
| Sebastian Reichel | 9a9ded8 | 2017-06-13 11:28:45 +0200 | [diff] [blame] | 912 | Crypto modules AES0/1 belong to: |
| 913 | PD_L4_PER power domain |
| 914 | CD_L4_SEC clock domain |
| 915 | On the L3, the AES modules are mapped to |
| 916 | L3_CLK2: Peripherals and multimedia sub clock domain |
| 917 | */ |
| 918 | static struct omap_hwmod_class_sysconfig omap44xx_aes_sysc = { |
| 919 | .rev_offs = 0x80, |
| 920 | .sysc_offs = 0x84, |
| 921 | .syss_offs = 0x88, |
| 922 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 923 | }; |
| 924 | |
| 925 | static struct omap_hwmod_class omap44xx_aes_hwmod_class = { |
| 926 | .name = "aes", |
| 927 | .sysc = &omap44xx_aes_sysc, |
| 928 | }; |
| 929 | |
| 930 | static struct omap_hwmod omap44xx_aes1_hwmod = { |
| 931 | .name = "aes1", |
| 932 | .class = &omap44xx_aes_hwmod_class, |
| 933 | .clkdm_name = "l4_secure_clkdm", |
| 934 | .main_clk = "l3_div_ck", |
| 935 | .prcm = { |
| 936 | .omap4 = { |
| 937 | .context_offs = OMAP4_RM_L4SEC_AES1_CONTEXT_OFFSET, |
| 938 | .clkctrl_offs = OMAP4_CM_L4SEC_AES1_CLKCTRL_OFFSET, |
| 939 | .modulemode = MODULEMODE_SWCTRL, |
| 940 | }, |
| 941 | }, |
| 942 | }; |
| 943 | |
| 944 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__aes1 = { |
| 945 | .master = &omap44xx_l4_per_hwmod, |
| 946 | .slave = &omap44xx_aes1_hwmod, |
| 947 | .clk = "l3_div_ck", |
| 948 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 949 | }; |
| 950 | |
| Sebastian Reichel | 478523d | 2017-06-13 11:28:46 +0200 | [diff] [blame] | 951 | static struct omap_hwmod omap44xx_aes2_hwmod = { |
| 952 | .name = "aes2", |
| 953 | .class = &omap44xx_aes_hwmod_class, |
| 954 | .clkdm_name = "l4_secure_clkdm", |
| 955 | .main_clk = "l3_div_ck", |
| 956 | .prcm = { |
| 957 | .omap4 = { |
| 958 | .context_offs = OMAP4_RM_L4SEC_AES2_CONTEXT_OFFSET, |
| 959 | .clkctrl_offs = OMAP4_CM_L4SEC_AES2_CLKCTRL_OFFSET, |
| 960 | .modulemode = MODULEMODE_SWCTRL, |
| 961 | }, |
| 962 | }, |
| 963 | }; |
| 964 | |
| 965 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__aes2 = { |
| 966 | .master = &omap44xx_l4_per_hwmod, |
| 967 | .slave = &omap44xx_aes2_hwmod, |
| 968 | .clk = "l3_div_ck", |
| 969 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 970 | }; |
| 971 | |
| Sebastian Reichel | 9a9ded8 | 2017-06-13 11:28:45 +0200 | [diff] [blame] | 972 | /* |
| Sebastian Reichel | ebea90d | 2017-06-13 11:28:47 +0200 | [diff] [blame] | 973 | * 'des' class for DES3DES module |
| 974 | */ |
| 975 | static struct omap_hwmod_class_sysconfig omap44xx_des_sysc = { |
| 976 | .rev_offs = 0x30, |
| 977 | .sysc_offs = 0x34, |
| 978 | .syss_offs = 0x38, |
| 979 | .sysc_flags = SYSS_HAS_RESET_STATUS, |
| 980 | }; |
| 981 | |
| 982 | static struct omap_hwmod_class omap44xx_des_hwmod_class = { |
| 983 | .name = "des", |
| 984 | .sysc = &omap44xx_des_sysc, |
| 985 | }; |
| 986 | |
| 987 | static struct omap_hwmod omap44xx_des_hwmod = { |
| 988 | .name = "des", |
| 989 | .class = &omap44xx_des_hwmod_class, |
| 990 | .clkdm_name = "l4_secure_clkdm", |
| 991 | .main_clk = "l3_div_ck", |
| 992 | .prcm = { |
| 993 | .omap4 = { |
| 994 | .context_offs = OMAP4_RM_L4SEC_DES3DES_CONTEXT_OFFSET, |
| 995 | .clkctrl_offs = OMAP4_CM_L4SEC_DES3DES_CLKCTRL_OFFSET, |
| 996 | .modulemode = MODULEMODE_SWCTRL, |
| 997 | }, |
| 998 | }, |
| 999 | }; |
| 1000 | |
| 1001 | struct omap_hwmod_ocp_if omap44xx_l3_main_2__des = { |
| 1002 | .master = &omap44xx_l3_main_2_hwmod, |
| 1003 | .slave = &omap44xx_des_hwmod, |
| 1004 | .clk = "l3_div_ck", |
| 1005 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1006 | }; |
| 1007 | |
| 1008 | /* |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1009 | * 'fdif' class |
| 1010 | * face detection hw accelerator module |
| 1011 | */ |
| 1012 | |
| 1013 | static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = { |
| 1014 | .rev_offs = 0x0000, |
| 1015 | .sysc_offs = 0x0010, |
| 1016 | /* |
| 1017 | * FDIF needs 100 OCP clk cycles delay after a softreset before |
| 1018 | * accessing sysconfig again. |
| 1019 | * The lowest frequency at the moment for L3 bus is 100 MHz, so |
| 1020 | * 1usec delay is needed. Add an x2 margin to be safe (2 usecs). |
| 1021 | * |
| 1022 | * TODO: Indicate errata when available. |
| 1023 | */ |
| 1024 | .srst_udelay = 2, |
| 1025 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS | |
| 1026 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1027 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1028 | MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART), |
| 1029 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1030 | }; |
| 1031 | |
| 1032 | static struct omap_hwmod_class omap44xx_fdif_hwmod_class = { |
| 1033 | .name = "fdif", |
| 1034 | .sysc = &omap44xx_fdif_sysc, |
| 1035 | }; |
| 1036 | |
| 1037 | /* fdif */ |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1038 | static struct omap_hwmod omap44xx_fdif_hwmod = { |
| 1039 | .name = "fdif", |
| 1040 | .class = &omap44xx_fdif_hwmod_class, |
| 1041 | .clkdm_name = "iss_clkdm", |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1042 | .main_clk = "fdif_fck", |
| 1043 | .prcm = { |
| 1044 | .omap4 = { |
| 1045 | .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET, |
| 1046 | .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET, |
| 1047 | .modulemode = MODULEMODE_SWCTRL, |
| 1048 | }, |
| 1049 | }, |
| 1050 | }; |
| 1051 | |
| 1052 | /* |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 1053 | * 'gpmc' class |
| 1054 | * general purpose memory controller |
| 1055 | */ |
| 1056 | |
| 1057 | static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = { |
| 1058 | .rev_offs = 0x0000, |
| 1059 | .sysc_offs = 0x0010, |
| 1060 | .syss_offs = 0x0014, |
| 1061 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE | |
| 1062 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 1063 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1064 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1065 | }; |
| 1066 | |
| 1067 | static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = { |
| 1068 | .name = "gpmc", |
| 1069 | .sysc = &omap44xx_gpmc_sysc, |
| 1070 | }; |
| 1071 | |
| 1072 | /* gpmc */ |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 1073 | static struct omap_hwmod omap44xx_gpmc_hwmod = { |
| 1074 | .name = "gpmc", |
| 1075 | .class = &omap44xx_gpmc_hwmod_class, |
| 1076 | .clkdm_name = "l3_2_clkdm", |
| Tony Lindgren | 63aa945 | 2015-06-01 19:22:10 -0600 | [diff] [blame] | 1077 | /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */ |
| 1078 | .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS, |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 1079 | .prcm = { |
| 1080 | .omap4 = { |
| 1081 | .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET, |
| 1082 | .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET, |
| 1083 | .modulemode = MODULEMODE_HWCTRL, |
| 1084 | }, |
| 1085 | }, |
| 1086 | }; |
| 1087 | |
| 1088 | /* |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1089 | * 'gpu' class |
| 1090 | * 2d/3d graphics accelerator |
| 1091 | */ |
| 1092 | |
| 1093 | static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = { |
| 1094 | .rev_offs = 0x1fc00, |
| 1095 | .sysc_offs = 0x1fc10, |
| 1096 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE), |
| 1097 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1098 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| 1099 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| 1100 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1101 | }; |
| 1102 | |
| 1103 | static struct omap_hwmod_class omap44xx_gpu_hwmod_class = { |
| 1104 | .name = "gpu", |
| 1105 | .sysc = &omap44xx_gpu_sysc, |
| 1106 | }; |
| 1107 | |
| 1108 | /* gpu */ |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1109 | static struct omap_hwmod omap44xx_gpu_hwmod = { |
| 1110 | .name = "gpu", |
| 1111 | .class = &omap44xx_gpu_hwmod_class, |
| 1112 | .clkdm_name = "l3_gfx_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1113 | .main_clk = "sgx_clk_mux", |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1114 | .prcm = { |
| 1115 | .omap4 = { |
| 1116 | .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET, |
| 1117 | .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET, |
| 1118 | .modulemode = MODULEMODE_SWCTRL, |
| 1119 | }, |
| 1120 | }, |
| 1121 | }; |
| 1122 | |
| 1123 | /* |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1124 | * 'hdq1w' class |
| 1125 | * hdq / 1-wire serial interface controller |
| 1126 | */ |
| 1127 | |
| 1128 | static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = { |
| 1129 | .rev_offs = 0x0000, |
| 1130 | .sysc_offs = 0x0014, |
| 1131 | .syss_offs = 0x0018, |
| 1132 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET | |
| 1133 | SYSS_HAS_RESET_STATUS), |
| 1134 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1135 | }; |
| 1136 | |
| 1137 | static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = { |
| 1138 | .name = "hdq1w", |
| 1139 | .sysc = &omap44xx_hdq1w_sysc, |
| 1140 | }; |
| 1141 | |
| 1142 | /* hdq1w */ |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1143 | static struct omap_hwmod omap44xx_hdq1w_hwmod = { |
| 1144 | .name = "hdq1w", |
| 1145 | .class = &omap44xx_hdq1w_hwmod_class, |
| 1146 | .clkdm_name = "l4_per_clkdm", |
| 1147 | .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */ |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1148 | .main_clk = "func_12m_fclk", |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 1149 | .prcm = { |
| 1150 | .omap4 = { |
| 1151 | .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET, |
| 1152 | .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET, |
| 1153 | .modulemode = MODULEMODE_SWCTRL, |
| 1154 | }, |
| 1155 | }, |
| 1156 | }; |
| 1157 | |
| 1158 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1159 | * 'hsi' class |
| 1160 | * mipi high-speed synchronous serial interface (multichannel and full-duplex |
| 1161 | * serial if) |
| 1162 | */ |
| 1163 | |
| 1164 | static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = { |
| 1165 | .rev_offs = 0x0000, |
| 1166 | .sysc_offs = 0x0010, |
| 1167 | .syss_offs = 0x0014, |
| 1168 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE | |
| 1169 | SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| 1170 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 1171 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1172 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| Benoit Cousson | c614ebf | 2011-07-01 22:54:01 +0200 | [diff] [blame] | 1173 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1174 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1175 | }; |
| 1176 | |
| 1177 | static struct omap_hwmod_class omap44xx_hsi_hwmod_class = { |
| 1178 | .name = "hsi", |
| 1179 | .sysc = &omap44xx_hsi_sysc, |
| 1180 | }; |
| 1181 | |
| 1182 | /* hsi */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1183 | static struct omap_hwmod omap44xx_hsi_hwmod = { |
| 1184 | .name = "hsi", |
| 1185 | .class = &omap44xx_hsi_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1186 | .clkdm_name = "l3_init_clkdm", |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1187 | .main_clk = "hsi_fck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1188 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1189 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1190 | .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1191 | .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1192 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1193 | }, |
| 1194 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1195 | }; |
| 1196 | |
| 1197 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1198 | * 'ipu' class |
| 1199 | * imaging processor unit |
| 1200 | */ |
| 1201 | |
| 1202 | static struct omap_hwmod_class omap44xx_ipu_hwmod_class = { |
| 1203 | .name = "ipu", |
| 1204 | }; |
| 1205 | |
| 1206 | /* ipu */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1207 | static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = { |
| Paul Walmsley | f2f5736 | 2012-04-18 19:10:02 -0600 | [diff] [blame] | 1208 | { .name = "cpu0", .rst_shift = 0 }, |
| 1209 | { .name = "cpu1", .rst_shift = 1 }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1210 | }; |
| 1211 | |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1212 | static struct omap_hwmod omap44xx_ipu_hwmod = { |
| 1213 | .name = "ipu", |
| 1214 | .class = &omap44xx_ipu_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1215 | .clkdm_name = "ducati_clkdm", |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1216 | .rst_lines = omap44xx_ipu_resets, |
| 1217 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets), |
| Omar Ramirez Luna | 298ea44 | 2012-11-19 19:05:52 -0600 | [diff] [blame] | 1218 | .main_clk = "ducati_clk_mux_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1219 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1220 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1221 | .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET, |
| Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 1222 | .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1223 | .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1224 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1225 | }, |
| 1226 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1227 | }; |
| 1228 | |
| 1229 | /* |
| 1230 | * 'iss' class |
| 1231 | * external images sensor pixel data processor |
| 1232 | */ |
| 1233 | |
| 1234 | static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = { |
| 1235 | .rev_offs = 0x0000, |
| 1236 | .sysc_offs = 0x0010, |
| Fernando Guzman Lugo | d99de7f | 2012-04-13 05:08:03 -0600 | [diff] [blame] | 1237 | /* |
| 1238 | * ISS needs 100 OCP clk cycles delay after a softreset before |
| 1239 | * accessing sysconfig again. |
| 1240 | * The lowest frequency at the moment for L3 bus is 100 MHz, so |
| 1241 | * 1usec delay is needed. Add an x2 margin to be safe (2 usecs). |
| 1242 | * |
| 1243 | * TODO: Indicate errata when available. |
| 1244 | */ |
| 1245 | .srst_udelay = 2, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1246 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS | |
| 1247 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1248 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1249 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| Benoit Cousson | c614ebf | 2011-07-01 22:54:01 +0200 | [diff] [blame] | 1250 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1251 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1252 | }; |
| 1253 | |
| 1254 | static struct omap_hwmod_class omap44xx_iss_hwmod_class = { |
| 1255 | .name = "iss", |
| 1256 | .sysc = &omap44xx_iss_sysc, |
| 1257 | }; |
| 1258 | |
| 1259 | /* iss */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1260 | static struct omap_hwmod_opt_clk iss_opt_clks[] = { |
| 1261 | { .role = "ctrlclk", .clk = "iss_ctrlclk" }, |
| 1262 | }; |
| 1263 | |
| 1264 | static struct omap_hwmod omap44xx_iss_hwmod = { |
| 1265 | .name = "iss", |
| 1266 | .class = &omap44xx_iss_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1267 | .clkdm_name = "iss_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1268 | .main_clk = "ducati_clk_mux_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1269 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1270 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1271 | .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1272 | .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1273 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1274 | }, |
| 1275 | }, |
| 1276 | .opt_clks = iss_opt_clks, |
| 1277 | .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks), |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1278 | }; |
| 1279 | |
| 1280 | /* |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1281 | * 'iva' class |
| 1282 | * multi-standard video encoder/decoder hardware accelerator |
| 1283 | */ |
| 1284 | |
| 1285 | static struct omap_hwmod_class omap44xx_iva_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 1286 | .name = "iva", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1287 | }; |
| 1288 | |
| 1289 | /* iva */ |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1290 | static struct omap_hwmod_rst_info omap44xx_iva_resets[] = { |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1291 | { .name = "seq0", .rst_shift = 0 }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1292 | { .name = "seq1", .rst_shift = 1 }, |
| Paul Walmsley | f2f5736 | 2012-04-18 19:10:02 -0600 | [diff] [blame] | 1293 | { .name = "logic", .rst_shift = 2 }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1294 | }; |
| 1295 | |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1296 | static struct omap_hwmod omap44xx_iva_hwmod = { |
| 1297 | .name = "iva", |
| 1298 | .class = &omap44xx_iva_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1299 | .clkdm_name = "ivahd_clkdm", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1300 | .rst_lines = omap44xx_iva_resets, |
| 1301 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets), |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1302 | .main_clk = "dpll_iva_m5x2_ck", |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1303 | .prcm = { |
| 1304 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1305 | .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET, |
| Benoit Cousson | eaac329 | 2011-07-10 05:56:31 -0600 | [diff] [blame] | 1306 | .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1307 | .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1308 | .modulemode = MODULEMODE_HWCTRL, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1309 | }, |
| 1310 | }, |
| Benoit Cousson | 8f25bdc | 2010-12-21 21:08:34 -0700 | [diff] [blame] | 1311 | }; |
| 1312 | |
| 1313 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1314 | * 'kbd' class |
| 1315 | * keyboard controller |
| 1316 | */ |
| 1317 | |
| 1318 | static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = { |
| 1319 | .rev_offs = 0x0000, |
| 1320 | .sysc_offs = 0x0010, |
| 1321 | .syss_offs = 0x0014, |
| 1322 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 1323 | SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP | |
| 1324 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 1325 | SYSS_HAS_RESET_STATUS), |
| 1326 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1327 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1328 | }; |
| 1329 | |
| 1330 | static struct omap_hwmod_class omap44xx_kbd_hwmod_class = { |
| 1331 | .name = "kbd", |
| 1332 | .sysc = &omap44xx_kbd_sysc, |
| 1333 | }; |
| 1334 | |
| 1335 | /* kbd */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1336 | static struct omap_hwmod omap44xx_kbd_hwmod = { |
| 1337 | .name = "kbd", |
| 1338 | .class = &omap44xx_kbd_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1339 | .clkdm_name = "l4_wkup_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1340 | .main_clk = "sys_32k_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1341 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1342 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1343 | .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1344 | .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1345 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1346 | }, |
| 1347 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1348 | }; |
| 1349 | |
| 1350 | /* |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1351 | * 'mailbox' class |
| 1352 | * mailbox module allowing communication between the on-chip processors using a |
| 1353 | * queued mailbox-interrupt mechanism. |
| 1354 | */ |
| 1355 | |
| 1356 | static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = { |
| 1357 | .rev_offs = 0x0000, |
| 1358 | .sysc_offs = 0x0010, |
| 1359 | .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE | |
| 1360 | SYSC_HAS_SOFTRESET), |
| 1361 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1362 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1363 | }; |
| 1364 | |
| 1365 | static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = { |
| 1366 | .name = "mailbox", |
| 1367 | .sysc = &omap44xx_mailbox_sysc, |
| 1368 | }; |
| 1369 | |
| 1370 | /* mailbox */ |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1371 | static struct omap_hwmod omap44xx_mailbox_hwmod = { |
| 1372 | .name = "mailbox", |
| 1373 | .class = &omap44xx_mailbox_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1374 | .clkdm_name = "l4_cfg_clkdm", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1375 | .prcm = { |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1376 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1377 | .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1378 | .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET, |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1379 | }, |
| 1380 | }, |
| Benoit Cousson | ec5df92 | 2011-02-02 19:27:21 +0000 | [diff] [blame] | 1381 | }; |
| 1382 | |
| 1383 | /* |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1384 | * 'mcasp' class |
| 1385 | * multi-channel audio serial port controller |
| 1386 | */ |
| 1387 | |
| 1388 | /* The IP is not compliant to type1 / type2 scheme */ |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1389 | static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = { |
| Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 1390 | .rev_offs = 0, |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1391 | .sysc_offs = 0x0004, |
| 1392 | .sysc_flags = SYSC_HAS_SIDLEMODE, |
| 1393 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1394 | SIDLE_SMART_WKUP), |
| 1395 | .sysc_fields = &omap_hwmod_sysc_type_mcasp, |
| 1396 | }; |
| 1397 | |
| 1398 | static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = { |
| 1399 | .name = "mcasp", |
| 1400 | .sysc = &omap44xx_mcasp_sysc, |
| 1401 | }; |
| 1402 | |
| 1403 | /* mcasp */ |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1404 | static struct omap_hwmod omap44xx_mcasp_hwmod = { |
| 1405 | .name = "mcasp", |
| 1406 | .class = &omap44xx_mcasp_hwmod_class, |
| 1407 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1408 | .main_clk = "func_mcasp_abe_gfclk", |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1409 | .prcm = { |
| 1410 | .omap4 = { |
| 1411 | .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET, |
| 1412 | .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET, |
| 1413 | .modulemode = MODULEMODE_SWCTRL, |
| 1414 | }, |
| 1415 | }, |
| 1416 | }; |
| 1417 | |
| 1418 | /* |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1419 | * 'mcbsp' class |
| 1420 | * multi channel buffered serial port controller |
| 1421 | */ |
| 1422 | |
| 1423 | static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = { |
| Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 1424 | .rev_offs = -ENODEV, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1425 | .sysc_offs = 0x008c, |
| 1426 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP | |
| 1427 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1428 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1429 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1430 | }; |
| 1431 | |
| 1432 | static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = { |
| 1433 | .name = "mcbsp", |
| 1434 | .sysc = &omap44xx_mcbsp_sysc, |
| 1435 | }; |
| 1436 | |
| 1437 | /* mcbsp1 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1438 | static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = { |
| 1439 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1440 | { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1441 | }; |
| 1442 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1443 | static struct omap_hwmod omap44xx_mcbsp1_hwmod = { |
| 1444 | .name = "mcbsp1", |
| 1445 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1446 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1447 | .main_clk = "func_mcbsp1_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1448 | .prcm = { |
| 1449 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1450 | .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1451 | .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1452 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1453 | }, |
| 1454 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1455 | .opt_clks = mcbsp1_opt_clks, |
| 1456 | .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1457 | }; |
| 1458 | |
| 1459 | /* mcbsp2 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1460 | static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = { |
| 1461 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1462 | { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1463 | }; |
| 1464 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1465 | static struct omap_hwmod omap44xx_mcbsp2_hwmod = { |
| 1466 | .name = "mcbsp2", |
| 1467 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1468 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1469 | .main_clk = "func_mcbsp2_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1470 | .prcm = { |
| 1471 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1472 | .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1473 | .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1474 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1475 | }, |
| 1476 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1477 | .opt_clks = mcbsp2_opt_clks, |
| 1478 | .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1479 | }; |
| 1480 | |
| 1481 | /* mcbsp3 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1482 | static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = { |
| 1483 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1484 | { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1485 | }; |
| 1486 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1487 | static struct omap_hwmod omap44xx_mcbsp3_hwmod = { |
| 1488 | .name = "mcbsp3", |
| 1489 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1490 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1491 | .main_clk = "func_mcbsp3_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1492 | .prcm = { |
| 1493 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1494 | .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1495 | .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1496 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1497 | }, |
| 1498 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1499 | .opt_clks = mcbsp3_opt_clks, |
| 1500 | .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1501 | }; |
| 1502 | |
| 1503 | /* mcbsp4 */ |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1504 | static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = { |
| 1505 | { .role = "pad_fck", .clk = "pad_clks_ck" }, |
| Benoit Cousson | d7a0b51 | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 1506 | { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1507 | }; |
| 1508 | |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1509 | static struct omap_hwmod omap44xx_mcbsp4_hwmod = { |
| 1510 | .name = "mcbsp4", |
| 1511 | .class = &omap44xx_mcbsp_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1512 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 1513 | .main_clk = "per_mcbsp4_gfclk", |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1514 | .prcm = { |
| 1515 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1516 | .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1517 | .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1518 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1519 | }, |
| 1520 | }, |
| Paul Walmsley | 503d0ea | 2012-04-04 09:11:48 -0600 | [diff] [blame] | 1521 | .opt_clks = mcbsp4_opt_clks, |
| 1522 | .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks), |
| Benoit Cousson | 4ddff49 | 2011-01-31 14:50:30 +0000 | [diff] [blame] | 1523 | }; |
| 1524 | |
| 1525 | /* |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1526 | * 'mcpdm' class |
| 1527 | * multi channel pdm controller (proprietary interface with phoenix power |
| 1528 | * ic) |
| 1529 | */ |
| 1530 | |
| 1531 | static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = { |
| 1532 | .rev_offs = 0x0000, |
| 1533 | .sysc_offs = 0x0010, |
| 1534 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS | |
| 1535 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 1536 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1537 | SIDLE_SMART_WKUP), |
| 1538 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1539 | }; |
| 1540 | |
| 1541 | static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = { |
| 1542 | .name = "mcpdm", |
| 1543 | .sysc = &omap44xx_mcpdm_sysc, |
| 1544 | }; |
| 1545 | |
| 1546 | /* mcpdm */ |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1547 | static struct omap_hwmod omap44xx_mcpdm_hwmod = { |
| 1548 | .name = "mcpdm", |
| 1549 | .class = &omap44xx_mcpdm_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1550 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | bc05244 | 2012-10-29 22:02:14 -0600 | [diff] [blame] | 1551 | /* |
| 1552 | * It's suspected that the McPDM requires an off-chip main |
| 1553 | * functional clock, controlled via I2C. This IP block is |
| 1554 | * currently reset very early during boot, before I2C is |
| 1555 | * available, so it doesn't seem that we have any choice in |
| 1556 | * the kernel other than to avoid resetting it. |
| Peter Ujfalusi | 12d82e4 | 2013-01-18 16:48:16 -0700 | [diff] [blame] | 1557 | * |
| 1558 | * Also, McPDM needs to be configured to NO_IDLE mode when it |
| 1559 | * is in used otherwise vital clocks will be gated which |
| 1560 | * results 'slow motion' audio playback. |
| Paul Walmsley | bc05244 | 2012-10-29 22:02:14 -0600 | [diff] [blame] | 1561 | */ |
| Peter Ujfalusi | 12d82e4 | 2013-01-18 16:48:16 -0700 | [diff] [blame] | 1562 | .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE, |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 1563 | .main_clk = "pad_clks_ck", |
| Benoit Cousson | 00fe610 | 2011-07-09 19:14:28 -0600 | [diff] [blame] | 1564 | .prcm = { |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1565 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1566 | .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1567 | .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1568 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1569 | }, |
| 1570 | }, |
| Benoit Cousson | 407a688 | 2011-02-15 22:39:48 +0100 | [diff] [blame] | 1571 | }; |
| 1572 | |
| 1573 | /* |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1574 | * 'mmu' class |
| 1575 | * The memory management unit performs virtual to physical address translation |
| 1576 | * for its requestors. |
| 1577 | */ |
| 1578 | |
| 1579 | static struct omap_hwmod_class_sysconfig mmu_sysc = { |
| 1580 | .rev_offs = 0x000, |
| 1581 | .sysc_offs = 0x010, |
| 1582 | .syss_offs = 0x014, |
| 1583 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | |
| 1584 | SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE), |
| 1585 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1586 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1587 | }; |
| 1588 | |
| 1589 | static struct omap_hwmod_class omap44xx_mmu_hwmod_class = { |
| 1590 | .name = "mmu", |
| 1591 | .sysc = &mmu_sysc, |
| 1592 | }; |
| 1593 | |
| 1594 | /* mmu ipu */ |
| 1595 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1596 | static struct omap_hwmod omap44xx_mmu_ipu_hwmod; |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1597 | static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = { |
| 1598 | { .name = "mmu_cache", .rst_shift = 2 }, |
| 1599 | }; |
| 1600 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1601 | /* l3_main_2 -> mmu_ipu */ |
| 1602 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = { |
| 1603 | .master = &omap44xx_l3_main_2_hwmod, |
| 1604 | .slave = &omap44xx_mmu_ipu_hwmod, |
| 1605 | .clk = "l3_div_ck", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1606 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1607 | }; |
| 1608 | |
| 1609 | static struct omap_hwmod omap44xx_mmu_ipu_hwmod = { |
| 1610 | .name = "mmu_ipu", |
| 1611 | .class = &omap44xx_mmu_hwmod_class, |
| 1612 | .clkdm_name = "ducati_clkdm", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1613 | .rst_lines = omap44xx_mmu_ipu_resets, |
| 1614 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets), |
| 1615 | .main_clk = "ducati_clk_mux_ck", |
| 1616 | .prcm = { |
| 1617 | .omap4 = { |
| 1618 | .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET, |
| 1619 | .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET, |
| 1620 | .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET, |
| 1621 | .modulemode = MODULEMODE_HWCTRL, |
| 1622 | }, |
| 1623 | }, |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1624 | }; |
| 1625 | |
| 1626 | /* mmu dsp */ |
| 1627 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1628 | static struct omap_hwmod omap44xx_mmu_dsp_hwmod; |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1629 | static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = { |
| 1630 | { .name = "mmu_cache", .rst_shift = 1 }, |
| 1631 | }; |
| 1632 | |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1633 | /* l4_cfg -> dsp */ |
| 1634 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = { |
| 1635 | .master = &omap44xx_l4_cfg_hwmod, |
| 1636 | .slave = &omap44xx_mmu_dsp_hwmod, |
| 1637 | .clk = "l4_div_ck", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1638 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 1639 | }; |
| 1640 | |
| 1641 | static struct omap_hwmod omap44xx_mmu_dsp_hwmod = { |
| 1642 | .name = "mmu_dsp", |
| 1643 | .class = &omap44xx_mmu_hwmod_class, |
| 1644 | .clkdm_name = "tesla_clkdm", |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1645 | .rst_lines = omap44xx_mmu_dsp_resets, |
| 1646 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets), |
| 1647 | .main_clk = "dpll_iva_m4x2_ck", |
| 1648 | .prcm = { |
| 1649 | .omap4 = { |
| 1650 | .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET, |
| 1651 | .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET, |
| 1652 | .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET, |
| 1653 | .modulemode = MODULEMODE_HWCTRL, |
| 1654 | }, |
| 1655 | }, |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 1656 | }; |
| 1657 | |
| 1658 | /* |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 1659 | * 'mpu' class |
| 1660 | * mpu sub-system |
| 1661 | */ |
| 1662 | |
| 1663 | static struct omap_hwmod_class omap44xx_mpu_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 1664 | .name = "mpu", |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 1665 | }; |
| 1666 | |
| 1667 | /* mpu */ |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 1668 | static struct omap_hwmod omap44xx_mpu_hwmod = { |
| 1669 | .name = "mpu", |
| 1670 | .class = &omap44xx_mpu_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1671 | .clkdm_name = "mpuss_clkdm", |
| Rajendra Nayak | b2eb000 | 2013-08-20 13:02:44 +0530 | [diff] [blame] | 1672 | .flags = HWMOD_INIT_NO_IDLE, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 1673 | .main_clk = "dpll_mpu_m2_ck", |
| 1674 | .prcm = { |
| 1675 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1676 | .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1677 | .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 1678 | }, |
| 1679 | }, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 1680 | }; |
| 1681 | |
| Benoit Cousson | 92b18d1 | 2010-09-23 20:02:41 +0530 | [diff] [blame] | 1682 | /* |
| Paul Walmsley | e17f18c | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 1683 | * 'ocmc_ram' class |
| 1684 | * top-level core on-chip ram |
| 1685 | */ |
| 1686 | |
| 1687 | static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = { |
| 1688 | .name = "ocmc_ram", |
| 1689 | }; |
| 1690 | |
| 1691 | /* ocmc_ram */ |
| 1692 | static struct omap_hwmod omap44xx_ocmc_ram_hwmod = { |
| 1693 | .name = "ocmc_ram", |
| 1694 | .class = &omap44xx_ocmc_ram_hwmod_class, |
| 1695 | .clkdm_name = "l3_2_clkdm", |
| 1696 | .prcm = { |
| 1697 | .omap4 = { |
| 1698 | .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET, |
| 1699 | .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET, |
| 1700 | }, |
| 1701 | }, |
| 1702 | }; |
| 1703 | |
| 1704 | /* |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 1705 | * 'ocp2scp' class |
| 1706 | * bridge to transform ocp interface protocol to scp (serial control port) |
| 1707 | * protocol |
| 1708 | */ |
| 1709 | |
| Benoit Cousson | 33c976e | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 1710 | static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = { |
| 1711 | .rev_offs = 0x0000, |
| 1712 | .sysc_offs = 0x0010, |
| 1713 | .syss_offs = 0x0014, |
| 1714 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE | |
| 1715 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 1716 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 1717 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 1718 | }; |
| 1719 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 1720 | static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = { |
| 1721 | .name = "ocp2scp", |
| Benoit Cousson | 33c976e | 2012-09-23 17:28:21 -0600 | [diff] [blame] | 1722 | .sysc = &omap44xx_ocp2scp_sysc, |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 1723 | }; |
| 1724 | |
| 1725 | /* ocp2scp_usb_phy */ |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 1726 | static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = { |
| 1727 | .name = "ocp2scp_usb_phy", |
| 1728 | .class = &omap44xx_ocp2scp_hwmod_class, |
| 1729 | .clkdm_name = "l3_init_clkdm", |
| Kishon Vijay Abraham I | f4d7a53 | 2013-04-10 19:41:38 +0000 | [diff] [blame] | 1730 | /* |
| 1731 | * ocp2scp_usb_phy_phy_48m is provided by the OMAP4 PRCM IP |
| 1732 | * block as an "optional clock," and normally should never be |
| 1733 | * specified as the main_clk for an OMAP IP block. However it |
| 1734 | * turns out that this clock is actually the main clock for |
| 1735 | * the ocp2scp_usb_phy IP block: |
| 1736 | * http://lists.infradead.org/pipermail/linux-arm-kernel/2012-September/119943.html |
| 1737 | * So listing ocp2scp_usb_phy_phy_48m as a main_clk here seems |
| 1738 | * to be the best workaround. |
| 1739 | */ |
| 1740 | .main_clk = "ocp2scp_usb_phy_phy_48m", |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 1741 | .prcm = { |
| 1742 | .omap4 = { |
| 1743 | .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET, |
| 1744 | .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET, |
| 1745 | .modulemode = MODULEMODE_HWCTRL, |
| 1746 | }, |
| 1747 | }, |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 1748 | }; |
| 1749 | |
| 1750 | /* |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 1751 | * 'prcm' class |
| 1752 | * power and reset manager (part of the prcm infrastructure) + clock manager 2 |
| 1753 | * + clock manager 1 (in always on power domain) + local prm in mpu |
| 1754 | */ |
| 1755 | |
| 1756 | static struct omap_hwmod_class omap44xx_prcm_hwmod_class = { |
| 1757 | .name = "prcm", |
| 1758 | }; |
| 1759 | |
| 1760 | /* prcm_mpu */ |
| 1761 | static struct omap_hwmod omap44xx_prcm_mpu_hwmod = { |
| 1762 | .name = "prcm_mpu", |
| 1763 | .class = &omap44xx_prcm_hwmod_class, |
| 1764 | .clkdm_name = "l4_wkup_clkdm", |
| Paul Walmsley | 53cce97 | 2012-09-23 17:28:22 -0600 | [diff] [blame] | 1765 | .flags = HWMOD_NO_IDLEST, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1766 | .prcm = { |
| 1767 | .omap4 = { |
| 1768 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 1769 | }, |
| 1770 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 1771 | }; |
| 1772 | |
| 1773 | /* cm_core_aon */ |
| 1774 | static struct omap_hwmod omap44xx_cm_core_aon_hwmod = { |
| 1775 | .name = "cm_core_aon", |
| 1776 | .class = &omap44xx_prcm_hwmod_class, |
| Paul Walmsley | 53cce97 | 2012-09-23 17:28:22 -0600 | [diff] [blame] | 1777 | .flags = HWMOD_NO_IDLEST, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1778 | .prcm = { |
| 1779 | .omap4 = { |
| 1780 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 1781 | }, |
| 1782 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 1783 | }; |
| 1784 | |
| 1785 | /* cm_core */ |
| 1786 | static struct omap_hwmod omap44xx_cm_core_hwmod = { |
| 1787 | .name = "cm_core", |
| 1788 | .class = &omap44xx_prcm_hwmod_class, |
| Paul Walmsley | 53cce97 | 2012-09-23 17:28:22 -0600 | [diff] [blame] | 1789 | .flags = HWMOD_NO_IDLEST, |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1790 | .prcm = { |
| 1791 | .omap4 = { |
| 1792 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 1793 | }, |
| 1794 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 1795 | }; |
| 1796 | |
| 1797 | /* prm */ |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 1798 | static struct omap_hwmod_rst_info omap44xx_prm_resets[] = { |
| 1799 | { .name = "rst_global_warm_sw", .rst_shift = 0 }, |
| 1800 | { .name = "rst_global_cold_sw", .rst_shift = 1 }, |
| 1801 | }; |
| 1802 | |
| 1803 | static struct omap_hwmod omap44xx_prm_hwmod = { |
| 1804 | .name = "prm", |
| 1805 | .class = &omap44xx_prcm_hwmod_class, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 1806 | .rst_lines = omap44xx_prm_resets, |
| 1807 | .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets), |
| 1808 | }; |
| 1809 | |
| 1810 | /* |
| 1811 | * 'scrm' class |
| 1812 | * system clock and reset manager |
| 1813 | */ |
| 1814 | |
| 1815 | static struct omap_hwmod_class omap44xx_scrm_hwmod_class = { |
| 1816 | .name = "scrm", |
| 1817 | }; |
| 1818 | |
| 1819 | /* scrm */ |
| 1820 | static struct omap_hwmod omap44xx_scrm_hwmod = { |
| 1821 | .name = "scrm", |
| 1822 | .class = &omap44xx_scrm_hwmod_class, |
| 1823 | .clkdm_name = "l4_wkup_clkdm", |
| Tero Kristo | 46b3af2 | 2012-09-23 17:28:20 -0600 | [diff] [blame] | 1824 | .prcm = { |
| 1825 | .omap4 = { |
| 1826 | .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT, |
| 1827 | }, |
| 1828 | }, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 1829 | }; |
| 1830 | |
| 1831 | /* |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 1832 | * 'sl2if' class |
| 1833 | * shared level 2 memory interface |
| 1834 | */ |
| 1835 | |
| 1836 | static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = { |
| 1837 | .name = "sl2if", |
| 1838 | }; |
| 1839 | |
| 1840 | /* sl2if */ |
| 1841 | static struct omap_hwmod omap44xx_sl2if_hwmod = { |
| 1842 | .name = "sl2if", |
| 1843 | .class = &omap44xx_sl2if_hwmod_class, |
| 1844 | .clkdm_name = "ivahd_clkdm", |
| 1845 | .prcm = { |
| 1846 | .omap4 = { |
| 1847 | .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET, |
| 1848 | .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET, |
| 1849 | .modulemode = MODULEMODE_HWCTRL, |
| 1850 | }, |
| 1851 | }, |
| 1852 | }; |
| 1853 | |
| 1854 | /* |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1855 | * 'slimbus' class |
| 1856 | * bidirectional, multi-drop, multi-channel two-line serial interface between |
| 1857 | * the device and external components |
| 1858 | */ |
| 1859 | |
| 1860 | static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = { |
| 1861 | .rev_offs = 0x0000, |
| 1862 | .sysc_offs = 0x0010, |
| 1863 | .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE | |
| 1864 | SYSC_HAS_SOFTRESET), |
| 1865 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1866 | SIDLE_SMART_WKUP), |
| 1867 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 1868 | }; |
| 1869 | |
| 1870 | static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = { |
| 1871 | .name = "slimbus", |
| 1872 | .sysc = &omap44xx_slimbus_sysc, |
| 1873 | }; |
| 1874 | |
| 1875 | /* slimbus1 */ |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1876 | static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = { |
| 1877 | { .role = "fclk_1", .clk = "slimbus1_fclk_1" }, |
| 1878 | { .role = "fclk_0", .clk = "slimbus1_fclk_0" }, |
| 1879 | { .role = "fclk_2", .clk = "slimbus1_fclk_2" }, |
| 1880 | { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" }, |
| 1881 | }; |
| 1882 | |
| 1883 | static struct omap_hwmod omap44xx_slimbus1_hwmod = { |
| 1884 | .name = "slimbus1", |
| 1885 | .class = &omap44xx_slimbus_hwmod_class, |
| 1886 | .clkdm_name = "abe_clkdm", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1887 | .prcm = { |
| 1888 | .omap4 = { |
| 1889 | .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET, |
| 1890 | .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET, |
| 1891 | .modulemode = MODULEMODE_SWCTRL, |
| 1892 | }, |
| 1893 | }, |
| 1894 | .opt_clks = slimbus1_opt_clks, |
| 1895 | .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks), |
| 1896 | }; |
| 1897 | |
| 1898 | /* slimbus2 */ |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1899 | static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = { |
| 1900 | { .role = "fclk_1", .clk = "slimbus2_fclk_1" }, |
| 1901 | { .role = "fclk_0", .clk = "slimbus2_fclk_0" }, |
| 1902 | { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" }, |
| 1903 | }; |
| 1904 | |
| 1905 | static struct omap_hwmod omap44xx_slimbus2_hwmod = { |
| 1906 | .name = "slimbus2", |
| 1907 | .class = &omap44xx_slimbus_hwmod_class, |
| 1908 | .clkdm_name = "l4_per_clkdm", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 1909 | .prcm = { |
| 1910 | .omap4 = { |
| 1911 | .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET, |
| 1912 | .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET, |
| 1913 | .modulemode = MODULEMODE_SWCTRL, |
| 1914 | }, |
| 1915 | }, |
| 1916 | .opt_clks = slimbus2_opt_clks, |
| 1917 | .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks), |
| 1918 | }; |
| 1919 | |
| 1920 | /* |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1921 | * 'smartreflex' class |
| 1922 | * smartreflex module (monitor silicon performance and outputs a measure of |
| 1923 | * performance error) |
| 1924 | */ |
| 1925 | |
| 1926 | /* The IP is not compliant to type1 / type2 scheme */ |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1927 | static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = { |
| Tony Lindgren | 103fd8e | 2018-04-16 10:21:15 -0700 | [diff] [blame] | 1928 | .rev_offs = -ENODEV, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1929 | .sysc_offs = 0x0038, |
| 1930 | .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE), |
| 1931 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 1932 | SIDLE_SMART_WKUP), |
| Tony Lindgren | bf80705 | 2017-12-15 09:41:01 -0800 | [diff] [blame] | 1933 | .sysc_fields = &omap36xx_sr_sysc_fields, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1934 | }; |
| 1935 | |
| 1936 | static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = { |
| Benoit Cousson | fe13471 | 2010-12-23 22:30:32 +0000 | [diff] [blame] | 1937 | .name = "smartreflex", |
| 1938 | .sysc = &omap44xx_smartreflex_sysc, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1939 | }; |
| 1940 | |
| 1941 | /* smartreflex_core */ |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 1942 | static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = { |
| 1943 | .sensor_voltdm_name = "core", |
| 1944 | }; |
| 1945 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1946 | static struct omap_hwmod omap44xx_smartreflex_core_hwmod = { |
| 1947 | .name = "smartreflex_core", |
| 1948 | .class = &omap44xx_smartreflex_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1949 | .clkdm_name = "l4_ao_clkdm", |
| Paul Walmsley | 212738a | 2011-07-09 19:14:06 -0600 | [diff] [blame] | 1950 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1951 | .main_clk = "smartreflex_core_fck", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1952 | .prcm = { |
| 1953 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1954 | .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1955 | .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1956 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1957 | }, |
| 1958 | }, |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 1959 | .dev_attr = &smartreflex_core_dev_attr, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1960 | }; |
| 1961 | |
| 1962 | /* smartreflex_iva */ |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 1963 | static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = { |
| 1964 | .sensor_voltdm_name = "iva", |
| 1965 | }; |
| 1966 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1967 | static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = { |
| 1968 | .name = "smartreflex_iva", |
| 1969 | .class = &omap44xx_smartreflex_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1970 | .clkdm_name = "l4_ao_clkdm", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1971 | .main_clk = "smartreflex_iva_fck", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1972 | .prcm = { |
| 1973 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1974 | .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1975 | .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1976 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1977 | }, |
| 1978 | }, |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 1979 | .dev_attr = &smartreflex_iva_dev_attr, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1980 | }; |
| 1981 | |
| 1982 | /* smartreflex_mpu */ |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 1983 | static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = { |
| 1984 | .sensor_voltdm_name = "mpu", |
| 1985 | }; |
| 1986 | |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1987 | static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = { |
| 1988 | .name = "smartreflex_mpu", |
| 1989 | .class = &omap44xx_smartreflex_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 1990 | .clkdm_name = "l4_ao_clkdm", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1991 | .main_clk = "smartreflex_mpu_fck", |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1992 | .prcm = { |
| 1993 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 1994 | .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1995 | .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 1996 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 1997 | }, |
| 1998 | }, |
| Shweta Gulati | cea6b94 | 2012-02-29 23:33:37 +0100 | [diff] [blame] | 1999 | .dev_attr = &smartreflex_mpu_dev_attr, |
| Benoit Cousson | 1f6a717 | 2010-12-23 22:30:30 +0000 | [diff] [blame] | 2000 | }; |
| 2001 | |
| 2002 | /* |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2003 | * 'spinlock' class |
| 2004 | * spinlock provides hardware assistance for synchronizing the processes |
| 2005 | * running on multiple processors |
| 2006 | */ |
| 2007 | |
| 2008 | static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = { |
| 2009 | .rev_offs = 0x0000, |
| 2010 | .sysc_offs = 0x0010, |
| 2011 | .syss_offs = 0x0014, |
| 2012 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 2013 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE | |
| 2014 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| Suman Anna | 7731966 | 2013-12-23 16:48:48 -0600 | [diff] [blame] | 2015 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2016 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2017 | }; |
| 2018 | |
| 2019 | static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = { |
| 2020 | .name = "spinlock", |
| 2021 | .sysc = &omap44xx_spinlock_sysc, |
| 2022 | }; |
| 2023 | |
| 2024 | /* spinlock */ |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2025 | static struct omap_hwmod omap44xx_spinlock_hwmod = { |
| 2026 | .name = "spinlock", |
| 2027 | .class = &omap44xx_spinlock_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2028 | .clkdm_name = "l4_cfg_clkdm", |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2029 | .prcm = { |
| 2030 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2031 | .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2032 | .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET, |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2033 | }, |
| 2034 | }, |
| Benoit Cousson | d11c217 | 2011-02-02 12:04:36 +0000 | [diff] [blame] | 2035 | }; |
| 2036 | |
| 2037 | /* |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2038 | * 'timer' class |
| 2039 | * general purpose timer module with accurate 1ms tick |
| 2040 | * This class contains several variants: ['timer_1ms', 'timer'] |
| 2041 | */ |
| 2042 | |
| 2043 | static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = { |
| 2044 | .rev_offs = 0x0000, |
| 2045 | .sysc_offs = 0x0010, |
| 2046 | .syss_offs = 0x0014, |
| 2047 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY | |
| 2048 | SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP | |
| 2049 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET | |
| 2050 | SYSS_HAS_RESET_STATUS), |
| 2051 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2052 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2053 | }; |
| 2054 | |
| 2055 | static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = { |
| 2056 | .name = "timer", |
| 2057 | .sysc = &omap44xx_timer_1ms_sysc, |
| 2058 | }; |
| 2059 | |
| 2060 | static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = { |
| 2061 | .rev_offs = 0x0000, |
| 2062 | .sysc_offs = 0x0010, |
| 2063 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS | |
| 2064 | SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET), |
| 2065 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2066 | SIDLE_SMART_WKUP), |
| 2067 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 2068 | }; |
| 2069 | |
| 2070 | static struct omap_hwmod_class omap44xx_timer_hwmod_class = { |
| 2071 | .name = "timer", |
| 2072 | .sysc = &omap44xx_timer_sysc, |
| 2073 | }; |
| 2074 | |
| 2075 | /* timer1 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2076 | static struct omap_hwmod omap44xx_timer1_hwmod = { |
| 2077 | .name = "timer1", |
| 2078 | .class = &omap44xx_timer_1ms_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2079 | .clkdm_name = "l4_wkup_clkdm", |
| Jon Hunter | 10759e8 | 2012-07-11 13:00:13 -0500 | [diff] [blame] | 2080 | .flags = HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2081 | .main_clk = "dmt1_clk_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2082 | .prcm = { |
| 2083 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2084 | .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2085 | .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2086 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2087 | }, |
| 2088 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2089 | }; |
| 2090 | |
| 2091 | /* timer2 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2092 | static struct omap_hwmod omap44xx_timer2_hwmod = { |
| 2093 | .name = "timer2", |
| 2094 | .class = &omap44xx_timer_1ms_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2095 | .clkdm_name = "l4_per_clkdm", |
| Jon Hunter | 10759e8 | 2012-07-11 13:00:13 -0500 | [diff] [blame] | 2096 | .flags = HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2097 | .main_clk = "cm2_dm2_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2098 | .prcm = { |
| 2099 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2100 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2101 | .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2102 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2103 | }, |
| 2104 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2105 | }; |
| 2106 | |
| 2107 | /* timer3 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2108 | static struct omap_hwmod omap44xx_timer3_hwmod = { |
| 2109 | .name = "timer3", |
| 2110 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2111 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2112 | .main_clk = "cm2_dm3_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2113 | .prcm = { |
| 2114 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2115 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2116 | .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2117 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2118 | }, |
| 2119 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2120 | }; |
| 2121 | |
| 2122 | /* timer4 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2123 | static struct omap_hwmod omap44xx_timer4_hwmod = { |
| 2124 | .name = "timer4", |
| 2125 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2126 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2127 | .main_clk = "cm2_dm4_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2128 | .prcm = { |
| 2129 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2130 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2131 | .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2132 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2133 | }, |
| 2134 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2135 | }; |
| 2136 | |
| 2137 | /* timer5 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2138 | static struct omap_hwmod omap44xx_timer5_hwmod = { |
| 2139 | .name = "timer5", |
| 2140 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2141 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2142 | .main_clk = "timer5_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2143 | .prcm = { |
| 2144 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2145 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2146 | .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2147 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2148 | }, |
| 2149 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2150 | }; |
| 2151 | |
| 2152 | /* timer6 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2153 | static struct omap_hwmod omap44xx_timer6_hwmod = { |
| 2154 | .name = "timer6", |
| 2155 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2156 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2157 | .main_clk = "timer6_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2158 | .prcm = { |
| 2159 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2160 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2161 | .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2162 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2163 | }, |
| 2164 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2165 | }; |
| 2166 | |
| 2167 | /* timer7 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2168 | static struct omap_hwmod omap44xx_timer7_hwmod = { |
| 2169 | .name = "timer7", |
| 2170 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2171 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2172 | .main_clk = "timer7_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2173 | .prcm = { |
| 2174 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2175 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2176 | .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2177 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2178 | }, |
| 2179 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2180 | }; |
| 2181 | |
| 2182 | /* timer8 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2183 | static struct omap_hwmod omap44xx_timer8_hwmod = { |
| 2184 | .name = "timer8", |
| 2185 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2186 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2187 | .main_clk = "timer8_sync_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2188 | .prcm = { |
| 2189 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2190 | .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2191 | .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2192 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2193 | }, |
| 2194 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2195 | }; |
| 2196 | |
| 2197 | /* timer9 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2198 | static struct omap_hwmod omap44xx_timer9_hwmod = { |
| 2199 | .name = "timer9", |
| 2200 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2201 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2202 | .main_clk = "cm2_dm9_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2203 | .prcm = { |
| 2204 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2205 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2206 | .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2207 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2208 | }, |
| 2209 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2210 | }; |
| 2211 | |
| 2212 | /* timer10 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2213 | static struct omap_hwmod omap44xx_timer10_hwmod = { |
| 2214 | .name = "timer10", |
| 2215 | .class = &omap44xx_timer_1ms_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2216 | .clkdm_name = "l4_per_clkdm", |
| Jon Hunter | 10759e8 | 2012-07-11 13:00:13 -0500 | [diff] [blame] | 2217 | .flags = HWMOD_SET_DEFAULT_CLOCKACT, |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2218 | .main_clk = "cm2_dm10_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2219 | .prcm = { |
| 2220 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2221 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2222 | .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2223 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2224 | }, |
| 2225 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2226 | }; |
| 2227 | |
| 2228 | /* timer11 */ |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2229 | static struct omap_hwmod omap44xx_timer11_hwmod = { |
| 2230 | .name = "timer11", |
| 2231 | .class = &omap44xx_timer_hwmod_class, |
| Benoit Cousson | a5322c6 | 2011-07-10 05:56:29 -0600 | [diff] [blame] | 2232 | .clkdm_name = "l4_per_clkdm", |
| Paul Walmsley | ee877ac | 2013-01-26 00:48:55 -0700 | [diff] [blame] | 2233 | .main_clk = "cm2_dm11_mux", |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2234 | .prcm = { |
| 2235 | .omap4 = { |
| Benoit Cousson | d0f0631 | 2011-07-10 05:56:30 -0600 | [diff] [blame] | 2236 | .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET, |
| Benoit Cousson | 27bb00b | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2237 | .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET, |
| Benoit Cousson | 03fdefe5 | 2011-07-10 05:56:32 -0600 | [diff] [blame] | 2238 | .modulemode = MODULEMODE_SWCTRL, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2239 | }, |
| 2240 | }, |
| Benoit Cousson | 35d1a66 | 2011-02-11 11:17:14 +0000 | [diff] [blame] | 2241 | }; |
| 2242 | |
| 2243 | /* |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2244 | * 'usb_host_fs' class |
| 2245 | * full-speed usb host controller |
| 2246 | */ |
| 2247 | |
| 2248 | /* The IP is not compliant to type1 / type2 scheme */ |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2249 | static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = { |
| 2250 | .rev_offs = 0x0000, |
| 2251 | .sysc_offs = 0x0210, |
| 2252 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| 2253 | SYSC_HAS_SOFTRESET), |
| 2254 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2255 | SIDLE_SMART_WKUP), |
| 2256 | .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs, |
| 2257 | }; |
| 2258 | |
| 2259 | static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = { |
| 2260 | .name = "usb_host_fs", |
| 2261 | .sysc = &omap44xx_usb_host_fs_sysc, |
| 2262 | }; |
| 2263 | |
| 2264 | /* usb_host_fs */ |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2265 | static struct omap_hwmod omap44xx_usb_host_fs_hwmod = { |
| 2266 | .name = "usb_host_fs", |
| 2267 | .class = &omap44xx_usb_host_fs_hwmod_class, |
| 2268 | .clkdm_name = "l3_init_clkdm", |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2269 | .main_clk = "usb_host_fs_fck", |
| 2270 | .prcm = { |
| 2271 | .omap4 = { |
| 2272 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET, |
| 2273 | .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET, |
| 2274 | .modulemode = MODULEMODE_SWCTRL, |
| 2275 | }, |
| 2276 | }, |
| 2277 | }; |
| 2278 | |
| 2279 | /* |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2280 | * 'usb_host_hs' class |
| 2281 | * high-speed multi-port usb host controller |
| 2282 | */ |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2283 | |
| 2284 | static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = { |
| 2285 | .rev_offs = 0x0000, |
| 2286 | .sysc_offs = 0x0010, |
| 2287 | .syss_offs = 0x0014, |
| 2288 | .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| Roger Quadros | b483a4a | 2013-12-03 16:25:46 +0200 | [diff] [blame] | 2289 | SYSC_HAS_SOFTRESET | SYSC_HAS_RESET_STATUS), |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2290 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2291 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| 2292 | MSTANDBY_SMART | MSTANDBY_SMART_WKUP), |
| 2293 | .sysc_fields = &omap_hwmod_sysc_type2, |
| 2294 | }; |
| 2295 | |
| 2296 | static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2297 | .name = "usb_host_hs", |
| 2298 | .sysc = &omap44xx_usb_host_hs_sysc, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2299 | }; |
| 2300 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2301 | /* usb_host_hs */ |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2302 | static struct omap_hwmod omap44xx_usb_host_hs_hwmod = { |
| 2303 | .name = "usb_host_hs", |
| 2304 | .class = &omap44xx_usb_host_hs_hwmod_class, |
| 2305 | .clkdm_name = "l3_init_clkdm", |
| 2306 | .main_clk = "usb_host_hs_fck", |
| 2307 | .prcm = { |
| 2308 | .omap4 = { |
| 2309 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET, |
| 2310 | .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET, |
| 2311 | .modulemode = MODULEMODE_SWCTRL, |
| 2312 | }, |
| 2313 | }, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2314 | |
| 2315 | /* |
| 2316 | * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock |
| 2317 | * id: i660 |
| 2318 | * |
| 2319 | * Description: |
| 2320 | * In the following configuration : |
| 2321 | * - USBHOST module is set to smart-idle mode |
| 2322 | * - PRCM asserts idle_req to the USBHOST module ( This typically |
| 2323 | * happens when the system is going to a low power mode : all ports |
| 2324 | * have been suspended, the master part of the USBHOST module has |
| 2325 | * entered the standby state, and SW has cut the functional clocks) |
| 2326 | * - an USBHOST interrupt occurs before the module is able to answer |
| 2327 | * idle_ack, typically a remote wakeup IRQ. |
| 2328 | * Then the USB HOST module will enter a deadlock situation where it |
| 2329 | * is no more accessible nor functional. |
| 2330 | * |
| 2331 | * Workaround: |
| 2332 | * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE |
| 2333 | */ |
| 2334 | |
| 2335 | /* |
| 2336 | * Errata: USB host EHCI may stall when entering smart-standby mode |
| 2337 | * Id: i571 |
| 2338 | * |
| 2339 | * Description: |
| 2340 | * When the USBHOST module is set to smart-standby mode, and when it is |
| 2341 | * ready to enter the standby state (i.e. all ports are suspended and |
| 2342 | * all attached devices are in suspend mode), then it can wrongly assert |
| 2343 | * the Mstandby signal too early while there are still some residual OCP |
| 2344 | * transactions ongoing. If this condition occurs, the internal state |
| 2345 | * machine may go to an undefined state and the USB link may be stuck |
| 2346 | * upon the next resume. |
| 2347 | * |
| 2348 | * Workaround: |
| 2349 | * Don't use smart standby; use only force standby, |
| 2350 | * hence HWMOD_SWSUP_MSTANDBY |
| 2351 | */ |
| 2352 | |
| Roger Quadros | b483a4a | 2013-12-03 16:25:46 +0200 | [diff] [blame] | 2353 | .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2354 | }; |
| 2355 | |
| 2356 | /* |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2357 | * 'usb_otg_hs' class |
| 2358 | * high-speed on-the-go universal serial bus (usb_otg_hs) controller |
| 2359 | */ |
| 2360 | |
| 2361 | static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = { |
| 2362 | .rev_offs = 0x0400, |
| 2363 | .sysc_offs = 0x0404, |
| 2364 | .syss_offs = 0x0408, |
| 2365 | .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP | |
| 2366 | SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE | |
| 2367 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 2368 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2369 | SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO | |
| 2370 | MSTANDBY_SMART), |
| 2371 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2372 | }; |
| 2373 | |
| 2374 | static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = { |
| 2375 | .name = "usb_otg_hs", |
| 2376 | .sysc = &omap44xx_usb_otg_hs_sysc, |
| 2377 | }; |
| 2378 | |
| 2379 | /* usb_otg_hs */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2380 | static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = { |
| 2381 | { .role = "xclk", .clk = "usb_otg_hs_xclk" }, |
| 2382 | }; |
| 2383 | |
| 2384 | static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = { |
| 2385 | .name = "usb_otg_hs", |
| 2386 | .class = &omap44xx_usb_otg_hs_hwmod_class, |
| 2387 | .clkdm_name = "l3_init_clkdm", |
| 2388 | .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2389 | .main_clk = "usb_otg_hs_ick", |
| 2390 | .prcm = { |
| 2391 | .omap4 = { |
| 2392 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET, |
| 2393 | .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET, |
| 2394 | .modulemode = MODULEMODE_HWCTRL, |
| 2395 | }, |
| 2396 | }, |
| 2397 | .opt_clks = usb_otg_hs_opt_clks, |
| 2398 | .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks), |
| 2399 | }; |
| 2400 | |
| 2401 | /* |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2402 | * 'usb_tll_hs' class |
| 2403 | * usb_tll_hs module is the adapter on the usb_host_hs ports |
| 2404 | */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2405 | |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2406 | static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = { |
| 2407 | .rev_offs = 0x0000, |
| 2408 | .sysc_offs = 0x0010, |
| 2409 | .syss_offs = 0x0014, |
| 2410 | .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE | |
| 2411 | SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET | |
| 2412 | SYSC_HAS_AUTOIDLE), |
| 2413 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART), |
| 2414 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2415 | }; |
| 2416 | |
| 2417 | static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2418 | .name = "usb_tll_hs", |
| 2419 | .sysc = &omap44xx_usb_tll_hs_sysc, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 2420 | }; |
| 2421 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2422 | static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = { |
| 2423 | .name = "usb_tll_hs", |
| 2424 | .class = &omap44xx_usb_tll_hs_hwmod_class, |
| 2425 | .clkdm_name = "l3_init_clkdm", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2426 | .main_clk = "usb_tll_hs_ick", |
| 2427 | .prcm = { |
| 2428 | .omap4 = { |
| 2429 | .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET, |
| 2430 | .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET, |
| 2431 | .modulemode = MODULEMODE_HWCTRL, |
| 2432 | }, |
| 2433 | }, |
| 2434 | }; |
| 2435 | |
| 2436 | /* |
| 2437 | * 'wd_timer' class |
| 2438 | * 32-bit watchdog upward counter that generates a pulse on the reset pin on |
| 2439 | * overflow condition |
| 2440 | */ |
| 2441 | |
| 2442 | static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = { |
| 2443 | .rev_offs = 0x0000, |
| 2444 | .sysc_offs = 0x0010, |
| 2445 | .syss_offs = 0x0014, |
| 2446 | .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE | |
| 2447 | SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS), |
| 2448 | .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART | |
| 2449 | SIDLE_SMART_WKUP), |
| 2450 | .sysc_fields = &omap_hwmod_sysc_type1, |
| 2451 | }; |
| 2452 | |
| 2453 | static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = { |
| 2454 | .name = "wd_timer", |
| 2455 | .sysc = &omap44xx_wd_timer_sysc, |
| 2456 | .pre_shutdown = &omap2_wd_timer_disable, |
| Kevin Hilman | 414e412 | 2012-05-08 11:34:30 -0600 | [diff] [blame] | 2457 | .reset = &omap2_wd_timer_reset, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2458 | }; |
| 2459 | |
| 2460 | /* wd_timer2 */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2461 | static struct omap_hwmod omap44xx_wd_timer2_hwmod = { |
| 2462 | .name = "wd_timer2", |
| 2463 | .class = &omap44xx_wd_timer_hwmod_class, |
| 2464 | .clkdm_name = "l4_wkup_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2465 | .main_clk = "sys_32k_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2466 | .prcm = { |
| 2467 | .omap4 = { |
| 2468 | .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET, |
| 2469 | .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET, |
| 2470 | .modulemode = MODULEMODE_SWCTRL, |
| 2471 | }, |
| 2472 | }, |
| 2473 | }; |
| 2474 | |
| 2475 | /* wd_timer3 */ |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2476 | static struct omap_hwmod omap44xx_wd_timer3_hwmod = { |
| 2477 | .name = "wd_timer3", |
| 2478 | .class = &omap44xx_wd_timer_hwmod_class, |
| 2479 | .clkdm_name = "abe_clkdm", |
| Paul Walmsley | 17b7e7d | 2013-01-26 00:48:54 -0700 | [diff] [blame] | 2480 | .main_clk = "sys_32k_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2481 | .prcm = { |
| 2482 | .omap4 = { |
| 2483 | .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET, |
| 2484 | .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET, |
| 2485 | .modulemode = MODULEMODE_SWCTRL, |
| 2486 | }, |
| 2487 | }, |
| 2488 | }; |
| 2489 | |
| 2490 | |
| 2491 | /* |
| 2492 | * interfaces |
| 2493 | */ |
| 2494 | |
| 2495 | /* l3_main_1 -> dmm */ |
| 2496 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = { |
| 2497 | .master = &omap44xx_l3_main_1_hwmod, |
| 2498 | .slave = &omap44xx_dmm_hwmod, |
| 2499 | .clk = "l3_div_ck", |
| 2500 | .user = OCP_USER_SDMA, |
| 2501 | }; |
| 2502 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2503 | /* mpu -> dmm */ |
| 2504 | static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = { |
| 2505 | .master = &omap44xx_mpu_hwmod, |
| 2506 | .slave = &omap44xx_dmm_hwmod, |
| 2507 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2508 | .user = OCP_USER_MPU, |
| 2509 | }; |
| 2510 | |
| 2511 | /* iva -> l3_instr */ |
| 2512 | static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = { |
| 2513 | .master = &omap44xx_iva_hwmod, |
| 2514 | .slave = &omap44xx_l3_instr_hwmod, |
| 2515 | .clk = "l3_div_ck", |
| 2516 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2517 | }; |
| 2518 | |
| 2519 | /* l3_main_3 -> l3_instr */ |
| 2520 | static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = { |
| 2521 | .master = &omap44xx_l3_main_3_hwmod, |
| 2522 | .slave = &omap44xx_l3_instr_hwmod, |
| 2523 | .clk = "l3_div_ck", |
| 2524 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2525 | }; |
| 2526 | |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 2527 | /* ocp_wp_noc -> l3_instr */ |
| 2528 | static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = { |
| 2529 | .master = &omap44xx_ocp_wp_noc_hwmod, |
| 2530 | .slave = &omap44xx_l3_instr_hwmod, |
| 2531 | .clk = "l3_div_ck", |
| 2532 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2533 | }; |
| 2534 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2535 | /* dsp -> l3_main_1 */ |
| 2536 | static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = { |
| 2537 | .master = &omap44xx_dsp_hwmod, |
| 2538 | .slave = &omap44xx_l3_main_1_hwmod, |
| 2539 | .clk = "l3_div_ck", |
| 2540 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2541 | }; |
| 2542 | |
| 2543 | /* dss -> l3_main_1 */ |
| 2544 | static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = { |
| 2545 | .master = &omap44xx_dss_hwmod, |
| 2546 | .slave = &omap44xx_l3_main_1_hwmod, |
| 2547 | .clk = "l3_div_ck", |
| 2548 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2549 | }; |
| 2550 | |
| 2551 | /* l3_main_2 -> l3_main_1 */ |
| 2552 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = { |
| 2553 | .master = &omap44xx_l3_main_2_hwmod, |
| 2554 | .slave = &omap44xx_l3_main_1_hwmod, |
| 2555 | .clk = "l3_div_ck", |
| 2556 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2557 | }; |
| 2558 | |
| 2559 | /* l4_cfg -> l3_main_1 */ |
| 2560 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = { |
| 2561 | .master = &omap44xx_l4_cfg_hwmod, |
| 2562 | .slave = &omap44xx_l3_main_1_hwmod, |
| 2563 | .clk = "l4_div_ck", |
| 2564 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2565 | }; |
| 2566 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2567 | /* mpu -> l3_main_1 */ |
| 2568 | static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = { |
| 2569 | .master = &omap44xx_mpu_hwmod, |
| 2570 | .slave = &omap44xx_l3_main_1_hwmod, |
| 2571 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2572 | .user = OCP_USER_MPU, |
| 2573 | }; |
| 2574 | |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 2575 | /* debugss -> l3_main_2 */ |
| 2576 | static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = { |
| 2577 | .master = &omap44xx_debugss_hwmod, |
| 2578 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2579 | .clk = "dbgclk_mux_ck", |
| 2580 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2581 | }; |
| 2582 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2583 | /* dma_system -> l3_main_2 */ |
| 2584 | static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = { |
| 2585 | .master = &omap44xx_dma_system_hwmod, |
| 2586 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2587 | .clk = "l3_div_ck", |
| 2588 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2589 | }; |
| 2590 | |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 2591 | /* fdif -> l3_main_2 */ |
| 2592 | static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = { |
| 2593 | .master = &omap44xx_fdif_hwmod, |
| 2594 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2595 | .clk = "l3_div_ck", |
| 2596 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2597 | }; |
| 2598 | |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 2599 | /* gpu -> l3_main_2 */ |
| 2600 | static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = { |
| 2601 | .master = &omap44xx_gpu_hwmod, |
| 2602 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2603 | .clk = "l3_div_ck", |
| 2604 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2605 | }; |
| 2606 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2607 | /* hsi -> l3_main_2 */ |
| 2608 | static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = { |
| 2609 | .master = &omap44xx_hsi_hwmod, |
| 2610 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2611 | .clk = "l3_div_ck", |
| 2612 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2613 | }; |
| 2614 | |
| 2615 | /* ipu -> l3_main_2 */ |
| 2616 | static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = { |
| 2617 | .master = &omap44xx_ipu_hwmod, |
| 2618 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2619 | .clk = "l3_div_ck", |
| 2620 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2621 | }; |
| 2622 | |
| 2623 | /* iss -> l3_main_2 */ |
| 2624 | static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = { |
| 2625 | .master = &omap44xx_iss_hwmod, |
| 2626 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2627 | .clk = "l3_div_ck", |
| 2628 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2629 | }; |
| 2630 | |
| 2631 | /* iva -> l3_main_2 */ |
| 2632 | static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = { |
| 2633 | .master = &omap44xx_iva_hwmod, |
| 2634 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2635 | .clk = "l3_div_ck", |
| 2636 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2637 | }; |
| 2638 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2639 | /* l3_main_1 -> l3_main_2 */ |
| 2640 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = { |
| 2641 | .master = &omap44xx_l3_main_1_hwmod, |
| 2642 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2643 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2644 | .user = OCP_USER_MPU, |
| 2645 | }; |
| 2646 | |
| 2647 | /* l4_cfg -> l3_main_2 */ |
| 2648 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = { |
| 2649 | .master = &omap44xx_l4_cfg_hwmod, |
| 2650 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2651 | .clk = "l4_div_ck", |
| 2652 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2653 | }; |
| 2654 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2655 | /* usb_host_fs -> l3_main_2 */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 2656 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = { |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 2657 | .master = &omap44xx_usb_host_fs_hwmod, |
| 2658 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2659 | .clk = "l3_div_ck", |
| 2660 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2661 | }; |
| 2662 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2663 | /* usb_host_hs -> l3_main_2 */ |
| 2664 | static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = { |
| 2665 | .master = &omap44xx_usb_host_hs_hwmod, |
| 2666 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2667 | .clk = "l3_div_ck", |
| 2668 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2669 | }; |
| 2670 | |
| 2671 | /* usb_otg_hs -> l3_main_2 */ |
| 2672 | static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = { |
| 2673 | .master = &omap44xx_usb_otg_hs_hwmod, |
| 2674 | .slave = &omap44xx_l3_main_2_hwmod, |
| 2675 | .clk = "l3_div_ck", |
| 2676 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2677 | }; |
| 2678 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2679 | /* l3_main_1 -> l3_main_3 */ |
| 2680 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = { |
| 2681 | .master = &omap44xx_l3_main_1_hwmod, |
| 2682 | .slave = &omap44xx_l3_main_3_hwmod, |
| 2683 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2684 | .user = OCP_USER_MPU, |
| 2685 | }; |
| 2686 | |
| 2687 | /* l3_main_2 -> l3_main_3 */ |
| 2688 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = { |
| 2689 | .master = &omap44xx_l3_main_2_hwmod, |
| 2690 | .slave = &omap44xx_l3_main_3_hwmod, |
| 2691 | .clk = "l3_div_ck", |
| 2692 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2693 | }; |
| 2694 | |
| 2695 | /* l4_cfg -> l3_main_3 */ |
| 2696 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = { |
| 2697 | .master = &omap44xx_l4_cfg_hwmod, |
| 2698 | .slave = &omap44xx_l3_main_3_hwmod, |
| 2699 | .clk = "l4_div_ck", |
| 2700 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2701 | }; |
| 2702 | |
| 2703 | /* aess -> l4_abe */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 2704 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2705 | .master = &omap44xx_aess_hwmod, |
| 2706 | .slave = &omap44xx_l4_abe_hwmod, |
| 2707 | .clk = "ocp_abe_iclk", |
| 2708 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2709 | }; |
| 2710 | |
| 2711 | /* dsp -> l4_abe */ |
| 2712 | static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = { |
| 2713 | .master = &omap44xx_dsp_hwmod, |
| 2714 | .slave = &omap44xx_l4_abe_hwmod, |
| 2715 | .clk = "ocp_abe_iclk", |
| 2716 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2717 | }; |
| 2718 | |
| 2719 | /* l3_main_1 -> l4_abe */ |
| 2720 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = { |
| 2721 | .master = &omap44xx_l3_main_1_hwmod, |
| 2722 | .slave = &omap44xx_l4_abe_hwmod, |
| 2723 | .clk = "l3_div_ck", |
| 2724 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2725 | }; |
| 2726 | |
| 2727 | /* mpu -> l4_abe */ |
| 2728 | static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = { |
| 2729 | .master = &omap44xx_mpu_hwmod, |
| 2730 | .slave = &omap44xx_l4_abe_hwmod, |
| 2731 | .clk = "ocp_abe_iclk", |
| 2732 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2733 | }; |
| 2734 | |
| 2735 | /* l3_main_1 -> l4_cfg */ |
| 2736 | static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = { |
| 2737 | .master = &omap44xx_l3_main_1_hwmod, |
| 2738 | .slave = &omap44xx_l4_cfg_hwmod, |
| 2739 | .clk = "l3_div_ck", |
| 2740 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2741 | }; |
| 2742 | |
| 2743 | /* l3_main_2 -> l4_per */ |
| 2744 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = { |
| 2745 | .master = &omap44xx_l3_main_2_hwmod, |
| 2746 | .slave = &omap44xx_l4_per_hwmod, |
| 2747 | .clk = "l3_div_ck", |
| 2748 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2749 | }; |
| 2750 | |
| 2751 | /* l4_cfg -> l4_wkup */ |
| 2752 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = { |
| 2753 | .master = &omap44xx_l4_cfg_hwmod, |
| 2754 | .slave = &omap44xx_l4_wkup_hwmod, |
| 2755 | .clk = "l4_div_ck", |
| 2756 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2757 | }; |
| 2758 | |
| 2759 | /* mpu -> mpu_private */ |
| 2760 | static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = { |
| 2761 | .master = &omap44xx_mpu_hwmod, |
| 2762 | .slave = &omap44xx_mpu_private_hwmod, |
| 2763 | .clk = "l3_div_ck", |
| 2764 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2765 | }; |
| 2766 | |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 2767 | /* l4_cfg -> ocp_wp_noc */ |
| 2768 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = { |
| 2769 | .master = &omap44xx_l4_cfg_hwmod, |
| 2770 | .slave = &omap44xx_ocp_wp_noc_hwmod, |
| 2771 | .clk = "l4_div_ck", |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 2772 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2773 | }; |
| 2774 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2775 | /* l4_abe -> aess */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 2776 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2777 | .master = &omap44xx_l4_abe_hwmod, |
| 2778 | .slave = &omap44xx_aess_hwmod, |
| 2779 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2780 | .user = OCP_USER_MPU, |
| 2781 | }; |
| 2782 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2783 | /* l4_abe -> aess (dma) */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 2784 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = { |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2785 | .master = &omap44xx_l4_abe_hwmod, |
| 2786 | .slave = &omap44xx_aess_hwmod, |
| 2787 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2788 | .user = OCP_USER_SDMA, |
| 2789 | }; |
| 2790 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 2791 | /* l3_main_2 -> c2c */ |
| 2792 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = { |
| 2793 | .master = &omap44xx_l3_main_2_hwmod, |
| 2794 | .slave = &omap44xx_c2c_hwmod, |
| 2795 | .clk = "l3_div_ck", |
| 2796 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2797 | }; |
| 2798 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2799 | /* l4_wkup -> counter_32k */ |
| 2800 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = { |
| 2801 | .master = &omap44xx_l4_wkup_hwmod, |
| 2802 | .slave = &omap44xx_counter_32k_hwmod, |
| 2803 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2804 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2805 | }; |
| 2806 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2807 | /* l4_cfg -> ctrl_module_core */ |
| 2808 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = { |
| 2809 | .master = &omap44xx_l4_cfg_hwmod, |
| 2810 | .slave = &omap44xx_ctrl_module_core_hwmod, |
| 2811 | .clk = "l4_div_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2812 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2813 | }; |
| 2814 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2815 | /* l4_cfg -> ctrl_module_pad_core */ |
| 2816 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = { |
| 2817 | .master = &omap44xx_l4_cfg_hwmod, |
| 2818 | .slave = &omap44xx_ctrl_module_pad_core_hwmod, |
| 2819 | .clk = "l4_div_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2820 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2821 | }; |
| 2822 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2823 | /* l4_wkup -> ctrl_module_wkup */ |
| 2824 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = { |
| 2825 | .master = &omap44xx_l4_wkup_hwmod, |
| 2826 | .slave = &omap44xx_ctrl_module_wkup_hwmod, |
| 2827 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2828 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2829 | }; |
| 2830 | |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2831 | /* l4_wkup -> ctrl_module_pad_wkup */ |
| 2832 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = { |
| 2833 | .master = &omap44xx_l4_wkup_hwmod, |
| 2834 | .slave = &omap44xx_ctrl_module_pad_wkup_hwmod, |
| 2835 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 2836 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2837 | }; |
| 2838 | |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 2839 | /* l3_instr -> debugss */ |
| 2840 | static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = { |
| 2841 | .master = &omap44xx_l3_instr_hwmod, |
| 2842 | .slave = &omap44xx_debugss_hwmod, |
| 2843 | .clk = "l3_div_ck", |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 2844 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2845 | }; |
| 2846 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2847 | /* l4_cfg -> dma_system */ |
| 2848 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = { |
| 2849 | .master = &omap44xx_l4_cfg_hwmod, |
| 2850 | .slave = &omap44xx_dma_system_hwmod, |
| 2851 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2852 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2853 | }; |
| 2854 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2855 | /* l4_abe -> dmic */ |
| 2856 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = { |
| 2857 | .master = &omap44xx_l4_abe_hwmod, |
| 2858 | .slave = &omap44xx_dmic_hwmod, |
| 2859 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 2860 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2861 | }; |
| 2862 | |
| 2863 | /* dsp -> iva */ |
| 2864 | static struct omap_hwmod_ocp_if omap44xx_dsp__iva = { |
| 2865 | .master = &omap44xx_dsp_hwmod, |
| 2866 | .slave = &omap44xx_iva_hwmod, |
| 2867 | .clk = "dpll_iva_m5x2_ck", |
| 2868 | .user = OCP_USER_DSP, |
| 2869 | }; |
| 2870 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 2871 | /* dsp -> sl2if */ |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 2872 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = { |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 2873 | .master = &omap44xx_dsp_hwmod, |
| 2874 | .slave = &omap44xx_sl2if_hwmod, |
| 2875 | .clk = "dpll_iva_m5x2_ck", |
| 2876 | .user = OCP_USER_DSP, |
| 2877 | }; |
| 2878 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2879 | /* l4_cfg -> dsp */ |
| 2880 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = { |
| 2881 | .master = &omap44xx_l4_cfg_hwmod, |
| 2882 | .slave = &omap44xx_dsp_hwmod, |
| 2883 | .clk = "l4_div_ck", |
| 2884 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 2885 | }; |
| 2886 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2887 | /* l3_main_2 -> dss */ |
| 2888 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = { |
| 2889 | .master = &omap44xx_l3_main_2_hwmod, |
| 2890 | .slave = &omap44xx_dss_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 2891 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2892 | .user = OCP_USER_SDMA, |
| 2893 | }; |
| 2894 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2895 | /* l4_per -> dss */ |
| 2896 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = { |
| 2897 | .master = &omap44xx_l4_per_hwmod, |
| 2898 | .slave = &omap44xx_dss_hwmod, |
| 2899 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2900 | .user = OCP_USER_MPU, |
| 2901 | }; |
| 2902 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2903 | /* l3_main_2 -> dss_dispc */ |
| 2904 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = { |
| 2905 | .master = &omap44xx_l3_main_2_hwmod, |
| 2906 | .slave = &omap44xx_dss_dispc_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 2907 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2908 | .user = OCP_USER_SDMA, |
| 2909 | }; |
| 2910 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2911 | /* l4_per -> dss_dispc */ |
| 2912 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = { |
| 2913 | .master = &omap44xx_l4_per_hwmod, |
| 2914 | .slave = &omap44xx_dss_dispc_hwmod, |
| 2915 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2916 | .user = OCP_USER_MPU, |
| 2917 | }; |
| 2918 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2919 | /* l3_main_2 -> dss_dsi1 */ |
| 2920 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = { |
| 2921 | .master = &omap44xx_l3_main_2_hwmod, |
| 2922 | .slave = &omap44xx_dss_dsi1_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 2923 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2924 | .user = OCP_USER_SDMA, |
| 2925 | }; |
| 2926 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2927 | /* l4_per -> dss_dsi1 */ |
| 2928 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = { |
| 2929 | .master = &omap44xx_l4_per_hwmod, |
| 2930 | .slave = &omap44xx_dss_dsi1_hwmod, |
| 2931 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2932 | .user = OCP_USER_MPU, |
| 2933 | }; |
| 2934 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2935 | /* l3_main_2 -> dss_dsi2 */ |
| 2936 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = { |
| 2937 | .master = &omap44xx_l3_main_2_hwmod, |
| 2938 | .slave = &omap44xx_dss_dsi2_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 2939 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2940 | .user = OCP_USER_SDMA, |
| 2941 | }; |
| 2942 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2943 | /* l4_per -> dss_dsi2 */ |
| 2944 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = { |
| 2945 | .master = &omap44xx_l4_per_hwmod, |
| 2946 | .slave = &omap44xx_dss_dsi2_hwmod, |
| 2947 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2948 | .user = OCP_USER_MPU, |
| 2949 | }; |
| 2950 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2951 | /* l3_main_2 -> dss_hdmi */ |
| 2952 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = { |
| 2953 | .master = &omap44xx_l3_main_2_hwmod, |
| 2954 | .slave = &omap44xx_dss_hdmi_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 2955 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2956 | .user = OCP_USER_SDMA, |
| 2957 | }; |
| 2958 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2959 | /* l4_per -> dss_hdmi */ |
| 2960 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = { |
| 2961 | .master = &omap44xx_l4_per_hwmod, |
| 2962 | .slave = &omap44xx_dss_hdmi_hwmod, |
| 2963 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2964 | .user = OCP_USER_MPU, |
| 2965 | }; |
| 2966 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2967 | /* l3_main_2 -> dss_rfbi */ |
| 2968 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = { |
| 2969 | .master = &omap44xx_l3_main_2_hwmod, |
| 2970 | .slave = &omap44xx_dss_rfbi_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 2971 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2972 | .user = OCP_USER_SDMA, |
| 2973 | }; |
| 2974 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2975 | /* l4_per -> dss_rfbi */ |
| 2976 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = { |
| 2977 | .master = &omap44xx_l4_per_hwmod, |
| 2978 | .slave = &omap44xx_dss_rfbi_hwmod, |
| 2979 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2980 | .user = OCP_USER_MPU, |
| 2981 | }; |
| 2982 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2983 | /* l3_main_2 -> dss_venc */ |
| 2984 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = { |
| 2985 | .master = &omap44xx_l3_main_2_hwmod, |
| 2986 | .slave = &omap44xx_dss_venc_hwmod, |
| Tomi Valkeinen | 7ede856 | 2014-10-09 17:03:17 +0300 | [diff] [blame] | 2987 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2988 | .user = OCP_USER_SDMA, |
| 2989 | }; |
| 2990 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2991 | /* l4_per -> dss_venc */ |
| 2992 | static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = { |
| 2993 | .master = &omap44xx_l4_per_hwmod, |
| 2994 | .slave = &omap44xx_dss_venc_hwmod, |
| 2995 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 2996 | .user = OCP_USER_MPU, |
| 2997 | }; |
| 2998 | |
| Tero Kristo | 1df5eaa | 2017-06-13 16:45:50 +0300 | [diff] [blame] | 2999 | /* l3_main_2 -> sham */ |
| 3000 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sha0 = { |
| 3001 | .master = &omap44xx_l3_main_2_hwmod, |
| 3002 | .slave = &omap44xx_sha0_hwmod, |
| 3003 | .clk = "l3_div_ck", |
| 3004 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3005 | }; |
| 3006 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3007 | /* l4_per -> elm */ |
| 3008 | static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = { |
| 3009 | .master = &omap44xx_l4_per_hwmod, |
| 3010 | .slave = &omap44xx_elm_hwmod, |
| 3011 | .clk = "l4_div_ck", |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3012 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3013 | }; |
| 3014 | |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3015 | /* l4_cfg -> fdif */ |
| 3016 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = { |
| 3017 | .master = &omap44xx_l4_cfg_hwmod, |
| 3018 | .slave = &omap44xx_fdif_hwmod, |
| 3019 | .clk = "l4_div_ck", |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3020 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3021 | }; |
| 3022 | |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 3023 | /* l3_main_2 -> gpmc */ |
| 3024 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = { |
| 3025 | .master = &omap44xx_l3_main_2_hwmod, |
| 3026 | .slave = &omap44xx_gpmc_hwmod, |
| 3027 | .clk = "l3_div_ck", |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 3028 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3029 | }; |
| 3030 | |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3031 | /* l3_main_2 -> gpu */ |
| 3032 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = { |
| 3033 | .master = &omap44xx_l3_main_2_hwmod, |
| 3034 | .slave = &omap44xx_gpu_hwmod, |
| 3035 | .clk = "l3_div_ck", |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3036 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3037 | }; |
| 3038 | |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3039 | /* l4_per -> hdq1w */ |
| 3040 | static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = { |
| 3041 | .master = &omap44xx_l4_per_hwmod, |
| 3042 | .slave = &omap44xx_hdq1w_hwmod, |
| 3043 | .clk = "l4_div_ck", |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3044 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3045 | }; |
| 3046 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3047 | /* l4_cfg -> hsi */ |
| 3048 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = { |
| 3049 | .master = &omap44xx_l4_cfg_hwmod, |
| 3050 | .slave = &omap44xx_hsi_hwmod, |
| 3051 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3052 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3053 | }; |
| 3054 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3055 | /* l3_main_2 -> ipu */ |
| 3056 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = { |
| 3057 | .master = &omap44xx_l3_main_2_hwmod, |
| 3058 | .slave = &omap44xx_ipu_hwmod, |
| 3059 | .clk = "l3_div_ck", |
| 3060 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3061 | }; |
| 3062 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3063 | /* l3_main_2 -> iss */ |
| 3064 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = { |
| 3065 | .master = &omap44xx_l3_main_2_hwmod, |
| 3066 | .slave = &omap44xx_iss_hwmod, |
| 3067 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3068 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3069 | }; |
| 3070 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3071 | /* iva -> sl2if */ |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3072 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = { |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3073 | .master = &omap44xx_iva_hwmod, |
| 3074 | .slave = &omap44xx_sl2if_hwmod, |
| 3075 | .clk = "dpll_iva_m5x2_ck", |
| 3076 | .user = OCP_USER_IVA, |
| 3077 | }; |
| 3078 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3079 | /* l3_main_2 -> iva */ |
| 3080 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = { |
| 3081 | .master = &omap44xx_l3_main_2_hwmod, |
| 3082 | .slave = &omap44xx_iva_hwmod, |
| 3083 | .clk = "l3_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3084 | .user = OCP_USER_MPU, |
| 3085 | }; |
| 3086 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3087 | /* l4_wkup -> kbd */ |
| 3088 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = { |
| 3089 | .master = &omap44xx_l4_wkup_hwmod, |
| 3090 | .slave = &omap44xx_kbd_hwmod, |
| 3091 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3092 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3093 | }; |
| 3094 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3095 | /* l4_cfg -> mailbox */ |
| 3096 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = { |
| 3097 | .master = &omap44xx_l4_cfg_hwmod, |
| 3098 | .slave = &omap44xx_mailbox_hwmod, |
| 3099 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3100 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3101 | }; |
| 3102 | |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3103 | /* l4_abe -> mcasp */ |
| 3104 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = { |
| 3105 | .master = &omap44xx_l4_abe_hwmod, |
| 3106 | .slave = &omap44xx_mcasp_hwmod, |
| 3107 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3108 | .user = OCP_USER_MPU, |
| 3109 | }; |
| 3110 | |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3111 | /* l4_abe -> mcasp (dma) */ |
| 3112 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = { |
| 3113 | .master = &omap44xx_l4_abe_hwmod, |
| 3114 | .slave = &omap44xx_mcasp_hwmod, |
| 3115 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3116 | .user = OCP_USER_SDMA, |
| 3117 | }; |
| 3118 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3119 | /* l4_abe -> mcbsp1 */ |
| 3120 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = { |
| 3121 | .master = &omap44xx_l4_abe_hwmod, |
| 3122 | .slave = &omap44xx_mcbsp1_hwmod, |
| 3123 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3124 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3125 | }; |
| 3126 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3127 | /* l4_abe -> mcbsp2 */ |
| 3128 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = { |
| 3129 | .master = &omap44xx_l4_abe_hwmod, |
| 3130 | .slave = &omap44xx_mcbsp2_hwmod, |
| 3131 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3132 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3133 | }; |
| 3134 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3135 | /* l4_abe -> mcbsp3 */ |
| 3136 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = { |
| 3137 | .master = &omap44xx_l4_abe_hwmod, |
| 3138 | .slave = &omap44xx_mcbsp3_hwmod, |
| 3139 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3140 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3141 | }; |
| 3142 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3143 | /* l4_per -> mcbsp4 */ |
| 3144 | static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = { |
| 3145 | .master = &omap44xx_l4_per_hwmod, |
| 3146 | .slave = &omap44xx_mcbsp4_hwmod, |
| 3147 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3148 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3149 | }; |
| 3150 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3151 | /* l4_abe -> mcpdm */ |
| 3152 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = { |
| 3153 | .master = &omap44xx_l4_abe_hwmod, |
| 3154 | .slave = &omap44xx_mcpdm_hwmod, |
| 3155 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3156 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3157 | }; |
| 3158 | |
| Paul Walmsley | e17f18c | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3159 | /* l3_main_2 -> ocmc_ram */ |
| 3160 | static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = { |
| 3161 | .master = &omap44xx_l3_main_2_hwmod, |
| 3162 | .slave = &omap44xx_ocmc_ram_hwmod, |
| 3163 | .clk = "l3_div_ck", |
| 3164 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3165 | }; |
| 3166 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3167 | /* l4_cfg -> ocp2scp_usb_phy */ |
| 3168 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = { |
| 3169 | .master = &omap44xx_l4_cfg_hwmod, |
| 3170 | .slave = &omap44xx_ocp2scp_usb_phy_hwmod, |
| 3171 | .clk = "l4_div_ck", |
| 3172 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3173 | }; |
| 3174 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3175 | /* mpu_private -> prcm_mpu */ |
| 3176 | static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = { |
| 3177 | .master = &omap44xx_mpu_private_hwmod, |
| 3178 | .slave = &omap44xx_prcm_mpu_hwmod, |
| 3179 | .clk = "l3_div_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3180 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3181 | }; |
| 3182 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3183 | /* l4_wkup -> cm_core_aon */ |
| 3184 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = { |
| 3185 | .master = &omap44xx_l4_wkup_hwmod, |
| 3186 | .slave = &omap44xx_cm_core_aon_hwmod, |
| 3187 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3188 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3189 | }; |
| 3190 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3191 | /* l4_cfg -> cm_core */ |
| 3192 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = { |
| 3193 | .master = &omap44xx_l4_cfg_hwmod, |
| 3194 | .slave = &omap44xx_cm_core_hwmod, |
| 3195 | .clk = "l4_div_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3196 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3197 | }; |
| 3198 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3199 | /* l4_wkup -> prm */ |
| 3200 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = { |
| 3201 | .master = &omap44xx_l4_wkup_hwmod, |
| 3202 | .slave = &omap44xx_prm_hwmod, |
| 3203 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3204 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3205 | }; |
| 3206 | |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3207 | /* l4_wkup -> scrm */ |
| 3208 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = { |
| 3209 | .master = &omap44xx_l4_wkup_hwmod, |
| 3210 | .slave = &omap44xx_scrm_hwmod, |
| 3211 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3212 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3213 | }; |
| 3214 | |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3215 | /* l3_main_2 -> sl2if */ |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3216 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = { |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3217 | .master = &omap44xx_l3_main_2_hwmod, |
| 3218 | .slave = &omap44xx_sl2if_hwmod, |
| 3219 | .clk = "l3_div_ck", |
| 3220 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3221 | }; |
| 3222 | |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3223 | /* l4_abe -> slimbus1 */ |
| 3224 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = { |
| 3225 | .master = &omap44xx_l4_abe_hwmod, |
| 3226 | .slave = &omap44xx_slimbus1_hwmod, |
| 3227 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3228 | .user = OCP_USER_MPU, |
| 3229 | }; |
| 3230 | |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3231 | /* l4_abe -> slimbus1 (dma) */ |
| 3232 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = { |
| 3233 | .master = &omap44xx_l4_abe_hwmod, |
| 3234 | .slave = &omap44xx_slimbus1_hwmod, |
| 3235 | .clk = "ocp_abe_iclk", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3236 | .user = OCP_USER_SDMA, |
| 3237 | }; |
| 3238 | |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3239 | /* l4_per -> slimbus2 */ |
| 3240 | static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = { |
| 3241 | .master = &omap44xx_l4_per_hwmod, |
| 3242 | .slave = &omap44xx_slimbus2_hwmod, |
| 3243 | .clk = "l4_div_ck", |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3244 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3245 | }; |
| 3246 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3247 | /* l4_cfg -> smartreflex_core */ |
| 3248 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = { |
| 3249 | .master = &omap44xx_l4_cfg_hwmod, |
| 3250 | .slave = &omap44xx_smartreflex_core_hwmod, |
| 3251 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3252 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3253 | }; |
| 3254 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3255 | /* l4_cfg -> smartreflex_iva */ |
| 3256 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = { |
| 3257 | .master = &omap44xx_l4_cfg_hwmod, |
| 3258 | .slave = &omap44xx_smartreflex_iva_hwmod, |
| 3259 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3260 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3261 | }; |
| 3262 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3263 | /* l4_cfg -> smartreflex_mpu */ |
| 3264 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = { |
| 3265 | .master = &omap44xx_l4_cfg_hwmod, |
| 3266 | .slave = &omap44xx_smartreflex_mpu_hwmod, |
| 3267 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3268 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3269 | }; |
| 3270 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3271 | /* l4_cfg -> spinlock */ |
| 3272 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = { |
| 3273 | .master = &omap44xx_l4_cfg_hwmod, |
| 3274 | .slave = &omap44xx_spinlock_hwmod, |
| 3275 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3276 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3277 | }; |
| 3278 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3279 | /* l4_wkup -> timer1 */ |
| 3280 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = { |
| 3281 | .master = &omap44xx_l4_wkup_hwmod, |
| 3282 | .slave = &omap44xx_timer1_hwmod, |
| 3283 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3284 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3285 | }; |
| 3286 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3287 | /* l4_per -> timer2 */ |
| 3288 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = { |
| 3289 | .master = &omap44xx_l4_per_hwmod, |
| 3290 | .slave = &omap44xx_timer2_hwmod, |
| 3291 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3292 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3293 | }; |
| 3294 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3295 | /* l4_per -> timer3 */ |
| 3296 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = { |
| 3297 | .master = &omap44xx_l4_per_hwmod, |
| 3298 | .slave = &omap44xx_timer3_hwmod, |
| 3299 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3300 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3301 | }; |
| 3302 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3303 | /* l4_per -> timer4 */ |
| 3304 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = { |
| 3305 | .master = &omap44xx_l4_per_hwmod, |
| 3306 | .slave = &omap44xx_timer4_hwmod, |
| 3307 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3308 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3309 | }; |
| 3310 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3311 | /* l4_abe -> timer5 */ |
| 3312 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = { |
| 3313 | .master = &omap44xx_l4_abe_hwmod, |
| 3314 | .slave = &omap44xx_timer5_hwmod, |
| 3315 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3316 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3317 | }; |
| 3318 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3319 | /* l4_abe -> timer6 */ |
| 3320 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = { |
| 3321 | .master = &omap44xx_l4_abe_hwmod, |
| 3322 | .slave = &omap44xx_timer6_hwmod, |
| 3323 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3324 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3325 | }; |
| 3326 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3327 | /* l4_abe -> timer7 */ |
| 3328 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = { |
| 3329 | .master = &omap44xx_l4_abe_hwmod, |
| 3330 | .slave = &omap44xx_timer7_hwmod, |
| 3331 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3332 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3333 | }; |
| 3334 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3335 | /* l4_abe -> timer8 */ |
| 3336 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = { |
| 3337 | .master = &omap44xx_l4_abe_hwmod, |
| 3338 | .slave = &omap44xx_timer8_hwmod, |
| 3339 | .clk = "ocp_abe_iclk", |
| Peter Ujfalusi | e349179 | 2014-05-14 12:26:10 -0600 | [diff] [blame] | 3340 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3341 | }; |
| 3342 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3343 | /* l4_per -> timer9 */ |
| 3344 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = { |
| 3345 | .master = &omap44xx_l4_per_hwmod, |
| 3346 | .slave = &omap44xx_timer9_hwmod, |
| 3347 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3348 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3349 | }; |
| 3350 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3351 | /* l4_per -> timer10 */ |
| 3352 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = { |
| 3353 | .master = &omap44xx_l4_per_hwmod, |
| 3354 | .slave = &omap44xx_timer10_hwmod, |
| 3355 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3356 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3357 | }; |
| 3358 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3359 | /* l4_per -> timer11 */ |
| 3360 | static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = { |
| 3361 | .master = &omap44xx_l4_per_hwmod, |
| 3362 | .slave = &omap44xx_timer11_hwmod, |
| 3363 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3364 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3365 | }; |
| 3366 | |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3367 | /* l4_cfg -> usb_host_fs */ |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 3368 | static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = { |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3369 | .master = &omap44xx_l4_cfg_hwmod, |
| 3370 | .slave = &omap44xx_usb_host_fs_hwmod, |
| 3371 | .clk = "l4_div_ck", |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3372 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3373 | }; |
| 3374 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3375 | /* l4_cfg -> usb_host_hs */ |
| 3376 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = { |
| 3377 | .master = &omap44xx_l4_cfg_hwmod, |
| 3378 | .slave = &omap44xx_usb_host_hs_hwmod, |
| 3379 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3380 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3381 | }; |
| 3382 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3383 | /* l4_cfg -> usb_otg_hs */ |
| 3384 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = { |
| 3385 | .master = &omap44xx_l4_cfg_hwmod, |
| 3386 | .slave = &omap44xx_usb_otg_hs_hwmod, |
| 3387 | .clk = "l4_div_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3388 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3389 | }; |
| 3390 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3391 | /* l4_cfg -> usb_tll_hs */ |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 3392 | static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = { |
| 3393 | .master = &omap44xx_l4_cfg_hwmod, |
| 3394 | .slave = &omap44xx_usb_tll_hs_hwmod, |
| 3395 | .clk = "l4_div_ck", |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 3396 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3397 | }; |
| 3398 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3399 | /* l4_wkup -> wd_timer2 */ |
| 3400 | static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = { |
| 3401 | .master = &omap44xx_l4_wkup_hwmod, |
| 3402 | .slave = &omap44xx_wd_timer2_hwmod, |
| 3403 | .clk = "l4_wkup_clk_mux_ck", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3404 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3405 | }; |
| 3406 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3407 | /* l4_abe -> wd_timer3 */ |
| 3408 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = { |
| 3409 | .master = &omap44xx_l4_abe_hwmod, |
| 3410 | .slave = &omap44xx_wd_timer3_hwmod, |
| 3411 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3412 | .user = OCP_USER_MPU, |
| 3413 | }; |
| 3414 | |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3415 | /* l4_abe -> wd_timer3 (dma) */ |
| 3416 | static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = { |
| 3417 | .master = &omap44xx_l4_abe_hwmod, |
| 3418 | .slave = &omap44xx_wd_timer3_hwmod, |
| 3419 | .clk = "ocp_abe_iclk", |
| Paul Walmsley | 844a3b6 | 2012-04-19 04:04:33 -0600 | [diff] [blame] | 3420 | .user = OCP_USER_SDMA, |
| Benoit Cousson | af88fa9 | 2011-12-15 23:15:18 -0700 | [diff] [blame] | 3421 | }; |
| 3422 | |
| Sricharan R | 3b9b101 | 2013-06-07 17:26:15 +0530 | [diff] [blame] | 3423 | /* mpu -> emif1 */ |
| 3424 | static struct omap_hwmod_ocp_if omap44xx_mpu__emif1 = { |
| 3425 | .master = &omap44xx_mpu_hwmod, |
| 3426 | .slave = &omap44xx_emif1_hwmod, |
| 3427 | .clk = "l3_div_ck", |
| 3428 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3429 | }; |
| 3430 | |
| 3431 | /* mpu -> emif2 */ |
| 3432 | static struct omap_hwmod_ocp_if omap44xx_mpu__emif2 = { |
| 3433 | .master = &omap44xx_mpu_hwmod, |
| 3434 | .slave = &omap44xx_emif2_hwmod, |
| 3435 | .clk = "l3_div_ck", |
| 3436 | .user = OCP_USER_MPU | OCP_USER_SDMA, |
| 3437 | }; |
| 3438 | |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3439 | static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = { |
| 3440 | &omap44xx_l3_main_1__dmm, |
| 3441 | &omap44xx_mpu__dmm, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3442 | &omap44xx_iva__l3_instr, |
| 3443 | &omap44xx_l3_main_3__l3_instr, |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3444 | &omap44xx_ocp_wp_noc__l3_instr, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3445 | &omap44xx_dsp__l3_main_1, |
| 3446 | &omap44xx_dss__l3_main_1, |
| 3447 | &omap44xx_l3_main_2__l3_main_1, |
| 3448 | &omap44xx_l4_cfg__l3_main_1, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3449 | &omap44xx_mpu__l3_main_1, |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 3450 | &omap44xx_debugss__l3_main_2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3451 | &omap44xx_dma_system__l3_main_2, |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3452 | &omap44xx_fdif__l3_main_2, |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3453 | &omap44xx_gpu__l3_main_2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3454 | &omap44xx_hsi__l3_main_2, |
| 3455 | &omap44xx_ipu__l3_main_2, |
| 3456 | &omap44xx_iss__l3_main_2, |
| 3457 | &omap44xx_iva__l3_main_2, |
| 3458 | &omap44xx_l3_main_1__l3_main_2, |
| 3459 | &omap44xx_l4_cfg__l3_main_2, |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 3460 | /* &omap44xx_usb_host_fs__l3_main_2, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3461 | &omap44xx_usb_host_hs__l3_main_2, |
| 3462 | &omap44xx_usb_otg_hs__l3_main_2, |
| 3463 | &omap44xx_l3_main_1__l3_main_3, |
| 3464 | &omap44xx_l3_main_2__l3_main_3, |
| 3465 | &omap44xx_l4_cfg__l3_main_3, |
| Sebastien Guiriec | 5cebb23 | 2013-02-10 11:17:16 -0700 | [diff] [blame] | 3466 | &omap44xx_aess__l4_abe, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3467 | &omap44xx_dsp__l4_abe, |
| 3468 | &omap44xx_l3_main_1__l4_abe, |
| 3469 | &omap44xx_mpu__l4_abe, |
| 3470 | &omap44xx_l3_main_1__l4_cfg, |
| 3471 | &omap44xx_l3_main_2__l4_per, |
| 3472 | &omap44xx_l4_cfg__l4_wkup, |
| 3473 | &omap44xx_mpu__mpu_private, |
| Benoît Cousson | 9a817bc8 | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3474 | &omap44xx_l4_cfg__ocp_wp_noc, |
| Sebastien Guiriec | 5cebb23 | 2013-02-10 11:17:16 -0700 | [diff] [blame] | 3475 | &omap44xx_l4_abe__aess, |
| 3476 | &omap44xx_l4_abe__aess_dma, |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3477 | &omap44xx_l3_main_2__c2c, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3478 | &omap44xx_l4_wkup__counter_32k, |
| Paul Walmsley | a0b5d81 | 2012-04-19 13:33:57 -0600 | [diff] [blame] | 3479 | &omap44xx_l4_cfg__ctrl_module_core, |
| 3480 | &omap44xx_l4_cfg__ctrl_module_pad_core, |
| 3481 | &omap44xx_l4_wkup__ctrl_module_wkup, |
| 3482 | &omap44xx_l4_wkup__ctrl_module_pad_wkup, |
| Benoît Cousson | 9656604 | 2012-04-19 13:33:59 -0600 | [diff] [blame] | 3483 | &omap44xx_l3_instr__debugss, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3484 | &omap44xx_l4_cfg__dma_system, |
| 3485 | &omap44xx_l4_abe__dmic, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3486 | &omap44xx_dsp__iva, |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3487 | /* &omap44xx_dsp__sl2if, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3488 | &omap44xx_l4_cfg__dsp, |
| 3489 | &omap44xx_l3_main_2__dss, |
| 3490 | &omap44xx_l4_per__dss, |
| 3491 | &omap44xx_l3_main_2__dss_dispc, |
| 3492 | &omap44xx_l4_per__dss_dispc, |
| 3493 | &omap44xx_l3_main_2__dss_dsi1, |
| 3494 | &omap44xx_l4_per__dss_dsi1, |
| 3495 | &omap44xx_l3_main_2__dss_dsi2, |
| 3496 | &omap44xx_l4_per__dss_dsi2, |
| 3497 | &omap44xx_l3_main_2__dss_hdmi, |
| 3498 | &omap44xx_l4_per__dss_hdmi, |
| 3499 | &omap44xx_l3_main_2__dss_rfbi, |
| 3500 | &omap44xx_l4_per__dss_rfbi, |
| 3501 | &omap44xx_l3_main_2__dss_venc, |
| 3502 | &omap44xx_l4_per__dss_venc, |
| Paul Walmsley | 42b9e38 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3503 | &omap44xx_l4_per__elm, |
| Ming Lei | b050f68 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3504 | &omap44xx_l4_cfg__fdif, |
| Benoît Cousson | eb42b5d | 2012-04-19 13:33:51 -0600 | [diff] [blame] | 3505 | &omap44xx_l3_main_2__gpmc, |
| Paul Walmsley | 9def390 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3506 | &omap44xx_l3_main_2__gpu, |
| Paul Walmsley | a091c08 | 2012-04-19 13:33:50 -0600 | [diff] [blame] | 3507 | &omap44xx_l4_per__hdq1w, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3508 | &omap44xx_l4_cfg__hsi, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3509 | &omap44xx_l3_main_2__ipu, |
| 3510 | &omap44xx_l3_main_2__iss, |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3511 | /* &omap44xx_iva__sl2if, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3512 | &omap44xx_l3_main_2__iva, |
| 3513 | &omap44xx_l4_wkup__kbd, |
| 3514 | &omap44xx_l4_cfg__mailbox, |
| Benoît Cousson | 896d4e9 | 2012-04-19 13:33:54 -0600 | [diff] [blame] | 3515 | &omap44xx_l4_abe__mcasp, |
| 3516 | &omap44xx_l4_abe__mcasp_dma, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3517 | &omap44xx_l4_abe__mcbsp1, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3518 | &omap44xx_l4_abe__mcbsp2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3519 | &omap44xx_l4_abe__mcbsp3, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3520 | &omap44xx_l4_per__mcbsp4, |
| 3521 | &omap44xx_l4_abe__mcpdm, |
| Omar Ramirez Luna | 230844d | 2012-09-23 17:28:24 -0600 | [diff] [blame] | 3522 | &omap44xx_l3_main_2__mmu_ipu, |
| 3523 | &omap44xx_l4_cfg__mmu_dsp, |
| Paul Walmsley | e17f18c | 2012-04-19 13:33:56 -0600 | [diff] [blame] | 3524 | &omap44xx_l3_main_2__ocmc_ram, |
| Benoît Cousson | 0c66887 | 2012-04-19 13:33:55 -0600 | [diff] [blame] | 3525 | &omap44xx_l4_cfg__ocp2scp_usb_phy, |
| Paul Walmsley | 794b480 | 2012-04-19 13:33:58 -0600 | [diff] [blame] | 3526 | &omap44xx_mpu_private__prcm_mpu, |
| 3527 | &omap44xx_l4_wkup__cm_core_aon, |
| 3528 | &omap44xx_l4_cfg__cm_core, |
| 3529 | &omap44xx_l4_wkup__prm, |
| 3530 | &omap44xx_l4_wkup__scrm, |
| Tero Kristo | b360124 | 2012-09-03 11:50:53 -0600 | [diff] [blame] | 3531 | /* &omap44xx_l3_main_2__sl2if, */ |
| Benoît Cousson | 1e3b5e59 | 2012-04-19 13:33:53 -0600 | [diff] [blame] | 3532 | &omap44xx_l4_abe__slimbus1, |
| 3533 | &omap44xx_l4_abe__slimbus1_dma, |
| 3534 | &omap44xx_l4_per__slimbus2, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3535 | &omap44xx_l4_cfg__smartreflex_core, |
| 3536 | &omap44xx_l4_cfg__smartreflex_iva, |
| 3537 | &omap44xx_l4_cfg__smartreflex_mpu, |
| 3538 | &omap44xx_l4_cfg__spinlock, |
| 3539 | &omap44xx_l4_wkup__timer1, |
| 3540 | &omap44xx_l4_per__timer2, |
| 3541 | &omap44xx_l4_per__timer3, |
| 3542 | &omap44xx_l4_per__timer4, |
| 3543 | &omap44xx_l4_abe__timer5, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3544 | &omap44xx_l4_abe__timer6, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3545 | &omap44xx_l4_abe__timer7, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3546 | &omap44xx_l4_abe__timer8, |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3547 | &omap44xx_l4_per__timer9, |
| 3548 | &omap44xx_l4_per__timer10, |
| 3549 | &omap44xx_l4_per__timer11, |
| Paul Walmsley | b0a70cc | 2012-07-04 06:55:29 -0600 | [diff] [blame] | 3550 | /* &omap44xx_l4_cfg__usb_host_fs, */ |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3551 | &omap44xx_l4_cfg__usb_host_hs, |
| 3552 | &omap44xx_l4_cfg__usb_otg_hs, |
| 3553 | &omap44xx_l4_cfg__usb_tll_hs, |
| 3554 | &omap44xx_l4_wkup__wd_timer2, |
| 3555 | &omap44xx_l4_abe__wd_timer3, |
| 3556 | &omap44xx_l4_abe__wd_timer3_dma, |
| Sricharan R | 3b9b101 | 2013-06-07 17:26:15 +0530 | [diff] [blame] | 3557 | &omap44xx_mpu__emif1, |
| 3558 | &omap44xx_mpu__emif2, |
| Sebastian Reichel | 9a9ded8 | 2017-06-13 11:28:45 +0200 | [diff] [blame] | 3559 | &omap44xx_l3_main_2__aes1, |
| Sebastian Reichel | 478523d | 2017-06-13 11:28:46 +0200 | [diff] [blame] | 3560 | &omap44xx_l3_main_2__aes2, |
| Sebastian Reichel | ebea90d | 2017-06-13 11:28:47 +0200 | [diff] [blame] | 3561 | &omap44xx_l3_main_2__des, |
| Tero Kristo | 1df5eaa | 2017-06-13 16:45:50 +0300 | [diff] [blame] | 3562 | &omap44xx_l3_main_2__sha0, |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 3563 | NULL, |
| 3564 | }; |
| 3565 | |
| 3566 | int __init omap44xx_hwmod_init(void) |
| 3567 | { |
| Kevin Hilman | 9ebfd28 | 2012-06-18 12:12:23 -0600 | [diff] [blame] | 3568 | omap_hwmod_init(); |
| Paul Walmsley | 0a78c5c | 2012-04-19 04:04:31 -0600 | [diff] [blame] | 3569 | return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs); |
| Benoit Cousson | 55d2cb0 | 2010-05-12 17:54:36 +0200 | [diff] [blame] | 3570 | } |
| 3571 | |