blob: 3108be5e208cf65106506124a3e4cc55eb69ea74 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Jamie Iles7779b3452014-02-25 17:01:01 -06002/*
3 * Copyright (c) 2011 Jamie Iles
4 *
Jamie Iles7779b3452014-02-25 17:01:01 -06005 * All enquiries to support@picochip.com
6 */
Jiang Qiue6cb3482016-04-28 17:32:03 +08007#include <linux/acpi.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +00008#include <linux/clk.h>
Jamie Iles7779b3452014-02-25 17:01:01 -06009#include <linux/err.h>
Phil Edworthye6bf3772018-03-12 18:30:56 +000010#include <linux/gpio/driver.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060011#include <linux/init.h>
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
15#include <linux/irq.h>
16#include <linux/irqdomain.h>
17#include <linux/module.h>
18#include <linux/of.h>
19#include <linux/of_address.h>
Hoan Trana72b8c42017-02-21 11:32:43 -080020#include <linux/of_device.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060021#include <linux/of_irq.h>
22#include <linux/platform_device.h>
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +080023#include <linux/property.h>
Alan Tull07901a92017-10-11 11:34:44 -050024#include <linux/reset.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060025#include <linux/spinlock.h>
Weike Chen3d2613c2014-09-17 09:18:39 -070026#include <linux/platform_data/gpio-dwapb.h>
27#include <linux/slab.h>
Jamie Iles7779b3452014-02-25 17:01:01 -060028
Jiang Qiue6cb3482016-04-28 17:32:03 +080029#include "gpiolib.h"
30
Jamie Iles7779b3452014-02-25 17:01:01 -060031#define GPIO_SWPORTA_DR 0x00
32#define GPIO_SWPORTA_DDR 0x04
33#define GPIO_SWPORTB_DR 0x0c
34#define GPIO_SWPORTB_DDR 0x10
35#define GPIO_SWPORTC_DR 0x18
36#define GPIO_SWPORTC_DDR 0x1c
37#define GPIO_SWPORTD_DR 0x24
38#define GPIO_SWPORTD_DDR 0x28
39#define GPIO_INTEN 0x30
40#define GPIO_INTMASK 0x34
41#define GPIO_INTTYPE_LEVEL 0x38
42#define GPIO_INT_POLARITY 0x3c
43#define GPIO_INTSTATUS 0x40
Weike Chen5d60d9e2014-09-17 09:18:41 -070044#define GPIO_PORTA_DEBOUNCE 0x48
Jamie Iles7779b3452014-02-25 17:01:01 -060045#define GPIO_PORTA_EOI 0x4c
46#define GPIO_EXT_PORTA 0x50
47#define GPIO_EXT_PORTB 0x54
48#define GPIO_EXT_PORTC 0x58
49#define GPIO_EXT_PORTD 0x5c
50
51#define DWAPB_MAX_PORTS 4
Linus Walleij89f99fe2018-02-08 17:03:58 +010052#define GPIO_EXT_PORT_STRIDE 0x04 /* register stride 32 bits */
53#define GPIO_SWPORT_DR_STRIDE 0x0c /* register stride 3*32 bits */
54#define GPIO_SWPORT_DDR_STRIDE 0x0c /* register stride 3*32 bits */
Jamie Iles7779b3452014-02-25 17:01:01 -060055
Hoan Trana72b8c42017-02-21 11:32:43 -080056#define GPIO_REG_OFFSET_V2 1
57
58#define GPIO_INTMASK_V2 0x44
59#define GPIO_INTTYPE_LEVEL_V2 0x34
60#define GPIO_INT_POLARITY_V2 0x38
61#define GPIO_INTSTATUS_V2 0x3c
62#define GPIO_PORTA_EOI_V2 0x40
63
Jamie Iles7779b3452014-02-25 17:01:01 -060064struct dwapb_gpio;
65
Weike Chen1e960db2014-09-17 09:18:42 -070066#ifdef CONFIG_PM_SLEEP
67/* Store GPIO context across system-wide suspend/resume transitions */
68struct dwapb_context {
69 u32 data;
70 u32 dir;
71 u32 ext;
72 u32 int_en;
73 u32 int_mask;
74 u32 int_type;
75 u32 int_pol;
76 u32 int_deb;
Hoan Tran6437c7b2017-09-08 15:41:15 -070077 u32 wake_en;
Weike Chen1e960db2014-09-17 09:18:42 -070078};
79#endif
80
Jamie Iles7779b3452014-02-25 17:01:01 -060081struct dwapb_gpio_port {
Linus Walleij0f4630f2015-12-04 14:02:58 +010082 struct gpio_chip gc;
Jamie Iles7779b3452014-02-25 17:01:01 -060083 bool is_registered;
84 struct dwapb_gpio *gpio;
Weike Chen1e960db2014-09-17 09:18:42 -070085#ifdef CONFIG_PM_SLEEP
86 struct dwapb_context *ctx;
87#endif
88 unsigned int idx;
Jamie Iles7779b3452014-02-25 17:01:01 -060089};
90
91struct dwapb_gpio {
92 struct device *dev;
93 void __iomem *regs;
94 struct dwapb_gpio_port *ports;
95 unsigned int nr_ports;
96 struct irq_domain *domain;
Hoan Trana72b8c42017-02-21 11:32:43 -080097 unsigned int flags;
Alan Tull07901a92017-10-11 11:34:44 -050098 struct reset_control *rst;
Phil Edworthye6bf3772018-03-12 18:30:56 +000099 struct clk *clk;
Jamie Iles7779b3452014-02-25 17:01:01 -0600100};
101
Hoan Trana72b8c42017-02-21 11:32:43 -0800102static inline u32 gpio_reg_v2_convert(unsigned int offset)
103{
104 switch (offset) {
105 case GPIO_INTMASK:
106 return GPIO_INTMASK_V2;
107 case GPIO_INTTYPE_LEVEL:
108 return GPIO_INTTYPE_LEVEL_V2;
109 case GPIO_INT_POLARITY:
110 return GPIO_INT_POLARITY_V2;
111 case GPIO_INTSTATUS:
112 return GPIO_INTSTATUS_V2;
113 case GPIO_PORTA_EOI:
114 return GPIO_PORTA_EOI_V2;
115 }
116
117 return offset;
118}
119
120static inline u32 gpio_reg_convert(struct dwapb_gpio *gpio, unsigned int offset)
121{
122 if (gpio->flags & GPIO_REG_OFFSET_V2)
123 return gpio_reg_v2_convert(offset);
124
125 return offset;
126}
127
Weike Chen67809b92014-09-17 09:18:40 -0700128static inline u32 dwapb_read(struct dwapb_gpio *gpio, unsigned int offset)
129{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100130 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700131 void __iomem *reg_base = gpio->regs;
132
Hoan Trana72b8c42017-02-21 11:32:43 -0800133 return gc->read_reg(reg_base + gpio_reg_convert(gpio, offset));
Weike Chen67809b92014-09-17 09:18:40 -0700134}
135
136static inline void dwapb_write(struct dwapb_gpio *gpio, unsigned int offset,
137 u32 val)
138{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100139 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen67809b92014-09-17 09:18:40 -0700140 void __iomem *reg_base = gpio->regs;
141
Hoan Trana72b8c42017-02-21 11:32:43 -0800142 gc->write_reg(reg_base + gpio_reg_convert(gpio, offset), val);
Weike Chen67809b92014-09-17 09:18:40 -0700143}
144
Jamie Iles7779b3452014-02-25 17:01:01 -0600145static int dwapb_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
146{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100147 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600148 struct dwapb_gpio *gpio = port->gpio;
149
150 return irq_find_mapping(gpio->domain, offset);
151}
152
Linus Walleij62c16232018-02-08 18:00:05 +0100153static struct dwapb_gpio_port *dwapb_offs_to_port(struct dwapb_gpio *gpio, unsigned int offs)
154{
155 struct dwapb_gpio_port *port;
156 int i;
157
158 for (i = 0; i < gpio->nr_ports; i++) {
159 port = &gpio->ports[i];
160 if (port->idx == offs / 32)
161 return port;
162 }
163
164 return NULL;
165}
166
Jamie Iles7779b3452014-02-25 17:01:01 -0600167static void dwapb_toggle_trigger(struct dwapb_gpio *gpio, unsigned int offs)
168{
Linus Walleij62c16232018-02-08 18:00:05 +0100169 struct dwapb_gpio_port *port = dwapb_offs_to_port(gpio, offs);
170 struct gpio_chip *gc;
171 u32 pol;
172 int val;
Jamie Iles7779b3452014-02-25 17:01:01 -0600173
Linus Walleij62c16232018-02-08 18:00:05 +0100174 if (!port)
175 return;
176 gc = &port->gc;
177
178 pol = dwapb_read(gpio, GPIO_INT_POLARITY);
179 /* Just read the current value right out of the data register */
180 val = gc->get(gc, offs % 32);
181 if (val)
182 pol &= ~BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600183 else
Linus Walleij62c16232018-02-08 18:00:05 +0100184 pol |= BIT(offs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600185
Linus Walleij62c16232018-02-08 18:00:05 +0100186 dwapb_write(gpio, GPIO_INT_POLARITY, pol);
Jamie Iles7779b3452014-02-25 17:01:01 -0600187}
188
Weike Chen3d2613c2014-09-17 09:18:39 -0700189static u32 dwapb_do_irq(struct dwapb_gpio *gpio)
Jamie Iles7779b3452014-02-25 17:01:01 -0600190{
Jisheng Zhang5664aa12017-04-13 17:46:39 +0800191 u32 irq_status = dwapb_read(gpio, GPIO_INTSTATUS);
Weike Chen3d2613c2014-09-17 09:18:39 -0700192 u32 ret = irq_status;
Jamie Iles7779b3452014-02-25 17:01:01 -0600193
194 while (irq_status) {
195 int hwirq = fls(irq_status) - 1;
196 int gpio_irq = irq_find_mapping(gpio->domain, hwirq);
197
198 generic_handle_irq(gpio_irq);
199 irq_status &= ~BIT(hwirq);
200
201 if ((irq_get_trigger_type(gpio_irq) & IRQ_TYPE_SENSE_MASK)
202 == IRQ_TYPE_EDGE_BOTH)
203 dwapb_toggle_trigger(gpio, hwirq);
204 }
205
Weike Chen3d2613c2014-09-17 09:18:39 -0700206 return ret;
207}
208
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200209static void dwapb_irq_handler(struct irq_desc *desc)
Weike Chen3d2613c2014-09-17 09:18:39 -0700210{
Jiang Liu476f8b42015-06-04 12:13:15 +0800211 struct dwapb_gpio *gpio = irq_desc_get_handler_data(desc);
Weike Chen3d2613c2014-09-17 09:18:39 -0700212 struct irq_chip *chip = irq_desc_get_chip(desc);
213
214 dwapb_do_irq(gpio);
215
Jamie Iles7779b3452014-02-25 17:01:01 -0600216 if (chip->irq_eoi)
217 chip->irq_eoi(irq_desc_get_irq_data(desc));
218}
219
220static void dwapb_irq_enable(struct irq_data *d)
221{
222 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
223 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100224 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600225 unsigned long flags;
226 u32 val;
227
Linus Walleij0f4630f2015-12-04 14:02:58 +0100228 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700229 val = dwapb_read(gpio, GPIO_INTEN);
Jamie Iles7779b3452014-02-25 17:01:01 -0600230 val |= BIT(d->hwirq);
Weike Chen67809b92014-09-17 09:18:40 -0700231 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100232 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600233}
234
235static void dwapb_irq_disable(struct irq_data *d)
236{
237 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
238 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100239 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600240 unsigned long flags;
241 u32 val;
242
Linus Walleij0f4630f2015-12-04 14:02:58 +0100243 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700244 val = dwapb_read(gpio, GPIO_INTEN);
Jamie Iles7779b3452014-02-25 17:01:01 -0600245 val &= ~BIT(d->hwirq);
Weike Chen67809b92014-09-17 09:18:40 -0700246 dwapb_write(gpio, GPIO_INTEN, val);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100247 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600248}
249
Linus Walleij57ef0422014-03-14 18:16:20 +0100250static int dwapb_irq_reqres(struct irq_data *d)
Jamie Iles7779b3452014-02-25 17:01:01 -0600251{
252 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
253 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100254 struct gpio_chip *gc = &gpio->ports[0].gc;
Andy Shevchenko10ed3532018-07-30 15:38:33 +0300255 int ret;
Jamie Iles7779b3452014-02-25 17:01:01 -0600256
Andy Shevchenko10ed3532018-07-30 15:38:33 +0300257 ret = gpiochip_lock_as_irq(gc, irqd_to_hwirq(d));
258 if (ret) {
Jamie Iles7779b3452014-02-25 17:01:01 -0600259 dev_err(gpio->dev, "unable to lock HW IRQ %lu for IRQ\n",
260 irqd_to_hwirq(d));
Andy Shevchenko10ed3532018-07-30 15:38:33 +0300261 return ret;
Linus Walleij57ef0422014-03-14 18:16:20 +0100262 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600263 return 0;
264}
265
Linus Walleij57ef0422014-03-14 18:16:20 +0100266static void dwapb_irq_relres(struct irq_data *d)
Jamie Iles7779b3452014-02-25 17:01:01 -0600267{
268 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
269 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100270 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600271
Linus Walleij0f4630f2015-12-04 14:02:58 +0100272 gpiochip_unlock_as_irq(gc, irqd_to_hwirq(d));
Jamie Iles7779b3452014-02-25 17:01:01 -0600273}
274
275static int dwapb_irq_set_type(struct irq_data *d, u32 type)
276{
277 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
278 struct dwapb_gpio *gpio = igc->private;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100279 struct gpio_chip *gc = &gpio->ports[0].gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600280 int bit = d->hwirq;
281 unsigned long level, polarity, flags;
282
283 if (type & ~(IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
284 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
285 return -EINVAL;
286
Linus Walleij0f4630f2015-12-04 14:02:58 +0100287 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen67809b92014-09-17 09:18:40 -0700288 level = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
289 polarity = dwapb_read(gpio, GPIO_INT_POLARITY);
Jamie Iles7779b3452014-02-25 17:01:01 -0600290
291 switch (type) {
292 case IRQ_TYPE_EDGE_BOTH:
293 level |= BIT(bit);
294 dwapb_toggle_trigger(gpio, bit);
295 break;
296 case IRQ_TYPE_EDGE_RISING:
297 level |= BIT(bit);
298 polarity |= BIT(bit);
299 break;
300 case IRQ_TYPE_EDGE_FALLING:
301 level |= BIT(bit);
302 polarity &= ~BIT(bit);
303 break;
304 case IRQ_TYPE_LEVEL_HIGH:
305 level &= ~BIT(bit);
306 polarity |= BIT(bit);
307 break;
308 case IRQ_TYPE_LEVEL_LOW:
309 level &= ~BIT(bit);
310 polarity &= ~BIT(bit);
311 break;
312 }
313
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200314 irq_setup_alt_chip(d, type);
315
Weike Chen67809b92014-09-17 09:18:40 -0700316 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, level);
Xiaoguang Chenedadced2017-06-02 07:27:15 +0800317 if (type != IRQ_TYPE_EDGE_BOTH)
318 dwapb_write(gpio, GPIO_INT_POLARITY, polarity);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100319 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles7779b3452014-02-25 17:01:01 -0600320
321 return 0;
322}
323
Hoan Tran6437c7b2017-09-08 15:41:15 -0700324#ifdef CONFIG_PM_SLEEP
325static int dwapb_irq_set_wake(struct irq_data *d, unsigned int enable)
326{
327 struct irq_chip_generic *igc = irq_data_get_irq_chip_data(d);
328 struct dwapb_gpio *gpio = igc->private;
329 struct dwapb_context *ctx = gpio->ports[0].ctx;
330
331 if (enable)
332 ctx->wake_en |= BIT(d->hwirq);
333 else
334 ctx->wake_en &= ~BIT(d->hwirq);
335
336 return 0;
337}
338#endif
339
Weike Chen5d60d9e2014-09-17 09:18:41 -0700340static int dwapb_gpio_set_debounce(struct gpio_chip *gc,
341 unsigned offset, unsigned debounce)
342{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100343 struct dwapb_gpio_port *port = gpiochip_get_data(gc);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700344 struct dwapb_gpio *gpio = port->gpio;
345 unsigned long flags, val_deb;
Linus Walleijd97a1b52017-10-20 12:26:51 +0200346 unsigned long mask = BIT(offset);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700347
Linus Walleij0f4630f2015-12-04 14:02:58 +0100348 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700349
350 val_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
351 if (debounce)
352 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb | mask);
353 else
354 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, val_deb & ~mask);
355
Linus Walleij0f4630f2015-12-04 14:02:58 +0100356 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen5d60d9e2014-09-17 09:18:41 -0700357
358 return 0;
359}
360
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300361static int dwapb_gpio_set_config(struct gpio_chip *gc, unsigned offset,
362 unsigned long config)
363{
364 u32 debounce;
365
366 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
367 return -ENOTSUPP;
368
369 debounce = pinconf_to_config_argument(config);
370 return dwapb_gpio_set_debounce(gc, offset, debounce);
371}
372
Weike Chen3d2613c2014-09-17 09:18:39 -0700373static irqreturn_t dwapb_irq_handler_mfd(int irq, void *dev_id)
374{
375 u32 worked;
376 struct dwapb_gpio *gpio = dev_id;
377
378 worked = dwapb_do_irq(gpio);
379
380 return worked ? IRQ_HANDLED : IRQ_NONE;
381}
382
Jamie Iles7779b3452014-02-25 17:01:01 -0600383static void dwapb_configure_irqs(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700384 struct dwapb_gpio_port *port,
385 struct dwapb_port_property *pp)
Jamie Iles7779b3452014-02-25 17:01:01 -0600386{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100387 struct gpio_chip *gc = &port->gc;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800388 struct fwnode_handle *fwnode = pp->fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700389 struct irq_chip_generic *irq_gc = NULL;
Jamie Iles7779b3452014-02-25 17:01:01 -0600390 unsigned int hwirq, ngpio = gc->ngpio;
391 struct irq_chip_type *ct;
Weike Chen3d2613c2014-09-17 09:18:39 -0700392 int err, i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600393
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800394 gpio->domain = irq_domain_create_linear(fwnode, ngpio,
395 &irq_generic_chip_ops, gpio);
Jamie Iles7779b3452014-02-25 17:01:01 -0600396 if (!gpio->domain)
397 return;
398
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200399 err = irq_alloc_domain_generic_chips(gpio->domain, ngpio, 2,
Jamie Iles7779b3452014-02-25 17:01:01 -0600400 "gpio-dwapb", handle_level_irq,
401 IRQ_NOREQUEST, 0,
402 IRQ_GC_INIT_NESTED_LOCK);
403 if (err) {
404 dev_info(gpio->dev, "irq_alloc_domain_generic_chips failed\n");
405 irq_domain_remove(gpio->domain);
406 gpio->domain = NULL;
407 return;
408 }
409
410 irq_gc = irq_get_domain_generic_chip(gpio->domain, 0);
411 if (!irq_gc) {
412 irq_domain_remove(gpio->domain);
413 gpio->domain = NULL;
414 return;
415 }
416
417 irq_gc->reg_base = gpio->regs;
418 irq_gc->private = gpio;
419
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200420 for (i = 0; i < 2; i++) {
421 ct = &irq_gc->chip_types[i];
422 ct->chip.irq_ack = irq_gc_ack_set_bit;
423 ct->chip.irq_mask = irq_gc_mask_set_bit;
424 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
425 ct->chip.irq_set_type = dwapb_irq_set_type;
426 ct->chip.irq_enable = dwapb_irq_enable;
427 ct->chip.irq_disable = dwapb_irq_disable;
428 ct->chip.irq_request_resources = dwapb_irq_reqres;
429 ct->chip.irq_release_resources = dwapb_irq_relres;
Hoan Tran6437c7b2017-09-08 15:41:15 -0700430#ifdef CONFIG_PM_SLEEP
431 ct->chip.irq_set_wake = dwapb_irq_set_wake;
432#endif
Hoan Trana72b8c42017-02-21 11:32:43 -0800433 ct->regs.ack = gpio_reg_convert(gpio, GPIO_PORTA_EOI);
434 ct->regs.mask = gpio_reg_convert(gpio, GPIO_INTMASK);
Sebastian Andrzej Siewior6a2f4b72014-05-26 22:58:14 +0200435 ct->type = IRQ_TYPE_LEVEL_MASK;
436 }
437
438 irq_gc->chip_types[0].type = IRQ_TYPE_LEVEL_MASK;
439 irq_gc->chip_types[1].type = IRQ_TYPE_EDGE_BOTH;
440 irq_gc->chip_types[1].handler = handle_edge_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600441
Weike Chen3d2613c2014-09-17 09:18:39 -0700442 if (!pp->irq_shared) {
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100443 int i;
444
445 for (i = 0; i < pp->ngpio; i++) {
Phil Edworthyda069d52018-05-23 09:52:44 +0100446 if (pp->irq[i] >= 0)
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100447 irq_set_chained_handler_and_data(pp->irq[i],
448 dwapb_irq_handler, gpio);
449 }
Weike Chen3d2613c2014-09-17 09:18:39 -0700450 } else {
451 /*
452 * Request a shared IRQ since where MFD would have devices
453 * using the same irq pin
454 */
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100455 err = devm_request_irq(gpio->dev, pp->irq[0],
Weike Chen3d2613c2014-09-17 09:18:39 -0700456 dwapb_irq_handler_mfd,
457 IRQF_SHARED, "gpio-dwapb-mfd", gpio);
458 if (err) {
459 dev_err(gpio->dev, "error requesting IRQ\n");
460 irq_domain_remove(gpio->domain);
461 gpio->domain = NULL;
462 return;
463 }
464 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600465
466 for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
467 irq_create_mapping(gpio->domain, hwirq);
468
Linus Walleij0f4630f2015-12-04 14:02:58 +0100469 port->gc.to_irq = dwapb_gpio_to_irq;
Jamie Iles7779b3452014-02-25 17:01:01 -0600470}
471
472static void dwapb_irq_teardown(struct dwapb_gpio *gpio)
473{
474 struct dwapb_gpio_port *port = &gpio->ports[0];
Linus Walleij0f4630f2015-12-04 14:02:58 +0100475 struct gpio_chip *gc = &port->gc;
Jamie Iles7779b3452014-02-25 17:01:01 -0600476 unsigned int ngpio = gc->ngpio;
477 irq_hw_number_t hwirq;
478
479 if (!gpio->domain)
480 return;
481
482 for (hwirq = 0 ; hwirq < ngpio ; hwirq++)
483 irq_dispose_mapping(irq_find_mapping(gpio->domain, hwirq));
484
485 irq_domain_remove(gpio->domain);
486 gpio->domain = NULL;
487}
488
489static int dwapb_gpio_add_port(struct dwapb_gpio *gpio,
Weike Chen3d2613c2014-09-17 09:18:39 -0700490 struct dwapb_port_property *pp,
Jamie Iles7779b3452014-02-25 17:01:01 -0600491 unsigned int offs)
492{
493 struct dwapb_gpio_port *port;
Jamie Iles7779b3452014-02-25 17:01:01 -0600494 void __iomem *dat, *set, *dirout;
495 int err;
496
Jamie Iles7779b3452014-02-25 17:01:01 -0600497 port = &gpio->ports[offs];
498 port->gpio = gpio;
Weike Chen1e960db2014-09-17 09:18:42 -0700499 port->idx = pp->idx;
500
501#ifdef CONFIG_PM_SLEEP
502 port->ctx = devm_kzalloc(gpio->dev, sizeof(*port->ctx), GFP_KERNEL);
503 if (!port->ctx)
504 return -ENOMEM;
505#endif
Jamie Iles7779b3452014-02-25 17:01:01 -0600506
Linus Walleij89f99fe2018-02-08 17:03:58 +0100507 dat = gpio->regs + GPIO_EXT_PORTA + (pp->idx * GPIO_EXT_PORT_STRIDE);
508 set = gpio->regs + GPIO_SWPORTA_DR + (pp->idx * GPIO_SWPORT_DR_STRIDE);
Jamie Iles7779b3452014-02-25 17:01:01 -0600509 dirout = gpio->regs + GPIO_SWPORTA_DDR +
Linus Walleij89f99fe2018-02-08 17:03:58 +0100510 (pp->idx * GPIO_SWPORT_DDR_STRIDE);
Jamie Iles7779b3452014-02-25 17:01:01 -0600511
Linus Walleij62c16232018-02-08 18:00:05 +0100512 /* This registers 32 GPIO lines per port */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100513 err = bgpio_init(&port->gc, gpio->dev, 4, dat, set, NULL, dirout,
Linus Walleijd97a1b52017-10-20 12:26:51 +0200514 NULL, 0);
Jamie Iles7779b3452014-02-25 17:01:01 -0600515 if (err) {
Jiang Qiue8159182016-04-28 17:32:01 +0800516 dev_err(gpio->dev, "failed to init gpio chip for port%d\n",
517 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600518 return err;
519 }
520
Weike Chen3d2613c2014-09-17 09:18:39 -0700521#ifdef CONFIG_OF_GPIO
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800522 port->gc.of_node = to_of_node(pp->fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700523#endif
Linus Walleij0f4630f2015-12-04 14:02:58 +0100524 port->gc.ngpio = pp->ngpio;
525 port->gc.base = pp->gpio_base;
Jamie Iles7779b3452014-02-25 17:01:01 -0600526
Weike Chen5d60d9e2014-09-17 09:18:41 -0700527 /* Only port A support debounce */
528 if (pp->idx == 0)
Mika Westerberg2956b5d2017-01-23 15:34:34 +0300529 port->gc.set_config = dwapb_gpio_set_config;
Weike Chen5d60d9e2014-09-17 09:18:41 -0700530
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100531 if (pp->has_irq)
Weike Chen3d2613c2014-09-17 09:18:39 -0700532 dwapb_configure_irqs(gpio, port, pp);
Jamie Iles7779b3452014-02-25 17:01:01 -0600533
Linus Walleij0f4630f2015-12-04 14:02:58 +0100534 err = gpiochip_add_data(&port->gc, port);
Jamie Iles7779b3452014-02-25 17:01:01 -0600535 if (err)
Jiang Qiue8159182016-04-28 17:32:01 +0800536 dev_err(gpio->dev, "failed to register gpiochip for port%d\n",
537 port->idx);
Jamie Iles7779b3452014-02-25 17:01:01 -0600538 else
539 port->is_registered = true;
540
Jiang Qiue6cb3482016-04-28 17:32:03 +0800541 /* Add GPIO-signaled ACPI event support */
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100542 if (pp->has_irq)
Jiang Qiue6cb3482016-04-28 17:32:03 +0800543 acpi_gpiochip_request_interrupts(&port->gc);
544
Jamie Iles7779b3452014-02-25 17:01:01 -0600545 return err;
546}
547
548static void dwapb_gpio_unregister(struct dwapb_gpio *gpio)
549{
550 unsigned int m;
551
552 for (m = 0; m < gpio->nr_ports; ++m)
553 if (gpio->ports[m].is_registered)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100554 gpiochip_remove(&gpio->ports[m].gc);
Jamie Iles7779b3452014-02-25 17:01:01 -0600555}
556
Weike Chen3d2613c2014-09-17 09:18:39 -0700557static struct dwapb_platform_data *
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800558dwapb_gpio_get_pdata(struct device *dev)
Weike Chen3d2613c2014-09-17 09:18:39 -0700559{
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800560 struct fwnode_handle *fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700561 struct dwapb_platform_data *pdata;
562 struct dwapb_port_property *pp;
563 int nports;
Phil Edworthyda069d52018-05-23 09:52:44 +0100564 int i, j;
Weike Chen3d2613c2014-09-17 09:18:39 -0700565
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800566 nports = device_get_child_node_count(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700567 if (nports == 0)
568 return ERR_PTR(-ENODEV);
569
Axel Linda9df932014-12-28 15:23:14 +0800570 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Weike Chen3d2613c2014-09-17 09:18:39 -0700571 if (!pdata)
572 return ERR_PTR(-ENOMEM);
573
Axel Linda9df932014-12-28 15:23:14 +0800574 pdata->properties = devm_kcalloc(dev, nports, sizeof(*pp), GFP_KERNEL);
575 if (!pdata->properties)
Weike Chen3d2613c2014-09-17 09:18:39 -0700576 return ERR_PTR(-ENOMEM);
Weike Chen3d2613c2014-09-17 09:18:39 -0700577
578 pdata->nports = nports;
579
580 i = 0;
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800581 device_for_each_child_node(dev, fwnode) {
Phil Edworthyda069d52018-05-23 09:52:44 +0100582 struct device_node *np = NULL;
583
Weike Chen3d2613c2014-09-17 09:18:39 -0700584 pp = &pdata->properties[i++];
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800585 pp->fwnode = fwnode;
Weike Chen3d2613c2014-09-17 09:18:39 -0700586
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800587 if (fwnode_property_read_u32(fwnode, "reg", &pp->idx) ||
Weike Chen3d2613c2014-09-17 09:18:39 -0700588 pp->idx >= DWAPB_MAX_PORTS) {
Jiang Qiue8159182016-04-28 17:32:01 +0800589 dev_err(dev,
590 "missing/invalid port index for port%d\n", i);
Wei Yongjunbfab7c82016-07-10 02:17:36 +0000591 fwnode_handle_put(fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700592 return ERR_PTR(-EINVAL);
593 }
594
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800595 if (fwnode_property_read_u32(fwnode, "snps,nr-gpios",
Weike Chen3d2613c2014-09-17 09:18:39 -0700596 &pp->ngpio)) {
Jiang Qiue8159182016-04-28 17:32:01 +0800597 dev_info(dev,
598 "failed to get number of gpios for port%d\n",
599 i);
Weike Chen3d2613c2014-09-17 09:18:39 -0700600 pp->ngpio = 32;
601 }
602
Phil Edworthyda069d52018-05-23 09:52:44 +0100603 pp->irq_shared = false;
604 pp->gpio_base = -1;
605
Weike Chen3d2613c2014-09-17 09:18:39 -0700606 /*
607 * Only port A can provide interrupts in all configurations of
608 * the IP.
609 */
Phil Edworthyda069d52018-05-23 09:52:44 +0100610 if (pp->idx != 0)
611 continue;
612
613 if (dev->of_node && fwnode_property_read_bool(fwnode,
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800614 "interrupt-controller")) {
Phil Edworthyda069d52018-05-23 09:52:44 +0100615 np = to_of_node(fwnode);
Weike Chen3d2613c2014-09-17 09:18:39 -0700616 }
617
Phil Edworthyda069d52018-05-23 09:52:44 +0100618 for (j = 0; j < pp->ngpio; j++) {
619 pp->irq[j] = -ENXIO;
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100620
Phil Edworthyda069d52018-05-23 09:52:44 +0100621 if (np)
622 pp->irq[j] = of_irq_get(np, j);
623 else if (has_acpi_companion(dev))
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100624 pp->irq[j] = platform_get_irq(to_platform_device(dev), j);
Phil Edworthyda069d52018-05-23 09:52:44 +0100625
626 if (pp->irq[j] >= 0)
627 pp->has_irq = true;
Phil Edworthye6ca26a2018-04-26 17:19:47 +0100628 }
Jiang Qiue6cb3482016-04-28 17:32:03 +0800629
Phil Edworthyda069d52018-05-23 09:52:44 +0100630 if (!pp->has_irq)
631 dev_warn(dev, "no irq for port%d\n", pp->idx);
Weike Chen3d2613c2014-09-17 09:18:39 -0700632 }
633
634 return pdata;
635}
636
Hoan Trana72b8c42017-02-21 11:32:43 -0800637static const struct of_device_id dwapb_of_match[] = {
638 { .compatible = "snps,dw-apb-gpio", .data = (void *)0},
639 { .compatible = "apm,xgene-gpio-v2", .data = (void *)GPIO_REG_OFFSET_V2},
640 { /* Sentinel */ }
641};
642MODULE_DEVICE_TABLE(of, dwapb_of_match);
643
644static const struct acpi_device_id dwapb_acpi_match[] = {
645 {"HISI0181", 0},
646 {"APMC0D07", 0},
647 {"APMC0D81", GPIO_REG_OFFSET_V2},
648 { }
649};
650MODULE_DEVICE_TABLE(acpi, dwapb_acpi_match);
651
Jamie Iles7779b3452014-02-25 17:01:01 -0600652static int dwapb_gpio_probe(struct platform_device *pdev)
653{
Weike Chen3d2613c2014-09-17 09:18:39 -0700654 unsigned int i;
Jamie Iles7779b3452014-02-25 17:01:01 -0600655 struct dwapb_gpio *gpio;
Jamie Iles7779b3452014-02-25 17:01:01 -0600656 int err;
Weike Chen3d2613c2014-09-17 09:18:39 -0700657 struct device *dev = &pdev->dev;
658 struct dwapb_platform_data *pdata = dev_get_platdata(dev);
Jamie Iles7779b3452014-02-25 17:01:01 -0600659
Axel Linda9df932014-12-28 15:23:14 +0800660 if (!pdata) {
Jiang Qiu4ba8cfa2016-04-28 17:32:02 +0800661 pdata = dwapb_gpio_get_pdata(dev);
Weike Chen3d2613c2014-09-17 09:18:39 -0700662 if (IS_ERR(pdata))
663 return PTR_ERR(pdata);
664 }
Jamie Iles7779b3452014-02-25 17:01:01 -0600665
Axel Linda9df932014-12-28 15:23:14 +0800666 if (!pdata->nports)
667 return -ENODEV;
Weike Chen3d2613c2014-09-17 09:18:39 -0700668
669 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800670 if (!gpio)
671 return -ENOMEM;
672
Weike Chen3d2613c2014-09-17 09:18:39 -0700673 gpio->dev = &pdev->dev;
674 gpio->nr_ports = pdata->nports;
675
Alan Tull07901a92017-10-11 11:34:44 -0500676 gpio->rst = devm_reset_control_get_optional_shared(dev, NULL);
677 if (IS_ERR(gpio->rst))
678 return PTR_ERR(gpio->rst);
679
680 reset_control_deassert(gpio->rst);
681
Weike Chen3d2613c2014-09-17 09:18:39 -0700682 gpio->ports = devm_kcalloc(&pdev->dev, gpio->nr_ports,
Jamie Iles7779b3452014-02-25 17:01:01 -0600683 sizeof(*gpio->ports), GFP_KERNEL);
Axel Linda9df932014-12-28 15:23:14 +0800684 if (!gpio->ports)
685 return -ENOMEM;
Jamie Iles7779b3452014-02-25 17:01:01 -0600686
Enrico Weigelt, metux IT consult2a7194e2019-03-11 19:54:47 +0100687 gpio->regs = devm_platform_ioremap_resource(pdev, 0);
Axel Linda9df932014-12-28 15:23:14 +0800688 if (IS_ERR(gpio->regs))
689 return PTR_ERR(gpio->regs);
Jamie Iles7779b3452014-02-25 17:01:01 -0600690
Phil Edworthye6bf3772018-03-12 18:30:56 +0000691 /* Optional bus clock */
692 gpio->clk = devm_clk_get(&pdev->dev, "bus");
693 if (!IS_ERR(gpio->clk)) {
694 err = clk_prepare_enable(gpio->clk);
695 if (err) {
696 dev_info(&pdev->dev, "Cannot enable clock\n");
697 return err;
698 }
699 }
700
Hoan Trana72b8c42017-02-21 11:32:43 -0800701 gpio->flags = 0;
702 if (dev->of_node) {
Thierry Reding7114b7b2018-04-30 09:38:09 +0200703 gpio->flags = (uintptr_t)of_device_get_match_data(dev);
Hoan Trana72b8c42017-02-21 11:32:43 -0800704 } else if (has_acpi_companion(dev)) {
705 const struct acpi_device_id *acpi_id;
706
707 acpi_id = acpi_match_device(dwapb_acpi_match, dev);
708 if (acpi_id) {
709 if (acpi_id->driver_data)
710 gpio->flags = acpi_id->driver_data;
711 }
712 }
713
Weike Chen3d2613c2014-09-17 09:18:39 -0700714 for (i = 0; i < gpio->nr_ports; i++) {
715 err = dwapb_gpio_add_port(gpio, &pdata->properties[i], i);
Jamie Iles7779b3452014-02-25 17:01:01 -0600716 if (err)
717 goto out_unregister;
718 }
719 platform_set_drvdata(pdev, gpio);
720
Axel Linda9df932014-12-28 15:23:14 +0800721 return 0;
Jamie Iles7779b3452014-02-25 17:01:01 -0600722
723out_unregister:
724 dwapb_gpio_unregister(gpio);
725 dwapb_irq_teardown(gpio);
Alexey Khoroshilova618cf42018-08-28 23:40:26 +0300726 clk_disable_unprepare(gpio->clk);
Jamie Iles7779b3452014-02-25 17:01:01 -0600727
Jamie Iles7779b3452014-02-25 17:01:01 -0600728 return err;
729}
730
731static int dwapb_gpio_remove(struct platform_device *pdev)
732{
733 struct dwapb_gpio *gpio = platform_get_drvdata(pdev);
734
735 dwapb_gpio_unregister(gpio);
736 dwapb_irq_teardown(gpio);
Alan Tull07901a92017-10-11 11:34:44 -0500737 reset_control_assert(gpio->rst);
Phil Edworthye6bf3772018-03-12 18:30:56 +0000738 clk_disable_unprepare(gpio->clk);
Jamie Iles7779b3452014-02-25 17:01:01 -0600739
740 return 0;
741}
742
Weike Chen1e960db2014-09-17 09:18:42 -0700743#ifdef CONFIG_PM_SLEEP
744static int dwapb_gpio_suspend(struct device *dev)
745{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200746 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100747 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700748 unsigned long flags;
749 int i;
750
Linus Walleij0f4630f2015-12-04 14:02:58 +0100751 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700752 for (i = 0; i < gpio->nr_ports; i++) {
753 unsigned int offset;
754 unsigned int idx = gpio->ports[i].idx;
755 struct dwapb_context *ctx = gpio->ports[i].ctx;
756
Linus Walleij58a3b922014-09-24 13:30:24 +0200757 BUG_ON(!ctx);
Weike Chen1e960db2014-09-17 09:18:42 -0700758
Linus Walleij89f99fe2018-02-08 17:03:58 +0100759 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700760 ctx->dir = dwapb_read(gpio, offset);
761
Linus Walleij89f99fe2018-02-08 17:03:58 +0100762 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700763 ctx->data = dwapb_read(gpio, offset);
764
Linus Walleij89f99fe2018-02-08 17:03:58 +0100765 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700766 ctx->ext = dwapb_read(gpio, offset);
767
768 /* Only port A can provide interrupts */
769 if (idx == 0) {
770 ctx->int_mask = dwapb_read(gpio, GPIO_INTMASK);
771 ctx->int_en = dwapb_read(gpio, GPIO_INTEN);
772 ctx->int_pol = dwapb_read(gpio, GPIO_INT_POLARITY);
773 ctx->int_type = dwapb_read(gpio, GPIO_INTTYPE_LEVEL);
774 ctx->int_deb = dwapb_read(gpio, GPIO_PORTA_DEBOUNCE);
775
776 /* Mask out interrupts */
Hoan Tran6437c7b2017-09-08 15:41:15 -0700777 dwapb_write(gpio, GPIO_INTMASK,
778 0xffffffff & ~ctx->wake_en);
Weike Chen1e960db2014-09-17 09:18:42 -0700779 }
780 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100781 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700782
Phil Edworthye6bf3772018-03-12 18:30:56 +0000783 clk_disable_unprepare(gpio->clk);
784
Weike Chen1e960db2014-09-17 09:18:42 -0700785 return 0;
786}
787
788static int dwapb_gpio_resume(struct device *dev)
789{
Wolfram Sangdeb19ac2018-10-21 21:59:56 +0200790 struct dwapb_gpio *gpio = dev_get_drvdata(dev);
Linus Walleij0f4630f2015-12-04 14:02:58 +0100791 struct gpio_chip *gc = &gpio->ports[0].gc;
Weike Chen1e960db2014-09-17 09:18:42 -0700792 unsigned long flags;
793 int i;
794
Phil Edworthye6bf3772018-03-12 18:30:56 +0000795 if (!IS_ERR(gpio->clk))
796 clk_prepare_enable(gpio->clk);
797
Linus Walleij0f4630f2015-12-04 14:02:58 +0100798 spin_lock_irqsave(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700799 for (i = 0; i < gpio->nr_ports; i++) {
800 unsigned int offset;
801 unsigned int idx = gpio->ports[i].idx;
802 struct dwapb_context *ctx = gpio->ports[i].ctx;
803
Linus Walleij58a3b922014-09-24 13:30:24 +0200804 BUG_ON(!ctx);
Weike Chen1e960db2014-09-17 09:18:42 -0700805
Linus Walleij89f99fe2018-02-08 17:03:58 +0100806 offset = GPIO_SWPORTA_DR + idx * GPIO_SWPORT_DR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700807 dwapb_write(gpio, offset, ctx->data);
808
Linus Walleij89f99fe2018-02-08 17:03:58 +0100809 offset = GPIO_SWPORTA_DDR + idx * GPIO_SWPORT_DDR_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700810 dwapb_write(gpio, offset, ctx->dir);
811
Linus Walleij89f99fe2018-02-08 17:03:58 +0100812 offset = GPIO_EXT_PORTA + idx * GPIO_EXT_PORT_STRIDE;
Weike Chen1e960db2014-09-17 09:18:42 -0700813 dwapb_write(gpio, offset, ctx->ext);
814
815 /* Only port A can provide interrupts */
816 if (idx == 0) {
817 dwapb_write(gpio, GPIO_INTTYPE_LEVEL, ctx->int_type);
818 dwapb_write(gpio, GPIO_INT_POLARITY, ctx->int_pol);
819 dwapb_write(gpio, GPIO_PORTA_DEBOUNCE, ctx->int_deb);
820 dwapb_write(gpio, GPIO_INTEN, ctx->int_en);
821 dwapb_write(gpio, GPIO_INTMASK, ctx->int_mask);
822
823 /* Clear out spurious interrupts */
824 dwapb_write(gpio, GPIO_PORTA_EOI, 0xffffffff);
825 }
826 }
Linus Walleij0f4630f2015-12-04 14:02:58 +0100827 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Weike Chen1e960db2014-09-17 09:18:42 -0700828
829 return 0;
830}
831#endif
832
833static SIMPLE_DEV_PM_OPS(dwapb_gpio_pm_ops, dwapb_gpio_suspend,
834 dwapb_gpio_resume);
835
Jamie Iles7779b3452014-02-25 17:01:01 -0600836static struct platform_driver dwapb_gpio_driver = {
837 .driver = {
838 .name = "gpio-dwapb",
Weike Chen1e960db2014-09-17 09:18:42 -0700839 .pm = &dwapb_gpio_pm_ops,
Jamie Iles7779b3452014-02-25 17:01:01 -0600840 .of_match_table = of_match_ptr(dwapb_of_match),
Jiang Qiue6cb3482016-04-28 17:32:03 +0800841 .acpi_match_table = ACPI_PTR(dwapb_acpi_match),
Jamie Iles7779b3452014-02-25 17:01:01 -0600842 },
843 .probe = dwapb_gpio_probe,
844 .remove = dwapb_gpio_remove,
845};
846
847module_platform_driver(dwapb_gpio_driver);
848
849MODULE_LICENSE("GPL");
850MODULE_AUTHOR("Jamie Iles");
851MODULE_DESCRIPTION("Synopsys DesignWare APB GPIO driver");