blob: df0ba2b2b93a2e5dd9532ddd5ce3b7caa72c3a43 [file] [log] [blame]
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001/*
2 * Ethernet driver for the WIZnet W5100 chip.
3 *
4 * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
5 * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
6 *
7 * Licensed under the GPL-2 or later.
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/kconfig.h>
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/platform_device.h>
16#include <linux/platform_data/wiznet.h>
17#include <linux/ethtool.h>
18#include <linux/skbuff.h>
19#include <linux/types.h>
20#include <linux/errno.h>
21#include <linux/delay.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/io.h>
25#include <linux/ioport.h>
26#include <linux/interrupt.h>
Geert Uytterhoeven64d176f2012-04-12 09:19:23 +000027#include <linux/irq.h>
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000028#include <linux/gpio.h>
29
Akinobu Mita850576c2016-04-15 00:11:30 +090030#include "w5100.h"
31
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000032#define DRV_NAME "w5100"
33#define DRV_VERSION "2012-04-04"
34
35MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
36MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
37MODULE_ALIAS("platform:"DRV_NAME);
38MODULE_LICENSE("GPL");
39
40/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +090041 * W5100/W5200/W5500 common registers
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000042 */
43#define W5100_COMMON_REGS 0x0000
44#define W5100_MR 0x0000 /* Mode Register */
45#define MR_RST 0x80 /* S/W reset */
46#define MR_PB 0x10 /* Ping block */
47#define MR_AI 0x02 /* Address Auto-Increment */
48#define MR_IND 0x01 /* Indirect mode */
49#define W5100_SHAR 0x0009 /* Source MAC address */
50#define W5100_IR 0x0015 /* Interrupt Register */
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000051#define W5100_COMMON_REGS_LEN 0x0040
52
Akinobu Mita0c165ff2016-04-15 00:11:33 +090053#define W5100_Sn_MR 0x0000 /* Sn Mode Register */
54#define W5100_Sn_CR 0x0001 /* Sn Command Register */
55#define W5100_Sn_IR 0x0002 /* Sn Interrupt Register */
56#define W5100_Sn_SR 0x0003 /* Sn Status Register */
57#define W5100_Sn_TX_FSR 0x0020 /* Sn Transmit free memory size */
58#define W5100_Sn_TX_RD 0x0022 /* Sn Transmit memory read pointer */
59#define W5100_Sn_TX_WR 0x0024 /* Sn Transmit memory write pointer */
60#define W5100_Sn_RX_RSR 0x0026 /* Sn Receive free memory size */
61#define W5100_Sn_RX_RD 0x0028 /* Sn Receive memory read pointer */
62
Akinobu Mita35ef7d62016-04-27 05:43:48 +090063#define S0_REGS(priv) ((priv)->s0_regs)
Akinobu Mita0c165ff2016-04-15 00:11:33 +090064
65#define W5100_S0_MR(priv) (S0_REGS(priv) + W5100_Sn_MR)
Joe Perchesdbedd442015-03-06 20:49:12 -080066#define S0_MR_MACRAW 0x04 /* MAC RAW mode (promiscuous) */
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000067#define S0_MR_MACRAW_MF 0x44 /* MAC RAW mode (filtered) */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090068#define W5100_S0_CR(priv) (S0_REGS(priv) + W5100_Sn_CR)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000069#define S0_CR_OPEN 0x01 /* OPEN command */
70#define S0_CR_CLOSE 0x10 /* CLOSE command */
71#define S0_CR_SEND 0x20 /* SEND command */
72#define S0_CR_RECV 0x40 /* RECV command */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090073#define W5100_S0_IR(priv) (S0_REGS(priv) + W5100_Sn_IR)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000074#define S0_IR_SENDOK 0x10 /* complete sending */
75#define S0_IR_RECV 0x04 /* receiving data */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090076#define W5100_S0_SR(priv) (S0_REGS(priv) + W5100_Sn_SR)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000077#define S0_SR_MACRAW 0x42 /* mac raw mode */
Akinobu Mita0c165ff2016-04-15 00:11:33 +090078#define W5100_S0_TX_FSR(priv) (S0_REGS(priv) + W5100_Sn_TX_FSR)
79#define W5100_S0_TX_RD(priv) (S0_REGS(priv) + W5100_Sn_TX_RD)
80#define W5100_S0_TX_WR(priv) (S0_REGS(priv) + W5100_Sn_TX_WR)
81#define W5100_S0_RX_RSR(priv) (S0_REGS(priv) + W5100_Sn_RX_RSR)
82#define W5100_S0_RX_RD(priv) (S0_REGS(priv) + W5100_Sn_RX_RD)
83
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000084#define W5100_S0_REGS_LEN 0x0040
85
Akinobu Mita0c165ff2016-04-15 00:11:33 +090086/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +090087 * W5100 and W5200 common registers
88 */
89#define W5100_IMR 0x0016 /* Interrupt Mask Register */
90#define IR_S0 0x01 /* S0 interrupt */
91#define W5100_RTR 0x0017 /* Retry Time-value Register */
92#define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
93
94/*
95 * W5100 specific register and memory
Akinobu Mita0c165ff2016-04-15 00:11:33 +090096 */
97#define W5100_RMSR 0x001a /* Receive Memory Size */
98#define W5100_TMSR 0x001b /* Transmit Memory Size */
99
100#define W5100_S0_REGS 0x0400
101
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000102#define W5100_TX_MEM_START 0x4000
Akinobu Mita850576c2016-04-15 00:11:30 +0900103#define W5100_TX_MEM_SIZE 0x2000
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000104#define W5100_RX_MEM_START 0x6000
Akinobu Mita850576c2016-04-15 00:11:30 +0900105#define W5100_RX_MEM_SIZE 0x2000
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000106
107/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900108 * W5200 specific register and memory
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900109 */
110#define W5200_S0_REGS 0x4000
111
112#define W5200_Sn_RXMEM_SIZE(n) (0x401e + (n) * 0x0100) /* Sn RX Memory Size */
113#define W5200_Sn_TXMEM_SIZE(n) (0x401f + (n) * 0x0100) /* Sn TX Memory Size */
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900114
115#define W5200_TX_MEM_START 0x8000
116#define W5200_TX_MEM_SIZE 0x4000
117#define W5200_RX_MEM_START 0xc000
118#define W5200_RX_MEM_SIZE 0x4000
119
120/*
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900121 * W5500 specific register and memory
122 *
123 * W5500 register and memory are organized by multiple blocks. Each one is
124 * selected by 16bits offset address and 5bits block select bits. So we
125 * encode it into 32bits address. (lower 16bits is offset address and
126 * upper 16bits is block select bits)
127 */
128#define W5500_SIMR 0x0018 /* Socket Interrupt Mask Register */
129#define W5500_RTR 0x0019 /* Retry Time-value Register */
130
131#define W5500_S0_REGS 0x10000
132
133#define W5500_Sn_RXMEM_SIZE(n) \
134 (0x1001e + (n) * 0x40000) /* Sn RX Memory Size */
135#define W5500_Sn_TXMEM_SIZE(n) \
136 (0x1001f + (n) * 0x40000) /* Sn TX Memory Size */
137
138#define W5500_TX_MEM_START 0x20000
139#define W5500_TX_MEM_SIZE 0x04000
140#define W5500_RX_MEM_START 0x30000
141#define W5500_RX_MEM_SIZE 0x04000
142
143/*
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000144 * Device driver private data structure
145 */
Akinobu Mita850576c2016-04-15 00:11:30 +0900146
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000147struct w5100_priv {
Akinobu Mita850576c2016-04-15 00:11:30 +0900148 const struct w5100_ops *ops;
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900149
150 /* Socket 0 register offset address */
151 u32 s0_regs;
152 /* Socket 0 TX buffer offset address and size */
153 u32 s0_tx_buf;
154 u16 s0_tx_buf_size;
155 /* Socket 0 RX buffer offset address and size */
156 u32 s0_rx_buf;
157 u16 s0_rx_buf_size;
158
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000159 int irq;
160 int link_irq;
161 int link_gpio;
162
163 struct napi_struct napi;
164 struct net_device *ndev;
165 bool promisc;
166 u32 msg_enable;
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900167
168 struct workqueue_struct *xfer_wq;
169 struct work_struct rx_work;
170 struct sk_buff *tx_skb;
171 struct work_struct tx_work;
172 struct work_struct setrx_work;
173 struct work_struct restart_work;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000174};
175
176/************************************************************************
177 *
178 * Lowlevel I/O functions
179 *
180 ***********************************************************************/
181
Akinobu Mita850576c2016-04-15 00:11:30 +0900182struct w5100_mmio_priv {
183 void __iomem *base;
184 /* Serialize access in indirect address mode */
185 spinlock_t reg_lock;
186};
187
188static inline struct w5100_mmio_priv *w5100_mmio_priv(struct net_device *dev)
189{
190 return w5100_ops_priv(dev);
191}
192
193static inline void __iomem *w5100_mmio(struct net_device *ndev)
194{
195 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
196
197 return mmio_priv->base;
198}
199
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000200/*
201 * In direct address mode host system can directly access W5100 registers
202 * after mapping to Memory-Mapped I/O space.
203 *
204 * 0x8000 bytes are required for memory space.
205 */
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900206static inline int w5100_read_direct(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000207{
Akinobu Mita850576c2016-04-15 00:11:30 +0900208 return ioread8(w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000209}
210
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900211static inline int __w5100_write_direct(struct net_device *ndev, u32 addr,
Akinobu Mita850576c2016-04-15 00:11:30 +0900212 u8 data)
Akinobu Mitad6586d22016-04-15 00:11:29 +0900213{
Akinobu Mita850576c2016-04-15 00:11:30 +0900214 iowrite8(data, w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
215
216 return 0;
Akinobu Mitad6586d22016-04-15 00:11:29 +0900217}
218
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900219static inline int w5100_write_direct(struct net_device *ndev, u32 addr, u8 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000220{
Akinobu Mita850576c2016-04-15 00:11:30 +0900221 __w5100_write_direct(ndev, addr, data);
Akinobu Mitad6586d22016-04-15 00:11:29 +0900222 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900223
224 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000225}
226
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900227static int w5100_read16_direct(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000228{
229 u16 data;
Akinobu Mita850576c2016-04-15 00:11:30 +0900230 data = w5100_read_direct(ndev, addr) << 8;
231 data |= w5100_read_direct(ndev, addr + 1);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000232 return data;
233}
234
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900235static int w5100_write16_direct(struct net_device *ndev, u32 addr, u16 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000236{
Akinobu Mita850576c2016-04-15 00:11:30 +0900237 __w5100_write_direct(ndev, addr, data >> 8);
238 __w5100_write_direct(ndev, addr + 1, data);
Akinobu Mitad6586d22016-04-15 00:11:29 +0900239 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900240
241 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000242}
243
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900244static int w5100_readbulk_direct(struct net_device *ndev, u32 addr, u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900245 int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000246{
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000247 int i;
248
Akinobu Mita850576c2016-04-15 00:11:30 +0900249 for (i = 0; i < len; i++, addr++)
250 *buf++ = w5100_read_direct(ndev, addr);
251
252 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000253}
254
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900255static int w5100_writebulk_direct(struct net_device *ndev, u32 addr,
Akinobu Mita850576c2016-04-15 00:11:30 +0900256 const u8 *buf, int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000257{
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000258 int i;
259
Akinobu Mita850576c2016-04-15 00:11:30 +0900260 for (i = 0; i < len; i++, addr++)
261 __w5100_write_direct(ndev, addr, *buf++);
262
Akinobu Mitad6586d22016-04-15 00:11:29 +0900263 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900264
265 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000266}
267
Akinobu Mita850576c2016-04-15 00:11:30 +0900268static int w5100_mmio_init(struct net_device *ndev)
269{
270 struct platform_device *pdev = to_platform_device(ndev->dev.parent);
271 struct w5100_priv *priv = netdev_priv(ndev);
272 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
273 struct resource *mem;
274
275 spin_lock_init(&mmio_priv->reg_lock);
276
277 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
278 mmio_priv->base = devm_ioremap_resource(&pdev->dev, mem);
279 if (IS_ERR(mmio_priv->base))
280 return PTR_ERR(mmio_priv->base);
281
282 netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, priv->irq);
283
284 return 0;
285}
286
287static const struct w5100_ops w5100_mmio_direct_ops = {
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900288 .chip_id = W5100,
Akinobu Mita850576c2016-04-15 00:11:30 +0900289 .read = w5100_read_direct,
290 .write = w5100_write_direct,
291 .read16 = w5100_read16_direct,
292 .write16 = w5100_write16_direct,
293 .readbulk = w5100_readbulk_direct,
294 .writebulk = w5100_writebulk_direct,
295 .init = w5100_mmio_init,
296};
297
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000298/*
299 * In indirect address mode host system indirectly accesses registers by
300 * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
301 * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
302 * Mode Register (MR) is directly accessible.
303 *
304 * Only 0x04 bytes are required for memory space.
305 */
306#define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
307#define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
308
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900309static int w5100_read_indirect(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000310{
Akinobu Mita850576c2016-04-15 00:11:30 +0900311 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000312 unsigned long flags;
313 u8 data;
314
Akinobu Mita850576c2016-04-15 00:11:30 +0900315 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
316 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
317 data = w5100_read_direct(ndev, W5100_IDM_DR);
318 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000319
320 return data;
321}
322
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900323static int w5100_write_indirect(struct net_device *ndev, u32 addr, u8 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000324{
Akinobu Mita850576c2016-04-15 00:11:30 +0900325 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000326 unsigned long flags;
327
Akinobu Mita850576c2016-04-15 00:11:30 +0900328 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
329 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
330 w5100_write_direct(ndev, W5100_IDM_DR, data);
331 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
332
333 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000334}
335
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900336static int w5100_read16_indirect(struct net_device *ndev, u32 addr)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000337{
Akinobu Mita850576c2016-04-15 00:11:30 +0900338 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000339 unsigned long flags;
340 u16 data;
341
Akinobu Mita850576c2016-04-15 00:11:30 +0900342 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
343 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
344 data = w5100_read_direct(ndev, W5100_IDM_DR) << 8;
345 data |= w5100_read_direct(ndev, W5100_IDM_DR);
346 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000347
348 return data;
349}
350
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900351static int w5100_write16_indirect(struct net_device *ndev, u32 addr, u16 data)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000352{
Akinobu Mita850576c2016-04-15 00:11:30 +0900353 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000354 unsigned long flags;
355
Akinobu Mita850576c2016-04-15 00:11:30 +0900356 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
357 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
358 __w5100_write_direct(ndev, W5100_IDM_DR, data >> 8);
359 w5100_write_direct(ndev, W5100_IDM_DR, data);
360 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
361
362 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000363}
364
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900365static int w5100_readbulk_indirect(struct net_device *ndev, u32 addr, u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900366 int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000367{
Akinobu Mita850576c2016-04-15 00:11:30 +0900368 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000369 unsigned long flags;
370 int i;
371
Akinobu Mita850576c2016-04-15 00:11:30 +0900372 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
373 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000374
Akinobu Mita850576c2016-04-15 00:11:30 +0900375 for (i = 0; i < len; i++)
376 *buf++ = w5100_read_direct(ndev, W5100_IDM_DR);
377
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000378 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900379 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
380
381 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000382}
383
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900384static int w5100_writebulk_indirect(struct net_device *ndev, u32 addr,
Akinobu Mita850576c2016-04-15 00:11:30 +0900385 const u8 *buf, int len)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000386{
Akinobu Mita850576c2016-04-15 00:11:30 +0900387 struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000388 unsigned long flags;
389 int i;
390
Akinobu Mita850576c2016-04-15 00:11:30 +0900391 spin_lock_irqsave(&mmio_priv->reg_lock, flags);
392 w5100_write16_direct(ndev, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000393
Akinobu Mita850576c2016-04-15 00:11:30 +0900394 for (i = 0; i < len; i++)
395 __w5100_write_direct(ndev, W5100_IDM_DR, *buf++);
396
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000397 mmiowb();
Akinobu Mita850576c2016-04-15 00:11:30 +0900398 spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
399
400 return 0;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000401}
402
Akinobu Mita850576c2016-04-15 00:11:30 +0900403static int w5100_reset_indirect(struct net_device *ndev)
404{
405 w5100_write_direct(ndev, W5100_MR, MR_RST);
406 mdelay(5);
407 w5100_write_direct(ndev, W5100_MR, MR_PB | MR_AI | MR_IND);
408
409 return 0;
410}
411
412static const struct w5100_ops w5100_mmio_indirect_ops = {
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900413 .chip_id = W5100,
Akinobu Mita850576c2016-04-15 00:11:30 +0900414 .read = w5100_read_indirect,
415 .write = w5100_write_indirect,
416 .read16 = w5100_read16_indirect,
417 .write16 = w5100_write16_indirect,
418 .readbulk = w5100_readbulk_indirect,
419 .writebulk = w5100_writebulk_indirect,
420 .init = w5100_mmio_init,
421 .reset = w5100_reset_indirect,
422};
423
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000424#if defined(CONFIG_WIZNET_BUS_DIRECT)
Akinobu Mita850576c2016-04-15 00:11:30 +0900425
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900426static int w5100_read(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900427{
428 return w5100_read_direct(priv->ndev, addr);
429}
430
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900431static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900432{
433 return w5100_write_direct(priv->ndev, addr, data);
434}
435
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900436static int w5100_read16(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900437{
438 return w5100_read16_direct(priv->ndev, addr);
439}
440
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900441static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900442{
443 return w5100_write16_direct(priv->ndev, addr, data);
444}
445
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900446static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
Akinobu Mita850576c2016-04-15 00:11:30 +0900447{
448 return w5100_readbulk_direct(priv->ndev, addr, buf, len);
449}
450
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900451static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900452 int len)
453{
454 return w5100_writebulk_direct(priv->ndev, addr, buf, len);
455}
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000456
457#elif defined(CONFIG_WIZNET_BUS_INDIRECT)
Akinobu Mita850576c2016-04-15 00:11:30 +0900458
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900459static int w5100_read(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900460{
461 return w5100_read_indirect(priv->ndev, addr);
462}
463
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900464static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900465{
466 return w5100_write_indirect(priv->ndev, addr, data);
467}
468
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900469static int w5100_read16(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900470{
471 return w5100_read16_indirect(priv->ndev, addr);
472}
473
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900474static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900475{
476 return w5100_write16_indirect(priv->ndev, addr, data);
477}
478
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900479static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
Akinobu Mita850576c2016-04-15 00:11:30 +0900480{
481 return w5100_readbulk_indirect(priv->ndev, addr, buf, len);
482}
483
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900484static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900485 int len)
486{
487 return w5100_writebulk_indirect(priv->ndev, addr, buf, len);
488}
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000489
490#else /* CONFIG_WIZNET_BUS_ANY */
Akinobu Mita850576c2016-04-15 00:11:30 +0900491
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900492static int w5100_read(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900493{
494 return priv->ops->read(priv->ndev, addr);
495}
496
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900497static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900498{
499 return priv->ops->write(priv->ndev, addr, data);
500}
501
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900502static int w5100_read16(struct w5100_priv *priv, u32 addr)
Akinobu Mita850576c2016-04-15 00:11:30 +0900503{
504 return priv->ops->read16(priv->ndev, addr);
505}
506
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900507static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
Akinobu Mita850576c2016-04-15 00:11:30 +0900508{
509 return priv->ops->write16(priv->ndev, addr, data);
510}
511
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900512static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
Akinobu Mita850576c2016-04-15 00:11:30 +0900513{
514 return priv->ops->readbulk(priv->ndev, addr, buf, len);
515}
516
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900517static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
Akinobu Mita850576c2016-04-15 00:11:30 +0900518 int len)
519{
520 return priv->ops->writebulk(priv->ndev, addr, buf, len);
521}
522
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000523#endif
524
Akinobu Mita850576c2016-04-15 00:11:30 +0900525static int w5100_readbuf(struct w5100_priv *priv, u16 offset, u8 *buf, int len)
526{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900527 u32 addr;
Akinobu Mita850576c2016-04-15 00:11:30 +0900528 int remain = 0;
529 int ret;
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900530 const u32 mem_start = priv->s0_rx_buf;
531 const u16 mem_size = priv->s0_rx_buf_size;
Akinobu Mita850576c2016-04-15 00:11:30 +0900532
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900533 offset %= mem_size;
534 addr = mem_start + offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900535
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900536 if (offset + len > mem_size) {
537 remain = (offset + len) % mem_size;
538 len = mem_size - offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900539 }
540
541 ret = w5100_readbulk(priv, addr, buf, len);
542 if (ret || !remain)
543 return ret;
544
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900545 return w5100_readbulk(priv, mem_start, buf + len, remain);
Akinobu Mita850576c2016-04-15 00:11:30 +0900546}
547
548static int w5100_writebuf(struct w5100_priv *priv, u16 offset, const u8 *buf,
549 int len)
550{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900551 u32 addr;
Akinobu Mita850576c2016-04-15 00:11:30 +0900552 int ret;
553 int remain = 0;
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900554 const u32 mem_start = priv->s0_tx_buf;
555 const u16 mem_size = priv->s0_tx_buf_size;
Akinobu Mita850576c2016-04-15 00:11:30 +0900556
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900557 offset %= mem_size;
558 addr = mem_start + offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900559
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900560 if (offset + len > mem_size) {
561 remain = (offset + len) % mem_size;
562 len = mem_size - offset;
Akinobu Mita850576c2016-04-15 00:11:30 +0900563 }
564
565 ret = w5100_writebulk(priv, addr, buf, len);
566 if (ret || !remain)
567 return ret;
568
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900569 return w5100_writebulk(priv, mem_start, buf + len, remain);
Akinobu Mita850576c2016-04-15 00:11:30 +0900570}
571
572static int w5100_reset(struct w5100_priv *priv)
573{
574 if (priv->ops->reset)
575 return priv->ops->reset(priv->ndev);
576
577 w5100_write(priv, W5100_MR, MR_RST);
578 mdelay(5);
579 w5100_write(priv, W5100_MR, MR_PB);
580
581 return 0;
582}
583
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000584static int w5100_command(struct w5100_priv *priv, u16 cmd)
585{
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900586 unsigned long timeout;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000587
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900588 w5100_write(priv, W5100_S0_CR(priv), cmd);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000589
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900590 timeout = jiffies + msecs_to_jiffies(100);
591
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900592 while (w5100_read(priv, W5100_S0_CR(priv)) != 0) {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000593 if (time_after(jiffies, timeout))
594 return -EIO;
595 cpu_relax();
596 }
597
598 return 0;
599}
600
601static void w5100_write_macaddr(struct w5100_priv *priv)
602{
603 struct net_device *ndev = priv->ndev;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000604
Akinobu Mita850576c2016-04-15 00:11:30 +0900605 w5100_writebulk(priv, W5100_SHAR, ndev->dev_addr, ETH_ALEN);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000606}
607
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900608static void w5100_socket_intr_mask(struct w5100_priv *priv, u8 mask)
609{
610 u32 imr;
611
612 if (priv->ops->chip_id == W5500)
613 imr = W5500_SIMR;
614 else
615 imr = W5100_IMR;
616
617 w5100_write(priv, imr, mask);
618}
619
620static void w5100_enable_intr(struct w5100_priv *priv)
621{
622 w5100_socket_intr_mask(priv, IR_S0);
623}
624
625static void w5100_disable_intr(struct w5100_priv *priv)
626{
627 w5100_socket_intr_mask(priv, 0);
628}
629
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900630static void w5100_memory_configure(struct w5100_priv *priv)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000631{
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000632 /* Configure 16K of internal memory
633 * as 8K RX buffer and 8K TX buffer
634 */
635 w5100_write(priv, W5100_RMSR, 0x03);
636 w5100_write(priv, W5100_TMSR, 0x03);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000637}
638
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900639static void w5200_memory_configure(struct w5100_priv *priv)
640{
641 int i;
642
643 /* Configure internal RX memory as 16K RX buffer and
644 * internal TX memory as 16K TX buffer
645 */
646 w5100_write(priv, W5200_Sn_RXMEM_SIZE(0), 0x10);
647 w5100_write(priv, W5200_Sn_TXMEM_SIZE(0), 0x10);
648
649 for (i = 1; i < 8; i++) {
650 w5100_write(priv, W5200_Sn_RXMEM_SIZE(i), 0);
651 w5100_write(priv, W5200_Sn_TXMEM_SIZE(i), 0);
652 }
653}
654
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900655static void w5500_memory_configure(struct w5100_priv *priv)
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900656{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900657 int i;
658
659 /* Configure internal RX memory as 16K RX buffer and
660 * internal TX memory as 16K TX buffer
661 */
662 w5100_write(priv, W5500_Sn_RXMEM_SIZE(0), 0x10);
663 w5100_write(priv, W5500_Sn_TXMEM_SIZE(0), 0x10);
664
665 for (i = 1; i < 8; i++) {
666 w5100_write(priv, W5500_Sn_RXMEM_SIZE(i), 0);
667 w5100_write(priv, W5500_Sn_TXMEM_SIZE(i), 0);
668 }
669}
670
671static int w5100_hw_reset(struct w5100_priv *priv)
672{
673 u32 rtr;
674
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900675 w5100_reset(priv);
676
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900677 w5100_disable_intr(priv);
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900678 w5100_write_macaddr(priv);
679
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900680 switch (priv->ops->chip_id) {
681 case W5100:
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900682 w5100_memory_configure(priv);
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900683 rtr = W5100_RTR;
684 break;
685 case W5200:
686 w5200_memory_configure(priv);
687 rtr = W5100_RTR;
688 break;
689 case W5500:
690 w5500_memory_configure(priv);
691 rtr = W5500_RTR;
692 break;
693 default:
694 return -EINVAL;
695 }
696
697 if (w5100_read16(priv, rtr) != RTR_DEFAULT)
698 return -ENODEV;
699
700 return 0;
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900701}
702
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000703static void w5100_hw_start(struct w5100_priv *priv)
704{
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900705 w5100_write(priv, W5100_S0_MR(priv), priv->promisc ?
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000706 S0_MR_MACRAW : S0_MR_MACRAW_MF);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000707 w5100_command(priv, S0_CR_OPEN);
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900708 w5100_enable_intr(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000709}
710
711static void w5100_hw_close(struct w5100_priv *priv)
712{
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900713 w5100_disable_intr(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000714 w5100_command(priv, S0_CR_CLOSE);
715}
716
717/***********************************************************************
718 *
719 * Device driver functions / callbacks
720 *
721 ***********************************************************************/
722
723static void w5100_get_drvinfo(struct net_device *ndev,
724 struct ethtool_drvinfo *info)
725{
726 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
727 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
728 strlcpy(info->bus_info, dev_name(ndev->dev.parent),
729 sizeof(info->bus_info));
730}
731
732static u32 w5100_get_link(struct net_device *ndev)
733{
734 struct w5100_priv *priv = netdev_priv(ndev);
735
736 if (gpio_is_valid(priv->link_gpio))
737 return !!gpio_get_value(priv->link_gpio);
738
739 return 1;
740}
741
742static u32 w5100_get_msglevel(struct net_device *ndev)
743{
744 struct w5100_priv *priv = netdev_priv(ndev);
745
746 return priv->msg_enable;
747}
748
749static void w5100_set_msglevel(struct net_device *ndev, u32 value)
750{
751 struct w5100_priv *priv = netdev_priv(ndev);
752
753 priv->msg_enable = value;
754}
755
756static int w5100_get_regs_len(struct net_device *ndev)
757{
758 return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
759}
760
761static void w5100_get_regs(struct net_device *ndev,
Akinobu Mita850576c2016-04-15 00:11:30 +0900762 struct ethtool_regs *regs, void *buf)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000763{
764 struct w5100_priv *priv = netdev_priv(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000765
766 regs->version = 1;
Akinobu Mita850576c2016-04-15 00:11:30 +0900767 w5100_readbulk(priv, W5100_COMMON_REGS, buf, W5100_COMMON_REGS_LEN);
768 buf += W5100_COMMON_REGS_LEN;
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900769 w5100_readbulk(priv, S0_REGS(priv), buf, W5100_S0_REGS_LEN);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000770}
771
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900772static void w5100_restart(struct net_device *ndev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000773{
774 struct w5100_priv *priv = netdev_priv(ndev);
775
776 netif_stop_queue(ndev);
777 w5100_hw_reset(priv);
778 w5100_hw_start(priv);
779 ndev->stats.tx_errors++;
Florian Westphal860e9532016-05-03 16:33:13 +0200780 netif_trans_update(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000781 netif_wake_queue(ndev);
782}
783
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900784static void w5100_restart_work(struct work_struct *work)
785{
786 struct w5100_priv *priv = container_of(work, struct w5100_priv,
787 restart_work);
788
789 w5100_restart(priv->ndev);
790}
791
792static void w5100_tx_timeout(struct net_device *ndev)
793{
794 struct w5100_priv *priv = netdev_priv(ndev);
795
796 if (priv->ops->may_sleep)
797 schedule_work(&priv->restart_work);
798 else
799 w5100_restart(ndev);
800}
801
802static void w5100_tx_skb(struct net_device *ndev, struct sk_buff *skb)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000803{
804 struct w5100_priv *priv = netdev_priv(ndev);
805 u16 offset;
806
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900807 offset = w5100_read16(priv, W5100_S0_TX_WR(priv));
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000808 w5100_writebuf(priv, offset, skb->data, skb->len);
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900809 w5100_write16(priv, W5100_S0_TX_WR(priv), offset + skb->len);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000810 ndev->stats.tx_bytes += skb->len;
811 ndev->stats.tx_packets++;
812 dev_kfree_skb(skb);
813
814 w5100_command(priv, S0_CR_SEND);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900815}
816
817static void w5100_tx_work(struct work_struct *work)
818{
819 struct w5100_priv *priv = container_of(work, struct w5100_priv,
820 tx_work);
821 struct sk_buff *skb = priv->tx_skb;
822
823 priv->tx_skb = NULL;
824
825 if (WARN_ON(!skb))
826 return;
827 w5100_tx_skb(priv->ndev, skb);
828}
829
830static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
831{
832 struct w5100_priv *priv = netdev_priv(ndev);
833
834 netif_stop_queue(ndev);
835
836 if (priv->ops->may_sleep) {
837 WARN_ON(priv->tx_skb);
838 priv->tx_skb = skb;
839 queue_work(priv->xfer_wq, &priv->tx_work);
840 } else {
841 w5100_tx_skb(ndev, skb);
842 }
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000843
844 return NETDEV_TX_OK;
845}
846
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900847static struct sk_buff *w5100_rx_skb(struct net_device *ndev)
848{
849 struct w5100_priv *priv = netdev_priv(ndev);
850 struct sk_buff *skb;
851 u16 rx_len;
852 u16 offset;
853 u8 header[2];
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900854 u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR(priv));
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900855
856 if (rx_buf_len == 0)
857 return NULL;
858
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900859 offset = w5100_read16(priv, W5100_S0_RX_RD(priv));
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900860 w5100_readbuf(priv, offset, header, 2);
861 rx_len = get_unaligned_be16(header) - 2;
862
863 skb = netdev_alloc_skb_ip_align(ndev, rx_len);
864 if (unlikely(!skb)) {
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900865 w5100_write16(priv, W5100_S0_RX_RD(priv), offset + rx_buf_len);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900866 w5100_command(priv, S0_CR_RECV);
867 ndev->stats.rx_dropped++;
868 return NULL;
869 }
870
871 skb_put(skb, rx_len);
872 w5100_readbuf(priv, offset + 2, skb->data, rx_len);
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900873 w5100_write16(priv, W5100_S0_RX_RD(priv), offset + 2 + rx_len);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900874 w5100_command(priv, S0_CR_RECV);
875 skb->protocol = eth_type_trans(skb, ndev);
876
877 ndev->stats.rx_packets++;
878 ndev->stats.rx_bytes += rx_len;
879
880 return skb;
881}
882
883static void w5100_rx_work(struct work_struct *work)
884{
885 struct w5100_priv *priv = container_of(work, struct w5100_priv,
886 rx_work);
887 struct sk_buff *skb;
888
889 while ((skb = w5100_rx_skb(priv->ndev)))
890 netif_rx_ni(skb);
891
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900892 w5100_enable_intr(priv);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900893}
894
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000895static int w5100_napi_poll(struct napi_struct *napi, int budget)
896{
897 struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000898 int rx_count;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000899
900 for (rx_count = 0; rx_count < budget; rx_count++) {
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900901 struct sk_buff *skb = w5100_rx_skb(priv->ndev);
902
903 if (skb)
904 netif_receive_skb(skb);
905 else
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000906 break;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000907 }
908
909 if (rx_count < budget) {
Yongbae Park5a3dba72015-03-10 11:35:07 +0900910 napi_complete(napi);
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900911 w5100_enable_intr(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000912 }
913
914 return rx_count;
915}
916
917static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
918{
919 struct net_device *ndev = ndev_instance;
920 struct w5100_priv *priv = netdev_priv(ndev);
921
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900922 int ir = w5100_read(priv, W5100_S0_IR(priv));
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000923 if (!ir)
924 return IRQ_NONE;
Akinobu Mita0c165ff2016-04-15 00:11:33 +0900925 w5100_write(priv, W5100_S0_IR(priv), ir);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000926
Mike Sinkovsky376b16f2012-04-11 20:14:48 +0000927 if (ir & S0_IR_SENDOK) {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000928 netif_dbg(priv, tx_done, ndev, "tx done\n");
929 netif_wake_queue(ndev);
930 }
931
932 if (ir & S0_IR_RECV) {
Akinobu Mita35ef7d62016-04-27 05:43:48 +0900933 w5100_disable_intr(priv);
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900934
935 if (priv->ops->may_sleep)
936 queue_work(priv->xfer_wq, &priv->rx_work);
937 else if (napi_schedule_prep(&priv->napi))
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000938 __napi_schedule(&priv->napi);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000939 }
940
941 return IRQ_HANDLED;
942}
943
944static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
945{
946 struct net_device *ndev = ndev_instance;
947 struct w5100_priv *priv = netdev_priv(ndev);
948
949 if (netif_running(ndev)) {
950 if (gpio_get_value(priv->link_gpio) != 0) {
951 netif_info(priv, link, ndev, "link is up\n");
952 netif_carrier_on(ndev);
953 } else {
954 netif_info(priv, link, ndev, "link is down\n");
955 netif_carrier_off(ndev);
956 }
957 }
958
959 return IRQ_HANDLED;
960}
961
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900962static void w5100_setrx_work(struct work_struct *work)
963{
964 struct w5100_priv *priv = container_of(work, struct w5100_priv,
965 setrx_work);
966
967 w5100_hw_start(priv);
968}
969
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000970static void w5100_set_rx_mode(struct net_device *ndev)
971{
972 struct w5100_priv *priv = netdev_priv(ndev);
973 bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
974
975 if (priv->promisc != set_promisc) {
976 priv->promisc = set_promisc;
Akinobu Mitabf2c6b902016-04-15 00:11:31 +0900977
978 if (priv->ops->may_sleep)
979 schedule_work(&priv->setrx_work);
980 else
981 w5100_hw_start(priv);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000982 }
983}
984
985static int w5100_set_macaddr(struct net_device *ndev, void *addr)
986{
987 struct w5100_priv *priv = netdev_priv(ndev);
988 struct sockaddr *sock_addr = addr;
989
990 if (!is_valid_ether_addr(sock_addr->sa_data))
991 return -EADDRNOTAVAIL;
992 memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000993 w5100_write_macaddr(priv);
994 return 0;
995}
996
997static int w5100_open(struct net_device *ndev)
998{
999 struct w5100_priv *priv = netdev_priv(ndev);
1000
1001 netif_info(priv, ifup, ndev, "enabling\n");
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001002 w5100_hw_start(priv);
1003 napi_enable(&priv->napi);
1004 netif_start_queue(ndev);
1005 if (!gpio_is_valid(priv->link_gpio) ||
1006 gpio_get_value(priv->link_gpio) != 0)
1007 netif_carrier_on(ndev);
1008 return 0;
1009}
1010
1011static int w5100_stop(struct net_device *ndev)
1012{
1013 struct w5100_priv *priv = netdev_priv(ndev);
1014
1015 netif_info(priv, ifdown, ndev, "shutting down\n");
1016 w5100_hw_close(priv);
1017 netif_carrier_off(ndev);
1018 netif_stop_queue(ndev);
1019 napi_disable(&priv->napi);
1020 return 0;
1021}
1022
1023static const struct ethtool_ops w5100_ethtool_ops = {
1024 .get_drvinfo = w5100_get_drvinfo,
1025 .get_msglevel = w5100_get_msglevel,
1026 .set_msglevel = w5100_set_msglevel,
1027 .get_link = w5100_get_link,
1028 .get_regs_len = w5100_get_regs_len,
1029 .get_regs = w5100_get_regs,
1030};
1031
1032static const struct net_device_ops w5100_netdev_ops = {
1033 .ndo_open = w5100_open,
1034 .ndo_stop = w5100_stop,
1035 .ndo_start_xmit = w5100_start_tx,
1036 .ndo_tx_timeout = w5100_tx_timeout,
1037 .ndo_set_rx_mode = w5100_set_rx_mode,
1038 .ndo_set_mac_address = w5100_set_macaddr,
1039 .ndo_validate_addr = eth_validate_addr,
1040 .ndo_change_mtu = eth_change_mtu,
1041};
1042
Akinobu Mita850576c2016-04-15 00:11:30 +09001043static int w5100_mmio_probe(struct platform_device *pdev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001044{
Jingoo Han5988aa62013-08-30 14:07:38 +09001045 struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
Akinobu Mita850576c2016-04-15 00:11:30 +09001046 u8 *mac_addr = NULL;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001047 struct resource *mem;
Akinobu Mita850576c2016-04-15 00:11:30 +09001048 const struct w5100_ops *ops;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001049 int irq;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001050
Akinobu Mita850576c2016-04-15 00:11:30 +09001051 if (data && is_valid_ether_addr(data->mac_addr))
1052 mac_addr = data->mac_addr;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001053
1054 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Akinobu Mita850576c2016-04-15 00:11:30 +09001055 if (resource_size(mem) < W5100_BUS_DIRECT_SIZE)
1056 ops = &w5100_mmio_indirect_ops;
1057 else
1058 ops = &w5100_mmio_direct_ops;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001059
1060 irq = platform_get_irq(pdev, 0);
1061 if (irq < 0)
1062 return irq;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001063
Akinobu Mita850576c2016-04-15 00:11:30 +09001064 return w5100_probe(&pdev->dev, ops, sizeof(struct w5100_mmio_priv),
1065 mac_addr, irq, data ? data->link_gpio : -EINVAL);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001066}
1067
Akinobu Mita850576c2016-04-15 00:11:30 +09001068static int w5100_mmio_remove(struct platform_device *pdev)
1069{
1070 return w5100_remove(&pdev->dev);
1071}
1072
1073void *w5100_ops_priv(const struct net_device *ndev)
1074{
1075 return netdev_priv(ndev) +
1076 ALIGN(sizeof(struct w5100_priv), NETDEV_ALIGN);
1077}
1078EXPORT_SYMBOL_GPL(w5100_ops_priv);
1079
1080int w5100_probe(struct device *dev, const struct w5100_ops *ops,
1081 int sizeof_ops_priv, u8 *mac_addr, int irq, int link_gpio)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001082{
1083 struct w5100_priv *priv;
1084 struct net_device *ndev;
1085 int err;
Akinobu Mita850576c2016-04-15 00:11:30 +09001086 size_t alloc_size;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001087
Akinobu Mita850576c2016-04-15 00:11:30 +09001088 alloc_size = sizeof(*priv);
1089 if (sizeof_ops_priv) {
1090 alloc_size = ALIGN(alloc_size, NETDEV_ALIGN);
1091 alloc_size += sizeof_ops_priv;
1092 }
1093 alloc_size += NETDEV_ALIGN - 1;
1094
1095 ndev = alloc_etherdev(alloc_size);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001096 if (!ndev)
1097 return -ENOMEM;
Akinobu Mita850576c2016-04-15 00:11:30 +09001098 SET_NETDEV_DEV(ndev, dev);
1099 dev_set_drvdata(dev, ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001100 priv = netdev_priv(ndev);
Akinobu Mita35ef7d62016-04-27 05:43:48 +09001101
1102 switch (ops->chip_id) {
1103 case W5100:
1104 priv->s0_regs = W5100_S0_REGS;
1105 priv->s0_tx_buf = W5100_TX_MEM_START;
1106 priv->s0_tx_buf_size = W5100_TX_MEM_SIZE;
1107 priv->s0_rx_buf = W5100_RX_MEM_START;
1108 priv->s0_rx_buf_size = W5100_RX_MEM_SIZE;
1109 break;
1110 case W5200:
1111 priv->s0_regs = W5200_S0_REGS;
1112 priv->s0_tx_buf = W5200_TX_MEM_START;
1113 priv->s0_tx_buf_size = W5200_TX_MEM_SIZE;
1114 priv->s0_rx_buf = W5200_RX_MEM_START;
1115 priv->s0_rx_buf_size = W5200_RX_MEM_SIZE;
1116 break;
1117 case W5500:
1118 priv->s0_regs = W5500_S0_REGS;
1119 priv->s0_tx_buf = W5500_TX_MEM_START;
1120 priv->s0_tx_buf_size = W5500_TX_MEM_SIZE;
1121 priv->s0_rx_buf = W5500_RX_MEM_START;
1122 priv->s0_rx_buf_size = W5500_RX_MEM_SIZE;
1123 break;
1124 default:
1125 err = -EINVAL;
1126 goto err_register;
1127 }
1128
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001129 priv->ndev = ndev;
Akinobu Mita850576c2016-04-15 00:11:30 +09001130 priv->ops = ops;
1131 priv->irq = irq;
1132 priv->link_gpio = link_gpio;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001133
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001134 ndev->netdev_ops = &w5100_netdev_ops;
1135 ndev->ethtool_ops = &w5100_ethtool_ops;
1136 ndev->watchdog_timeo = HZ;
1137 netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);
1138
1139 /* This chip doesn't support VLAN packets with normal MTU,
1140 * so disable VLAN for this device.
1141 */
1142 ndev->features |= NETIF_F_VLAN_CHALLENGED;
1143
1144 err = register_netdev(ndev);
1145 if (err < 0)
1146 goto err_register;
1147
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001148 priv->xfer_wq = create_workqueue(netdev_name(ndev));
1149 if (!priv->xfer_wq) {
1150 err = -ENOMEM;
1151 goto err_wq;
1152 }
1153
1154 INIT_WORK(&priv->rx_work, w5100_rx_work);
1155 INIT_WORK(&priv->tx_work, w5100_tx_work);
1156 INIT_WORK(&priv->setrx_work, w5100_setrx_work);
1157 INIT_WORK(&priv->restart_work, w5100_restart_work);
1158
Akinobu Mita850576c2016-04-15 00:11:30 +09001159 if (mac_addr)
1160 memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
1161 else
1162 eth_hw_addr_random(ndev);
1163
1164 if (priv->ops->init) {
1165 err = priv->ops->init(priv->ndev);
1166 if (err)
1167 goto err_hw;
1168 }
1169
Akinobu Mita35ef7d62016-04-27 05:43:48 +09001170 err = w5100_hw_reset(priv);
1171 if (err)
Akinobu Mita850576c2016-04-15 00:11:30 +09001172 goto err_hw;
Akinobu Mita850576c2016-04-15 00:11:30 +09001173
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001174 if (ops->may_sleep) {
1175 err = request_threaded_irq(priv->irq, NULL, w5100_interrupt,
1176 IRQF_TRIGGER_LOW | IRQF_ONESHOT,
1177 netdev_name(ndev), ndev);
1178 } else {
1179 err = request_irq(priv->irq, w5100_interrupt,
1180 IRQF_TRIGGER_LOW, netdev_name(ndev), ndev);
1181 }
Akinobu Mita850576c2016-04-15 00:11:30 +09001182 if (err)
1183 goto err_hw;
1184
1185 if (gpio_is_valid(priv->link_gpio)) {
1186 char *link_name = devm_kzalloc(dev, 16, GFP_KERNEL);
1187
1188 if (!link_name) {
1189 err = -ENOMEM;
1190 goto err_gpio;
1191 }
1192 snprintf(link_name, 16, "%s-link", netdev_name(ndev));
1193 priv->link_irq = gpio_to_irq(priv->link_gpio);
1194 if (request_any_context_irq(priv->link_irq, w5100_detect_link,
1195 IRQF_TRIGGER_RISING |
1196 IRQF_TRIGGER_FALLING,
1197 link_name, priv->ndev) < 0)
1198 priv->link_gpio = -EINVAL;
1199 }
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001200
1201 return 0;
1202
Akinobu Mita850576c2016-04-15 00:11:30 +09001203err_gpio:
1204 free_irq(priv->irq, ndev);
1205err_hw:
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001206 destroy_workqueue(priv->xfer_wq);
1207err_wq:
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001208 unregister_netdev(ndev);
1209err_register:
1210 free_netdev(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001211 return err;
1212}
Akinobu Mita850576c2016-04-15 00:11:30 +09001213EXPORT_SYMBOL_GPL(w5100_probe);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001214
Akinobu Mita850576c2016-04-15 00:11:30 +09001215int w5100_remove(struct device *dev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001216{
Akinobu Mita850576c2016-04-15 00:11:30 +09001217 struct net_device *ndev = dev_get_drvdata(dev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001218 struct w5100_priv *priv = netdev_priv(ndev);
1219
1220 w5100_hw_reset(priv);
1221 free_irq(priv->irq, ndev);
1222 if (gpio_is_valid(priv->link_gpio))
1223 free_irq(priv->link_irq, ndev);
1224
Akinobu Mitabf2c6b902016-04-15 00:11:31 +09001225 flush_work(&priv->setrx_work);
1226 flush_work(&priv->restart_work);
1227 flush_workqueue(priv->xfer_wq);
1228 destroy_workqueue(priv->xfer_wq);
1229
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001230 unregister_netdev(ndev);
1231 free_netdev(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001232 return 0;
1233}
Akinobu Mita850576c2016-04-15 00:11:30 +09001234EXPORT_SYMBOL_GPL(w5100_remove);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001235
Jingoo Han4294beb2013-03-25 21:02:55 +00001236#ifdef CONFIG_PM_SLEEP
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001237static int w5100_suspend(struct device *dev)
1238{
Akinobu Mita850576c2016-04-15 00:11:30 +09001239 struct net_device *ndev = dev_get_drvdata(dev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001240 struct w5100_priv *priv = netdev_priv(ndev);
1241
1242 if (netif_running(ndev)) {
1243 netif_carrier_off(ndev);
1244 netif_device_detach(ndev);
1245
1246 w5100_hw_close(priv);
1247 }
1248 return 0;
1249}
1250
1251static int w5100_resume(struct device *dev)
1252{
Akinobu Mita850576c2016-04-15 00:11:30 +09001253 struct net_device *ndev = dev_get_drvdata(dev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001254 struct w5100_priv *priv = netdev_priv(ndev);
1255
1256 if (netif_running(ndev)) {
1257 w5100_hw_reset(priv);
1258 w5100_hw_start(priv);
1259
1260 netif_device_attach(ndev);
1261 if (!gpio_is_valid(priv->link_gpio) ||
1262 gpio_get_value(priv->link_gpio) != 0)
1263 netif_carrier_on(ndev);
1264 }
1265 return 0;
1266}
Jingoo Han4294beb2013-03-25 21:02:55 +00001267#endif /* CONFIG_PM_SLEEP */
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001268
Akinobu Mita850576c2016-04-15 00:11:30 +09001269SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
1270EXPORT_SYMBOL_GPL(w5100_pm_ops);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001271
Akinobu Mita850576c2016-04-15 00:11:30 +09001272static struct platform_driver w5100_mmio_driver = {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001273 .driver = {
1274 .name = DRV_NAME,
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001275 .pm = &w5100_pm_ops,
1276 },
Akinobu Mita850576c2016-04-15 00:11:30 +09001277 .probe = w5100_mmio_probe,
1278 .remove = w5100_mmio_remove,
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001279};
Akinobu Mita850576c2016-04-15 00:11:30 +09001280module_platform_driver(w5100_mmio_driver);