blob: f4b7200bc0f5ec6233f5fda8848d4dd2130206c3 [file] [log] [blame]
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +00001/*
2 * Ethernet driver for the WIZnet W5100 chip.
3 *
4 * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
5 * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
6 *
7 * Licensed under the GPL-2 or later.
8 */
9
10#include <linux/kernel.h>
11#include <linux/module.h>
12#include <linux/kconfig.h>
13#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/platform_device.h>
16#include <linux/platform_data/wiznet.h>
17#include <linux/ethtool.h>
18#include <linux/skbuff.h>
19#include <linux/types.h>
20#include <linux/errno.h>
21#include <linux/delay.h>
22#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/io.h>
25#include <linux/ioport.h>
26#include <linux/interrupt.h>
Geert Uytterhoeven64d176f2012-04-12 09:19:23 +000027#include <linux/irq.h>
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000028#include <linux/gpio.h>
29
30#define DRV_NAME "w5100"
31#define DRV_VERSION "2012-04-04"
32
33MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
34MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
35MODULE_ALIAS("platform:"DRV_NAME);
36MODULE_LICENSE("GPL");
37
38/*
39 * Registers
40 */
41#define W5100_COMMON_REGS 0x0000
42#define W5100_MR 0x0000 /* Mode Register */
43#define MR_RST 0x80 /* S/W reset */
44#define MR_PB 0x10 /* Ping block */
45#define MR_AI 0x02 /* Address Auto-Increment */
46#define MR_IND 0x01 /* Indirect mode */
47#define W5100_SHAR 0x0009 /* Source MAC address */
48#define W5100_IR 0x0015 /* Interrupt Register */
49#define W5100_IMR 0x0016 /* Interrupt Mask Register */
50#define IR_S0 0x01 /* S0 interrupt */
51#define W5100_RTR 0x0017 /* Retry Time-value Register */
52#define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
53#define W5100_RMSR 0x001a /* Receive Memory Size */
54#define W5100_TMSR 0x001b /* Transmit Memory Size */
55#define W5100_COMMON_REGS_LEN 0x0040
56
57#define W5100_S0_REGS 0x0400
58#define W5100_S0_MR 0x0400 /* S0 Mode Register */
Joe Perchesdbedd442015-03-06 20:49:12 -080059#define S0_MR_MACRAW 0x04 /* MAC RAW mode (promiscuous) */
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +000060#define S0_MR_MACRAW_MF 0x44 /* MAC RAW mode (filtered) */
61#define W5100_S0_CR 0x0401 /* S0 Command Register */
62#define S0_CR_OPEN 0x01 /* OPEN command */
63#define S0_CR_CLOSE 0x10 /* CLOSE command */
64#define S0_CR_SEND 0x20 /* SEND command */
65#define S0_CR_RECV 0x40 /* RECV command */
66#define W5100_S0_IR 0x0402 /* S0 Interrupt Register */
67#define S0_IR_SENDOK 0x10 /* complete sending */
68#define S0_IR_RECV 0x04 /* receiving data */
69#define W5100_S0_SR 0x0403 /* S0 Status Register */
70#define S0_SR_MACRAW 0x42 /* mac raw mode */
71#define W5100_S0_TX_FSR 0x0420 /* S0 Transmit free memory size */
72#define W5100_S0_TX_RD 0x0422 /* S0 Transmit memory read pointer */
73#define W5100_S0_TX_WR 0x0424 /* S0 Transmit memory write pointer */
74#define W5100_S0_RX_RSR 0x0426 /* S0 Receive free memory size */
75#define W5100_S0_RX_RD 0x0428 /* S0 Receive memory read pointer */
76#define W5100_S0_REGS_LEN 0x0040
77
78#define W5100_TX_MEM_START 0x4000
79#define W5100_TX_MEM_END 0x5fff
80#define W5100_TX_MEM_MASK 0x1fff
81#define W5100_RX_MEM_START 0x6000
82#define W5100_RX_MEM_END 0x7fff
83#define W5100_RX_MEM_MASK 0x1fff
84
85/*
86 * Device driver private data structure
87 */
88struct w5100_priv {
89 void __iomem *base;
90 spinlock_t reg_lock;
91 bool indirect;
92 u8 (*read)(struct w5100_priv *priv, u16 addr);
93 void (*write)(struct w5100_priv *priv, u16 addr, u8 data);
94 u16 (*read16)(struct w5100_priv *priv, u16 addr);
95 void (*write16)(struct w5100_priv *priv, u16 addr, u16 data);
96 void (*readbuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
97 void (*writebuf)(struct w5100_priv *priv, u16 addr, u8 *buf, int len);
98 int irq;
99 int link_irq;
100 int link_gpio;
101
102 struct napi_struct napi;
103 struct net_device *ndev;
104 bool promisc;
105 u32 msg_enable;
106};
107
108/************************************************************************
109 *
110 * Lowlevel I/O functions
111 *
112 ***********************************************************************/
113
114/*
115 * In direct address mode host system can directly access W5100 registers
116 * after mapping to Memory-Mapped I/O space.
117 *
118 * 0x8000 bytes are required for memory space.
119 */
120static inline u8 w5100_read_direct(struct w5100_priv *priv, u16 addr)
121{
122 return ioread8(priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
123}
124
Akinobu Mitad6586d22016-04-15 00:11:29 +0900125static inline void __w5100_write_direct(struct w5100_priv *priv, u16 addr,
126 u8 data)
127{
128 iowrite8(data, priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
129}
130
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000131static inline void w5100_write_direct(struct w5100_priv *priv,
132 u16 addr, u8 data)
133{
Akinobu Mitad6586d22016-04-15 00:11:29 +0900134 __w5100_write_direct(priv, addr, data);
135 mmiowb();
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000136}
137
138static u16 w5100_read16_direct(struct w5100_priv *priv, u16 addr)
139{
140 u16 data;
141 data = w5100_read_direct(priv, addr) << 8;
142 data |= w5100_read_direct(priv, addr + 1);
143 return data;
144}
145
146static void w5100_write16_direct(struct w5100_priv *priv, u16 addr, u16 data)
147{
Akinobu Mitad6586d22016-04-15 00:11:29 +0900148 __w5100_write_direct(priv, addr, data >> 8);
149 __w5100_write_direct(priv, addr + 1, data);
150 mmiowb();
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000151}
152
153static void w5100_readbuf_direct(struct w5100_priv *priv,
154 u16 offset, u8 *buf, int len)
155{
156 u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
157 int i;
158
159 for (i = 0; i < len; i++, addr++) {
160 if (unlikely(addr > W5100_RX_MEM_END))
161 addr = W5100_RX_MEM_START;
162 *buf++ = w5100_read_direct(priv, addr);
163 }
164}
165
166static void w5100_writebuf_direct(struct w5100_priv *priv,
167 u16 offset, u8 *buf, int len)
168{
169 u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
170 int i;
171
172 for (i = 0; i < len; i++, addr++) {
173 if (unlikely(addr > W5100_TX_MEM_END))
174 addr = W5100_TX_MEM_START;
Akinobu Mitad6586d22016-04-15 00:11:29 +0900175 __w5100_write_direct(priv, addr, *buf++);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000176 }
Akinobu Mitad6586d22016-04-15 00:11:29 +0900177 mmiowb();
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000178}
179
180/*
181 * In indirect address mode host system indirectly accesses registers by
182 * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
183 * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
184 * Mode Register (MR) is directly accessible.
185 *
186 * Only 0x04 bytes are required for memory space.
187 */
188#define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
189#define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
190
191static u8 w5100_read_indirect(struct w5100_priv *priv, u16 addr)
192{
193 unsigned long flags;
194 u8 data;
195
196 spin_lock_irqsave(&priv->reg_lock, flags);
197 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000198 data = w5100_read_direct(priv, W5100_IDM_DR);
199 spin_unlock_irqrestore(&priv->reg_lock, flags);
200
201 return data;
202}
203
204static void w5100_write_indirect(struct w5100_priv *priv, u16 addr, u8 data)
205{
206 unsigned long flags;
207
208 spin_lock_irqsave(&priv->reg_lock, flags);
209 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000210 w5100_write_direct(priv, W5100_IDM_DR, data);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000211 spin_unlock_irqrestore(&priv->reg_lock, flags);
212}
213
214static u16 w5100_read16_indirect(struct w5100_priv *priv, u16 addr)
215{
216 unsigned long flags;
217 u16 data;
218
219 spin_lock_irqsave(&priv->reg_lock, flags);
220 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000221 data = w5100_read_direct(priv, W5100_IDM_DR) << 8;
222 data |= w5100_read_direct(priv, W5100_IDM_DR);
223 spin_unlock_irqrestore(&priv->reg_lock, flags);
224
225 return data;
226}
227
228static void w5100_write16_indirect(struct w5100_priv *priv, u16 addr, u16 data)
229{
230 unsigned long flags;
231
232 spin_lock_irqsave(&priv->reg_lock, flags);
233 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Akinobu Mitad6586d22016-04-15 00:11:29 +0900234 __w5100_write_direct(priv, W5100_IDM_DR, data >> 8);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000235 w5100_write_direct(priv, W5100_IDM_DR, data);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000236 spin_unlock_irqrestore(&priv->reg_lock, flags);
237}
238
239static void w5100_readbuf_indirect(struct w5100_priv *priv,
240 u16 offset, u8 *buf, int len)
241{
242 u16 addr = W5100_RX_MEM_START + (offset & W5100_RX_MEM_MASK);
243 unsigned long flags;
244 int i;
245
246 spin_lock_irqsave(&priv->reg_lock, flags);
247 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000248
249 for (i = 0; i < len; i++, addr++) {
250 if (unlikely(addr > W5100_RX_MEM_END)) {
251 addr = W5100_RX_MEM_START;
252 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000253 }
254 *buf++ = w5100_read_direct(priv, W5100_IDM_DR);
255 }
256 mmiowb();
257 spin_unlock_irqrestore(&priv->reg_lock, flags);
258}
259
260static void w5100_writebuf_indirect(struct w5100_priv *priv,
261 u16 offset, u8 *buf, int len)
262{
263 u16 addr = W5100_TX_MEM_START + (offset & W5100_TX_MEM_MASK);
264 unsigned long flags;
265 int i;
266
267 spin_lock_irqsave(&priv->reg_lock, flags);
268 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000269
270 for (i = 0; i < len; i++, addr++) {
271 if (unlikely(addr > W5100_TX_MEM_END)) {
272 addr = W5100_TX_MEM_START;
273 w5100_write16_direct(priv, W5100_IDM_AR, addr);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000274 }
Akinobu Mitad6586d22016-04-15 00:11:29 +0900275 __w5100_write_direct(priv, W5100_IDM_DR, *buf++);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000276 }
277 mmiowb();
278 spin_unlock_irqrestore(&priv->reg_lock, flags);
279}
280
281#if defined(CONFIG_WIZNET_BUS_DIRECT)
282#define w5100_read w5100_read_direct
283#define w5100_write w5100_write_direct
284#define w5100_read16 w5100_read16_direct
285#define w5100_write16 w5100_write16_direct
286#define w5100_readbuf w5100_readbuf_direct
287#define w5100_writebuf w5100_writebuf_direct
288
289#elif defined(CONFIG_WIZNET_BUS_INDIRECT)
290#define w5100_read w5100_read_indirect
291#define w5100_write w5100_write_indirect
292#define w5100_read16 w5100_read16_indirect
293#define w5100_write16 w5100_write16_indirect
294#define w5100_readbuf w5100_readbuf_indirect
295#define w5100_writebuf w5100_writebuf_indirect
296
297#else /* CONFIG_WIZNET_BUS_ANY */
298#define w5100_read priv->read
299#define w5100_write priv->write
300#define w5100_read16 priv->read16
301#define w5100_write16 priv->write16
302#define w5100_readbuf priv->readbuf
303#define w5100_writebuf priv->writebuf
304#endif
305
306static int w5100_command(struct w5100_priv *priv, u16 cmd)
307{
308 unsigned long timeout = jiffies + msecs_to_jiffies(100);
309
310 w5100_write(priv, W5100_S0_CR, cmd);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000311
312 while (w5100_read(priv, W5100_S0_CR) != 0) {
313 if (time_after(jiffies, timeout))
314 return -EIO;
315 cpu_relax();
316 }
317
318 return 0;
319}
320
321static void w5100_write_macaddr(struct w5100_priv *priv)
322{
323 struct net_device *ndev = priv->ndev;
324 int i;
325
326 for (i = 0; i < ETH_ALEN; i++)
327 w5100_write(priv, W5100_SHAR + i, ndev->dev_addr[i]);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000328}
329
330static void w5100_hw_reset(struct w5100_priv *priv)
331{
332 w5100_write_direct(priv, W5100_MR, MR_RST);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000333 mdelay(5);
334 w5100_write_direct(priv, W5100_MR, priv->indirect ?
335 MR_PB | MR_AI | MR_IND :
336 MR_PB);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000337 w5100_write(priv, W5100_IMR, 0);
338 w5100_write_macaddr(priv);
339
340 /* Configure 16K of internal memory
341 * as 8K RX buffer and 8K TX buffer
342 */
343 w5100_write(priv, W5100_RMSR, 0x03);
344 w5100_write(priv, W5100_TMSR, 0x03);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000345}
346
347static void w5100_hw_start(struct w5100_priv *priv)
348{
349 w5100_write(priv, W5100_S0_MR, priv->promisc ?
350 S0_MR_MACRAW : S0_MR_MACRAW_MF);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000351 w5100_command(priv, S0_CR_OPEN);
352 w5100_write(priv, W5100_IMR, IR_S0);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000353}
354
355static void w5100_hw_close(struct w5100_priv *priv)
356{
357 w5100_write(priv, W5100_IMR, 0);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000358 w5100_command(priv, S0_CR_CLOSE);
359}
360
361/***********************************************************************
362 *
363 * Device driver functions / callbacks
364 *
365 ***********************************************************************/
366
367static void w5100_get_drvinfo(struct net_device *ndev,
368 struct ethtool_drvinfo *info)
369{
370 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
371 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
372 strlcpy(info->bus_info, dev_name(ndev->dev.parent),
373 sizeof(info->bus_info));
374}
375
376static u32 w5100_get_link(struct net_device *ndev)
377{
378 struct w5100_priv *priv = netdev_priv(ndev);
379
380 if (gpio_is_valid(priv->link_gpio))
381 return !!gpio_get_value(priv->link_gpio);
382
383 return 1;
384}
385
386static u32 w5100_get_msglevel(struct net_device *ndev)
387{
388 struct w5100_priv *priv = netdev_priv(ndev);
389
390 return priv->msg_enable;
391}
392
393static void w5100_set_msglevel(struct net_device *ndev, u32 value)
394{
395 struct w5100_priv *priv = netdev_priv(ndev);
396
397 priv->msg_enable = value;
398}
399
400static int w5100_get_regs_len(struct net_device *ndev)
401{
402 return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
403}
404
405static void w5100_get_regs(struct net_device *ndev,
406 struct ethtool_regs *regs, void *_buf)
407{
408 struct w5100_priv *priv = netdev_priv(ndev);
409 u8 *buf = _buf;
410 u16 i;
411
412 regs->version = 1;
413 for (i = 0; i < W5100_COMMON_REGS_LEN; i++)
414 *buf++ = w5100_read(priv, W5100_COMMON_REGS + i);
415 for (i = 0; i < W5100_S0_REGS_LEN; i++)
416 *buf++ = w5100_read(priv, W5100_S0_REGS + i);
417}
418
419static void w5100_tx_timeout(struct net_device *ndev)
420{
421 struct w5100_priv *priv = netdev_priv(ndev);
422
423 netif_stop_queue(ndev);
424 w5100_hw_reset(priv);
425 w5100_hw_start(priv);
426 ndev->stats.tx_errors++;
427 ndev->trans_start = jiffies;
428 netif_wake_queue(ndev);
429}
430
431static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
432{
433 struct w5100_priv *priv = netdev_priv(ndev);
434 u16 offset;
435
Mike Sinkovsky376b16f2012-04-11 20:14:48 +0000436 netif_stop_queue(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000437
438 offset = w5100_read16(priv, W5100_S0_TX_WR);
439 w5100_writebuf(priv, offset, skb->data, skb->len);
440 w5100_write16(priv, W5100_S0_TX_WR, offset + skb->len);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000441 ndev->stats.tx_bytes += skb->len;
442 ndev->stats.tx_packets++;
443 dev_kfree_skb(skb);
444
445 w5100_command(priv, S0_CR_SEND);
446
447 return NETDEV_TX_OK;
448}
449
450static int w5100_napi_poll(struct napi_struct *napi, int budget)
451{
452 struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
453 struct net_device *ndev = priv->ndev;
454 struct sk_buff *skb;
455 int rx_count;
456 u16 rx_len;
457 u16 offset;
458 u8 header[2];
459
460 for (rx_count = 0; rx_count < budget; rx_count++) {
461 u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR);
462 if (rx_buf_len == 0)
463 break;
464
465 offset = w5100_read16(priv, W5100_S0_RX_RD);
466 w5100_readbuf(priv, offset, header, 2);
467 rx_len = get_unaligned_be16(header) - 2;
468
469 skb = netdev_alloc_skb_ip_align(ndev, rx_len);
470 if (unlikely(!skb)) {
471 w5100_write16(priv, W5100_S0_RX_RD,
472 offset + rx_buf_len);
473 w5100_command(priv, S0_CR_RECV);
474 ndev->stats.rx_dropped++;
475 return -ENOMEM;
476 }
477
478 skb_put(skb, rx_len);
479 w5100_readbuf(priv, offset + 2, skb->data, rx_len);
480 w5100_write16(priv, W5100_S0_RX_RD, offset + 2 + rx_len);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000481 w5100_command(priv, S0_CR_RECV);
482 skb->protocol = eth_type_trans(skb, ndev);
483
484 netif_receive_skb(skb);
485 ndev->stats.rx_packets++;
486 ndev->stats.rx_bytes += rx_len;
487 }
488
489 if (rx_count < budget) {
Yongbae Park5a3dba72015-03-10 11:35:07 +0900490 napi_complete(napi);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000491 w5100_write(priv, W5100_IMR, IR_S0);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000492 }
493
494 return rx_count;
495}
496
497static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
498{
499 struct net_device *ndev = ndev_instance;
500 struct w5100_priv *priv = netdev_priv(ndev);
501
502 int ir = w5100_read(priv, W5100_S0_IR);
503 if (!ir)
504 return IRQ_NONE;
505 w5100_write(priv, W5100_S0_IR, ir);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000506
Mike Sinkovsky376b16f2012-04-11 20:14:48 +0000507 if (ir & S0_IR_SENDOK) {
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000508 netif_dbg(priv, tx_done, ndev, "tx done\n");
509 netif_wake_queue(ndev);
510 }
511
512 if (ir & S0_IR_RECV) {
513 if (napi_schedule_prep(&priv->napi)) {
514 w5100_write(priv, W5100_IMR, 0);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000515 __napi_schedule(&priv->napi);
516 }
517 }
518
519 return IRQ_HANDLED;
520}
521
522static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
523{
524 struct net_device *ndev = ndev_instance;
525 struct w5100_priv *priv = netdev_priv(ndev);
526
527 if (netif_running(ndev)) {
528 if (gpio_get_value(priv->link_gpio) != 0) {
529 netif_info(priv, link, ndev, "link is up\n");
530 netif_carrier_on(ndev);
531 } else {
532 netif_info(priv, link, ndev, "link is down\n");
533 netif_carrier_off(ndev);
534 }
535 }
536
537 return IRQ_HANDLED;
538}
539
540static void w5100_set_rx_mode(struct net_device *ndev)
541{
542 struct w5100_priv *priv = netdev_priv(ndev);
543 bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
544
545 if (priv->promisc != set_promisc) {
546 priv->promisc = set_promisc;
547 w5100_hw_start(priv);
548 }
549}
550
551static int w5100_set_macaddr(struct net_device *ndev, void *addr)
552{
553 struct w5100_priv *priv = netdev_priv(ndev);
554 struct sockaddr *sock_addr = addr;
555
556 if (!is_valid_ether_addr(sock_addr->sa_data))
557 return -EADDRNOTAVAIL;
558 memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000559 w5100_write_macaddr(priv);
560 return 0;
561}
562
563static int w5100_open(struct net_device *ndev)
564{
565 struct w5100_priv *priv = netdev_priv(ndev);
566
567 netif_info(priv, ifup, ndev, "enabling\n");
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000568 w5100_hw_start(priv);
569 napi_enable(&priv->napi);
570 netif_start_queue(ndev);
571 if (!gpio_is_valid(priv->link_gpio) ||
572 gpio_get_value(priv->link_gpio) != 0)
573 netif_carrier_on(ndev);
574 return 0;
575}
576
577static int w5100_stop(struct net_device *ndev)
578{
579 struct w5100_priv *priv = netdev_priv(ndev);
580
581 netif_info(priv, ifdown, ndev, "shutting down\n");
582 w5100_hw_close(priv);
583 netif_carrier_off(ndev);
584 netif_stop_queue(ndev);
585 napi_disable(&priv->napi);
586 return 0;
587}
588
589static const struct ethtool_ops w5100_ethtool_ops = {
590 .get_drvinfo = w5100_get_drvinfo,
591 .get_msglevel = w5100_get_msglevel,
592 .set_msglevel = w5100_set_msglevel,
593 .get_link = w5100_get_link,
594 .get_regs_len = w5100_get_regs_len,
595 .get_regs = w5100_get_regs,
596};
597
598static const struct net_device_ops w5100_netdev_ops = {
599 .ndo_open = w5100_open,
600 .ndo_stop = w5100_stop,
601 .ndo_start_xmit = w5100_start_tx,
602 .ndo_tx_timeout = w5100_tx_timeout,
603 .ndo_set_rx_mode = w5100_set_rx_mode,
604 .ndo_set_mac_address = w5100_set_macaddr,
605 .ndo_validate_addr = eth_validate_addr,
606 .ndo_change_mtu = eth_change_mtu,
607};
608
Bill Pemberton0e1effe2012-12-03 09:24:07 -0500609static int w5100_hw_probe(struct platform_device *pdev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000610{
Jingoo Han5988aa62013-08-30 14:07:38 +0900611 struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000612 struct net_device *ndev = platform_get_drvdata(pdev);
613 struct w5100_priv *priv = netdev_priv(ndev);
614 const char *name = netdev_name(ndev);
615 struct resource *mem;
616 int mem_size;
617 int irq;
618 int ret;
619
620 if (data && is_valid_ether_addr(data->mac_addr)) {
621 memcpy(ndev->dev_addr, data->mac_addr, ETH_ALEN);
622 } else {
Wei Yongjund68bb7e2012-08-22 21:28:19 +0000623 eth_hw_addr_random(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000624 }
625
626 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han4e76ca72014-02-28 14:48:16 +0900627 priv->base = devm_ioremap_resource(&pdev->dev, mem);
628 if (IS_ERR(priv->base))
629 return PTR_ERR(priv->base);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000630
Varka Bhadram5e9b4dc2014-10-24 07:42:06 +0530631 mem_size = resource_size(mem);
632
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000633 spin_lock_init(&priv->reg_lock);
634 priv->indirect = mem_size < W5100_BUS_DIRECT_SIZE;
635 if (priv->indirect) {
636 priv->read = w5100_read_indirect;
637 priv->write = w5100_write_indirect;
638 priv->read16 = w5100_read16_indirect;
639 priv->write16 = w5100_write16_indirect;
640 priv->readbuf = w5100_readbuf_indirect;
641 priv->writebuf = w5100_writebuf_indirect;
642 } else {
643 priv->read = w5100_read_direct;
644 priv->write = w5100_write_direct;
645 priv->read16 = w5100_read16_direct;
646 priv->write16 = w5100_write16_direct;
647 priv->readbuf = w5100_readbuf_direct;
648 priv->writebuf = w5100_writebuf_direct;
649 }
650
651 w5100_hw_reset(priv);
652 if (w5100_read16(priv, W5100_RTR) != RTR_DEFAULT)
653 return -ENODEV;
654
655 irq = platform_get_irq(pdev, 0);
656 if (irq < 0)
657 return irq;
658 ret = request_irq(irq, w5100_interrupt,
659 IRQ_TYPE_LEVEL_LOW, name, ndev);
660 if (ret < 0)
661 return ret;
662 priv->irq = irq;
663
Mike Sinkovsky77577bf2012-04-10 19:53:53 +0000664 priv->link_gpio = data ? data->link_gpio : -EINVAL;
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000665 if (gpio_is_valid(priv->link_gpio)) {
666 char *link_name = devm_kzalloc(&pdev->dev, 16, GFP_KERNEL);
667 if (!link_name)
668 return -ENOMEM;
669 snprintf(link_name, 16, "%s-link", name);
670 priv->link_irq = gpio_to_irq(priv->link_gpio);
671 if (request_any_context_irq(priv->link_irq, w5100_detect_link,
672 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
673 link_name, priv->ndev) < 0)
674 priv->link_gpio = -EINVAL;
675 }
676
677 netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, irq);
678 return 0;
679}
680
Bill Pemberton0e1effe2012-12-03 09:24:07 -0500681static int w5100_probe(struct platform_device *pdev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000682{
683 struct w5100_priv *priv;
684 struct net_device *ndev;
685 int err;
686
687 ndev = alloc_etherdev(sizeof(*priv));
688 if (!ndev)
689 return -ENOMEM;
690 SET_NETDEV_DEV(ndev, &pdev->dev);
691 platform_set_drvdata(pdev, ndev);
692 priv = netdev_priv(ndev);
693 priv->ndev = ndev;
694
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000695 ndev->netdev_ops = &w5100_netdev_ops;
696 ndev->ethtool_ops = &w5100_ethtool_ops;
697 ndev->watchdog_timeo = HZ;
698 netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);
699
700 /* This chip doesn't support VLAN packets with normal MTU,
701 * so disable VLAN for this device.
702 */
703 ndev->features |= NETIF_F_VLAN_CHALLENGED;
704
705 err = register_netdev(ndev);
706 if (err < 0)
707 goto err_register;
708
709 err = w5100_hw_probe(pdev);
710 if (err < 0)
711 goto err_hw_probe;
712
713 return 0;
714
715err_hw_probe:
716 unregister_netdev(ndev);
717err_register:
718 free_netdev(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000719 return err;
720}
721
Bill Pemberton0e1effe2012-12-03 09:24:07 -0500722static int w5100_remove(struct platform_device *pdev)
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000723{
724 struct net_device *ndev = platform_get_drvdata(pdev);
725 struct w5100_priv *priv = netdev_priv(ndev);
726
727 w5100_hw_reset(priv);
728 free_irq(priv->irq, ndev);
729 if (gpio_is_valid(priv->link_gpio))
730 free_irq(priv->link_irq, ndev);
731
732 unregister_netdev(ndev);
733 free_netdev(ndev);
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000734 return 0;
735}
736
Jingoo Han4294beb2013-03-25 21:02:55 +0000737#ifdef CONFIG_PM_SLEEP
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000738static int w5100_suspend(struct device *dev)
739{
740 struct platform_device *pdev = to_platform_device(dev);
741 struct net_device *ndev = platform_get_drvdata(pdev);
742 struct w5100_priv *priv = netdev_priv(ndev);
743
744 if (netif_running(ndev)) {
745 netif_carrier_off(ndev);
746 netif_device_detach(ndev);
747
748 w5100_hw_close(priv);
749 }
750 return 0;
751}
752
753static int w5100_resume(struct device *dev)
754{
755 struct platform_device *pdev = to_platform_device(dev);
756 struct net_device *ndev = platform_get_drvdata(pdev);
757 struct w5100_priv *priv = netdev_priv(ndev);
758
759 if (netif_running(ndev)) {
760 w5100_hw_reset(priv);
761 w5100_hw_start(priv);
762
763 netif_device_attach(ndev);
764 if (!gpio_is_valid(priv->link_gpio) ||
765 gpio_get_value(priv->link_gpio) != 0)
766 netif_carrier_on(ndev);
767 }
768 return 0;
769}
Jingoo Han4294beb2013-03-25 21:02:55 +0000770#endif /* CONFIG_PM_SLEEP */
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000771
772static SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
773
774static struct platform_driver w5100_driver = {
775 .driver = {
776 .name = DRV_NAME,
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000777 .pm = &w5100_pm_ops,
778 },
779 .probe = w5100_probe,
Bill Pemberton0e1effe2012-12-03 09:24:07 -0500780 .remove = w5100_remove,
Mike Sinkovsky8b1467a2012-04-04 19:33:54 +0000781};
782
783module_platform_driver(w5100_driver);