blob: 82f1c84282dbe5278f75f14e5c8913431ed902c7 [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _E1000_H_
32#define _E1000_H_
33
Jeff Kirsher86d70e52011-03-25 16:01:01 +000034#include <linux/bitops.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070035#include <linux/types.h>
36#include <linux/timer.h>
37#include <linux/workqueue.h>
38#include <linux/io.h>
39#include <linux/netdevice.h>
Bruce Alland8014db2009-11-20 23:24:48 +000040#include <linux/pci.h>
Bruce Allan6f461f62010-04-27 03:33:04 +000041#include <linux/pci-aspm.h>
Bruce Allanfe46f582011-01-06 14:29:51 +000042#include <linux/crc32.h>
Jeff Kirsher86d70e52011-03-25 16:01:01 +000043#include <linux/if_vlan.h>
Bruce Allanb67e1912012-12-27 08:32:33 +000044#include <linux/clocksource.h>
45#include <linux/net_tstamp.h>
Bruce Alland89777b2013-01-19 01:09:58 +000046#include <linux/ptp_clock_kernel.h>
47#include <linux/ptp_classify.h>
Bruce Allanc2ade1a2013-01-16 08:54:35 +000048#include <linux/mii.h>
Bruce Alland495bcb2013-03-20 07:23:11 +000049#include <linux/mdio.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070050#include "hw.h"
51
52struct e1000_info;
53
Jeff Kirsher44defeb2008-08-04 17:20:41 -070054#define e_dbg(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000055 netdev_dbg(hw->adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070056#define e_err(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000057 netdev_err(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070058#define e_info(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000059 netdev_info(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070060#define e_warn(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000061 netdev_warn(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070062#define e_notice(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000063 netdev_notice(adapter->netdev, format, ## arg)
Auke Kokbc7f75f2007-09-17 12:30:59 -070064
Martin Olsson98a17082009-04-22 18:21:29 +020065/* Interrupt modes, as used by the IntMode parameter */
Bruce Allan4662e822008-08-26 18:37:06 -070066#define E1000E_INT_MODE_LEGACY 0
67#define E1000E_INT_MODE_MSI 1
68#define E1000E_INT_MODE_MSIX 2
69
Bruce Allanad680762008-03-28 09:15:03 -070070/* Tx/Rx descriptor defines */
Auke Kokbc7f75f2007-09-17 12:30:59 -070071#define E1000_DEFAULT_TXD 256
72#define E1000_MAX_TXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070073#define E1000_MIN_TXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070074
75#define E1000_DEFAULT_RXD 256
76#define E1000_MAX_RXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070077#define E1000_MIN_RXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070078
Auke Kokde5b3072008-04-23 11:09:08 -070079#define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */
80#define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */
81
Auke Kokbc7f75f2007-09-17 12:30:59 -070082#define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */
83
84/* How many Tx Descriptors do we need to call netif_wake_queue ? */
85/* How many Rx Buffers do we bundle into one write to the hardware ? */
86#define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */
87
88#define AUTO_ALL_MODES 0
89#define E1000_EEPROM_APME 0x0400
90
91#define E1000_MNG_VLAN_NONE (-1)
92
93/* Number of packet split data buffers (not including the header buffer) */
94#define PS_PAGE_BUFFERS (MAX_PS_BUFFERS - 1)
95
Bruce Allan2adc55c2009-06-02 11:28:58 +000096#define DEFAULT_JUMBO 9234
97
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +000098/* Time to wait before putting the device into D3 if there's no link (in ms). */
99#define LINK_TIMEOUT 100
100
Bruce Allane921eb12012-11-28 09:28:37 +0000101/* Count for polling __E1000_RESET condition every 10-20msec.
Bruce Allanbb9e44d2012-03-21 00:39:12 +0000102 * Experimentation has shown the reset can take approximately 210msec.
103 */
104#define E1000_CHECK_RESET_COUNT 25
105
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000106#define DEFAULT_RDTR 0
107#define DEFAULT_RADV 8
108#define BURST_RDTR 0x20
109#define BURST_RADV 0x20
110
Bruce Allane921eb12012-11-28 09:28:37 +0000111/* in the case of WTHRESH, it appears at least the 82571/2 hardware
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000112 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +0000113 * WTHRESH=4, so a setting of 5 gives the most efficient bus
114 * utilization but to avoid possible Tx stalls, set it to 1
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000115 */
116#define E1000_TXDCTL_DMA_BURST_ENABLE \
117 (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \
118 E1000_TXDCTL_COUNT_DESC | \
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +0000119 (1 << 16) | /* wthresh must be +1 more than desired */\
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000120 (1 << 8) | /* hthresh */ \
121 0x1f) /* pthresh */
122
123#define E1000_RXDCTL_DMA_BURST_ENABLE \
124 (0x01000000 | /* set descriptor granularity */ \
125 (4 << 16) | /* set writeback threshold */ \
126 (4 << 8) | /* set prefetch threshold */ \
127 0x20) /* set hthresh */
128
129#define E1000_TIDV_FPD (1 << 31)
130#define E1000_RDTR_FPD (1 << 31)
131
Auke Kokbc7f75f2007-09-17 12:30:59 -0700132enum e1000_boards {
133 board_82571,
134 board_82572,
135 board_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700136 board_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000137 board_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700138 board_80003es2lan,
139 board_ich8lan,
140 board_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700141 board_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000142 board_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000143 board_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000144 board_pch_lpt,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700145};
146
Auke Kokbc7f75f2007-09-17 12:30:59 -0700147struct e1000_ps_page {
148 struct page *page;
149 u64 dma; /* must be u64 - written to hw */
150};
151
Bruce Allane921eb12012-11-28 09:28:37 +0000152/* wrappers around a pointer to a socket buffer,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700153 * so a DMA handle can be stored along with the buffer
154 */
155struct e1000_buffer {
156 dma_addr_t dma;
157 struct sk_buff *skb;
158 union {
Bruce Allanad680762008-03-28 09:15:03 -0700159 /* Tx */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700160 struct {
161 unsigned long time_stamp;
162 u16 length;
163 u16 next_to_watch;
Tom Herbert9ed318d2010-05-05 14:02:27 +0000164 unsigned int segs;
165 unsigned int bytecount;
Alexander Duyck03b13202009-12-02 16:45:31 +0000166 u16 mapped_as_page;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700167 };
Bruce Allanad680762008-03-28 09:15:03 -0700168 /* Rx */
Alexander Duyck03b13202009-12-02 16:45:31 +0000169 struct {
170 /* arrays of page information for packet split */
171 struct e1000_ps_page *ps_pages;
172 struct page *page;
173 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700174 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700175};
176
177struct e1000_ring {
Bruce Allan55aa6982011-12-16 00:45:45 +0000178 struct e1000_adapter *adapter; /* back pointer to adapter */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700179 void *desc; /* pointer to ring memory */
180 dma_addr_t dma; /* phys address of ring */
181 unsigned int size; /* length of ring in bytes */
182 unsigned int count; /* number of desc. in ring */
183
184 u16 next_to_use;
185 u16 next_to_clean;
186
Bruce Allanc5083cf2011-12-16 00:45:40 +0000187 void __iomem *head;
188 void __iomem *tail;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700189
190 /* array of buffer information structs */
191 struct e1000_buffer *buffer_info;
192
Bruce Allan4662e822008-08-26 18:37:06 -0700193 char name[IFNAMSIZ + 5];
194 u32 ims_val;
195 u32 itr_val;
Bruce Allanc5083cf2011-12-16 00:45:40 +0000196 void __iomem *itr_register;
Bruce Allan4662e822008-08-26 18:37:06 -0700197 int set_itr;
198
Auke Kokbc7f75f2007-09-17 12:30:59 -0700199 struct sk_buff *rx_skb_top;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700200};
201
Bruce Allan7c257692008-04-23 11:09:00 -0700202/* PHY register snapshot values */
203struct e1000_phy_regs {
204 u16 bmcr; /* basic mode control register */
205 u16 bmsr; /* basic mode status register */
206 u16 advertise; /* auto-negotiation advertisement */
207 u16 lpa; /* link partner ability register */
208 u16 expansion; /* auto-negotiation expansion reg */
209 u16 ctrl1000; /* 1000BASE-T control register */
210 u16 stat1000; /* 1000BASE-T status register */
211 u16 estatus; /* extended status register */
212};
213
Auke Kokbc7f75f2007-09-17 12:30:59 -0700214/* board specific private data structure */
215struct e1000_adapter {
216 struct timer_list watchdog_timer;
217 struct timer_list phy_info_timer;
218 struct timer_list blink_timer;
219
220 struct work_struct reset_task;
221 struct work_struct watchdog_task;
222
223 const struct e1000_info *ei;
224
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000225 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700226 u32 bd_number;
227 u32 rx_buffer_len;
228 u16 mng_vlan_id;
229 u16 link_speed;
230 u16 link_duplex;
Bruce Allan84527592008-11-21 17:00:22 -0800231 u16 eeprom_vers;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700232
Auke Kokbc7f75f2007-09-17 12:30:59 -0700233 /* track device up/down/testing state */
234 unsigned long state;
235
236 /* Interrupt Throttle Rate */
237 u32 itr;
238 u32 itr_setting;
239 u16 tx_itr;
240 u16 rx_itr;
241
Bruce Allan33550ce2013-02-20 04:06:16 +0000242 /* Tx - one ring per active queue */
243 struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
Bruce Alland821a4c2012-08-24 20:38:11 +0000244 u32 tx_fifo_limit;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700245
246 struct napi_struct napi;
247
Bruce Allan94fb8482013-01-23 09:00:03 +0000248 unsigned int uncorr_errors; /* uncorrectable ECC errors */
249 unsigned int corr_errors; /* correctable ECC errors */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700250 unsigned int restart_queue;
251 u32 txd_cmd;
252
253 bool detect_tx_hung;
Jeff Kirsher09357b02011-11-18 14:25:00 +0000254 bool tx_hang_recheck;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700255 u8 tx_timeout_factor;
256
257 u32 tx_int_delay;
258 u32 tx_abs_int_delay;
259
260 unsigned int total_tx_bytes;
261 unsigned int total_tx_packets;
262 unsigned int total_rx_bytes;
263 unsigned int total_rx_packets;
264
Bruce Allanad680762008-03-28 09:15:03 -0700265 /* Tx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700266 u64 tpt_old;
267 u64 colc_old;
Bruce Allan7c257692008-04-23 11:09:00 -0700268 u32 gotc;
269 u64 gotc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700270 u32 tx_timeout_count;
271 u32 tx_fifo_head;
272 u32 tx_head_addr;
273 u32 tx_fifo_size;
274 u32 tx_dma_failed;
275
Bruce Allane921eb12012-11-28 09:28:37 +0000276 /* Rx */
Bruce Allan55aa6982011-12-16 00:45:45 +0000277 bool (*clean_rx) (struct e1000_ring *ring, int *work_done,
278 int work_to_do) ____cacheline_aligned_in_smp;
279 void (*alloc_rx_buf) (struct e1000_ring *ring, int cleaned_count,
280 gfp_t gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700281 struct e1000_ring *rx_ring;
282
283 u32 rx_int_delay;
284 u32 rx_abs_int_delay;
285
Bruce Allanad680762008-03-28 09:15:03 -0700286 /* Rx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700287 u64 hw_csum_err;
288 u64 hw_csum_good;
289 u64 rx_hdr_split;
Bruce Allan7c257692008-04-23 11:09:00 -0700290 u32 gorc;
291 u64 gorc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700292 u32 alloc_rx_buff_failed;
293 u32 rx_dma_failed;
Bruce Allanb67e1912012-12-27 08:32:33 +0000294 u32 rx_hwtstamp_cleared;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700295
296 unsigned int rx_ps_pages;
297 u16 rx_ps_bsize0;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700298 u32 max_frame_size;
299 u32 min_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700300
301 /* OS defined structs */
302 struct net_device *netdev;
303 struct pci_dev *pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700304
305 /* structs defined in e1000_hw.h */
306 struct e1000_hw hw;
307
Bruce Allan9d570882013-01-04 10:06:03 +0000308 spinlock_t stats64_lock; /* protects statistics counters */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700309 struct e1000_hw_stats stats;
310 struct e1000_phy_info phy_info;
311 struct e1000_phy_stats phy_stats;
312
Bruce Allan7c257692008-04-23 11:09:00 -0700313 /* Snapshot of PHY registers */
314 struct e1000_phy_regs phy_regs;
315
Auke Kokbc7f75f2007-09-17 12:30:59 -0700316 struct e1000_ring test_tx_ring;
317 struct e1000_ring test_rx_ring;
318 u32 test_icr;
319
320 u32 msg_enable;
Jeff Kirsher8e86acd2010-08-02 14:27:23 +0000321 unsigned int num_vectors;
Bruce Allan4662e822008-08-26 18:37:06 -0700322 struct msix_entry *msix_entries;
323 int int_mode;
324 u32 eiac_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700325
326 u32 eeprom_wol;
327 u32 wol;
328 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000329 u32 max_hw_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700330
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700331 bool fc_autoneg;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700332
Auke Kokbc7f75f2007-09-17 12:30:59 -0700333 unsigned int flags;
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000334 unsigned int flags2;
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -0700335 struct work_struct downshift_task;
336 struct work_struct update_phy_task;
Bruce Allan41cec6f2009-11-20 23:28:56 +0000337 struct work_struct print_hang_task;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +0000338
339 bool idle_check;
Carolyn Wybornyff10e132010-10-28 00:59:53 +0000340 int phy_hang_count;
Bruce Allan55aa6982011-12-16 00:45:45 +0000341
342 u16 tx_ring_count;
343 u16 rx_ring_count;
Bruce Allanb67e1912012-12-27 08:32:33 +0000344
345 struct hwtstamp_config hwtstamp_config;
346 struct delayed_work systim_overflow_work;
347 struct sk_buff *tx_hwtstamp_skb;
348 struct work_struct tx_hwtstamp_work;
349 spinlock_t systim_lock; /* protects SYSTIML/H regsters */
350 struct cyclecounter cc;
351 struct timecounter tc;
Bruce Alland89777b2013-01-19 01:09:58 +0000352 struct ptp_clock *ptp_clock;
353 struct ptp_clock_info ptp_clock_info;
Bruce Alland495bcb2013-03-20 07:23:11 +0000354
355 u16 eee_advert;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700356};
357
358struct e1000_info {
359 enum e1000_mac_type mac;
360 unsigned int flags;
Bruce Allan6f461f62010-04-27 03:33:04 +0000361 unsigned int flags2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700362 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000363 u32 max_hw_frame_size;
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700364 s32 (*get_variants)(struct e1000_adapter *);
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000365 const struct e1000_mac_operations *mac_ops;
366 const struct e1000_phy_operations *phy_ops;
367 const struct e1000_nvm_operations *nvm_ops;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700368};
369
Bruce Alland89777b2013-01-19 01:09:58 +0000370s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);
371
Bruce Allanb67e1912012-12-27 08:32:33 +0000372/* The system time is maintained by a 64-bit counter comprised of the 32-bit
373 * SYSTIMH and SYSTIML registers. How the counter increments (and therefore
374 * its resolution) is based on the contents of the TIMINCA register - it
375 * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
376 * For the best accuracy, the incperiod should be as small as possible. The
377 * incvalue is scaled by a factor as large as possible (while still fitting
378 * in bits 23:0) so that relatively small clock corrections can be made.
379 *
380 * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
381 * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
382 * bits to count nanoseconds leaving the rest for fractional nonseconds.
383 */
384#define INCVALUE_96MHz 125
385#define INCVALUE_SHIFT_96MHz 17
386#define INCPERIOD_SHIFT_96MHz 2
387#define INCPERIOD_96MHz (12 >> INCPERIOD_SHIFT_96MHz)
388
389#define INCVALUE_25MHz 40
390#define INCVALUE_SHIFT_25MHz 18
391#define INCPERIOD_25MHz 1
392
393/* Another drawback of scaling the incvalue by a large factor is the
394 * 64-bit SYSTIM register overflows more quickly. This is dealt with
395 * by simply reading the clock before it overflows.
396 *
397 * Clock ns bits Overflows after
398 * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~
399 * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
400 * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours
401 */
402#define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4)
403
Auke Kokbc7f75f2007-09-17 12:30:59 -0700404/* hardware capability, feature, and workaround flags */
405#define FLAG_HAS_AMT (1 << 0)
406#define FLAG_HAS_FLASH (1 << 1)
407#define FLAG_HAS_HW_VLAN_FILTER (1 << 2)
408#define FLAG_HAS_WOL (1 << 3)
Bruce Allan79d4e902011-12-16 00:46:27 +0000409/* reserved bit4 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700410#define FLAG_HAS_CTRLEXT_ON_LOAD (1 << 5)
411#define FLAG_HAS_SWSM_ON_LOAD (1 << 6)
412#define FLAG_HAS_JUMBO_FRAMES (1 << 7)
Bruce Allan4a770352008-10-01 17:18:35 -0700413#define FLAG_READ_ONLY_NVM (1 << 8)
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700414#define FLAG_IS_ICH (1 << 9)
Bruce Allan4662e822008-08-26 18:37:06 -0700415#define FLAG_HAS_MSIX (1 << 10)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700416#define FLAG_HAS_SMART_POWER_DOWN (1 << 11)
417#define FLAG_IS_QUAD_PORT_A (1 << 12)
418#define FLAG_IS_QUAD_PORT (1 << 13)
Bruce Allanb67e1912012-12-27 08:32:33 +0000419#define FLAG_HAS_HW_TIMESTAMP (1 << 14)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700420#define FLAG_APME_IN_WUC (1 << 15)
421#define FLAG_APME_IN_CTRL3 (1 << 16)
422#define FLAG_APME_CHECK_PORT_B (1 << 17)
423#define FLAG_DISABLE_FC_PAUSE_TIME (1 << 18)
424#define FLAG_NO_WAKE_UCAST (1 << 19)
425#define FLAG_MNG_PT_ENABLED (1 << 20)
426#define FLAG_RESET_OVERWRITES_LAA (1 << 21)
427#define FLAG_TARC_SPEED_MODE_BIT (1 << 22)
428#define FLAG_TARC_SET_BIT_ZERO (1 << 23)
429#define FLAG_RX_NEEDS_RESTART (1 << 24)
430#define FLAG_LSC_GIG_SPEED_DROP (1 << 25)
431#define FLAG_SMART_POWER_DOWN (1 << 26)
432#define FLAG_MSI_ENABLED (1 << 27)
Bruce Allandc221292011-08-19 03:23:48 +0000433/* reserved (1 << 28) */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700434#define FLAG_TSO_FORCE (1 << 29)
Bruce Allan12d43f72012-12-05 06:26:14 +0000435#define FLAG_RESTART_NOW (1 << 30)
Bruce Allanf8d59f72008-08-08 18:36:11 -0700436#define FLAG_MSI_TEST_FAILED (1 << 31)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700437
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000438#define FLAG2_CRC_STRIPPING (1 << 0)
Bruce Allana4f58f52009-06-02 11:29:18 +0000439#define FLAG2_HAS_PHY_WAKEUP (1 << 1)
Jesse Brandeburgb94b5022010-01-19 14:15:59 +0000440#define FLAG2_IS_DISCARDING (1 << 2)
Bruce Allan6f461f62010-04-27 03:33:04 +0000441#define FLAG2_DISABLE_ASPM_L1 (1 << 3)
Bruce Allan8c7bbb92010-06-16 13:26:41 +0000442#define FLAG2_HAS_PHY_STATS (1 << 4)
Bruce Allane52997f2010-06-16 13:27:49 +0000443#define FLAG2_HAS_EEE (1 << 5)
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000444#define FLAG2_DMA_BURST (1 << 6)
Bruce Allan78cd29d2011-03-24 03:09:03 +0000445#define FLAG2_DISABLE_ASPM_L0S (1 << 7)
Bruce Allan828bac82010-09-29 21:39:37 +0000446#define FLAG2_DISABLE_AIM (1 << 8)
Carolyn Wybornyff10e132010-10-28 00:59:53 +0000447#define FLAG2_CHECK_PHY_HANG (1 << 9)
Bruce Allan7f99ae62011-07-22 06:21:35 +0000448#define FLAG2_NO_DISABLE_RX (1 << 10)
Bruce Allanc6e7f512011-07-29 05:53:02 +0000449#define FLAG2_PCIM2PCI_ARBITER_WA (1 << 11)
Ben Greear01840392012-02-11 15:39:25 +0000450#define FLAG2_DFLT_CRC_STRIPPING (1 << 12)
Bruce Allanb67e1912012-12-27 08:32:33 +0000451#define FLAG2_CHECK_RX_HWTSTAMP (1 << 13)
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000452
Auke Kokbc7f75f2007-09-17 12:30:59 -0700453#define E1000_RX_DESC_PS(R, i) \
454 (&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
Bruce Allan5f450212011-07-22 06:21:46 +0000455#define E1000_RX_DESC_EXT(R, i) \
456 (&(((union e1000_rx_desc_extended *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700457#define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700458#define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
459#define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc)
460
461enum e1000_state_t {
462 __E1000_TESTING,
463 __E1000_RESETTING,
Bruce Allana90b4122011-10-07 03:50:38 +0000464 __E1000_ACCESS_SHARED_RESOURCE,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700465 __E1000_DOWN
466};
467
468enum latency_range {
469 lowest_latency = 0,
470 low_latency = 1,
471 bulk_latency = 2,
472 latency_invalid = 255
473};
474
475extern char e1000e_driver_name[];
476extern const char e1000e_driver_version[];
477
478extern void e1000e_check_options(struct e1000_adapter *adapter);
479extern void e1000e_set_ethtool_ops(struct net_device *netdev);
480
481extern int e1000e_up(struct e1000_adapter *adapter);
482extern void e1000e_down(struct e1000_adapter *adapter);
483extern void e1000e_reinit_locked(struct e1000_adapter *adapter);
484extern void e1000e_reset(struct e1000_adapter *adapter);
485extern void e1000e_power_up_phy(struct e1000_adapter *adapter);
Bruce Allan55aa6982011-12-16 00:45:45 +0000486extern int e1000e_setup_rx_resources(struct e1000_ring *ring);
487extern int e1000e_setup_tx_resources(struct e1000_ring *ring);
488extern void e1000e_free_rx_resources(struct e1000_ring *ring);
489extern void e1000e_free_tx_resources(struct e1000_ring *ring);
Jeff Kirsher67fd4fc2011-01-07 05:12:09 +0000490extern struct rtnl_link_stats64 *e1000e_get_stats64(struct net_device *netdev,
Bruce Allan66501f52013-02-20 04:05:55 +0000491 struct rtnl_link_stats64
492 *stats);
Bruce Allan4662e822008-08-26 18:37:06 -0700493extern void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
494extern void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
Bruce Allan31dbe5b2011-01-06 14:29:52 +0000495extern void e1000e_get_hw_control(struct e1000_adapter *adapter);
496extern void e1000e_release_hw_control(struct e1000_adapter *adapter);
Matthew Vick22a4cca2012-07-12 00:02:42 +0000497extern void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700498
499extern unsigned int copybreak;
500
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000501extern const struct e1000_info e1000_82571_info;
502extern const struct e1000_info e1000_82572_info;
503extern const struct e1000_info e1000_82573_info;
504extern const struct e1000_info e1000_82574_info;
505extern const struct e1000_info e1000_82583_info;
506extern const struct e1000_info e1000_ich8_info;
507extern const struct e1000_info e1000_ich9_info;
508extern const struct e1000_info e1000_ich10_info;
509extern const struct e1000_info e1000_pch_info;
510extern const struct e1000_info e1000_pch2_info;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000511extern const struct e1000_info e1000_pch_lpt_info;
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000512extern const struct e1000_info e1000_es2_info;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700513
Bruce Alland89777b2013-01-19 01:09:58 +0000514extern void e1000e_ptp_init(struct e1000_adapter *adapter);
515extern void e1000e_ptp_remove(struct e1000_adapter *adapter);
Bruce Allan0be84012009-12-02 17:03:18 +0000516
Auke Kokbc7f75f2007-09-17 12:30:59 -0700517static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
518{
Bruce Allan94d81862009-11-20 23:25:26 +0000519 return hw->phy.ops.reset(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700520}
521
Auke Kokbc7f75f2007-09-17 12:30:59 -0700522static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
523{
Bruce Allan94d81862009-11-20 23:25:26 +0000524 return hw->phy.ops.read_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700525}
526
Bruce Allanf1430d62012-04-14 04:21:52 +0000527static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
528{
529 return hw->phy.ops.read_reg_locked(hw, offset, data);
530}
531
Auke Kokbc7f75f2007-09-17 12:30:59 -0700532static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
533{
Bruce Allan94d81862009-11-20 23:25:26 +0000534 return hw->phy.ops.write_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700535}
536
Bruce Allanf1430d62012-04-14 04:21:52 +0000537static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
538{
539 return hw->phy.ops.write_reg_locked(hw, offset, data);
540}
541
Bruce Allane85e3632012-02-22 09:03:14 +0000542extern void e1000e_reload_nvm_generic(struct e1000_hw *hw);
Bruce Allan608f8a02010-01-13 02:04:58 +0000543
544static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
545{
546 if (hw->mac.ops.read_mac_addr)
547 return hw->mac.ops.read_mac_addr(hw);
548
549 return e1000_read_mac_addr_generic(hw);
550}
Auke Kokbc7f75f2007-09-17 12:30:59 -0700551
552static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
553{
Bruce Allan94d81862009-11-20 23:25:26 +0000554 return hw->nvm.ops.validate(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700555}
556
557static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
558{
Bruce Allan94d81862009-11-20 23:25:26 +0000559 return hw->nvm.ops.update(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700560}
561
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000562static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
563 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700564{
Bruce Allan94d81862009-11-20 23:25:26 +0000565 return hw->nvm.ops.read(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700566}
567
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000568static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
569 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700570{
Bruce Allan94d81862009-11-20 23:25:26 +0000571 return hw->nvm.ops.write(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700572}
573
574static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
575{
Bruce Allan94d81862009-11-20 23:25:26 +0000576 return hw->phy.ops.get_info(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700577}
578
Auke Kokbc7f75f2007-09-17 12:30:59 -0700579static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
580{
581 return readl(hw->hw_addr + reg);
582}
583
Bruce Allanbdc125f2012-03-20 03:47:52 +0000584#define er32(reg) __er32(hw, E1000_##reg)
585
586/**
587 * __ew32_prepare - prepare to write to MAC CSR register on certain parts
588 * @hw: pointer to the HW structure
589 *
590 * When updating the MAC CSR registers, the Manageability Engine (ME) could
591 * be accessing the registers at the same time. Normally, this is handled in
592 * h/w by an arbiter but on some parts there is a bug that acknowledges Host
593 * accesses later than it should which could result in the register to have
594 * an incorrect value. Workaround this by checking the FWSM register which
595 * has bit 24 set while ME is accessing MAC CSR registers, wait if it is set
596 * and try again a number of times.
597 **/
598static inline s32 __ew32_prepare(struct e1000_hw *hw)
599{
600 s32 i = E1000_ICH_FWSM_PCIM2PCI_COUNT;
601
602 while ((er32(FWSM) & E1000_ICH_FWSM_PCIM2PCI) && --i)
Bruce Allance43a212013-02-20 04:06:32 +0000603 usleep_range(50, 100);
Bruce Allanbdc125f2012-03-20 03:47:52 +0000604
605 return i;
606}
607
Auke Kokbc7f75f2007-09-17 12:30:59 -0700608static inline void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val)
609{
Bruce Allanbdc125f2012-03-20 03:47:52 +0000610 if (hw->adapter->flags2 & FLAG2_PCIM2PCI_ARBITER_WA)
611 __ew32_prepare(hw);
612
Auke Kokbc7f75f2007-09-17 12:30:59 -0700613 writel(val, hw->hw_addr + reg);
614}
615
Bruce Allanbdc125f2012-03-20 03:47:52 +0000616#define ew32(reg, val) __ew32(hw, E1000_##reg, (val))
617
618#define e1e_flush() er32(STATUS)
619
620#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
621 (__ew32((a), (reg + ((offset) << 2)), (value)))
622
623#define E1000_READ_REG_ARRAY(a, reg, offset) \
624 (readl((a)->hw_addr + reg + ((offset) << 2)))
625
Auke Kokbc7f75f2007-09-17 12:30:59 -0700626#endif /* _E1000_H_ */