blob: c2fba76becd4e985a35b9ed3d1ec1314c955706b [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Vipul Pandya42b6a942013-03-14 05:09:01 +000033#include <linux/module.h>
34#include <linux/moduleparam.h>
Steve Wisecfdda9d2010-04-21 15:30:06 -070035#include <rdma/ib_umem.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Matan Barakb2a239d2016-02-29 18:05:29 +020037#include <rdma/ib_user_verbs.h>
Steve Wisecfdda9d2010-04-21 15:30:06 -070038
39#include "iw_cxgb4.h"
40
Ganesh Goudare8213032017-02-23 12:31:43 +053041int use_dsgl = 1;
Vipul Pandya42b6a942013-03-14 05:09:01 +000042module_param(use_dsgl, int, 0644);
Ganesh Goudare8213032017-02-23 12:31:43 +053043MODULE_PARM_DESC(use_dsgl, "Use DSGL for PBL/FastReg (default=1) (DEPRECATED)");
Vipul Pandya42b6a942013-03-14 05:09:01 +000044
Steve Wisecfdda9d2010-04-21 15:30:06 -070045#define T4_ULPTX_MIN_IO 32
46#define C4IW_MAX_INLINE_SIZE 96
Vipul Pandya42b6a942013-03-14 05:09:01 +000047#define T4_ULPTX_MAX_DMA 1024
48#define C4IW_INLINE_THRESHOLD 128
Steve Wisecfdda9d2010-04-21 15:30:06 -070049
Vipul Pandya42b6a942013-03-14 05:09:01 +000050static int inline_threshold = C4IW_INLINE_THRESHOLD;
51module_param(inline_threshold, int, 0644);
52MODULE_PARM_DESC(inline_threshold, "inline vs dsgl threshold (default=128)");
53
Hariprasad Shenai2550a882014-11-21 09:36:36 -060054static int mr_exceeds_hw_limits(struct c4iw_dev *dev, u64 length)
55{
56 return (is_t4(dev->rdev.lldi.adapter_type) ||
57 is_t5(dev->rdev.lldi.adapter_type)) &&
58 length >= 8*1024*1024*1024ULL;
59}
60
Vipul Pandya42b6a942013-03-14 05:09:01 +000061static int _c4iw_write_mem_dma_aligned(struct c4iw_rdev *rdev, u32 addr,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +053062 u32 len, dma_addr_t data,
63 int wait, struct sk_buff *skb)
Vipul Pandya42b6a942013-03-14 05:09:01 +000064{
Vipul Pandya42b6a942013-03-14 05:09:01 +000065 struct ulp_mem_io *req;
66 struct ulptx_sgl *sgl;
67 u8 wr_len;
68 int ret = 0;
69 struct c4iw_wr_wait wr_wait;
70
71 addr &= 0x7FFFFFF;
72
73 if (wait)
74 c4iw_init_wr_wait(&wr_wait);
75 wr_len = roundup(sizeof(*req) + sizeof(*sgl), 16);
76
Hariprasad S0f8ab0b2016-06-10 01:05:16 +053077 if (!skb) {
78 skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
79 if (!skb)
80 return -ENOMEM;
81 }
Vipul Pandya42b6a942013-03-14 05:09:01 +000082 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
83
yuan linyude77b962017-06-18 22:48:17 +080084 req = __skb_put_zero(skb, wr_len);
Vipul Pandya42b6a942013-03-14 05:09:01 +000085 INIT_ULPTX_WR(req, wr_len, 0, 0);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +053086 req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR) |
87 (wait ? FW_WR_COMPL_F : 0));
Paul Bolle298589b2014-01-09 11:53:27 +010088 req->wr.wr_lo = wait ? (__force __be64)(unsigned long) &wr_wait : 0L;
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +053089 req->wr.wr_mid = cpu_to_be32(FW_WR_LEN16_V(DIV_ROUND_UP(wr_len, 16)));
Hariprasad S92f850e2016-05-06 22:17:56 +053090 req->cmd = cpu_to_be32(ULPTX_CMD_V(ULP_TX_MEM_WRITE) |
91 T5_ULP_MEMIO_ORDER_V(1) |
92 T5_ULP_MEMIO_FID_V(rdev->lldi.rxq_ids[0]));
Anish Bhattd7990b02014-11-12 17:15:57 -080093 req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN_V(len>>5));
Vipul Pandya42b6a942013-03-14 05:09:01 +000094 req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr), 16));
Anish Bhattd7990b02014-11-12 17:15:57 -080095 req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR_V(addr));
Vipul Pandya42b6a942013-03-14 05:09:01 +000096
97 sgl = (struct ulptx_sgl *)(req + 1);
Anish Bhattd7990b02014-11-12 17:15:57 -080098 sgl->cmd_nsge = cpu_to_be32(ULPTX_CMD_V(ULP_TX_SC_DSGL) |
Hariprasad Shenaibdc590b2015-01-08 21:38:16 -080099 ULPTX_NSGE_V(1));
Vipul Pandya42b6a942013-03-14 05:09:01 +0000100 sgl->len0 = cpu_to_be32(len);
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000101 sgl->addr0 = cpu_to_be64(data);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000102
103 ret = c4iw_ofld_send(rdev, skb);
104 if (ret)
105 return ret;
106 if (wait)
107 ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, 0, __func__);
108 return ret;
109}
110
111static int _c4iw_write_mem_inline(struct c4iw_rdev *rdev, u32 addr, u32 len,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530112 void *data, struct sk_buff *skb)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700113{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700114 struct ulp_mem_io *req;
115 struct ulptx_idata *sc;
116 u8 wr_len, *to_dp, *from_dp;
117 int copy_len, num_wqe, i, ret = 0;
118 struct c4iw_wr_wait wr_wait;
Anish Bhattd7990b02014-11-12 17:15:57 -0800119 __be32 cmd = cpu_to_be32(ULPTX_CMD_V(ULP_TX_MEM_WRITE));
Vipul Pandya42b6a942013-03-14 05:09:01 +0000120
121 if (is_t4(rdev->lldi.adapter_type))
Anish Bhattd7990b02014-11-12 17:15:57 -0800122 cmd |= cpu_to_be32(ULP_MEMIO_ORDER_F);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000123 else
Anish Bhattd7990b02014-11-12 17:15:57 -0800124 cmd |= cpu_to_be32(T5_ULP_MEMIO_IMM_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700125
126 addr &= 0x7FFFFFF;
Joe Perchesa9a42882017-02-09 14:23:51 -0800127 pr_debug("%s addr 0x%x len %u\n", __func__, addr, len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700128 num_wqe = DIV_ROUND_UP(len, C4IW_MAX_INLINE_SIZE);
129 c4iw_init_wr_wait(&wr_wait);
130 for (i = 0; i < num_wqe; i++) {
131
132 copy_len = len > C4IW_MAX_INLINE_SIZE ? C4IW_MAX_INLINE_SIZE :
133 len;
134 wr_len = roundup(sizeof *req + sizeof *sc +
135 roundup(copy_len, T4_ULPTX_MIN_IO), 16);
136
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530137 if (!skb) {
138 skb = alloc_skb(wr_len, GFP_KERNEL | __GFP_NOFAIL);
139 if (!skb)
140 return -ENOMEM;
141 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700142 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
143
yuan linyude77b962017-06-18 22:48:17 +0800144 req = __skb_put_zero(skb, wr_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700145 INIT_ULPTX_WR(req, wr_len, 0, 0);
146
147 if (i == (num_wqe-1)) {
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530148 req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR) |
149 FW_WR_COMPL_F);
Arnd Bergmannb61e5642015-10-07 14:10:04 +0200150 req->wr.wr_lo = (__force __be64)(unsigned long)&wr_wait;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700151 } else
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530152 req->wr.wr_hi = cpu_to_be32(FW_WR_OP_V(FW_ULPTX_WR));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700153 req->wr.wr_mid = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530154 FW_WR_LEN16_V(DIV_ROUND_UP(wr_len, 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700155
Vipul Pandya42b6a942013-03-14 05:09:01 +0000156 req->cmd = cmd;
Anish Bhattd7990b02014-11-12 17:15:57 -0800157 req->dlen = cpu_to_be32(ULP_MEMIO_DATA_LEN_V(
Steve Wisecfdda9d2010-04-21 15:30:06 -0700158 DIV_ROUND_UP(copy_len, T4_ULPTX_MIN_IO)));
159 req->len16 = cpu_to_be32(DIV_ROUND_UP(wr_len-sizeof(req->wr),
160 16));
Anish Bhattd7990b02014-11-12 17:15:57 -0800161 req->lock_addr = cpu_to_be32(ULP_MEMIO_ADDR_V(addr + i * 3));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700162
163 sc = (struct ulptx_idata *)(req + 1);
Anish Bhattd7990b02014-11-12 17:15:57 -0800164 sc->cmd_more = cpu_to_be32(ULPTX_CMD_V(ULP_TX_SC_IMM));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700165 sc->len = cpu_to_be32(roundup(copy_len, T4_ULPTX_MIN_IO));
166
167 to_dp = (u8 *)(sc + 1);
168 from_dp = (u8 *)data + i * C4IW_MAX_INLINE_SIZE;
169 if (data)
170 memcpy(to_dp, from_dp, copy_len);
171 else
172 memset(to_dp, 0, copy_len);
173 if (copy_len % T4_ULPTX_MIN_IO)
174 memset(to_dp + copy_len, 0, T4_ULPTX_MIN_IO -
175 (copy_len % T4_ULPTX_MIN_IO));
176 ret = c4iw_ofld_send(rdev, skb);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530177 skb = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700178 if (ret)
179 return ret;
180 len -= C4IW_MAX_INLINE_SIZE;
181 }
182
Steve Wiseaadc4df2010-09-10 11:15:25 -0500183 ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, 0, __func__);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700184 return ret;
185}
186
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530187static int _c4iw_write_mem_dma(struct c4iw_rdev *rdev, u32 addr, u32 len,
188 void *data, struct sk_buff *skb)
Vipul Pandya42b6a942013-03-14 05:09:01 +0000189{
190 u32 remain = len;
191 u32 dmalen;
192 int ret = 0;
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000193 dma_addr_t daddr;
194 dma_addr_t save;
195
196 daddr = dma_map_single(&rdev->lldi.pdev->dev, data, len, DMA_TO_DEVICE);
197 if (dma_mapping_error(&rdev->lldi.pdev->dev, daddr))
198 return -1;
199 save = daddr;
Vipul Pandya42b6a942013-03-14 05:09:01 +0000200
201 while (remain > inline_threshold) {
202 if (remain < T4_ULPTX_MAX_DMA) {
203 if (remain & ~T4_ULPTX_MIN_IO)
204 dmalen = remain & ~(T4_ULPTX_MIN_IO-1);
205 else
206 dmalen = remain;
207 } else
208 dmalen = T4_ULPTX_MAX_DMA;
209 remain -= dmalen;
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000210 ret = _c4iw_write_mem_dma_aligned(rdev, addr, dmalen, daddr,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530211 !remain, skb);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000212 if (ret)
213 goto out;
214 addr += dmalen >> 5;
215 data += dmalen;
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000216 daddr += dmalen;
Vipul Pandya42b6a942013-03-14 05:09:01 +0000217 }
218 if (remain)
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530219 ret = _c4iw_write_mem_inline(rdev, addr, remain, data, skb);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000220out:
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000221 dma_unmap_single(&rdev->lldi.pdev->dev, save, len, DMA_TO_DEVICE);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000222 return ret;
223}
224
225/*
226 * write len bytes of data into addr (32B aligned address)
227 * If data is NULL, clear len byte of memory to zero.
228 */
229static int write_adapter_mem(struct c4iw_rdev *rdev, u32 addr, u32 len,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530230 void *data, struct sk_buff *skb)
Vipul Pandya42b6a942013-03-14 05:09:01 +0000231{
Ganesh Goudare8213032017-02-23 12:31:43 +0530232 if (rdev->lldi.ulptx_memwrite_dsgl && use_dsgl) {
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000233 if (len > inline_threshold) {
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530234 if (_c4iw_write_mem_dma(rdev, addr, len, data, skb)) {
Joe Perches700456b2017-02-09 14:23:50 -0800235 pr_warn_ratelimited("%s: dma map failure (non fatal)\n",
236 pci_name(rdev->lldi.pdev));
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000237 return _c4iw_write_mem_inline(rdev, addr, len,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530238 data, skb);
239 } else {
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000240 return 0;
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530241 }
Vipul Pandya0e5eca72013-03-14 05:09:02 +0000242 } else
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530243 return _c4iw_write_mem_inline(rdev, addr,
244 len, data, skb);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000245 } else
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530246 return _c4iw_write_mem_inline(rdev, addr, len, data, skb);
Vipul Pandya42b6a942013-03-14 05:09:01 +0000247}
248
Steve Wisecfdda9d2010-04-21 15:30:06 -0700249/*
250 * Build and write a TPT entry.
251 * IN: stag key, pdid, perm, bind_enabled, zbva, to, len, page_size,
252 * pbl_size and pbl_addr
253 * OUT: stag index
254 */
255static int write_tpt_entry(struct c4iw_rdev *rdev, u32 reset_tpt_entry,
256 u32 *stag, u8 stag_state, u32 pdid,
257 enum fw_ri_stag_type type, enum fw_ri_mem_perms perm,
258 int bind_enabled, u32 zbva, u64 to,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530259 u64 len, u8 page_size, u32 pbl_size, u32 pbl_addr,
260 struct sk_buff *skb)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700261{
262 int err;
263 struct fw_ri_tpte tpt;
264 u32 stag_idx;
265 static atomic_t key;
266
267 if (c4iw_fatal_error(rdev))
268 return -EIO;
269
270 stag_state = stag_state > 0;
271 stag_idx = (*stag) >> 8;
272
273 if ((!reset_tpt_entry) && (*stag == T4_STAG_UNSET)) {
Vipul Pandyaec3eead2012-05-18 15:29:32 +0530274 stag_idx = c4iw_get_resource(&rdev->resource.tpt_table);
Steve Wise98a3e872014-04-09 09:38:28 -0500275 if (!stag_idx) {
276 mutex_lock(&rdev->stats.lock);
277 rdev->stats.stag.fail++;
278 mutex_unlock(&rdev->stats.lock);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700279 return -ENOMEM;
Steve Wise98a3e872014-04-09 09:38:28 -0500280 }
Vipul Pandya8d81ef32012-05-18 15:29:27 +0530281 mutex_lock(&rdev->stats.lock);
282 rdev->stats.stag.cur += 32;
283 if (rdev->stats.stag.cur > rdev->stats.stag.max)
284 rdev->stats.stag.max = rdev->stats.stag.cur;
285 mutex_unlock(&rdev->stats.lock);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700286 *stag = (stag_idx << 8) | (atomic_inc_return(&key) & 0xff);
287 }
Joe Perchesa9a42882017-02-09 14:23:51 -0800288 pr_debug("%s stag_state 0x%0x type 0x%0x pdid 0x%0x, stag_idx 0x%x\n",
289 __func__, stag_state, type, pdid, stag_idx);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700290
291 /* write TPT entry */
292 if (reset_tpt_entry)
293 memset(&tpt, 0, sizeof(tpt));
294 else {
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530295 tpt.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
296 FW_RI_TPTE_STAGKEY_V((*stag & FW_RI_TPTE_STAGKEY_M)) |
297 FW_RI_TPTE_STAGSTATE_V(stag_state) |
298 FW_RI_TPTE_STAGTYPE_V(type) | FW_RI_TPTE_PDID_V(pdid));
299 tpt.locread_to_qpid = cpu_to_be32(FW_RI_TPTE_PERM_V(perm) |
300 (bind_enabled ? FW_RI_TPTE_MWBINDEN_F : 0) |
301 FW_RI_TPTE_ADDRTYPE_V((zbva ? FW_RI_ZERO_BASED_TO :
Steve Wisecfdda9d2010-04-21 15:30:06 -0700302 FW_RI_VA_BASED_TO))|
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530303 FW_RI_TPTE_PS_V(page_size));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700304 tpt.nosnoop_pbladdr = !pbl_size ? 0 : cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530305 FW_RI_TPTE_PBLADDR_V(PBL_OFF(rdev, pbl_addr)>>3));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700306 tpt.len_lo = cpu_to_be32((u32)(len & 0xffffffffUL));
307 tpt.va_hi = cpu_to_be32((u32)(to >> 32));
308 tpt.va_lo_fbo = cpu_to_be32((u32)(to & 0xffffffffUL));
309 tpt.dca_mwbcnt_pstag = cpu_to_be32(0);
310 tpt.len_hi = cpu_to_be32((u32)(len >> 32));
311 }
312 err = write_adapter_mem(rdev, stag_idx +
313 (rdev->lldi.vr->stag.start >> 5),
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530314 sizeof(tpt), &tpt, skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700315
Vipul Pandya8d81ef32012-05-18 15:29:27 +0530316 if (reset_tpt_entry) {
Vipul Pandyaec3eead2012-05-18 15:29:32 +0530317 c4iw_put_resource(&rdev->resource.tpt_table, stag_idx);
Vipul Pandya8d81ef32012-05-18 15:29:27 +0530318 mutex_lock(&rdev->stats.lock);
319 rdev->stats.stag.cur -= 32;
320 mutex_unlock(&rdev->stats.lock);
321 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700322 return err;
323}
324
325static int write_pbl(struct c4iw_rdev *rdev, __be64 *pbl,
326 u32 pbl_addr, u32 pbl_size)
327{
328 int err;
329
Joe Perchesa9a42882017-02-09 14:23:51 -0800330 pr_debug("%s *pdb_addr 0x%x, pbl_base 0x%x, pbl_size %d\n",
331 __func__, pbl_addr, rdev->lldi.vr->pbl.start,
332 pbl_size);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700333
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530334 err = write_adapter_mem(rdev, pbl_addr >> 5, pbl_size << 3, pbl, NULL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700335 return err;
336}
337
338static int dereg_mem(struct c4iw_rdev *rdev, u32 stag, u32 pbl_size,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530339 u32 pbl_addr, struct sk_buff *skb)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700340{
341 return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530342 pbl_size, pbl_addr, skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700343}
344
345static int allocate_window(struct c4iw_rdev *rdev, u32 * stag, u32 pdid)
346{
347 *stag = T4_STAG_UNSET;
348 return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_MW, 0, 0, 0,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530349 0UL, 0, 0, 0, 0, NULL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700350}
351
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530352static int deallocate_window(struct c4iw_rdev *rdev, u32 stag,
353 struct sk_buff *skb)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700354{
355 return write_tpt_entry(rdev, 1, &stag, 0, 0, 0, 0, 0, 0, 0UL, 0, 0, 0,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530356 0, skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700357}
358
359static int allocate_stag(struct c4iw_rdev *rdev, u32 *stag, u32 pdid,
360 u32 pbl_size, u32 pbl_addr)
361{
362 *stag = T4_STAG_UNSET;
363 return write_tpt_entry(rdev, 0, stag, 0, pdid, FW_RI_STAG_NSMR, 0, 0, 0,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530364 0UL, 0, 0, pbl_size, pbl_addr, NULL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700365}
366
367static int finish_mem_reg(struct c4iw_mr *mhp, u32 stag)
368{
369 u32 mmid;
370
371 mhp->attr.state = 1;
372 mhp->attr.stag = stag;
373 mmid = stag >> 8;
374 mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
Joe Perchesa9a42882017-02-09 14:23:51 -0800375 pr_debug("%s mmid 0x%x mhp %p\n", __func__, mmid, mhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700376 return insert_handle(mhp->rhp, &mhp->rhp->mmidr, mhp, mmid);
377}
378
379static int register_mem(struct c4iw_dev *rhp, struct c4iw_pd *php,
380 struct c4iw_mr *mhp, int shift)
381{
382 u32 stag = T4_STAG_UNSET;
383 int ret;
384
385 ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, mhp->attr.pdid,
Pramod Kumar123bc2a2014-11-21 09:36:35 -0600386 FW_RI_STAG_NSMR, mhp->attr.len ?
387 mhp->attr.perms : 0,
Steve Wisecfdda9d2010-04-21 15:30:06 -0700388 mhp->attr.mw_bind_enable, mhp->attr.zbva,
Pramod Kumar123bc2a2014-11-21 09:36:35 -0600389 mhp->attr.va_fbo, mhp->attr.len ?
390 mhp->attr.len : -1, shift - 12,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530391 mhp->attr.pbl_size, mhp->attr.pbl_addr, NULL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700392 if (ret)
393 return ret;
394
395 ret = finish_mem_reg(mhp, stag);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530396 if (ret) {
Steve Wisecfdda9d2010-04-21 15:30:06 -0700397 dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530398 mhp->attr.pbl_addr, mhp->dereg_skb);
399 mhp->dereg_skb = NULL;
400 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700401 return ret;
402}
403
Steve Wisecfdda9d2010-04-21 15:30:06 -0700404static int alloc_pbl(struct c4iw_mr *mhp, int npages)
405{
406 mhp->attr.pbl_addr = c4iw_pblpool_alloc(&mhp->rhp->rdev,
407 npages << 3);
408
409 if (!mhp->attr.pbl_addr)
410 return -ENOMEM;
411
412 mhp->attr.pbl_size = npages;
413
414 return 0;
415}
416
Steve Wisecfdda9d2010-04-21 15:30:06 -0700417struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc)
418{
419 struct c4iw_dev *rhp;
420 struct c4iw_pd *php;
421 struct c4iw_mr *mhp;
422 int ret;
423 u32 stag = T4_STAG_UNSET;
424
Joe Perchesa9a42882017-02-09 14:23:51 -0800425 pr_debug("%s ib_pd %p\n", __func__, pd);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700426 php = to_c4iw_pd(pd);
427 rhp = php->rhp;
428
429 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
430 if (!mhp)
431 return ERR_PTR(-ENOMEM);
432
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530433 mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
434 if (!mhp->dereg_skb) {
435 ret = -ENOMEM;
436 goto err0;
437 }
438
Steve Wisecfdda9d2010-04-21 15:30:06 -0700439 mhp->rhp = rhp;
440 mhp->attr.pdid = php->pdid;
441 mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
442 mhp->attr.mw_bind_enable = (acc&IB_ACCESS_MW_BIND) == IB_ACCESS_MW_BIND;
443 mhp->attr.zbva = 0;
444 mhp->attr.va_fbo = 0;
445 mhp->attr.page_size = 0;
Hariprasad S6198dd82015-04-22 01:44:59 +0530446 mhp->attr.len = ~0ULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700447 mhp->attr.pbl_size = 0;
448
449 ret = write_tpt_entry(&rhp->rdev, 0, &stag, 1, php->pdid,
450 FW_RI_STAG_NSMR, mhp->attr.perms,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530451 mhp->attr.mw_bind_enable, 0, 0, ~0ULL, 0, 0, 0,
452 NULL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700453 if (ret)
454 goto err1;
455
456 ret = finish_mem_reg(mhp, stag);
457 if (ret)
458 goto err2;
459 return &mhp->ibmr;
460err2:
461 dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530462 mhp->attr.pbl_addr, mhp->dereg_skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700463err1:
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530464 kfree_skb(mhp->dereg_skb);
465err0:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700466 kfree(mhp);
467 return ERR_PTR(ret);
468}
469
470struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
471 u64 virt, int acc, struct ib_udata *udata)
472{
473 __be64 *pages;
474 int shift, n, len;
Yishai Hadaseeb84612014-01-28 13:40:15 +0200475 int i, k, entry;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700476 int err = 0;
Yishai Hadaseeb84612014-01-28 13:40:15 +0200477 struct scatterlist *sg;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700478 struct c4iw_dev *rhp;
479 struct c4iw_pd *php;
480 struct c4iw_mr *mhp;
481
Joe Perchesa9a42882017-02-09 14:23:51 -0800482 pr_debug("%s ib_pd %p\n", __func__, pd);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700483
484 if (length == ~0ULL)
485 return ERR_PTR(-EINVAL);
486
487 if ((length + start) < start)
488 return ERR_PTR(-EINVAL);
489
490 php = to_c4iw_pd(pd);
491 rhp = php->rhp;
Hariprasad Shenai2550a882014-11-21 09:36:36 -0600492
493 if (mr_exceeds_hw_limits(rhp, length))
494 return ERR_PTR(-EINVAL);
495
Steve Wisecfdda9d2010-04-21 15:30:06 -0700496 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
497 if (!mhp)
498 return ERR_PTR(-ENOMEM);
499
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530500 mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
501 if (!mhp->dereg_skb) {
502 kfree(mhp);
503 return ERR_PTR(-ENOMEM);
504 }
505
Steve Wisecfdda9d2010-04-21 15:30:06 -0700506 mhp->rhp = rhp;
507
508 mhp->umem = ib_umem_get(pd->uobject->context, start, length, acc, 0);
509 if (IS_ERR(mhp->umem)) {
510 err = PTR_ERR(mhp->umem);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530511 kfree_skb(mhp->dereg_skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700512 kfree(mhp);
513 return ERR_PTR(err);
514 }
515
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300516 shift = mhp->umem->page_shift;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700517
Yishai Hadaseeb84612014-01-28 13:40:15 +0200518 n = mhp->umem->nmap;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700519 err = alloc_pbl(mhp, n);
520 if (err)
521 goto err;
522
523 pages = (__be64 *) __get_free_page(GFP_KERNEL);
524 if (!pages) {
525 err = -ENOMEM;
526 goto err_pbl;
527 }
528
529 i = n = 0;
530
Yishai Hadaseeb84612014-01-28 13:40:15 +0200531 for_each_sg(mhp->umem->sg_head.sgl, sg, mhp->umem->nmap, entry) {
532 len = sg_dma_len(sg) >> shift;
533 for (k = 0; k < len; ++k) {
534 pages[i++] = cpu_to_be64(sg_dma_address(sg) +
Artemy Kovalyov3e7e1192017-04-05 09:23:50 +0300535 (k << shift));
Yishai Hadaseeb84612014-01-28 13:40:15 +0200536 if (i == PAGE_SIZE / sizeof *pages) {
537 err = write_pbl(&mhp->rhp->rdev,
538 pages,
539 mhp->attr.pbl_addr + (n << 3), i);
540 if (err)
541 goto pbl_done;
542 n += i;
543 i = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700544 }
545 }
Yishai Hadaseeb84612014-01-28 13:40:15 +0200546 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700547
548 if (i)
549 err = write_pbl(&mhp->rhp->rdev, pages,
550 mhp->attr.pbl_addr + (n << 3), i);
551
552pbl_done:
553 free_page((unsigned long) pages);
554 if (err)
555 goto err_pbl;
556
557 mhp->attr.pdid = php->pdid;
558 mhp->attr.zbva = 0;
559 mhp->attr.perms = c4iw_ib_to_tpt_access(acc);
560 mhp->attr.va_fbo = virt;
561 mhp->attr.page_size = shift - 12;
Steve Wise301c2c32011-06-14 20:59:21 +0000562 mhp->attr.len = length;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700563
564 err = register_mem(rhp, php, mhp, shift);
565 if (err)
566 goto err_pbl;
567
568 return &mhp->ibmr;
569
570err_pbl:
571 c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
572 mhp->attr.pbl_size << 3);
573
574err:
575 ib_umem_release(mhp->umem);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530576 kfree_skb(mhp->dereg_skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700577 kfree(mhp);
578 return ERR_PTR(err);
579}
580
Matan Barakb2a239d2016-02-29 18:05:29 +0200581struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
582 struct ib_udata *udata)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700583{
584 struct c4iw_dev *rhp;
585 struct c4iw_pd *php;
586 struct c4iw_mw *mhp;
587 u32 mmid;
588 u32 stag = 0;
589 int ret;
590
Shani Michaeli7083e422013-02-06 16:19:12 +0000591 if (type != IB_MW_TYPE_1)
592 return ERR_PTR(-EINVAL);
593
Steve Wisecfdda9d2010-04-21 15:30:06 -0700594 php = to_c4iw_pd(pd);
595 rhp = php->rhp;
596 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
597 if (!mhp)
598 return ERR_PTR(-ENOMEM);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530599
600 mhp->dereg_skb = alloc_skb(SGE_MAX_WR_LEN, GFP_KERNEL);
601 if (!mhp->dereg_skb) {
Hariprasad S56b2eca2016-06-30 11:44:33 +0530602 ret = -ENOMEM;
603 goto free_mhp;
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530604 }
605
Steve Wisecfdda9d2010-04-21 15:30:06 -0700606 ret = allocate_window(&rhp->rdev, &stag, php->pdid);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530607 if (ret)
608 goto free_skb;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700609 mhp->rhp = rhp;
610 mhp->attr.pdid = php->pdid;
611 mhp->attr.type = FW_RI_STAG_MW;
612 mhp->attr.stag = stag;
613 mmid = (stag) >> 8;
614 mhp->ibmw.rkey = stag;
615 if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
Hariprasad S56b2eca2016-06-30 11:44:33 +0530616 ret = -ENOMEM;
617 goto dealloc_win;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700618 }
Joe Perchesa9a42882017-02-09 14:23:51 -0800619 pr_debug("%s mmid 0x%x mhp %p stag 0x%x\n", __func__, mmid, mhp, stag);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700620 return &(mhp->ibmw);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530621
622dealloc_win:
623 deallocate_window(&rhp->rdev, mhp->attr.stag, mhp->dereg_skb);
624free_skb:
625 kfree_skb(mhp->dereg_skb);
626free_mhp:
627 kfree(mhp);
628 return ERR_PTR(ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700629}
630
631int c4iw_dealloc_mw(struct ib_mw *mw)
632{
633 struct c4iw_dev *rhp;
634 struct c4iw_mw *mhp;
635 u32 mmid;
636
637 mhp = to_c4iw_mw(mw);
638 rhp = mhp->rhp;
639 mmid = (mw->rkey) >> 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700640 remove_handle(rhp, &rhp->mmidr, mmid);
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530641 deallocate_window(&rhp->rdev, mhp->attr.stag, mhp->dereg_skb);
Hariprasad S56b2eca2016-06-30 11:44:33 +0530642 kfree_skb(mhp->dereg_skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700643 kfree(mhp);
Joe Perchesa9a42882017-02-09 14:23:51 -0800644 pr_debug("%s ib_mw %p mmid 0x%x ptr %p\n", __func__, mw, mmid, mhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700645 return 0;
646}
647
Sagi Grimberga2164032015-07-30 10:32:44 +0300648struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd,
649 enum ib_mr_type mr_type,
650 u32 max_num_sg)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700651{
652 struct c4iw_dev *rhp;
653 struct c4iw_pd *php;
654 struct c4iw_mr *mhp;
655 u32 mmid;
656 u32 stag = 0;
657 int ret = 0;
Sagi Grimberg8376b862015-10-13 19:11:30 +0300658 int length = roundup(max_num_sg * sizeof(u64), 32);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700659
660 php = to_c4iw_pd(pd);
661 rhp = php->rhp;
Hariprasad See30f7d2016-02-12 16:10:35 +0530662
663 if (mr_type != IB_MR_TYPE_MEM_REG ||
Steve Wised4ba61d2017-07-25 06:51:15 -0700664 max_num_sg > t4_max_fr_depth(rhp->rdev.lldi.ulptx_memwrite_dsgl &&
Hariprasad See30f7d2016-02-12 16:10:35 +0530665 use_dsgl))
666 return ERR_PTR(-EINVAL);
667
Steve Wisecfdda9d2010-04-21 15:30:06 -0700668 mhp = kzalloc(sizeof(*mhp), GFP_KERNEL);
Steve Wise841dba92010-05-20 16:57:54 -0500669 if (!mhp) {
670 ret = -ENOMEM;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700671 goto err;
Steve Wise841dba92010-05-20 16:57:54 -0500672 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700673
Sagi Grimberg8376b862015-10-13 19:11:30 +0300674 mhp->mpl = dma_alloc_coherent(&rhp->rdev.lldi.pdev->dev,
675 length, &mhp->mpl_addr, GFP_KERNEL);
676 if (!mhp->mpl) {
677 ret = -ENOMEM;
678 goto err_mpl;
679 }
680 mhp->max_mpl_len = length;
681
Steve Wisecfdda9d2010-04-21 15:30:06 -0700682 mhp->rhp = rhp;
Sagi Grimberga2164032015-07-30 10:32:44 +0300683 ret = alloc_pbl(mhp, max_num_sg);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700684 if (ret)
685 goto err1;
Sagi Grimberga2164032015-07-30 10:32:44 +0300686 mhp->attr.pbl_size = max_num_sg;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700687 ret = allocate_stag(&rhp->rdev, &stag, php->pdid,
688 mhp->attr.pbl_size, mhp->attr.pbl_addr);
689 if (ret)
690 goto err2;
691 mhp->attr.pdid = php->pdid;
692 mhp->attr.type = FW_RI_STAG_NSMR;
693 mhp->attr.stag = stag;
Steve Wise49b53a92016-09-16 07:54:52 -0700694 mhp->attr.state = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700695 mmid = (stag) >> 8;
696 mhp->ibmr.rkey = mhp->ibmr.lkey = stag;
Steve Wise841dba92010-05-20 16:57:54 -0500697 if (insert_handle(rhp, &rhp->mmidr, mhp, mmid)) {
698 ret = -ENOMEM;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700699 goto err3;
Steve Wise841dba92010-05-20 16:57:54 -0500700 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700701
Joe Perchesa9a42882017-02-09 14:23:51 -0800702 pr_debug("%s mmid 0x%x mhp %p stag 0x%x\n", __func__, mmid, mhp, stag);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700703 return &(mhp->ibmr);
704err3:
705 dereg_mem(&rhp->rdev, stag, mhp->attr.pbl_size,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530706 mhp->attr.pbl_addr, mhp->dereg_skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700707err2:
708 c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
709 mhp->attr.pbl_size << 3);
710err1:
Sagi Grimberg8376b862015-10-13 19:11:30 +0300711 dma_free_coherent(&mhp->rhp->rdev.lldi.pdev->dev,
712 mhp->max_mpl_len, mhp->mpl, mhp->mpl_addr);
713err_mpl:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700714 kfree(mhp);
715err:
716 return ERR_PTR(ret);
717}
718
Sagi Grimberg8376b862015-10-13 19:11:30 +0300719static int c4iw_set_page(struct ib_mr *ibmr, u64 addr)
720{
721 struct c4iw_mr *mhp = to_c4iw_mr(ibmr);
722
723 if (unlikely(mhp->mpl_len == mhp->max_mpl_len))
724 return -ENOMEM;
725
726 mhp->mpl[mhp->mpl_len++] = addr;
727
728 return 0;
729}
730
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200731int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700732 unsigned int *sg_offset)
Sagi Grimberg8376b862015-10-13 19:11:30 +0300733{
734 struct c4iw_mr *mhp = to_c4iw_mr(ibmr);
735
736 mhp->mpl_len = 0;
737
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200738 return ib_sg_to_pages(ibmr, sg, sg_nents, sg_offset, c4iw_set_page);
Sagi Grimberg8376b862015-10-13 19:11:30 +0300739}
740
Steve Wisecfdda9d2010-04-21 15:30:06 -0700741int c4iw_dereg_mr(struct ib_mr *ib_mr)
742{
743 struct c4iw_dev *rhp;
744 struct c4iw_mr *mhp;
745 u32 mmid;
746
Joe Perchesa9a42882017-02-09 14:23:51 -0800747 pr_debug("%s ib_mr %p\n", __func__, ib_mr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700748
749 mhp = to_c4iw_mr(ib_mr);
750 rhp = mhp->rhp;
751 mmid = mhp->attr.stag >> 8;
Vipul Pandyaec3eead2012-05-18 15:29:32 +0530752 remove_handle(rhp, &rhp->mmidr, mmid);
Sagi Grimberg8376b862015-10-13 19:11:30 +0300753 if (mhp->mpl)
754 dma_free_coherent(&mhp->rhp->rdev.lldi.pdev->dev,
755 mhp->max_mpl_len, mhp->mpl, mhp->mpl_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700756 dereg_mem(&rhp->rdev, mhp->attr.stag, mhp->attr.pbl_size,
Hariprasad S0f8ab0b2016-06-10 01:05:16 +0530757 mhp->attr.pbl_addr, mhp->dereg_skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700758 if (mhp->attr.pbl_size)
759 c4iw_pblpool_free(&mhp->rhp->rdev, mhp->attr.pbl_addr,
760 mhp->attr.pbl_size << 3);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700761 if (mhp->kva)
762 kfree((void *) (unsigned long) mhp->kva);
763 if (mhp->umem)
764 ib_umem_release(mhp->umem);
Joe Perchesa9a42882017-02-09 14:23:51 -0800765 pr_debug("%s mmid 0x%x ptr %p\n", __func__, mmid, mhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700766 kfree(mhp);
767 return 0;
768}
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700769
770void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey)
771{
772 struct c4iw_mr *mhp;
773 unsigned long flags;
774
775 spin_lock_irqsave(&rhp->lock, flags);
776 mhp = get_mhp(rhp, rkey >> 8);
777 if (mhp)
778 mhp->attr.state = 0;
779 spin_unlock_irqrestore(&rhp->lock, flags);
780}