blob: 06b2e5ad841409bbdf78bcecd095ef96c8ae34b5 [file] [log] [blame]
Stefan Roese7423d2d2012-11-26 15:46:12 +01001/*
2 * Copyright 2012 Stefan Roese
3 * Stefan Roese <sr@denx.de>
4 *
Maxime Ripard033ba3d2014-09-02 19:25:26 +02005 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
8 * whole.
Stefan Roese7423d2d2012-11-26 15:46:12 +01009 *
Maxime Ripard033ba3d2014-09-02 19:25:26 +020010 * a) This library is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version.
14 *
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
Maxime Ripard033ba3d2014-09-02 19:25:26 +020020 * Or, alternatively,
21 *
22 * b) Permission is hereby granted, free of charge, to any person
23 * obtaining a copy of this software and associated documentation
24 * files (the "Software"), to deal in the Software without
25 * restriction, including without limitation the rights to use,
26 * copy, modify, merge, publish, distribute, sublicense, and/or
27 * sell copies of the Software, and to permit persons to whom the
28 * Software is furnished to do so, subject to the following
29 * conditions:
30 *
31 * The above copyright notice and this permission notice shall be
32 * included in all copies or substantial portions of the Software.
33 *
34 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
36 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
37 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
38 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
39 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
40 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
41 * OTHER DEALINGS IN THE SOFTWARE.
Stefan Roese7423d2d2012-11-26 15:46:12 +010042 */
43
Maxime Ripard71455702014-12-16 22:59:54 +010044#include "skeleton.dtsi"
Stefan Roese7423d2d2012-11-26 15:46:12 +010045
Chen-Yu Tsai541ce2c2015-01-12 12:34:08 +080046#include <dt-bindings/thermal/thermal.h>
47
Maxime Ripard1f9f6a72014-12-16 22:59:56 +010048#include <dt-bindings/dma/sun4i-a10.h>
Maxime Ripard092a0c32014-12-16 22:59:57 +010049#include <dt-bindings/pinctrl/sun4i-a10.h>
Stefan Roese7423d2d2012-11-26 15:46:12 +010050
51/ {
Maxime Ripard69144e32013-03-13 20:07:37 +010052 interrupt-parent = <&intc>;
53
Emilio Lópeze751cce2013-11-16 15:17:29 -030054 aliases {
55 ethernet0 = &emac;
56 };
57
Hans de Goede5790d4e2014-11-14 16:34:34 +010058 chosen {
59 #address-cells = <1>;
60 #size-cells = <1>;
61 ranges;
62
Hans de Goedea9f8cda2014-11-18 12:07:13 +010063 framebuffer@0 {
Maxime Ripardd8cacaa2015-05-03 11:53:07 +020064 compatible = "allwinner,simple-framebuffer",
65 "simple-framebuffer";
Hans de Goedea9f8cda2014-11-18 12:07:13 +010066 allwinner,pipeline = "de_be0-lcd0-hdmi";
Hans de Goede678e75d2014-11-16 17:09:32 +010067 clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
68 <&ahb_gates 44>;
Hans de Goede5790d4e2014-11-14 16:34:34 +010069 status = "disabled";
70 };
Hans de Goede8cedd662015-01-19 14:01:17 +010071
72 framebuffer@1 {
Maxime Ripardd8cacaa2015-05-03 11:53:07 +020073 compatible = "allwinner,simple-framebuffer",
74 "simple-framebuffer";
Hans de Goede8cedd662015-01-19 14:01:17 +010075 allwinner,pipeline = "de_fe0-de_be0-lcd0-hdmi";
76 clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
77 <&ahb_gates 44>, <&ahb_gates 46>;
78 status = "disabled";
79 };
Hans de Goedefd18c7e2015-01-19 14:05:12 +010080
81 framebuffer@2 {
82 compatible = "allwinner,simple-framebuffer",
83 "simple-framebuffer";
84 allwinner,pipeline = "de_fe0-de_be0-lcd0";
85 clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>,
86 <&ahb_gates 46>;
87 status = "disabled";
88 };
89
90 framebuffer@3 {
91 compatible = "allwinner,simple-framebuffer",
92 "simple-framebuffer";
93 allwinner,pipeline = "de_fe0-de_be0-lcd0-tve0";
94 clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
95 <&ahb_gates 44>, <&ahb_gates 46>;
96 status = "disabled";
97 };
Hans de Goede5790d4e2014-11-14 16:34:34 +010098 };
99
Maxime Ripard69144e32013-03-13 20:07:37 +0100100 cpus {
Arnd Bergmann8b2efa892013-06-10 16:48:36 +0200101 #address-cells = <1>;
102 #size-cells = <0>;
Chen-Yu Tsai7294be52015-01-06 10:35:23 +0800103 cpu0: cpu@0 {
Lorenzo Pieralisi14c44aa2013-04-18 18:41:57 +0100104 device_type = "cpu";
Maxime Ripard69144e32013-03-13 20:07:37 +0100105 compatible = "arm,cortex-a8";
Lorenzo Pieralisi14c44aa2013-04-18 18:41:57 +0100106 reg = <0x0>;
Chen-Yu Tsai7294be52015-01-06 10:35:23 +0800107 clocks = <&cpu>;
108 clock-latency = <244144>; /* 8 32k periods */
109 operating-points = <
110 /* kHz uV */
Chen-Yu Tsai7294be52015-01-06 10:35:23 +0800111 1008000 1400000
112 912000 1350000
113 864000 1300000
114 624000 1250000
115 >;
116 #cooling-cells = <2>;
117 cooling-min-level = <0>;
Chen-Yu Tsai370a9b52015-03-25 00:53:27 +0800118 cooling-max-level = <3>;
Maxime Ripard69144e32013-03-13 20:07:37 +0100119 };
120 };
121
Chen-Yu Tsai541ce2c2015-01-12 12:34:08 +0800122 thermal-zones {
123 cpu_thermal {
124 /* milliseconds */
125 polling-delay-passive = <250>;
126 polling-delay = <1000>;
127 thermal-sensors = <&rtp>;
128
129 cooling-maps {
130 map0 {
131 trip = <&cpu_alert0>;
132 cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
133 };
134 };
135
136 trips {
137 cpu_alert0: cpu_alert0 {
138 /* milliCelsius */
139 temperature = <850000>;
140 hysteresis = <2000>;
141 type = "passive";
142 };
143
144 cpu_crit: cpu_crit {
145 /* milliCelsius */
146 temperature = <100000>;
147 hysteresis = <2000>;
148 type = "critical";
149 };
150 };
Stefan Roese7423d2d2012-11-26 15:46:12 +0100151 };
152 };
153
154 memory {
155 reg = <0x40000000 0x80000000>;
156 };
Maxime Ripard874b4e42013-01-26 15:36:54 +0100157
Maxime Ripard69144e32013-03-13 20:07:37 +0100158 clocks {
159 #address-cells = <1>;
160 #size-cells = <1>;
161 ranges;
162
163 /*
164 * This is a dummy clock, to be used as placeholder on
165 * other mux clocks when a specific parent clock is not
166 * yet implemented. It should be dropped when the driver
167 * is complete.
168 */
169 dummy: dummy {
170 #clock-cells = <0>;
171 compatible = "fixed-clock";
172 clock-frequency = <0>;
173 };
174
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800175 osc24M: clk@01c20050 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100176 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100177 compatible = "allwinner,sun4i-a10-osc-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100178 reg = <0x01c20050 0x4>;
Emilio López92fd6e02013-04-09 10:48:04 -0300179 clock-frequency = <24000000>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800180 clock-output-names = "osc24M";
Maxime Ripard69144e32013-03-13 20:07:37 +0100181 };
182
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800183 osc32k: clk@0 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100184 #clock-cells = <0>;
185 compatible = "fixed-clock";
186 clock-frequency = <32768>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800187 clock-output-names = "osc32k";
Maxime Ripard69144e32013-03-13 20:07:37 +0100188 };
189
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800190 pll1: clk@01c20000 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100191 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100192 compatible = "allwinner,sun4i-a10-pll1-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100193 reg = <0x01c20000 0x4>;
194 clocks = <&osc24M>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800195 clock-output-names = "pll1";
Maxime Ripard69144e32013-03-13 20:07:37 +0100196 };
197
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800198 pll4: clk@01c20018 {
Emilio Lópezec5589f2013-12-23 00:32:35 -0300199 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100200 compatible = "allwinner,sun4i-a10-pll1-clk";
Emilio Lópezec5589f2013-12-23 00:32:35 -0300201 reg = <0x01c20018 0x4>;
202 clocks = <&osc24M>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800203 clock-output-names = "pll4";
Emilio Lópezec5589f2013-12-23 00:32:35 -0300204 };
205
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800206 pll5: clk@01c20020 {
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300207 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100208 compatible = "allwinner,sun4i-a10-pll5-clk";
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300209 reg = <0x01c20020 0x4>;
210 clocks = <&osc24M>;
211 clock-output-names = "pll5_ddr", "pll5_other";
212 };
213
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800214 pll6: clk@01c20028 {
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300215 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100216 compatible = "allwinner,sun4i-a10-pll6-clk";
Emilio Lópezc3e5e662013-12-23 00:32:38 -0300217 reg = <0x01c20028 0x4>;
218 clocks = <&osc24M>;
219 clock-output-names = "pll6_sata", "pll6_other", "pll6";
220 };
221
Maxime Ripard69144e32013-03-13 20:07:37 +0100222 /* dummy is 200M */
223 cpu: cpu@01c20054 {
224 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100225 compatible = "allwinner,sun4i-a10-cpu-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100226 reg = <0x01c20054 0x4>;
227 clocks = <&osc32k>, <&osc24M>, <&pll1>, <&dummy>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800228 clock-output-names = "cpu";
Maxime Ripard69144e32013-03-13 20:07:37 +0100229 };
230
231 axi: axi@01c20054 {
232 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100233 compatible = "allwinner,sun4i-a10-axi-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100234 reg = <0x01c20054 0x4>;
235 clocks = <&cpu>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800236 clock-output-names = "axi";
Maxime Ripard69144e32013-03-13 20:07:37 +0100237 };
238
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800239 axi_gates: clk@01c2005c {
Maxime Ripard69144e32013-03-13 20:07:37 +0100240 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100241 compatible = "allwinner,sun4i-a10-axi-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100242 reg = <0x01c2005c 0x4>;
243 clocks = <&axi>;
244 clock-output-names = "axi_dram";
245 };
246
247 ahb: ahb@01c20054 {
248 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100249 compatible = "allwinner,sun4i-a10-ahb-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100250 reg = <0x01c20054 0x4>;
251 clocks = <&axi>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800252 clock-output-names = "ahb";
Maxime Ripard69144e32013-03-13 20:07:37 +0100253 };
254
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800255 ahb_gates: clk@01c20060 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100256 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100257 compatible = "allwinner,sun4i-a10-ahb-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100258 reg = <0x01c20060 0x8>;
259 clocks = <&ahb>;
260 clock-output-names = "ahb_usb0", "ahb_ehci0",
261 "ahb_ohci0", "ahb_ehci1", "ahb_ohci1", "ahb_ss",
262 "ahb_dma", "ahb_bist", "ahb_mmc0", "ahb_mmc1",
263 "ahb_mmc2", "ahb_mmc3", "ahb_ms", "ahb_nand",
264 "ahb_sdram", "ahb_ace", "ahb_emac", "ahb_ts",
265 "ahb_spi0", "ahb_spi1", "ahb_spi2", "ahb_spi3",
266 "ahb_pata", "ahb_sata", "ahb_gps", "ahb_ve",
267 "ahb_tvd", "ahb_tve0", "ahb_tve1", "ahb_lcd0",
268 "ahb_lcd1", "ahb_csi0", "ahb_csi1", "ahb_hdmi",
269 "ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
270 "ahb_de_fe1", "ahb_mp", "ahb_mali400";
271 };
272
273 apb0: apb0@01c20054 {
274 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100275 compatible = "allwinner,sun4i-a10-apb0-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100276 reg = <0x01c20054 0x4>;
277 clocks = <&ahb>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800278 clock-output-names = "apb0";
Maxime Ripard69144e32013-03-13 20:07:37 +0100279 };
280
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800281 apb0_gates: clk@01c20068 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100282 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100283 compatible = "allwinner,sun4i-a10-apb0-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100284 reg = <0x01c20068 0x4>;
285 clocks = <&apb0>;
286 clock-output-names = "apb0_codec", "apb0_spdif",
287 "apb0_ac97", "apb0_iis", "apb0_pio", "apb0_ir0",
288 "apb0_ir1", "apb0_keypad";
289 };
290
Emilio Lópezacbcc0f2014-11-06 11:40:30 +0800291 apb1: clk@01c20058 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100292 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100293 compatible = "allwinner,sun4i-a10-apb1-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100294 reg = <0x01c20058 0x4>;
Emilio Lópezacbcc0f2014-11-06 11:40:30 +0800295 clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800296 clock-output-names = "apb1";
Maxime Ripard69144e32013-03-13 20:07:37 +0100297 };
298
Chen-Yu Tsaidfb12c02014-02-03 09:51:41 +0800299 apb1_gates: clk@01c2006c {
Maxime Ripard69144e32013-03-13 20:07:37 +0100300 #clock-cells = <1>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100301 compatible = "allwinner,sun4i-a10-apb1-gates-clk";
Maxime Ripard69144e32013-03-13 20:07:37 +0100302 reg = <0x01c2006c 0x4>;
303 clocks = <&apb1>;
304 clock-output-names = "apb1_i2c0", "apb1_i2c1",
305 "apb1_i2c2", "apb1_can", "apb1_scr",
306 "apb1_ps20", "apb1_ps21", "apb1_uart0",
307 "apb1_uart1", "apb1_uart2", "apb1_uart3",
308 "apb1_uart4", "apb1_uart5", "apb1_uart6",
309 "apb1_uart7";
310 };
Emilio López4b756ff2013-12-23 00:32:41 -0300311
312 nand_clk: clk@01c20080 {
313 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100314 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300315 reg = <0x01c20080 0x4>;
316 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
317 clock-output-names = "nand";
318 };
319
320 ms_clk: clk@01c20084 {
321 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100322 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300323 reg = <0x01c20084 0x4>;
324 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
325 clock-output-names = "ms";
326 };
327
328 mmc0_clk: clk@01c20088 {
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200329 #clock-cells = <1>;
330 compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300331 reg = <0x01c20088 0x4>;
332 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200333 clock-output-names = "mmc0",
334 "mmc0_output",
335 "mmc0_sample";
Emilio López4b756ff2013-12-23 00:32:41 -0300336 };
337
338 mmc1_clk: clk@01c2008c {
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200339 #clock-cells = <1>;
340 compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300341 reg = <0x01c2008c 0x4>;
342 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200343 clock-output-names = "mmc1",
344 "mmc1_output",
345 "mmc1_sample";
Emilio López4b756ff2013-12-23 00:32:41 -0300346 };
347
348 mmc2_clk: clk@01c20090 {
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200349 #clock-cells = <1>;
350 compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300351 reg = <0x01c20090 0x4>;
352 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200353 clock-output-names = "mmc2",
354 "mmc2_output",
355 "mmc2_sample";
Emilio López4b756ff2013-12-23 00:32:41 -0300356 };
357
358 mmc3_clk: clk@01c20094 {
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200359 #clock-cells = <1>;
360 compatible = "allwinner,sun4i-a10-mmc-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300361 reg = <0x01c20094 0x4>;
362 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200363 clock-output-names = "mmc3",
364 "mmc3_output",
365 "mmc3_sample";
Emilio López4b756ff2013-12-23 00:32:41 -0300366 };
367
368 ts_clk: clk@01c20098 {
369 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100370 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300371 reg = <0x01c20098 0x4>;
372 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
373 clock-output-names = "ts";
374 };
375
376 ss_clk: clk@01c2009c {
377 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100378 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300379 reg = <0x01c2009c 0x4>;
380 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
381 clock-output-names = "ss";
382 };
383
384 spi0_clk: clk@01c200a0 {
385 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100386 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300387 reg = <0x01c200a0 0x4>;
388 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
389 clock-output-names = "spi0";
390 };
391
392 spi1_clk: clk@01c200a4 {
393 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100394 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300395 reg = <0x01c200a4 0x4>;
396 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
397 clock-output-names = "spi1";
398 };
399
400 spi2_clk: clk@01c200a8 {
401 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100402 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300403 reg = <0x01c200a8 0x4>;
404 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
405 clock-output-names = "spi2";
406 };
407
408 pata_clk: clk@01c200ac {
409 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100410 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300411 reg = <0x01c200ac 0x4>;
412 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
413 clock-output-names = "pata";
414 };
415
416 ir0_clk: clk@01c200b0 {
417 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100418 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300419 reg = <0x01c200b0 0x4>;
420 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
421 clock-output-names = "ir0";
422 };
423
424 ir1_clk: clk@01c200b4 {
425 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100426 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300427 reg = <0x01c200b4 0x4>;
428 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
429 clock-output-names = "ir1";
430 };
431
Roman Byshko0076c8b2014-02-07 16:21:51 +0100432 usb_clk: clk@01c200cc {
433 #clock-cells = <1>;
434 #reset-cells = <1>;
435 compatible = "allwinner,sun4i-a10-usb-clk";
436 reg = <0x01c200cc 0x4>;
437 clocks = <&pll6 1>;
Maxime Ripardd8cacaa2015-05-03 11:53:07 +0200438 clock-output-names = "usb_ohci0", "usb_ohci1",
439 "usb_phy";
Roman Byshko0076c8b2014-02-07 16:21:51 +0100440 };
441
Emilio López4b756ff2013-12-23 00:32:41 -0300442 spi3_clk: clk@01c200d4 {
443 #clock-cells = <0>;
Maxime Ripardbf6534a2014-02-06 09:55:58 +0100444 compatible = "allwinner,sun4i-a10-mod0-clk";
Emilio López4b756ff2013-12-23 00:32:41 -0300445 reg = <0x01c200d4 0x4>;
446 clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
447 clock-output-names = "spi3";
448 };
Maxime Ripard69144e32013-03-13 20:07:37 +0100449 };
450
Hans de Goede6d92b802015-03-26 15:53:42 +0100451 /*
452 * Note we use the address where the mmio registers start, not where
453 * the SRAM blocks start, this cannot be changed because that would be
454 * a devicetree ABI change.
455 */
Maxime Ripardb74aec12013-08-03 16:07:36 +0200456 soc@01c00000 {
Maxime Ripard69144e32013-03-13 20:07:37 +0100457 compatible = "simple-bus";
458 #address-cells = <1>;
459 #size-cells = <1>;
Maxime Ripard69144e32013-03-13 20:07:37 +0100460 ranges;
461
Hans de Goede6d92b802015-03-26 15:53:42 +0100462 sram@00000000 {
463 compatible = "allwinner,sun4i-a10-sram";
464 reg = <0x00000000 0x4000>;
465 allwinner,sram-name = "A1";
466 };
467
468 sram@00004000 {
469 compatible = "allwinner,sun4i-a10-sram";
470 reg = <0x00004000 0x4000>;
471 allwinner,sram-name = "A2";
472 };
473
474 sram@00008000 {
475 compatible = "allwinner,sun4i-a10-sram";
476 reg = <0x00008000 0x4000>;
477 allwinner,sram-name = "A3-A4";
478 };
479
480 sram@00010000 {
481 compatible = "allwinner,sun4i-a10-sram";
482 reg = <0x00010000 0x1000>;
483 allwinner,sram-name = "D";
484 };
485
486 sram-controller@01c00000 {
487 compatible = "allwinner,sun4i-a10-sram-controller";
488 reg = <0x01c00000 0x30>;
489 };
490
Emilio López1324f532014-08-04 17:09:57 -0300491 dma: dma-controller@01c02000 {
492 compatible = "allwinner,sun4i-a10-dma";
493 reg = <0x01c02000 0x1000>;
494 interrupts = <27>;
495 clocks = <&ahb_gates 6>;
496 #dma-cells = <2>;
497 };
498
Maxime Ripard65918e22014-02-22 22:35:55 +0100499 spi0: spi@01c05000 {
500 compatible = "allwinner,sun4i-a10-spi";
501 reg = <0x01c05000 0x1000>;
502 interrupts = <10>;
503 clocks = <&ahb_gates 20>, <&spi0_clk>;
504 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100505 dmas = <&dma SUN4I_DMA_DEDICATED 27>,
506 <&dma SUN4I_DMA_DEDICATED 26>;
Emilio López4192ff82014-08-04 17:10:00 -0300507 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100508 status = "disabled";
509 #address-cells = <1>;
510 #size-cells = <0>;
511 };
512
513 spi1: spi@01c06000 {
514 compatible = "allwinner,sun4i-a10-spi";
515 reg = <0x01c06000 0x1000>;
516 interrupts = <11>;
517 clocks = <&ahb_gates 21>, <&spi1_clk>;
518 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100519 dmas = <&dma SUN4I_DMA_DEDICATED 9>,
520 <&dma SUN4I_DMA_DEDICATED 8>;
Emilio López4192ff82014-08-04 17:10:00 -0300521 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100522 status = "disabled";
523 #address-cells = <1>;
524 #size-cells = <0>;
525 };
526
Maxime Riparde38afcb2013-05-30 03:49:23 +0000527 emac: ethernet@01c0b000 {
Maxime Ripard1c70e092014-02-02 14:49:13 +0100528 compatible = "allwinner,sun4i-a10-emac";
Maxime Riparde38afcb2013-05-30 03:49:23 +0000529 reg = <0x01c0b000 0x1000>;
530 interrupts = <55>;
531 clocks = <&ahb_gates 17>;
532 status = "disabled";
533 };
534
Aleksei Mamlin92395f52015-01-19 22:35:22 +0300535 mdio: mdio@01c0b080 {
Maxime Ripard1c70e092014-02-02 14:49:13 +0100536 compatible = "allwinner,sun4i-a10-mdio";
Maxime Riparde38afcb2013-05-30 03:49:23 +0000537 reg = <0x01c0b080 0x14>;
538 status = "disabled";
539 #address-cells = <1>;
540 #size-cells = <0>;
541 };
542
David Lanzendörferb258b362014-05-02 17:57:18 +0200543 mmc0: mmc@01c0f000 {
544 compatible = "allwinner,sun4i-a10-mmc";
545 reg = <0x01c0f000 0x1000>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200546 clocks = <&ahb_gates 8>,
547 <&mmc0_clk 0>,
548 <&mmc0_clk 1>,
549 <&mmc0_clk 2>;
550 clock-names = "ahb",
551 "mmc",
552 "output",
553 "sample";
David Lanzendörferb258b362014-05-02 17:57:18 +0200554 interrupts = <32>;
555 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100556 #address-cells = <1>;
557 #size-cells = <0>;
David Lanzendörferb258b362014-05-02 17:57:18 +0200558 };
559
560 mmc1: mmc@01c10000 {
561 compatible = "allwinner,sun4i-a10-mmc";
562 reg = <0x01c10000 0x1000>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200563 clocks = <&ahb_gates 9>,
564 <&mmc1_clk 0>,
565 <&mmc1_clk 1>,
566 <&mmc1_clk 2>;
567 clock-names = "ahb",
568 "mmc",
569 "output",
570 "sample";
David Lanzendörferb258b362014-05-02 17:57:18 +0200571 interrupts = <33>;
572 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100573 #address-cells = <1>;
574 #size-cells = <0>;
David Lanzendörferb258b362014-05-02 17:57:18 +0200575 };
576
577 mmc2: mmc@01c11000 {
578 compatible = "allwinner,sun4i-a10-mmc";
579 reg = <0x01c11000 0x1000>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200580 clocks = <&ahb_gates 10>,
581 <&mmc2_clk 0>,
582 <&mmc2_clk 1>,
583 <&mmc2_clk 2>;
584 clock-names = "ahb",
585 "mmc",
586 "output",
587 "sample";
David Lanzendörferb258b362014-05-02 17:57:18 +0200588 interrupts = <34>;
589 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100590 #address-cells = <1>;
591 #size-cells = <0>;
David Lanzendörferb258b362014-05-02 17:57:18 +0200592 };
593
594 mmc3: mmc@01c12000 {
595 compatible = "allwinner,sun4i-a10-mmc";
596 reg = <0x01c12000 0x1000>;
Maxime Ripardd8c3a392014-07-11 19:39:06 +0200597 clocks = <&ahb_gates 11>,
598 <&mmc3_clk 0>,
599 <&mmc3_clk 1>,
600 <&mmc3_clk 2>;
601 clock-names = "ahb",
602 "mmc",
603 "output",
604 "sample";
David Lanzendörferb258b362014-05-02 17:57:18 +0200605 interrupts = <35>;
606 status = "disabled";
Hans de Goede4c1bb9c2015-03-10 16:27:09 +0100607 #address-cells = <1>;
608 #size-cells = <0>;
David Lanzendörferb258b362014-05-02 17:57:18 +0200609 };
610
Roman Byshko6ab1ce22014-03-01 20:26:23 +0100611 usbphy: phy@01c13400 {
612 #phy-cells = <1>;
613 compatible = "allwinner,sun4i-a10-usb-phy";
614 reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
615 reg-names = "phy_ctrl", "pmu1", "pmu2";
616 clocks = <&usb_clk 8>;
617 clock-names = "usb_phy";
Chen-Yu Tsai4dba4182014-12-18 19:10:35 +0800618 resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
619 reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
Roman Byshko6ab1ce22014-03-01 20:26:23 +0100620 status = "disabled";
621 };
622
623 ehci0: usb@01c14000 {
624 compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
625 reg = <0x01c14000 0x100>;
626 interrupts = <39>;
627 clocks = <&ahb_gates 1>;
628 phys = <&usbphy 1>;
629 phy-names = "usb";
630 status = "disabled";
631 };
632
633 ohci0: usb@01c14400 {
634 compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
635 reg = <0x01c14400 0x100>;
636 interrupts = <64>;
637 clocks = <&usb_clk 6>, <&ahb_gates 2>;
638 phys = <&usbphy 1>;
639 phy-names = "usb";
640 status = "disabled";
641 };
642
Maxime Ripard65918e22014-02-22 22:35:55 +0100643 spi2: spi@01c17000 {
644 compatible = "allwinner,sun4i-a10-spi";
645 reg = <0x01c17000 0x1000>;
646 interrupts = <12>;
647 clocks = <&ahb_gates 22>, <&spi2_clk>;
648 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100649 dmas = <&dma SUN4I_DMA_DEDICATED 29>,
650 <&dma SUN4I_DMA_DEDICATED 28>;
Emilio López4192ff82014-08-04 17:10:00 -0300651 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100652 status = "disabled";
653 #address-cells = <1>;
654 #size-cells = <0>;
655 };
656
Oliver Schinagl248bd1e2014-03-01 20:26:21 +0100657 ahci: sata@01c18000 {
658 compatible = "allwinner,sun4i-a10-ahci";
659 reg = <0x01c18000 0x1000>;
660 interrupts = <56>;
661 clocks = <&pll6 0>, <&ahb_gates 25>;
662 status = "disabled";
663 };
664
Roman Byshko6ab1ce22014-03-01 20:26:23 +0100665 ehci1: usb@01c1c000 {
666 compatible = "allwinner,sun4i-a10-ehci", "generic-ehci";
667 reg = <0x01c1c000 0x100>;
668 interrupts = <40>;
669 clocks = <&ahb_gates 3>;
670 phys = <&usbphy 2>;
671 phy-names = "usb";
672 status = "disabled";
673 };
674
675 ohci1: usb@01c1c400 {
676 compatible = "allwinner,sun4i-a10-ohci", "generic-ohci";
677 reg = <0x01c1c400 0x100>;
678 interrupts = <65>;
679 clocks = <&usb_clk 7>, <&ahb_gates 4>;
680 phys = <&usbphy 2>;
681 phy-names = "usb";
682 status = "disabled";
683 };
684
Maxime Ripard65918e22014-02-22 22:35:55 +0100685 spi3: spi@01c1f000 {
686 compatible = "allwinner,sun4i-a10-spi";
687 reg = <0x01c1f000 0x1000>;
688 interrupts = <50>;
689 clocks = <&ahb_gates 23>, <&spi3_clk>;
690 clock-names = "ahb", "mod";
Maxime Ripard1f9f6a72014-12-16 22:59:56 +0100691 dmas = <&dma SUN4I_DMA_DEDICATED 31>,
692 <&dma SUN4I_DMA_DEDICATED 30>;
Emilio López4192ff82014-08-04 17:10:00 -0300693 dma-names = "rx", "tx";
Maxime Ripard65918e22014-02-22 22:35:55 +0100694 status = "disabled";
695 #address-cells = <1>;
696 #size-cells = <0>;
697 };
698
Maxime Ripard69144e32013-03-13 20:07:37 +0100699 intc: interrupt-controller@01c20400 {
Maxime Ripard09504a72014-02-07 21:50:26 +0100700 compatible = "allwinner,sun4i-a10-ic";
Maxime Ripard69144e32013-03-13 20:07:37 +0100701 reg = <0x01c20400 0x400>;
702 interrupt-controller;
703 #interrupt-cells = <1>;
704 };
705
Maxime Riparde10911e2013-01-27 19:26:05 +0100706 pio: pinctrl@01c20800 {
Maxime Ripard874b4e42013-01-26 15:36:54 +0100707 compatible = "allwinner,sun4i-a10-pinctrl";
708 reg = <0x01c20800 0x400>;
Maxime Ripard39138bc2013-04-06 15:00:48 +0200709 interrupts = <28>;
Emilio López36386d62013-03-27 18:20:41 -0300710 clocks = <&apb0_gates 5>;
Maxime Riparde10911e2013-01-27 19:26:05 +0100711 gpio-controller;
Maxime Ripard39138bc2013-04-06 15:00:48 +0200712 interrupt-controller;
Chen-Yu Tsai7d4ff962014-06-30 23:57:51 +0200713 #interrupt-cells = <2>;
Maxime Ripard874b4e42013-01-26 15:36:54 +0100714 #size-cells = <0>;
Maxime Riparde10911e2013-01-27 19:26:05 +0100715 #gpio-cells = <3>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100716
Alexandre Belloni1d5726e2014-04-28 18:17:10 +0200717 pwm0_pins_a: pwm0@0 {
718 allwinner,pins = "PB2";
719 allwinner,function = "pwm";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100720 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
721 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandre Belloni1d5726e2014-04-28 18:17:10 +0200722 };
723
724 pwm1_pins_a: pwm1@0 {
725 allwinner,pins = "PI3";
726 allwinner,function = "pwm";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100727 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
728 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandre Belloni1d5726e2014-04-28 18:17:10 +0200729 };
730
Maxime Ripard581981b2013-01-26 15:36:55 +0100731 uart0_pins_a: uart0@0 {
732 allwinner,pins = "PB22", "PB23";
733 allwinner,function = "uart0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100734 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
735 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100736 };
737
738 uart0_pins_b: uart0@1 {
739 allwinner,pins = "PF2", "PF4";
740 allwinner,function = "uart0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100741 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
742 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100743 };
744
745 uart1_pins_a: uart1@0 {
746 allwinner,pins = "PA10", "PA11";
747 allwinner,function = "uart1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100748 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
749 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard581981b2013-01-26 15:36:55 +0100750 };
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100751
752 i2c0_pins_a: i2c0@0 {
753 allwinner,pins = "PB0", "PB1";
754 allwinner,function = "i2c0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100755 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
756 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100757 };
758
759 i2c1_pins_a: i2c1@0 {
760 allwinner,pins = "PB18", "PB19";
761 allwinner,function = "i2c1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100762 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
763 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100764 };
765
766 i2c2_pins_a: i2c2@0 {
767 allwinner,pins = "PB20", "PB21";
768 allwinner,function = "i2c2";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100769 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
770 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard27cce4f2013-03-10 13:44:38 +0100771 };
Linus Torvalds496322b2013-07-09 18:24:39 -0700772
Maxime Ripardb21da662013-05-30 03:49:22 +0000773 emac_pins_a: emac0@0 {
774 allwinner,pins = "PA0", "PA1", "PA2",
775 "PA3", "PA4", "PA5", "PA6",
776 "PA7", "PA8", "PA9", "PA10",
777 "PA11", "PA12", "PA13", "PA14",
778 "PA15", "PA16";
779 allwinner,function = "emac";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100780 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
781 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripardb21da662013-05-30 03:49:22 +0000782 };
Hans de Goedeb5f86a32014-05-02 17:57:19 +0200783
784 mmc0_pins_a: mmc0@0 {
Maxime Ripardd8cacaa2015-05-03 11:53:07 +0200785 allwinner,pins = "PF0", "PF1", "PF2",
786 "PF3", "PF4", "PF5";
Hans de Goedeb5f86a32014-05-02 17:57:19 +0200787 allwinner,function = "mmc0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100788 allwinner,drive = <SUN4I_PINCTRL_30_MA>;
789 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Hans de Goedeb5f86a32014-05-02 17:57:19 +0200790 };
791
792 mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
793 allwinner,pins = "PH1";
794 allwinner,function = "gpio_in";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100795 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
796 allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
Hans de Goedeb5f86a32014-05-02 17:57:19 +0200797 };
Hans de Goedea4e10992014-06-30 23:57:58 +0200798
Marcus Cooper469a22e2015-05-02 13:36:20 +0200799 ir0_rx_pins_a: ir0@0 {
800 allwinner,pins = "PB4";
Hans de Goedea4e10992014-06-30 23:57:58 +0200801 allwinner,function = "ir0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100802 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
803 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Hans de Goedea4e10992014-06-30 23:57:58 +0200804 };
805
Marcus Cooper469a22e2015-05-02 13:36:20 +0200806 ir0_tx_pins_a: ir0@1 {
807 allwinner,pins = "PB3";
808 allwinner,function = "ir0";
809 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
810 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
811 };
812
813 ir1_rx_pins_a: ir1@0 {
814 allwinner,pins = "PB23";
815 allwinner,function = "ir1";
816 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
817 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
818 };
819
820 ir1_tx_pins_a: ir1@1 {
821 allwinner,pins = "PB22";
Hans de Goedea4e10992014-06-30 23:57:58 +0200822 allwinner,function = "ir1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100823 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
824 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Hans de Goedea4e10992014-06-30 23:57:58 +0200825 };
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600826
827 spi0_pins_a: spi0@0 {
828 allwinner,pins = "PI10", "PI11", "PI12", "PI13";
829 allwinner,function = "spi0";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100830 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
831 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600832 };
833
834 spi1_pins_a: spi1@0 {
835 allwinner,pins = "PI16", "PI17", "PI18", "PI19";
836 allwinner,function = "spi1";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100837 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
838 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600839 };
840
841 spi2_pins_a: spi2@0 {
842 allwinner,pins = "PB14", "PB15", "PB16", "PB17";
843 allwinner,function = "spi2";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100844 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
845 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600846 };
847
848 spi2_pins_b: spi2@1 {
849 allwinner,pins = "PC19", "PC20", "PC21", "PC22";
850 allwinner,function = "spi2";
Maxime Ripard092a0c32014-12-16 22:59:57 +0100851 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
852 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Alexandru Gagniucec66d0b2014-12-08 04:14:01 -0600853 };
Vishnu Patekar1e8d1562015-01-25 19:10:09 +0530854
855 ps20_pins_a: ps20@0 {
856 allwinner,pins = "PI20", "PI21";
857 allwinner,function = "ps2";
858 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
859 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
860 };
861
862 ps21_pins_a: ps21@0 {
863 allwinner,pins = "PH12", "PH13";
864 allwinner,function = "ps2";
865 allwinner,drive = <SUN4I_PINCTRL_10_MA>;
866 allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
Maxime Ripard69144e32013-03-13 20:07:37 +0100867 };
Carlo Caioneb5d905c2013-10-16 20:30:26 +0200868 };
Maxime Ripard5fc4bc82014-04-03 14:50:03 -0700869
Carlo Caioneb5d905c2013-10-16 20:30:26 +0200870 timer@01c20c00 {
871 compatible = "allwinner,sun4i-a10-timer";
872 reg = <0x01c20c00 0x90>;
873 interrupts = <22>;
Alexandre Belloni4b57a392014-04-28 18:17:11 +0200874 clocks = <&osc24M>;
875 };
876
877 wdt: watchdog@01c20c90 {
878 compatible = "allwinner,sun4i-a10-wdt";
879 reg = <0x01c20c90 0x10>;
880 };
881
Oliver Schinagl2bad9692013-09-03 12:33:28 +0200882 rtc: rtc@01c20d00 {
Maxime Ripard043d56e2014-02-07 22:20:40 +0100883 compatible = "allwinner,sun4i-a10-rtc";
Oliver Schinagl2bad9692013-09-03 12:33:28 +0200884 reg = <0x01c20d00 0x20>;
885 interrupts = <24>;
886 };
Hans de Goede57c88392013-12-31 17:20:50 +0100887
Maxime Ripard40dd8f32014-02-02 14:52:40 +0100888 pwm: pwm@01c20e00 {
Hans de Goede57c88392013-12-31 17:20:50 +0100889 compatible = "allwinner,sun4i-a10-pwm";
890 reg = <0x01c20e00 0xc>;
891 clocks = <&osc24M>;
892 #pwm-cells = <3>;
Maxime Ripard89b3c992013-02-20 17:25:03 -0800893 status = "disabled";
894 };
895
Hans de Goedea4e10992014-06-30 23:57:58 +0200896 ir0: ir@01c21800 {
897 compatible = "allwinner,sun4i-a10-ir";
898 clocks = <&apb0_gates 6>, <&ir0_clk>;
899 clock-names = "apb", "ir";
900 interrupts = <5>;
901 reg = <0x01c21800 0x40>;
902 status = "disabled";
903 };
904
905 ir1: ir@01c21c00 {
906 compatible = "allwinner,sun4i-a10-ir";
907 clocks = <&apb0_gates 7>, <&ir1_clk>;
908 clock-names = "apb", "ir";
909 interrupts = <6>;
910 reg = <0x01c21c00 0x40>;
911 status = "disabled";
912 };
913
Hans de Goedeb0512e12014-12-23 11:13:20 +0100914 lradc: lradc@01c22800 {
915 compatible = "allwinner,sun4i-a10-lradc-keys";
916 reg = <0x01c22800 0x100>;
917 interrupts = <31>;
918 status = "disabled";
919 };
920
Maxime Ripard89b3c992013-02-20 17:25:03 -0800921 sid: eeprom@01c23800 {
922 compatible = "allwinner,sun4i-a10-sid";
923 reg = <0x01c23800 0x10>;
924 };
925
926 rtp: rtp@01c25000 {
Emilio López9ff49ec2013-03-27 18:20:39 -0300927 compatible = "allwinner,sun4i-a10-ts";
Maxime Ripard89b3c992013-02-20 17:25:03 -0800928 reg = <0x01c25000 0x100>;
929 interrupts = <29>;
Chen-Yu Tsai41e7afb2015-01-06 10:35:15 +0800930 #thermal-sensor-cells = <0>;
Stefan Roese7423d2d2012-11-26 15:46:12 +0100931 };
932
933 uart0: serial@01c28000 {
934 compatible = "snps,dw-apb-uart";
935 reg = <0x01c28000 0x400>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800936 interrupts = <1>;
Maxime Ripard69144e32013-03-13 20:07:37 +0100937 reg-shift = <2>;
938 reg-io-width = <4>;
939 clocks = <&apb1_gates 16>;
940 status = "disabled";
941 };
942
943 uart1: serial@01c28400 {
944 compatible = "snps,dw-apb-uart";
945 reg = <0x01c28400 0x400>;
946 interrupts = <2>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800947 reg-shift = <2>;
948 reg-io-width = <4>;
949 clocks = <&apb1_gates 17>;
950 status = "disabled";
951 };
952
Emilio López9ff49ec2013-03-27 18:20:39 -0300953 uart2: serial@01c28800 {
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800954 compatible = "snps,dw-apb-uart";
955 reg = <0x01c28800 0x400>;
956 interrupts = <3>;
Maxime Ripard69144e32013-03-13 20:07:37 +0100957 reg-shift = <2>;
958 reg-io-width = <4>;
959 clocks = <&apb1_gates 18>;
960 status = "disabled";
961 };
962
963 uart3: serial@01c28c00 {
964 compatible = "snps,dw-apb-uart";
965 reg = <0x01c28c00 0x400>;
966 interrupts = <4>;
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800967 reg-shift = <2>;
968 reg-io-width = <4>;
969 clocks = <&apb1_gates 19>;
970 status = "disabled";
971 };
972
Emilio López9ff49ec2013-03-27 18:20:39 -0300973 uart4: serial@01c29000 {
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800974 compatible = "snps,dw-apb-uart";
975 reg = <0x01c29000 0x400>;
976 interrupts = <17>;
977 reg-shift = <2>;
978 reg-io-width = <4>;
979 clocks = <&apb1_gates 20>;
980 status = "disabled";
981 };
982
Emilio López9ff49ec2013-03-27 18:20:39 -0300983 uart5: serial@01c29400 {
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800984 compatible = "snps,dw-apb-uart";
985 reg = <0x01c29400 0x400>;
986 interrupts = <18>;
987 reg-shift = <2>;
988 reg-io-width = <4>;
989 clocks = <&apb1_gates 21>;
990 status = "disabled";
991 };
992
Emilio López9ff49ec2013-03-27 18:20:39 -0300993 uart6: serial@01c29800 {
Maxime Ripard76f14d0a2013-02-20 17:38:27 -0800994 compatible = "snps,dw-apb-uart";
995 reg = <0x01c29800 0x400>;
996 interrupts = <19>;
997 reg-shift = <2>;
998 reg-io-width = <4>;
999 clocks = <&apb1_gates 22>;
1000 status = "disabled";
1001 };
1002
Emilio López9ff49ec2013-03-27 18:20:39 -03001003 uart7: serial@01c29c00 {
Maxime Ripard76f14d0a2013-02-20 17:38:27 -08001004 compatible = "snps,dw-apb-uart";
1005 reg = <0x01c29c00 0x400>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001006 interrupts = <20>;
1007 reg-shift = <2>;
1008 reg-io-width = <4>;
1009 clocks = <&apb1_gates 23>;
1010 status = "disabled";
1011 };
1012
1013 i2c0: i2c@01c2ac00 {
Maxime Ripardd2755452014-03-31 14:54:58 +02001014 compatible = "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001015 reg = <0x01c2ac00 0x400>;
1016 interrupts = <7>;
1017 clocks = <&apb1_gates 0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001018 status = "disabled";
Hans de Goede60bbe312014-04-13 13:41:03 +02001019 #address-cells = <1>;
1020 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001021 };
1022
1023 i2c1: i2c@01c2b000 {
Maxime Ripardd2755452014-03-31 14:54:58 +02001024 compatible = "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001025 reg = <0x01c2b000 0x400>;
1026 interrupts = <8>;
1027 clocks = <&apb1_gates 1>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001028 status = "disabled";
Hans de Goede60bbe312014-04-13 13:41:03 +02001029 #address-cells = <1>;
1030 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001031 };
1032
1033 i2c2: i2c@01c2b400 {
Maxime Ripardd2755452014-03-31 14:54:58 +02001034 compatible = "allwinner,sun4i-a10-i2c";
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001035 reg = <0x01c2b400 0x400>;
1036 interrupts = <9>;
1037 clocks = <&apb1_gates 2>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001038 status = "disabled";
Hans de Goede60bbe312014-04-13 13:41:03 +02001039 #address-cells = <1>;
1040 #size-cells = <0>;
Maxime Ripardf1741fd2013-03-10 13:34:36 +01001041 };
Vishnu Patekar196654a2015-01-25 19:10:08 +05301042
1043 ps20: ps2@01c2a000 {
1044 compatible = "allwinner,sun4i-a10-ps2";
1045 reg = <0x01c2a000 0x400>;
1046 interrupts = <62>;
1047 clocks = <&apb1_gates 6>;
1048 status = "disabled";
1049 };
1050
1051 ps21: ps2@01c2a400 {
1052 compatible = "allwinner,sun4i-a10-ps2";
1053 reg = <0x01c2a400 0x400>;
1054 interrupts = <63>;
1055 clocks = <&apb1_gates 7>;
1056 status = "disabled";
1057 };
Stefan Roese7423d2d2012-11-26 15:46:12 +01001058 };
1059};