blob: 6f70158d34e41f979ade9268cadeab8905ea4e81 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
35#include "radeon_drm.h"
36#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Jerome Glisse721604a2012-01-05 22:11:05 -050049void radeon_bo_clear_va(struct radeon_bo *bo)
50{
51 struct radeon_bo_va *bo_va, *tmp;
52
53 list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
54 /* remove from all vm address space */
55 mutex_lock(&bo_va->vm->mutex);
56 list_del(&bo_va->vm_list);
57 mutex_unlock(&bo_va->vm->mutex);
58 list_del(&bo_va->bo_list);
59 kfree(bo_va);
60 }
61}
62
Jerome Glisse4c788672009-11-20 14:29:23 +010063static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064{
Jerome Glisse4c788672009-11-20 14:29:23 +010065 struct radeon_bo *bo;
66
67 bo = container_of(tbo, struct radeon_bo, tbo);
68 mutex_lock(&bo->rdev->gem.mutex);
69 list_del_init(&bo->list);
70 mutex_unlock(&bo->rdev->gem.mutex);
71 radeon_bo_clear_surface_reg(bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050072 radeon_bo_clear_va(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010073 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010074 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075}
76
Jerome Glissed03d8582009-12-14 21:02:09 +010077bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
78{
79 if (bo->destroy == &radeon_ttm_bo_destroy)
80 return true;
81 return false;
82}
83
Jerome Glisse312ea8d2009-12-07 15:52:58 +010084void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
85{
86 u32 c = 0;
87
88 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050089 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010090 rbo->placement.placement = rbo->placements;
91 rbo->placement.busy_placement = rbo->placements;
92 if (domain & RADEON_GEM_DOMAIN_VRAM)
93 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
94 TTM_PL_FLAG_VRAM;
95 if (domain & RADEON_GEM_DOMAIN_GTT)
96 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
97 if (domain & RADEON_GEM_DOMAIN_CPU)
98 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010099 if (!c)
100 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100101 rbo->placement.num_placement = c;
102 rbo->placement.num_busy_placement = c;
103}
104
Daniel Vetter441921d2011-02-18 17:59:16 +0100105int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -0500106 unsigned long size, int byte_align, bool kernel, u32 domain,
107 struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108{
Jerome Glisse4c788672009-11-20 14:29:23 +0100109 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500111 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
112 unsigned long max_size = 0;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500113 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 int r;
115
Daniel Vetter441921d2011-02-18 17:59:16 +0100116 size = ALIGN(size, PAGE_SIZE);
117
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200118 if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
119 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
120 }
121 if (kernel) {
122 type = ttm_bo_type_kernel;
123 } else {
124 type = ttm_bo_type_device;
125 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100126 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100127
Jerome Glisse93225b02010-12-03 16:38:19 -0500128 /* maximun bo size is the minimun btw visible vram and gtt size */
129 max_size = min(rdev->mc.visible_vram_size, rdev->mc.gtt_size);
130 if ((page_align << PAGE_SHIFT) >= max_size) {
131 printk(KERN_WARNING "%s:%d alloc size %ldM bigger than %ldMb limit\n",
132 __func__, __LINE__, page_align >> (20 - PAGE_SHIFT), max_size >> 20);
133 return -ENOMEM;
134 }
135
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500136 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
137 sizeof(struct radeon_bo));
138
Michel Dänzer2b66b502010-11-09 11:50:05 +0100139retry:
Jerome Glisse4c788672009-11-20 14:29:23 +0100140 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
141 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200142 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100143 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
144 if (unlikely(r)) {
145 kfree(bo);
146 return r;
147 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100148 bo->rdev = rdev;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100149 bo->gem_base.driver_private = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100150 bo->surface_reg = -1;
151 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500152 INIT_LIST_HEAD(&bo->va);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100153 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100154 /* Kernel allocation are uninterruptible */
Matthew Garrett5876dd22010-04-26 15:52:20 -0400155 mutex_lock(&rdev->vram_mutex);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100156 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500157 &bo->placement, page_align, 0, !kernel, NULL,
158 acc_size, &radeon_ttm_bo_destroy);
Matthew Garrett5876dd22010-04-26 15:52:20 -0400159 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 if (unlikely(r != 0)) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000161 if (r != -ERESTARTSYS) {
162 if (domain == RADEON_GEM_DOMAIN_VRAM) {
163 domain |= RADEON_GEM_DOMAIN_GTT;
164 goto retry;
165 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100166 dev_err(rdev->dev,
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100167 "object_init failed for (%lu, 0x%08X)\n",
168 size, domain);
Michel Dänzere376573f2010-07-08 12:43:28 +1000169 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170 return r;
171 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100172 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100173
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000174 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100175
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176 return 0;
177}
178
Jerome Glisse4c788672009-11-20 14:29:23 +0100179int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180{
Jerome Glisse4c788672009-11-20 14:29:23 +0100181 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182 int r;
183
Jerome Glisse4c788672009-11-20 14:29:23 +0100184 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100186 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200187 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200188 return 0;
189 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100190 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191 if (r) {
192 return r;
193 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100194 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100196 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200197 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100198 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 return 0;
200}
201
Jerome Glisse4c788672009-11-20 14:29:23 +0100202void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203{
Jerome Glisse4c788672009-11-20 14:29:23 +0100204 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100206 bo->kptr = NULL;
207 radeon_bo_check_tiling(bo, 0, 0);
208 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209}
210
Jerome Glisse4c788672009-11-20 14:29:23 +0100211void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212{
Jerome Glisse4c788672009-11-20 14:29:23 +0100213 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000214 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200215
Jerome Glisse4c788672009-11-20 14:29:23 +0100216 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000218 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100219 tbo = &((*bo)->tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000220 mutex_lock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100221 ttm_bo_unref(&tbo);
Dave Airlief4b7fb92010-04-29 18:37:59 +1000222 mutex_unlock(&rdev->vram_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100223 if (tbo == NULL)
224 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225}
226
Michel Dänzerc4353012012-03-14 17:12:41 +0100227int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
228 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100230 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231
Jerome Glisse4c788672009-11-20 14:29:23 +0100232 if (bo->pin_count) {
233 bo->pin_count++;
234 if (gpu_addr)
235 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200236
237 if (max_offset != 0) {
238 u64 domain_start;
239
240 if (domain == RADEON_GEM_DOMAIN_VRAM)
241 domain_start = bo->rdev->mc.vram_start;
242 else
243 domain_start = bo->rdev->mc.gtt_start;
244 WARN_ON_ONCE((*gpu_addr - domain_start) > max_offset);
245 }
246
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200247 return 0;
248 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100249 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000250 if (domain == RADEON_GEM_DOMAIN_VRAM) {
251 /* force to pin into visible video ram */
252 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
253 }
Michel Dänzerc4353012012-03-14 17:12:41 +0100254 if (max_offset) {
255 u64 lpfn = max_offset >> PAGE_SHIFT;
256
257 if (!bo->placement.lpfn)
258 bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
259
260 if (lpfn < bo->placement.lpfn)
261 bo->placement.lpfn = lpfn;
262 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100263 for (i = 0; i < bo->placement.num_placement; i++)
264 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000265 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100266 if (likely(r == 0)) {
267 bo->pin_count = 1;
268 if (gpu_addr != NULL)
269 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100271 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100272 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200273 return r;
274}
275
Michel Dänzerc4353012012-03-14 17:12:41 +0100276int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
277{
278 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
279}
280
Jerome Glisse4c788672009-11-20 14:29:23 +0100281int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100283 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200284
Jerome Glisse4c788672009-11-20 14:29:23 +0100285 if (!bo->pin_count) {
286 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
287 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200288 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100289 bo->pin_count--;
290 if (bo->pin_count)
291 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100292 for (i = 0; i < bo->placement.num_placement; i++)
293 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000294 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100295 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100296 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100297 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298}
299
Jerome Glisse4c788672009-11-20 14:29:23 +0100300int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200301{
Dave Airlied796d842010-01-25 13:08:08 +1000302 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
303 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500304 if (rdev->mc.igp_sideport_enabled == false)
305 /* Useless to evict on IGP chips */
306 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 }
308 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
309}
310
Jerome Glisse4c788672009-11-20 14:29:23 +0100311void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312{
Jerome Glisse4c788672009-11-20 14:29:23 +0100313 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314
315 if (list_empty(&rdev->gem.objects)) {
316 return;
317 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100318 dev_err(rdev->dev, "Userspace still has active objects !\n");
319 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100321 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100322 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
323 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100324 mutex_lock(&bo->rdev->gem.mutex);
325 list_del_init(&bo->list);
326 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000327 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100328 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200329 mutex_unlock(&rdev->ddev->struct_mutex);
330 }
331}
332
Jerome Glisse4c788672009-11-20 14:29:23 +0100333int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200334{
Jerome Glissea4d68272009-09-11 13:00:43 +0200335 /* Add an MTRR for the VRAM */
336 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
337 MTRR_TYPE_WRCOMB, 1);
338 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
339 rdev->mc.mc_vram_size >> 20,
340 (unsigned long long)rdev->mc.aper_size >> 20);
341 DRM_INFO("RAM width %dbits %cDR\n",
342 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200343 return radeon_ttm_init(rdev);
344}
345
Jerome Glisse4c788672009-11-20 14:29:23 +0100346void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347{
348 radeon_ttm_fini(rdev);
349}
350
Jerome Glisse4c788672009-11-20 14:29:23 +0100351void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
352 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353{
354 if (lobj->wdomain) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000355 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000357 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358 }
359}
360
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100361int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200362{
Jerome Glisse4c788672009-11-20 14:29:23 +0100363 struct radeon_bo_list *lobj;
364 struct radeon_bo *bo;
Michel Dänzere376573f2010-07-08 12:43:28 +1000365 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 int r;
367
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000368 r = ttm_eu_reserve_buffers(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200370 return r;
371 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000372 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100373 bo = lobj->bo;
374 if (!bo->pin_count) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000375 domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
376
377 retry:
378 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100379 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000380 true, false, false);
Michel Dänzere376573f2010-07-08 12:43:28 +1000381 if (unlikely(r)) {
382 if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
383 domain |= RADEON_GEM_DOMAIN_GTT;
384 goto retry;
385 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200386 return r;
Michel Dänzere376573f2010-07-08 12:43:28 +1000387 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200388 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100389 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
390 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 }
392 return 0;
393}
394
Jerome Glisse4c788672009-11-20 14:29:23 +0100395int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200396 struct vm_area_struct *vma)
397{
Jerome Glisse4c788672009-11-20 14:29:23 +0100398 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399}
400
Dave Airlie550e2d92009-12-09 14:15:38 +1000401int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200402{
Jerome Glisse4c788672009-11-20 14:29:23 +0100403 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000404 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100405 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000406 int steal;
407 int i;
408
Jerome Glisse4c788672009-11-20 14:29:23 +0100409 BUG_ON(!atomic_read(&bo->tbo.reserved));
410
411 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000412 return 0;
413
Jerome Glisse4c788672009-11-20 14:29:23 +0100414 if (bo->surface_reg >= 0) {
415 reg = &rdev->surface_regs[bo->surface_reg];
416 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000417 goto out;
418 }
419
420 steal = -1;
421 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
422
423 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000425 break;
426
Jerome Glisse4c788672009-11-20 14:29:23 +0100427 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000428 if (old_object->pin_count == 0)
429 steal = i;
430 }
431
432 /* if we are all out */
433 if (i == RADEON_GEM_MAX_SURFACES) {
434 if (steal == -1)
435 return -ENOMEM;
436 /* find someone with a surface reg and nuke their BO */
437 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100438 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000439 /* blow away the mapping */
440 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000442 old_object->surface_reg = -1;
443 i = steal;
444 }
445
Jerome Glisse4c788672009-11-20 14:29:23 +0100446 bo->surface_reg = i;
447 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000448
449out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100450 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000451 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100452 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000453 return 0;
454}
455
Jerome Glisse4c788672009-11-20 14:29:23 +0100456static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000457{
Jerome Glisse4c788672009-11-20 14:29:23 +0100458 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000459 struct radeon_surface_reg *reg;
460
Jerome Glisse4c788672009-11-20 14:29:23 +0100461 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000462 return;
463
Jerome Glisse4c788672009-11-20 14:29:23 +0100464 reg = &rdev->surface_regs[bo->surface_reg];
465 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000466
Jerome Glisse4c788672009-11-20 14:29:23 +0100467 reg->bo = NULL;
468 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000469}
470
Jerome Glisse4c788672009-11-20 14:29:23 +0100471int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
472 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000473{
Jerome Glisse285484e2011-12-16 17:03:42 -0500474 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100475 int r;
476
Jerome Glisse285484e2011-12-16 17:03:42 -0500477 if (rdev->family >= CHIP_CEDAR) {
478 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
479
480 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
481 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
482 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
483 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
484 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
485 switch (bankw) {
486 case 0:
487 case 1:
488 case 2:
489 case 4:
490 case 8:
491 break;
492 default:
493 return -EINVAL;
494 }
495 switch (bankh) {
496 case 0:
497 case 1:
498 case 2:
499 case 4:
500 case 8:
501 break;
502 default:
503 return -EINVAL;
504 }
505 switch (mtaspect) {
506 case 0:
507 case 1:
508 case 2:
509 case 4:
510 case 8:
511 break;
512 default:
513 return -EINVAL;
514 }
515 if (tilesplit > 6) {
516 return -EINVAL;
517 }
518 if (stilesplit > 6) {
519 return -EINVAL;
520 }
521 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100522 r = radeon_bo_reserve(bo, false);
523 if (unlikely(r != 0))
524 return r;
525 bo->tiling_flags = tiling_flags;
526 bo->pitch = pitch;
527 radeon_bo_unreserve(bo);
528 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000529}
530
Jerome Glisse4c788672009-11-20 14:29:23 +0100531void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
532 uint32_t *tiling_flags,
533 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000534{
Jerome Glisse4c788672009-11-20 14:29:23 +0100535 BUG_ON(!atomic_read(&bo->tbo.reserved));
Dave Airliee024e112009-06-24 09:48:08 +1000536 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100537 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000538 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100539 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000540}
541
Jerome Glisse4c788672009-11-20 14:29:23 +0100542int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
543 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000544{
Jerome Glisse4c788672009-11-20 14:29:23 +0100545 BUG_ON(!atomic_read(&bo->tbo.reserved));
546
547 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000548 return 0;
549
550 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100551 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000552 return 0;
553 }
554
Jerome Glisse4c788672009-11-20 14:29:23 +0100555 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000556 if (!has_moved)
557 return 0;
558
Jerome Glisse4c788672009-11-20 14:29:23 +0100559 if (bo->surface_reg >= 0)
560 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000561 return 0;
562 }
563
Jerome Glisse4c788672009-11-20 14:29:23 +0100564 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000565 return 0;
566
Jerome Glisse4c788672009-11-20 14:29:23 +0100567 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000568}
569
570void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100571 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000572{
Jerome Glissed03d8582009-12-14 21:02:09 +0100573 struct radeon_bo *rbo;
574 if (!radeon_ttm_bo_is_radeon_bo(bo))
575 return;
576 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100577 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500578 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Dave Airliee024e112009-06-24 09:48:08 +1000579}
580
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200581int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000582{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200583 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100584 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200585 unsigned long offset, size;
586 int r;
587
Jerome Glissed03d8582009-12-14 21:02:09 +0100588 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200589 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100590 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100591 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200592 rdev = rbo->rdev;
593 if (bo->mem.mem_type == TTM_PL_VRAM) {
594 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000595 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200596 if ((offset + size) > rdev->mc.visible_vram_size) {
597 /* hurrah the memory is not visible ! */
598 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
599 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
600 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
601 if (unlikely(r != 0))
602 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000603 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200604 /* this should not happen */
605 if ((offset + size) > rdev->mc.visible_vram_size)
606 return -EINVAL;
607 }
608 }
609 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000610}
Andi Kleence580fa2011-10-13 16:08:47 -0700611
Dave Airlie83f30d02011-10-27 18:15:10 +0200612int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700613{
614 int r;
615
616 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
617 if (unlikely(r != 0))
618 return r;
619 spin_lock(&bo->tbo.bdev->fence_lock);
620 if (mem_type)
621 *mem_type = bo->tbo.mem.mem_type;
622 if (bo->tbo.sync_obj)
Dave Airlie1717c0e2011-10-27 18:28:37 +0200623 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700624 spin_unlock(&bo->tbo.bdev->fence_lock);
625 ttm_bo_unreserve(&bo->tbo);
626 return r;
627}
628
629
630/**
631 * radeon_bo_reserve - reserve bo
632 * @bo: bo structure
633 * @no_wait: don't sleep while trying to reserve (return -EBUSY)
634 *
635 * Returns:
636 * -EBUSY: buffer is busy and @no_wait is true
637 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
638 * a signal. Release all buffer reservations and return to user-space.
639 */
640int radeon_bo_reserve(struct radeon_bo *bo, bool no_wait)
641{
642 int r;
643
644 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
645 if (unlikely(r != 0)) {
646 if (r != -ERESTARTSYS)
647 dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
648 return r;
649 }
650 return 0;
651}
Jerome Glisse721604a2012-01-05 22:11:05 -0500652
653/* object have to be reserved */
654struct radeon_bo_va *radeon_bo_va(struct radeon_bo *rbo, struct radeon_vm *vm)
655{
656 struct radeon_bo_va *bo_va;
657
658 list_for_each_entry(bo_va, &rbo->va, bo_list) {
659 if (bo_va->vm == vm) {
660 return bo_va;
661 }
662 }
663 return NULL;
664}