blob: 83047ef1394cc708a97a4867e15bdcd20f062940 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
40#include <linux/io-mapping.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
45#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020046#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020047#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020048#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030049#include <linux/mlx5/vport.h>
Eli Cohene126ba92013-07-07 17:25:49 +030050#include <rdma/ib_smi.h>
51#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020052#include <linux/in.h>
53#include <linux/etherdevice.h>
54#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030055#include "user.h"
56#include "mlx5_ib.h"
57
58#define DRIVER_NAME "mlx5_ib"
Amir Vadai169a1d82014-02-19 17:47:31 +020059#define DRIVER_VERSION "2.2-1"
60#define DRIVER_RELDATE "Feb 2014"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
63MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
64MODULE_LICENSE("Dual BSD/GPL");
65MODULE_VERSION(DRIVER_VERSION);
66
Jack Morgenstein9603b612014-07-28 23:30:22 +030067static int deprecated_prof_sel = 2;
68module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
69MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
Eli Cohene126ba92013-07-07 17:25:49 +030070
71static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
73 DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
74
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200101static int mlx5_netdev_event(struct notifier_block *this,
102 unsigned long event, void *ptr)
103{
104 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
105 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
106 roce.nb);
107
108 if ((event != NETDEV_UNREGISTER) && (event != NETDEV_REGISTER))
109 return NOTIFY_DONE;
110
111 write_lock(&ibdev->roce.netdev_lock);
112 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
113 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ? NULL : ndev;
114 write_unlock(&ibdev->roce.netdev_lock);
115
116 return NOTIFY_DONE;
117}
118
119static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
120 u8 port_num)
121{
122 struct mlx5_ib_dev *ibdev = to_mdev(device);
123 struct net_device *ndev;
124
125 /* Ensure ndev does not disappear before we invoke dev_hold()
126 */
127 read_lock(&ibdev->roce.netdev_lock);
128 ndev = ibdev->roce.netdev;
129 if (ndev)
130 dev_hold(ndev);
131 read_unlock(&ibdev->roce.netdev_lock);
132
133 return ndev;
134}
135
Achiad Shochat3f89a642015-12-23 18:47:21 +0200136static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
137 struct ib_port_attr *props)
138{
139 struct mlx5_ib_dev *dev = to_mdev(device);
140 struct net_device *ndev;
141 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200142 u16 qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200143
144 memset(props, 0, sizeof(*props));
145
146 props->port_cap_flags |= IB_PORT_CM_SUP;
147 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
148
149 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
150 roce_address_table_size);
151 props->max_mtu = IB_MTU_4096;
152 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
153 props->pkey_tbl_len = 1;
154 props->state = IB_PORT_DOWN;
155 props->phys_state = 3;
156
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200157 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
158 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200159
160 ndev = mlx5_ib_get_netdev(device, port_num);
161 if (!ndev)
162 return 0;
163
164 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
165 props->state = IB_PORT_ACTIVE;
166 props->phys_state = 5;
167 }
168
169 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
170
171 dev_put(ndev);
172
173 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
174
175 props->active_width = IB_WIDTH_4X; /* TODO */
176 props->active_speed = IB_SPEED_QDR; /* TODO */
177
178 return 0;
179}
180
Achiad Shochat3cca2602015-12-23 18:47:23 +0200181static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
182 const struct ib_gid_attr *attr,
183 void *mlx5_addr)
184{
185#define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
186 char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
187 source_l3_address);
188 void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
189 source_mac_47_32);
190
191 if (!gid)
192 return;
193
194 ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
195
196 if (is_vlan_dev(attr->ndev)) {
197 MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
198 MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
199 }
200
201 switch (attr->gid_type) {
202 case IB_GID_TYPE_IB:
203 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
204 break;
205 case IB_GID_TYPE_ROCE_UDP_ENCAP:
206 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
207 break;
208
209 default:
210 WARN_ON(true);
211 }
212
213 if (attr->gid_type != IB_GID_TYPE_IB) {
214 if (ipv6_addr_v4mapped((void *)gid))
215 MLX5_SET_RA(mlx5_addr, roce_l3_type,
216 MLX5_ROCE_L3_TYPE_IPV4);
217 else
218 MLX5_SET_RA(mlx5_addr, roce_l3_type,
219 MLX5_ROCE_L3_TYPE_IPV6);
220 }
221
222 if ((attr->gid_type == IB_GID_TYPE_IB) ||
223 !ipv6_addr_v4mapped((void *)gid))
224 memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
225 else
226 memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
227}
228
229static int set_roce_addr(struct ib_device *device, u8 port_num,
230 unsigned int index,
231 const union ib_gid *gid,
232 const struct ib_gid_attr *attr)
233{
234 struct mlx5_ib_dev *dev = to_mdev(device);
235 u32 in[MLX5_ST_SZ_DW(set_roce_address_in)];
236 u32 out[MLX5_ST_SZ_DW(set_roce_address_out)];
237 void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
238 enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
239
240 if (ll != IB_LINK_LAYER_ETHERNET)
241 return -EINVAL;
242
243 memset(in, 0, sizeof(in));
244
245 ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
246
247 MLX5_SET(set_roce_address_in, in, roce_address_index, index);
248 MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
249
250 memset(out, 0, sizeof(out));
251 return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
252}
253
254static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
255 unsigned int index, const union ib_gid *gid,
256 const struct ib_gid_attr *attr,
257 __always_unused void **context)
258{
259 return set_roce_addr(device, port_num, index, gid, attr);
260}
261
262static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
263 unsigned int index, __always_unused void **context)
264{
265 return set_roce_addr(device, port_num, index, NULL, NULL);
266}
267
Achiad Shochat2811ba52015-12-23 18:47:24 +0200268__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
269 int index)
270{
271 struct ib_gid_attr attr;
272 union ib_gid gid;
273
274 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
275 return 0;
276
277 if (!attr.ndev)
278 return 0;
279
280 dev_put(attr.ndev);
281
282 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
283 return 0;
284
285 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
286}
287
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300288static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
289{
Eli Cohend603c802016-03-11 22:58:35 +0200290 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300291}
292
293enum {
294 MLX5_VPORT_ACCESS_METHOD_MAD,
295 MLX5_VPORT_ACCESS_METHOD_HCA,
296 MLX5_VPORT_ACCESS_METHOD_NIC,
297};
298
299static int mlx5_get_vport_access_method(struct ib_device *ibdev)
300{
301 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
302 return MLX5_VPORT_ACCESS_METHOD_MAD;
303
Achiad Shochatebd61f62015-12-23 18:47:16 +0200304 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300305 IB_LINK_LAYER_ETHERNET)
306 return MLX5_VPORT_ACCESS_METHOD_NIC;
307
308 return MLX5_VPORT_ACCESS_METHOD_HCA;
309}
310
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200311static void get_atomic_caps(struct mlx5_ib_dev *dev,
312 struct ib_device_attr *props)
313{
314 u8 tmp;
315 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
316 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
317 u8 atomic_req_8B_endianness_mode =
318 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
319
320 /* Check if HW supports 8 bytes standard atomic operations and capable
321 * of host endianness respond
322 */
323 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
324 if (((atomic_operations & tmp) == tmp) &&
325 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
326 (atomic_req_8B_endianness_mode)) {
327 props->atomic_cap = IB_ATOMIC_HCA;
328 } else {
329 props->atomic_cap = IB_ATOMIC_NONE;
330 }
331}
332
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300333static int mlx5_query_system_image_guid(struct ib_device *ibdev,
334 __be64 *sys_image_guid)
335{
336 struct mlx5_ib_dev *dev = to_mdev(ibdev);
337 struct mlx5_core_dev *mdev = dev->mdev;
338 u64 tmp;
339 int err;
340
341 switch (mlx5_get_vport_access_method(ibdev)) {
342 case MLX5_VPORT_ACCESS_METHOD_MAD:
343 return mlx5_query_mad_ifc_system_image_guid(ibdev,
344 sys_image_guid);
345
346 case MLX5_VPORT_ACCESS_METHOD_HCA:
347 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200348 break;
349
350 case MLX5_VPORT_ACCESS_METHOD_NIC:
351 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
352 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300353
354 default:
355 return -EINVAL;
356 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200357
358 if (!err)
359 *sys_image_guid = cpu_to_be64(tmp);
360
361 return err;
362
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300363}
364
365static int mlx5_query_max_pkeys(struct ib_device *ibdev,
366 u16 *max_pkeys)
367{
368 struct mlx5_ib_dev *dev = to_mdev(ibdev);
369 struct mlx5_core_dev *mdev = dev->mdev;
370
371 switch (mlx5_get_vport_access_method(ibdev)) {
372 case MLX5_VPORT_ACCESS_METHOD_MAD:
373 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
374
375 case MLX5_VPORT_ACCESS_METHOD_HCA:
376 case MLX5_VPORT_ACCESS_METHOD_NIC:
377 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
378 pkey_table_size));
379 return 0;
380
381 default:
382 return -EINVAL;
383 }
384}
385
386static int mlx5_query_vendor_id(struct ib_device *ibdev,
387 u32 *vendor_id)
388{
389 struct mlx5_ib_dev *dev = to_mdev(ibdev);
390
391 switch (mlx5_get_vport_access_method(ibdev)) {
392 case MLX5_VPORT_ACCESS_METHOD_MAD:
393 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
394
395 case MLX5_VPORT_ACCESS_METHOD_HCA:
396 case MLX5_VPORT_ACCESS_METHOD_NIC:
397 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
398
399 default:
400 return -EINVAL;
401 }
402}
403
404static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
405 __be64 *node_guid)
406{
407 u64 tmp;
408 int err;
409
410 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
411 case MLX5_VPORT_ACCESS_METHOD_MAD:
412 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
413
414 case MLX5_VPORT_ACCESS_METHOD_HCA:
415 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200416 break;
417
418 case MLX5_VPORT_ACCESS_METHOD_NIC:
419 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
420 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300421
422 default:
423 return -EINVAL;
424 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200425
426 if (!err)
427 *node_guid = cpu_to_be64(tmp);
428
429 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300430}
431
432struct mlx5_reg_node_desc {
433 u8 desc[64];
434};
435
436static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
437{
438 struct mlx5_reg_node_desc in;
439
440 if (mlx5_use_mad_ifc(dev))
441 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
442
443 memset(&in, 0, sizeof(in));
444
445 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
446 sizeof(struct mlx5_reg_node_desc),
447 MLX5_REG_NODE_DESC, 0, 0);
448}
449
Eli Cohene126ba92013-07-07 17:25:49 +0300450static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300451 struct ib_device_attr *props,
452 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300453{
454 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300455 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300456 int err = -ENOMEM;
457 int max_rq_sg;
458 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300459 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300460
Matan Barak2528e332015-06-11 16:35:25 +0300461 if (uhw->inlen || uhw->outlen)
462 return -EINVAL;
463
Eli Cohene126ba92013-07-07 17:25:49 +0300464 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300465 err = mlx5_query_system_image_guid(ibdev,
466 &props->sys_image_guid);
467 if (err)
468 return err;
469
470 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
471 if (err)
472 return err;
473
474 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
475 if (err)
476 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300477
Jack Morgenstein9603b612014-07-28 23:30:22 +0300478 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
479 (fw_rev_min(dev->mdev) << 16) |
480 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300481 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
482 IB_DEVICE_PORT_ACTIVE_EVENT |
483 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200484 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300485
486 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300487 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300488 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300489 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300490 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300491 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300492 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300493 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200494 if (MLX5_CAP_GEN(mdev, imaicl)) {
495 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
496 IB_DEVICE_MEM_WINDOW_TYPE_2B;
497 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200498 /* We support 'Gappy' memory registration too */
499 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200500 }
Eli Cohene126ba92013-07-07 17:25:49 +0300501 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300502 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200503 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
504 /* At this stage no support for signature handover */
505 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
506 IB_PROT_T10DIF_TYPE_2 |
507 IB_PROT_T10DIF_TYPE_3;
508 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
509 IB_GUARD_T10DIF_CSUM;
510 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300511 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300512 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300513
Bodong Wang88115fe2015-12-18 13:53:20 +0200514 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
515 (MLX5_CAP_ETH(dev->mdev, csum_cap)))
516 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
517
Erez Shitritf0313962016-02-21 16:27:17 +0200518 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
519 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
520 props->device_cap_flags |= IB_DEVICE_UD_TSO;
521 }
522
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300523 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
524 MLX5_CAP_ETH(dev->mdev, scatter_fcs))
525 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
526
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300527 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
528 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
529
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300530 props->vendor_part_id = mdev->pdev->device;
531 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300532
533 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300534 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300535 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
536 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
537 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
538 sizeof(struct mlx5_wqe_data_seg);
539 max_sq_sg = (MLX5_CAP_GEN(mdev, max_wqe_sz_sq) -
540 sizeof(struct mlx5_wqe_ctrl_seg)) /
541 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300542 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300543 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300544 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200545 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300546 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
547 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
548 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
549 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
550 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
551 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
552 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300553 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300554 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200555 props->max_fast_reg_page_list_len =
556 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200557 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300558 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300559 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
560 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300561 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
562 props->max_mcast_grp;
563 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Matan Barak7c60bcb2015-12-15 20:30:11 +0200564 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
565 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300566
Haggai Eran8cdd3122014-12-11 17:04:20 +0200567#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300568 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200569 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
570 props->odp_caps = dev->odp_caps;
571#endif
572
Leon Romanovsky051f2632015-12-20 12:16:11 +0200573 if (MLX5_CAP_GEN(mdev, cd))
574 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
575
Eli Coheneff901d2016-03-11 22:58:42 +0200576 if (!mlx5_core_is_pf(mdev))
577 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
578
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300579 return 0;
580}
Eli Cohene126ba92013-07-07 17:25:49 +0300581
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300582enum mlx5_ib_width {
583 MLX5_IB_WIDTH_1X = 1 << 0,
584 MLX5_IB_WIDTH_2X = 1 << 1,
585 MLX5_IB_WIDTH_4X = 1 << 2,
586 MLX5_IB_WIDTH_8X = 1 << 3,
587 MLX5_IB_WIDTH_12X = 1 << 4
588};
589
590static int translate_active_width(struct ib_device *ibdev, u8 active_width,
591 u8 *ib_width)
592{
593 struct mlx5_ib_dev *dev = to_mdev(ibdev);
594 int err = 0;
595
596 if (active_width & MLX5_IB_WIDTH_1X) {
597 *ib_width = IB_WIDTH_1X;
598 } else if (active_width & MLX5_IB_WIDTH_2X) {
599 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
600 (int)active_width);
601 err = -EINVAL;
602 } else if (active_width & MLX5_IB_WIDTH_4X) {
603 *ib_width = IB_WIDTH_4X;
604 } else if (active_width & MLX5_IB_WIDTH_8X) {
605 *ib_width = IB_WIDTH_8X;
606 } else if (active_width & MLX5_IB_WIDTH_12X) {
607 *ib_width = IB_WIDTH_12X;
608 } else {
609 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
610 (int)active_width);
611 err = -EINVAL;
612 }
613
614 return err;
615}
616
617static int mlx5_mtu_to_ib_mtu(int mtu)
618{
619 switch (mtu) {
620 case 256: return 1;
621 case 512: return 2;
622 case 1024: return 3;
623 case 2048: return 4;
624 case 4096: return 5;
625 default:
626 pr_warn("invalid mtu\n");
627 return -1;
628 }
629}
630
631enum ib_max_vl_num {
632 __IB_MAX_VL_0 = 1,
633 __IB_MAX_VL_0_1 = 2,
634 __IB_MAX_VL_0_3 = 3,
635 __IB_MAX_VL_0_7 = 4,
636 __IB_MAX_VL_0_14 = 5,
637};
638
639enum mlx5_vl_hw_cap {
640 MLX5_VL_HW_0 = 1,
641 MLX5_VL_HW_0_1 = 2,
642 MLX5_VL_HW_0_2 = 3,
643 MLX5_VL_HW_0_3 = 4,
644 MLX5_VL_HW_0_4 = 5,
645 MLX5_VL_HW_0_5 = 6,
646 MLX5_VL_HW_0_6 = 7,
647 MLX5_VL_HW_0_7 = 8,
648 MLX5_VL_HW_0_14 = 15
649};
650
651static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
652 u8 *max_vl_num)
653{
654 switch (vl_hw_cap) {
655 case MLX5_VL_HW_0:
656 *max_vl_num = __IB_MAX_VL_0;
657 break;
658 case MLX5_VL_HW_0_1:
659 *max_vl_num = __IB_MAX_VL_0_1;
660 break;
661 case MLX5_VL_HW_0_3:
662 *max_vl_num = __IB_MAX_VL_0_3;
663 break;
664 case MLX5_VL_HW_0_7:
665 *max_vl_num = __IB_MAX_VL_0_7;
666 break;
667 case MLX5_VL_HW_0_14:
668 *max_vl_num = __IB_MAX_VL_0_14;
669 break;
670
671 default:
672 return -EINVAL;
673 }
674
675 return 0;
676}
677
678static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
679 struct ib_port_attr *props)
680{
681 struct mlx5_ib_dev *dev = to_mdev(ibdev);
682 struct mlx5_core_dev *mdev = dev->mdev;
683 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300684 u16 max_mtu;
685 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300686 int err;
687 u8 ib_link_width_oper;
688 u8 vl_hw_cap;
689
690 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
691 if (!rep) {
692 err = -ENOMEM;
693 goto out;
694 }
695
696 memset(props, 0, sizeof(*props));
697
698 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
699 if (err)
700 goto out;
701
702 props->lid = rep->lid;
703 props->lmc = rep->lmc;
704 props->sm_lid = rep->sm_lid;
705 props->sm_sl = rep->sm_sl;
706 props->state = rep->vport_state;
707 props->phys_state = rep->port_physical_state;
708 props->port_cap_flags = rep->cap_mask1;
709 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
710 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
711 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
712 props->bad_pkey_cntr = rep->pkey_violation_counter;
713 props->qkey_viol_cntr = rep->qkey_violation_counter;
714 props->subnet_timeout = rep->subnet_timeout;
715 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200716 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300717
718 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
719 if (err)
720 goto out;
721
722 err = translate_active_width(ibdev, ib_link_width_oper,
723 &props->active_width);
724 if (err)
725 goto out;
726 err = mlx5_query_port_proto_oper(mdev, &props->active_speed, MLX5_PTYS_IB,
727 port);
728 if (err)
729 goto out;
730
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300731 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300732
733 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
734
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300735 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300736
737 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
738
739 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
740 if (err)
741 goto out;
742
743 err = translate_max_vl_num(ibdev, vl_hw_cap,
744 &props->max_vl_num);
745out:
746 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300747 return err;
748}
749
750int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
751 struct ib_port_attr *props)
752{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300753 switch (mlx5_get_vport_access_method(ibdev)) {
754 case MLX5_VPORT_ACCESS_METHOD_MAD:
755 return mlx5_query_mad_ifc_port(ibdev, port, props);
Eli Cohene126ba92013-07-07 17:25:49 +0300756
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300757 case MLX5_VPORT_ACCESS_METHOD_HCA:
758 return mlx5_query_hca_port(ibdev, port, props);
759
Achiad Shochat3f89a642015-12-23 18:47:21 +0200760 case MLX5_VPORT_ACCESS_METHOD_NIC:
761 return mlx5_query_port_roce(ibdev, port, props);
762
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300763 default:
Eli Cohene126ba92013-07-07 17:25:49 +0300764 return -EINVAL;
765 }
Eli Cohene126ba92013-07-07 17:25:49 +0300766}
767
768static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
769 union ib_gid *gid)
770{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300771 struct mlx5_ib_dev *dev = to_mdev(ibdev);
772 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300773
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300774 switch (mlx5_get_vport_access_method(ibdev)) {
775 case MLX5_VPORT_ACCESS_METHOD_MAD:
776 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300777
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300778 case MLX5_VPORT_ACCESS_METHOD_HCA:
779 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300780
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300781 default:
782 return -EINVAL;
783 }
Eli Cohene126ba92013-07-07 17:25:49 +0300784
Eli Cohene126ba92013-07-07 17:25:49 +0300785}
786
787static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
788 u16 *pkey)
789{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300790 struct mlx5_ib_dev *dev = to_mdev(ibdev);
791 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300792
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300793 switch (mlx5_get_vport_access_method(ibdev)) {
794 case MLX5_VPORT_ACCESS_METHOD_MAD:
795 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +0300796
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300797 case MLX5_VPORT_ACCESS_METHOD_HCA:
798 case MLX5_VPORT_ACCESS_METHOD_NIC:
799 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
800 pkey);
801 default:
802 return -EINVAL;
803 }
Eli Cohene126ba92013-07-07 17:25:49 +0300804}
805
Eli Cohene126ba92013-07-07 17:25:49 +0300806static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
807 struct ib_device_modify *props)
808{
809 struct mlx5_ib_dev *dev = to_mdev(ibdev);
810 struct mlx5_reg_node_desc in;
811 struct mlx5_reg_node_desc out;
812 int err;
813
814 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
815 return -EOPNOTSUPP;
816
817 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
818 return 0;
819
820 /*
821 * If possible, pass node desc to FW, so it can generate
822 * a 144 trap. If cmd fails, just ignore.
823 */
824 memcpy(&in, props->node_desc, 64);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300825 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +0300826 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
827 if (err)
828 return err;
829
830 memcpy(ibdev->node_desc, props->node_desc, 64);
831
832 return err;
833}
834
835static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
836 struct ib_port_modify *props)
837{
838 struct mlx5_ib_dev *dev = to_mdev(ibdev);
839 struct ib_port_attr attr;
840 u32 tmp;
841 int err;
842
843 mutex_lock(&dev->cap_mask_mutex);
844
845 err = mlx5_ib_query_port(ibdev, port, &attr);
846 if (err)
847 goto out;
848
849 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
850 ~props->clr_port_cap_mask;
851
Jack Morgenstein9603b612014-07-28 23:30:22 +0300852 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +0300853
854out:
855 mutex_unlock(&dev->cap_mask_mutex);
856 return err;
857}
858
859static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
860 struct ib_udata *udata)
861{
862 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +0200863 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
864 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +0300865 struct mlx5_ib_ucontext *context;
866 struct mlx5_uuar_info *uuari;
867 struct mlx5_uar *uars;
Eli Cohenc1be5232014-01-14 17:45:12 +0200868 int gross_uuars;
Eli Cohene126ba92013-07-07 17:25:49 +0300869 int num_uars;
Eli Cohen78c0f982014-01-30 13:49:48 +0200870 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300871 int uuarn;
872 int err;
873 int i;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300874 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +0200875 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
876 max_cqe_version);
Eli Cohene126ba92013-07-07 17:25:49 +0300877
878 if (!dev->ib_active)
879 return ERR_PTR(-EAGAIN);
880
Haggai Abramovskydfbee852016-01-14 19:12:56 +0200881 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
882 return ERR_PTR(-EINVAL);
883
Eli Cohen78c0f982014-01-30 13:49:48 +0200884 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
885 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
886 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +0200887 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +0200888 ver = 2;
889 else
890 return ERR_PTR(-EINVAL);
891
Matan Barakb368d7c2015-12-15 20:30:12 +0200892 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +0300893 if (err)
894 return ERR_PTR(err);
895
Matan Barakb368d7c2015-12-15 20:30:12 +0200896 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +0200897 return ERR_PTR(-EINVAL);
898
Eli Cohene126ba92013-07-07 17:25:49 +0300899 if (req.total_num_uuars > MLX5_MAX_UUARS)
900 return ERR_PTR(-ENOMEM);
901
902 if (req.total_num_uuars == 0)
903 return ERR_PTR(-EINVAL);
904
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200905 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +0200906 return ERR_PTR(-EOPNOTSUPP);
907
908 if (reqlen > sizeof(req) &&
909 !ib_is_udata_cleared(udata, sizeof(req),
Haggai Abramovskydfbee852016-01-14 19:12:56 +0200910 reqlen - sizeof(req)))
Matan Barakb368d7c2015-12-15 20:30:12 +0200911 return ERR_PTR(-EOPNOTSUPP);
912
Eli Cohenc1be5232014-01-14 17:45:12 +0200913 req.total_num_uuars = ALIGN(req.total_num_uuars,
914 MLX5_NON_FP_BF_REGS_PER_PAGE);
Eli Cohene126ba92013-07-07 17:25:49 +0300915 if (req.num_low_latency_uuars > req.total_num_uuars - 1)
916 return ERR_PTR(-EINVAL);
917
Eli Cohenc1be5232014-01-14 17:45:12 +0200918 num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
919 gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300920 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
921 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
922 resp.cache_line_size = L1_CACHE_BYTES;
923 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
924 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
925 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
926 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
927 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200928 resp.cqe_version = min_t(__u8,
929 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
930 req.max_cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +0200931 resp.response_length = min(offsetof(typeof(resp), response_length) +
932 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300933
934 context = kzalloc(sizeof(*context), GFP_KERNEL);
935 if (!context)
936 return ERR_PTR(-ENOMEM);
937
938 uuari = &context->uuari;
939 mutex_init(&uuari->lock);
940 uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
941 if (!uars) {
942 err = -ENOMEM;
943 goto out_ctx;
944 }
945
Eli Cohenc1be5232014-01-14 17:45:12 +0200946 uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
Eli Cohene126ba92013-07-07 17:25:49 +0300947 sizeof(*uuari->bitmap),
948 GFP_KERNEL);
949 if (!uuari->bitmap) {
950 err = -ENOMEM;
951 goto out_uar_ctx;
952 }
953 /*
954 * clear all fast path uuars
955 */
Eli Cohenc1be5232014-01-14 17:45:12 +0200956 for (i = 0; i < gross_uuars; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +0300957 uuarn = i & 3;
958 if (uuarn == 2 || uuarn == 3)
959 set_bit(i, uuari->bitmap);
960 }
961
Eli Cohenc1be5232014-01-14 17:45:12 +0200962 uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +0300963 if (!uuari->count) {
964 err = -ENOMEM;
965 goto out_bitmap;
966 }
967
968 for (i = 0; i < num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +0300969 err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +0300970 if (err)
971 goto out_count;
972 }
973
Haggai Eranb4cfe442014-12-11 17:04:26 +0200974#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
975 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
976#endif
977
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200978 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
979 err = mlx5_core_alloc_transport_domain(dev->mdev,
980 &context->tdn);
981 if (err)
982 goto out_uars;
983 }
984
Eli Cohene126ba92013-07-07 17:25:49 +0300985 INIT_LIST_HEAD(&context->db_page_list);
986 mutex_init(&context->db_page_mutex);
987
988 resp.tot_uuars = req.total_num_uuars;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300989 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +0200990
Haggai Abramovskyf72300c2016-01-14 19:12:58 +0200991 if (field_avail(typeof(resp), cqe_version, udata->outlen))
992 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +0200993
994 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
995 resp.comp_mask |=
996 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
997 resp.hca_core_clock_offset =
998 offsetof(struct mlx5_init_seg, internal_timer_h) %
999 PAGE_SIZE;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001000 resp.response_length += sizeof(resp.hca_core_clock_offset) +
1001 sizeof(resp.reserved2) +
1002 sizeof(resp.reserved3);
Matan Barakb368d7c2015-12-15 20:30:12 +02001003 }
1004
1005 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001006 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001007 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001008
Eli Cohen78c0f982014-01-30 13:49:48 +02001009 uuari->ver = ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001010 uuari->num_low_latency_uuars = req.num_low_latency_uuars;
1011 uuari->uars = uars;
1012 uuari->num_uars = num_uars;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001013 context->cqe_version = resp.cqe_version;
1014
Eli Cohene126ba92013-07-07 17:25:49 +03001015 return &context->ibucontext;
1016
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001017out_td:
1018 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1019 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1020
Eli Cohene126ba92013-07-07 17:25:49 +03001021out_uars:
1022 for (i--; i >= 0; i--)
Jack Morgenstein9603b612014-07-28 23:30:22 +03001023 mlx5_cmd_free_uar(dev->mdev, uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +03001024out_count:
1025 kfree(uuari->count);
1026
1027out_bitmap:
1028 kfree(uuari->bitmap);
1029
1030out_uar_ctx:
1031 kfree(uars);
1032
1033out_ctx:
1034 kfree(context);
1035 return ERR_PTR(err);
1036}
1037
1038static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1039{
1040 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1041 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1042 struct mlx5_uuar_info *uuari = &context->uuari;
1043 int i;
1044
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001045 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1046 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1047
Eli Cohene126ba92013-07-07 17:25:49 +03001048 for (i = 0; i < uuari->num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001049 if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
Eli Cohene126ba92013-07-07 17:25:49 +03001050 mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
1051 }
1052
1053 kfree(uuari->count);
1054 kfree(uuari->bitmap);
1055 kfree(uuari->uars);
1056 kfree(context);
1057
1058 return 0;
1059}
1060
1061static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
1062{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001063 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
Eli Cohene126ba92013-07-07 17:25:49 +03001064}
1065
1066static int get_command(unsigned long offset)
1067{
1068 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1069}
1070
1071static int get_arg(unsigned long offset)
1072{
1073 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1074}
1075
1076static int get_index(unsigned long offset)
1077{
1078 return get_arg(offset);
1079}
1080
Guy Levi37aa5c32016-04-27 16:49:50 +03001081static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1082{
1083 switch (cmd) {
1084 case MLX5_IB_MMAP_WC_PAGE:
1085 return "WC";
1086 case MLX5_IB_MMAP_REGULAR_PAGE:
1087 return "best effort WC";
1088 case MLX5_IB_MMAP_NC_PAGE:
1089 return "NC";
1090 default:
1091 return NULL;
1092 }
1093}
1094
1095static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
1096 struct vm_area_struct *vma, struct mlx5_uuar_info *uuari)
1097{
1098 int err;
1099 unsigned long idx;
1100 phys_addr_t pfn, pa;
1101 pgprot_t prot;
1102
1103 switch (cmd) {
1104 case MLX5_IB_MMAP_WC_PAGE:
1105/* Some architectures don't support WC memory */
1106#if defined(CONFIG_X86)
1107 if (!pat_enabled())
1108 return -EPERM;
1109#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1110 return -EPERM;
1111#endif
1112 /* fall through */
1113 case MLX5_IB_MMAP_REGULAR_PAGE:
1114 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1115 prot = pgprot_writecombine(vma->vm_page_prot);
1116 break;
1117 case MLX5_IB_MMAP_NC_PAGE:
1118 prot = pgprot_noncached(vma->vm_page_prot);
1119 break;
1120 default:
1121 return -EINVAL;
1122 }
1123
1124 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1125 return -EINVAL;
1126
1127 idx = get_index(vma->vm_pgoff);
1128 if (idx >= uuari->num_uars)
1129 return -EINVAL;
1130
1131 pfn = uar_index2pfn(dev, uuari->uars[idx].index);
1132 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1133
1134 vma->vm_page_prot = prot;
1135 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1136 PAGE_SIZE, vma->vm_page_prot);
1137 if (err) {
1138 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1139 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1140 return -EAGAIN;
1141 }
1142
1143 pa = pfn << PAGE_SHIFT;
1144 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1145 vma->vm_start, &pa);
1146
1147 return 0;
1148}
1149
Eli Cohene126ba92013-07-07 17:25:49 +03001150static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1151{
1152 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1153 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1154 struct mlx5_uuar_info *uuari = &context->uuari;
1155 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001156 phys_addr_t pfn;
1157
1158 command = get_command(vma->vm_pgoff);
1159 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001160 case MLX5_IB_MMAP_WC_PAGE:
1161 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001162 case MLX5_IB_MMAP_REGULAR_PAGE:
Guy Levi37aa5c32016-04-27 16:49:50 +03001163 return uar_mmap(dev, command, vma, uuari);
Eli Cohene126ba92013-07-07 17:25:49 +03001164
1165 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1166 return -ENOSYS;
1167
Matan Barakd69e3bc2015-12-15 20:30:13 +02001168 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001169 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1170 return -EINVAL;
1171
Matan Barak6cbac1e2016-04-14 16:52:10 +03001172 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001173 return -EPERM;
1174
1175 /* Don't expose to user-space information it shouldn't have */
1176 if (PAGE_SIZE > 4096)
1177 return -EOPNOTSUPP;
1178
1179 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1180 pfn = (dev->mdev->iseg_base +
1181 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1182 PAGE_SHIFT;
1183 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1184 PAGE_SIZE, vma->vm_page_prot))
1185 return -EAGAIN;
1186
1187 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1188 vma->vm_start,
1189 (unsigned long long)pfn << PAGE_SHIFT);
1190 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001191
Eli Cohene126ba92013-07-07 17:25:49 +03001192 default:
1193 return -EINVAL;
1194 }
1195
1196 return 0;
1197}
1198
Eli Cohene126ba92013-07-07 17:25:49 +03001199static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1200 struct ib_ucontext *context,
1201 struct ib_udata *udata)
1202{
1203 struct mlx5_ib_alloc_pd_resp resp;
1204 struct mlx5_ib_pd *pd;
1205 int err;
1206
1207 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1208 if (!pd)
1209 return ERR_PTR(-ENOMEM);
1210
Jack Morgenstein9603b612014-07-28 23:30:22 +03001211 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001212 if (err) {
1213 kfree(pd);
1214 return ERR_PTR(err);
1215 }
1216
1217 if (context) {
1218 resp.pdn = pd->pdn;
1219 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001220 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001221 kfree(pd);
1222 return ERR_PTR(-EFAULT);
1223 }
Eli Cohene126ba92013-07-07 17:25:49 +03001224 }
1225
1226 return &pd->ibpd;
1227}
1228
1229static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1230{
1231 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1232 struct mlx5_ib_pd *mpd = to_mpd(pd);
1233
Jack Morgenstein9603b612014-07-28 23:30:22 +03001234 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001235 kfree(mpd);
1236
1237 return 0;
1238}
1239
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001240static bool outer_header_zero(u32 *match_criteria)
1241{
1242 int size = MLX5_ST_SZ_BYTES(fte_match_param);
1243 char *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_criteria,
1244 outer_headers);
1245
1246 return outer_headers_c[0] == 0 && !memcmp(outer_headers_c,
1247 outer_headers_c + 1,
1248 size - 1);
1249}
1250
1251static int parse_flow_attr(u32 *match_c, u32 *match_v,
1252 union ib_flow_spec *ib_spec)
1253{
1254 void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1255 outer_headers);
1256 void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1257 outer_headers);
1258 switch (ib_spec->type) {
1259 case IB_FLOW_SPEC_ETH:
1260 if (ib_spec->size != sizeof(ib_spec->eth))
1261 return -EINVAL;
1262
1263 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1264 dmac_47_16),
1265 ib_spec->eth.mask.dst_mac);
1266 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1267 dmac_47_16),
1268 ib_spec->eth.val.dst_mac);
1269
1270 if (ib_spec->eth.mask.vlan_tag) {
1271 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1272 vlan_tag, 1);
1273 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1274 vlan_tag, 1);
1275
1276 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1277 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
1278 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1279 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1280
1281 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1282 first_cfi,
1283 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
1284 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1285 first_cfi,
1286 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1287
1288 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1289 first_prio,
1290 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
1291 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1292 first_prio,
1293 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1294 }
1295 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1296 ethertype, ntohs(ib_spec->eth.mask.ether_type));
1297 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1298 ethertype, ntohs(ib_spec->eth.val.ether_type));
1299 break;
1300 case IB_FLOW_SPEC_IPV4:
1301 if (ib_spec->size != sizeof(ib_spec->ipv4))
1302 return -EINVAL;
1303
1304 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1305 ethertype, 0xffff);
1306 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1307 ethertype, ETH_P_IP);
1308
1309 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1310 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1311 &ib_spec->ipv4.mask.src_ip,
1312 sizeof(ib_spec->ipv4.mask.src_ip));
1313 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1314 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1315 &ib_spec->ipv4.val.src_ip,
1316 sizeof(ib_spec->ipv4.val.src_ip));
1317 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1318 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1319 &ib_spec->ipv4.mask.dst_ip,
1320 sizeof(ib_spec->ipv4.mask.dst_ip));
1321 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1322 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1323 &ib_spec->ipv4.val.dst_ip,
1324 sizeof(ib_spec->ipv4.val.dst_ip));
1325 break;
1326 case IB_FLOW_SPEC_TCP:
1327 if (ib_spec->size != sizeof(ib_spec->tcp_udp))
1328 return -EINVAL;
1329
1330 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1331 0xff);
1332 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1333 IPPROTO_TCP);
1334
1335 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
1336 ntohs(ib_spec->tcp_udp.mask.src_port));
1337 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
1338 ntohs(ib_spec->tcp_udp.val.src_port));
1339
1340 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
1341 ntohs(ib_spec->tcp_udp.mask.dst_port));
1342 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
1343 ntohs(ib_spec->tcp_udp.val.dst_port));
1344 break;
1345 case IB_FLOW_SPEC_UDP:
1346 if (ib_spec->size != sizeof(ib_spec->tcp_udp))
1347 return -EINVAL;
1348
1349 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1350 0xff);
1351 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1352 IPPROTO_UDP);
1353
1354 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
1355 ntohs(ib_spec->tcp_udp.mask.src_port));
1356 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
1357 ntohs(ib_spec->tcp_udp.val.src_port));
1358
1359 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
1360 ntohs(ib_spec->tcp_udp.mask.dst_port));
1361 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
1362 ntohs(ib_spec->tcp_udp.val.dst_port));
1363 break;
1364 default:
1365 return -EINVAL;
1366 }
1367
1368 return 0;
1369}
1370
1371/* If a flow could catch both multicast and unicast packets,
1372 * it won't fall into the multicast flow steering table and this rule
1373 * could steal other multicast packets.
1374 */
1375static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
1376{
1377 struct ib_flow_spec_eth *eth_spec;
1378
1379 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
1380 ib_attr->size < sizeof(struct ib_flow_attr) +
1381 sizeof(struct ib_flow_spec_eth) ||
1382 ib_attr->num_of_specs < 1)
1383 return false;
1384
1385 eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
1386 if (eth_spec->type != IB_FLOW_SPEC_ETH ||
1387 eth_spec->size != sizeof(*eth_spec))
1388 return false;
1389
1390 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
1391 is_multicast_ether_addr(eth_spec->val.dst_mac);
1392}
1393
1394static bool is_valid_attr(struct ib_flow_attr *flow_attr)
1395{
1396 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
1397 bool has_ipv4_spec = false;
1398 bool eth_type_ipv4 = true;
1399 unsigned int spec_index;
1400
1401 /* Validate that ethertype is correct */
1402 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
1403 if (ib_spec->type == IB_FLOW_SPEC_ETH &&
1404 ib_spec->eth.mask.ether_type) {
1405 if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
1406 ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
1407 eth_type_ipv4 = false;
1408 } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
1409 has_ipv4_spec = true;
1410 }
1411 ib_spec = (void *)ib_spec + ib_spec->size;
1412 }
1413 return !has_ipv4_spec || eth_type_ipv4;
1414}
1415
1416static void put_flow_table(struct mlx5_ib_dev *dev,
1417 struct mlx5_ib_flow_prio *prio, bool ft_added)
1418{
1419 prio->refcount -= !!ft_added;
1420 if (!prio->refcount) {
1421 mlx5_destroy_flow_table(prio->flow_table);
1422 prio->flow_table = NULL;
1423 }
1424}
1425
1426static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
1427{
1428 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
1429 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
1430 struct mlx5_ib_flow_handler,
1431 ibflow);
1432 struct mlx5_ib_flow_handler *iter, *tmp;
1433
1434 mutex_lock(&dev->flow_db.lock);
1435
1436 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
1437 mlx5_del_flow_rule(iter->rule);
1438 list_del(&iter->list);
1439 kfree(iter);
1440 }
1441
1442 mlx5_del_flow_rule(handler->rule);
1443 put_flow_table(dev, &dev->flow_db.prios[handler->prio], true);
1444 mutex_unlock(&dev->flow_db.lock);
1445
1446 kfree(handler);
1447
1448 return 0;
1449}
1450
Maor Gottlieb35d190112016-03-07 18:51:47 +02001451static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
1452{
1453 priority *= 2;
1454 if (!dont_trap)
1455 priority++;
1456 return priority;
1457}
1458
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001459#define MLX5_FS_MAX_TYPES 10
1460#define MLX5_FS_MAX_ENTRIES 32000UL
1461static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
1462 struct ib_flow_attr *flow_attr)
1463{
Maor Gottlieb35d190112016-03-07 18:51:47 +02001464 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001465 struct mlx5_flow_namespace *ns = NULL;
1466 struct mlx5_ib_flow_prio *prio;
1467 struct mlx5_flow_table *ft;
1468 int num_entries;
1469 int num_groups;
1470 int priority;
1471 int err = 0;
1472
1473 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02001474 if (flow_is_multicast_only(flow_attr) &&
1475 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001476 priority = MLX5_IB_FLOW_MCAST_PRIO;
1477 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02001478 priority = ib_prio_to_core_prio(flow_attr->priority,
1479 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001480 ns = mlx5_get_flow_namespace(dev->mdev,
1481 MLX5_FLOW_NAMESPACE_BYPASS);
1482 num_entries = MLX5_FS_MAX_ENTRIES;
1483 num_groups = MLX5_FS_MAX_TYPES;
1484 prio = &dev->flow_db.prios[priority];
1485 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
1486 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
1487 ns = mlx5_get_flow_namespace(dev->mdev,
1488 MLX5_FLOW_NAMESPACE_LEFTOVERS);
1489 build_leftovers_ft_param(&priority,
1490 &num_entries,
1491 &num_groups);
1492 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
1493 }
1494
1495 if (!ns)
1496 return ERR_PTR(-ENOTSUPP);
1497
1498 ft = prio->flow_table;
1499 if (!ft) {
1500 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
1501 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03001502 num_groups,
1503 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001504
1505 if (!IS_ERR(ft)) {
1506 prio->refcount = 0;
1507 prio->flow_table = ft;
1508 } else {
1509 err = PTR_ERR(ft);
1510 }
1511 }
1512
1513 return err ? ERR_PTR(err) : prio;
1514}
1515
1516static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
1517 struct mlx5_ib_flow_prio *ft_prio,
1518 struct ib_flow_attr *flow_attr,
1519 struct mlx5_flow_destination *dst)
1520{
1521 struct mlx5_flow_table *ft = ft_prio->flow_table;
1522 struct mlx5_ib_flow_handler *handler;
1523 void *ib_flow = flow_attr + 1;
1524 u8 match_criteria_enable = 0;
1525 unsigned int spec_index;
1526 u32 *match_c;
1527 u32 *match_v;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001528 u32 action;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001529 int err = 0;
1530
1531 if (!is_valid_attr(flow_attr))
1532 return ERR_PTR(-EINVAL);
1533
1534 match_c = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
1535 match_v = kzalloc(MLX5_ST_SZ_BYTES(fte_match_param), GFP_KERNEL);
1536 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
1537 if (!handler || !match_c || !match_v) {
1538 err = -ENOMEM;
1539 goto free;
1540 }
1541
1542 INIT_LIST_HEAD(&handler->list);
1543
1544 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
1545 err = parse_flow_attr(match_c, match_v, ib_flow);
1546 if (err < 0)
1547 goto free;
1548
1549 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
1550 }
1551
1552 /* Outer header support only */
1553 match_criteria_enable = (!outer_header_zero(match_c)) << 0;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001554 action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
1555 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001556 handler->rule = mlx5_add_flow_rule(ft, match_criteria_enable,
1557 match_c, match_v,
Maor Gottlieb35d190112016-03-07 18:51:47 +02001558 action,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001559 MLX5_FS_DEFAULT_FLOW_TAG,
1560 dst);
1561
1562 if (IS_ERR(handler->rule)) {
1563 err = PTR_ERR(handler->rule);
1564 goto free;
1565 }
1566
1567 handler->prio = ft_prio - dev->flow_db.prios;
1568
1569 ft_prio->flow_table = ft;
1570free:
1571 if (err)
1572 kfree(handler);
1573 kfree(match_c);
1574 kfree(match_v);
1575 return err ? ERR_PTR(err) : handler;
1576}
1577
Maor Gottlieb35d190112016-03-07 18:51:47 +02001578static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
1579 struct mlx5_ib_flow_prio *ft_prio,
1580 struct ib_flow_attr *flow_attr,
1581 struct mlx5_flow_destination *dst)
1582{
1583 struct mlx5_ib_flow_handler *handler_dst = NULL;
1584 struct mlx5_ib_flow_handler *handler = NULL;
1585
1586 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
1587 if (!IS_ERR(handler)) {
1588 handler_dst = create_flow_rule(dev, ft_prio,
1589 flow_attr, dst);
1590 if (IS_ERR(handler_dst)) {
1591 mlx5_del_flow_rule(handler->rule);
1592 kfree(handler);
1593 handler = handler_dst;
1594 } else {
1595 list_add(&handler_dst->list, &handler->list);
1596 }
1597 }
1598
1599 return handler;
1600}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001601enum {
1602 LEFTOVERS_MC,
1603 LEFTOVERS_UC,
1604};
1605
1606static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
1607 struct mlx5_ib_flow_prio *ft_prio,
1608 struct ib_flow_attr *flow_attr,
1609 struct mlx5_flow_destination *dst)
1610{
1611 struct mlx5_ib_flow_handler *handler_ucast = NULL;
1612 struct mlx5_ib_flow_handler *handler = NULL;
1613
1614 static struct {
1615 struct ib_flow_attr flow_attr;
1616 struct ib_flow_spec_eth eth_flow;
1617 } leftovers_specs[] = {
1618 [LEFTOVERS_MC] = {
1619 .flow_attr = {
1620 .num_of_specs = 1,
1621 .size = sizeof(leftovers_specs[0])
1622 },
1623 .eth_flow = {
1624 .type = IB_FLOW_SPEC_ETH,
1625 .size = sizeof(struct ib_flow_spec_eth),
1626 .mask = {.dst_mac = {0x1} },
1627 .val = {.dst_mac = {0x1} }
1628 }
1629 },
1630 [LEFTOVERS_UC] = {
1631 .flow_attr = {
1632 .num_of_specs = 1,
1633 .size = sizeof(leftovers_specs[0])
1634 },
1635 .eth_flow = {
1636 .type = IB_FLOW_SPEC_ETH,
1637 .size = sizeof(struct ib_flow_spec_eth),
1638 .mask = {.dst_mac = {0x1} },
1639 .val = {.dst_mac = {} }
1640 }
1641 }
1642 };
1643
1644 handler = create_flow_rule(dev, ft_prio,
1645 &leftovers_specs[LEFTOVERS_MC].flow_attr,
1646 dst);
1647 if (!IS_ERR(handler) &&
1648 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
1649 handler_ucast = create_flow_rule(dev, ft_prio,
1650 &leftovers_specs[LEFTOVERS_UC].flow_attr,
1651 dst);
1652 if (IS_ERR(handler_ucast)) {
1653 kfree(handler);
1654 handler = handler_ucast;
1655 } else {
1656 list_add(&handler_ucast->list, &handler->list);
1657 }
1658 }
1659
1660 return handler;
1661}
1662
1663static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
1664 struct ib_flow_attr *flow_attr,
1665 int domain)
1666{
1667 struct mlx5_ib_dev *dev = to_mdev(qp->device);
1668 struct mlx5_ib_flow_handler *handler = NULL;
1669 struct mlx5_flow_destination *dst = NULL;
1670 struct mlx5_ib_flow_prio *ft_prio;
1671 int err;
1672
1673 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
1674 return ERR_PTR(-ENOSPC);
1675
1676 if (domain != IB_FLOW_DOMAIN_USER ||
1677 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02001678 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001679 return ERR_PTR(-EINVAL);
1680
1681 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
1682 if (!dst)
1683 return ERR_PTR(-ENOMEM);
1684
1685 mutex_lock(&dev->flow_db.lock);
1686
1687 ft_prio = get_flow_table(dev, flow_attr);
1688 if (IS_ERR(ft_prio)) {
1689 err = PTR_ERR(ft_prio);
1690 goto unlock;
1691 }
1692
1693 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
1694 dst->tir_num = to_mqp(qp)->raw_packet_qp.rq.tirn;
1695
1696 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02001697 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
1698 handler = create_dont_trap_rule(dev, ft_prio,
1699 flow_attr, dst);
1700 } else {
1701 handler = create_flow_rule(dev, ft_prio, flow_attr,
1702 dst);
1703 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001704 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
1705 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
1706 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
1707 dst);
1708 } else {
1709 err = -EINVAL;
1710 goto destroy_ft;
1711 }
1712
1713 if (IS_ERR(handler)) {
1714 err = PTR_ERR(handler);
1715 handler = NULL;
1716 goto destroy_ft;
1717 }
1718
1719 ft_prio->refcount++;
1720 mutex_unlock(&dev->flow_db.lock);
1721 kfree(dst);
1722
1723 return &handler->ibflow;
1724
1725destroy_ft:
1726 put_flow_table(dev, ft_prio, false);
1727unlock:
1728 mutex_unlock(&dev->flow_db.lock);
1729 kfree(dst);
1730 kfree(handler);
1731 return ERR_PTR(err);
1732}
1733
Eli Cohene126ba92013-07-07 17:25:49 +03001734static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
1735{
1736 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
1737 int err;
1738
Jack Morgenstein9603b612014-07-28 23:30:22 +03001739 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03001740 if (err)
1741 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
1742 ibqp->qp_num, gid->raw);
1743
1744 return err;
1745}
1746
1747static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
1748{
1749 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
1750 int err;
1751
Jack Morgenstein9603b612014-07-28 23:30:22 +03001752 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03001753 if (err)
1754 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
1755 ibqp->qp_num, gid->raw);
1756
1757 return err;
1758}
1759
1760static int init_node_data(struct mlx5_ib_dev *dev)
1761{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001762 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03001763
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001764 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03001765 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001766 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03001767
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001768 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03001769
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001770 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03001771}
1772
1773static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
1774 char *buf)
1775{
1776 struct mlx5_ib_dev *dev =
1777 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
1778
Jack Morgenstein9603b612014-07-28 23:30:22 +03001779 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03001780}
1781
1782static ssize_t show_reg_pages(struct device *device,
1783 struct device_attribute *attr, char *buf)
1784{
1785 struct mlx5_ib_dev *dev =
1786 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
1787
Haggai Eran6aec21f2014-12-11 17:04:23 +02001788 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03001789}
1790
1791static ssize_t show_hca(struct device *device, struct device_attribute *attr,
1792 char *buf)
1793{
1794 struct mlx5_ib_dev *dev =
1795 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001796 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001797}
1798
1799static ssize_t show_fw_ver(struct device *device, struct device_attribute *attr,
1800 char *buf)
1801{
1802 struct mlx5_ib_dev *dev =
1803 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001804 return sprintf(buf, "%d.%d.%d\n", fw_rev_maj(dev->mdev),
1805 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
Eli Cohene126ba92013-07-07 17:25:49 +03001806}
1807
1808static ssize_t show_rev(struct device *device, struct device_attribute *attr,
1809 char *buf)
1810{
1811 struct mlx5_ib_dev *dev =
1812 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001813 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03001814}
1815
1816static ssize_t show_board(struct device *device, struct device_attribute *attr,
1817 char *buf)
1818{
1819 struct mlx5_ib_dev *dev =
1820 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
1821 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03001822 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03001823}
1824
1825static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
1826static DEVICE_ATTR(fw_ver, S_IRUGO, show_fw_ver, NULL);
1827static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
1828static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
1829static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
1830static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
1831
1832static struct device_attribute *mlx5_class_attributes[] = {
1833 &dev_attr_hw_rev,
1834 &dev_attr_fw_ver,
1835 &dev_attr_hca_type,
1836 &dev_attr_board_id,
1837 &dev_attr_fw_pages,
1838 &dev_attr_reg_pages,
1839};
1840
Haggai Eran7722f472016-02-29 15:45:07 +02001841static void pkey_change_handler(struct work_struct *work)
1842{
1843 struct mlx5_ib_port_resources *ports =
1844 container_of(work, struct mlx5_ib_port_resources,
1845 pkey_change_work);
1846
1847 mutex_lock(&ports->devr->mutex);
1848 mlx5_ib_gsi_pkey_change(ports->gsi);
1849 mutex_unlock(&ports->devr->mutex);
1850}
1851
Jack Morgenstein9603b612014-07-28 23:30:22 +03001852static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001853 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03001854{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001855 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03001856 struct ib_event ibev;
Jack Morgenstein9603b612014-07-28 23:30:22 +03001857
Eli Cohene126ba92013-07-07 17:25:49 +03001858 u8 port = 0;
1859
1860 switch (event) {
1861 case MLX5_DEV_EVENT_SYS_ERROR:
1862 ibdev->ib_active = false;
1863 ibev.event = IB_EVENT_DEVICE_FATAL;
1864 break;
1865
1866 case MLX5_DEV_EVENT_PORT_UP:
1867 ibev.event = IB_EVENT_PORT_ACTIVE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001868 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001869 break;
1870
1871 case MLX5_DEV_EVENT_PORT_DOWN:
1872 ibev.event = IB_EVENT_PORT_ERR;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001873 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001874 break;
1875
1876 case MLX5_DEV_EVENT_PORT_INITIALIZED:
1877 /* not used by ULPs */
1878 return;
1879
1880 case MLX5_DEV_EVENT_LID_CHANGE:
1881 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001882 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001883 break;
1884
1885 case MLX5_DEV_EVENT_PKEY_CHANGE:
1886 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001887 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02001888
1889 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03001890 break;
1891
1892 case MLX5_DEV_EVENT_GUID_CHANGE:
1893 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001894 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001895 break;
1896
1897 case MLX5_DEV_EVENT_CLIENT_REREG:
1898 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03001899 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03001900 break;
1901 }
1902
1903 ibev.device = &ibdev->ib_dev;
1904 ibev.element.port_num = port;
1905
Eli Cohena0c84c32013-09-11 16:35:27 +03001906 if (port < 1 || port > ibdev->num_ports) {
1907 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
1908 return;
1909 }
1910
Eli Cohene126ba92013-07-07 17:25:49 +03001911 if (ibdev->ib_active)
1912 ib_dispatch_event(&ibev);
1913}
1914
1915static void get_ext_port_caps(struct mlx5_ib_dev *dev)
1916{
1917 int port;
1918
Saeed Mahameed938fe832015-05-28 22:28:41 +03001919 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03001920 mlx5_query_ext_port_caps(dev, port);
1921}
1922
1923static int get_port_caps(struct mlx5_ib_dev *dev)
1924{
1925 struct ib_device_attr *dprops = NULL;
1926 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03001927 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03001928 int port;
Matan Barak2528e332015-06-11 16:35:25 +03001929 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03001930
1931 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
1932 if (!pprops)
1933 goto out;
1934
1935 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
1936 if (!dprops)
1937 goto out;
1938
Matan Barak2528e332015-06-11 16:35:25 +03001939 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03001940 if (err) {
1941 mlx5_ib_warn(dev, "query_device failed %d\n", err);
1942 goto out;
1943 }
1944
Saeed Mahameed938fe832015-05-28 22:28:41 +03001945 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Eli Cohene126ba92013-07-07 17:25:49 +03001946 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
1947 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03001948 mlx5_ib_warn(dev, "query_port %d failed %d\n",
1949 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03001950 break;
1951 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03001952 dev->mdev->port_caps[port - 1].pkey_table_len =
1953 dprops->max_pkeys;
1954 dev->mdev->port_caps[port - 1].gid_table_len =
1955 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03001956 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
1957 dprops->max_pkeys, pprops->gid_tbl_len);
1958 }
1959
1960out:
1961 kfree(pprops);
1962 kfree(dprops);
1963
1964 return err;
1965}
1966
1967static void destroy_umrc_res(struct mlx5_ib_dev *dev)
1968{
1969 int err;
1970
1971 err = mlx5_mr_cache_cleanup(dev);
1972 if (err)
1973 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
1974
1975 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01001976 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03001977 ib_dealloc_pd(dev->umrc.pd);
1978}
1979
1980enum {
1981 MAX_UMR_WR = 128,
1982};
1983
1984static int create_umr_res(struct mlx5_ib_dev *dev)
1985{
1986 struct ib_qp_init_attr *init_attr = NULL;
1987 struct ib_qp_attr *attr = NULL;
1988 struct ib_pd *pd;
1989 struct ib_cq *cq;
1990 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03001991 int ret;
1992
1993 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
1994 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
1995 if (!attr || !init_attr) {
1996 ret = -ENOMEM;
1997 goto error_0;
1998 }
1999
2000 pd = ib_alloc_pd(&dev->ib_dev);
2001 if (IS_ERR(pd)) {
2002 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
2003 ret = PTR_ERR(pd);
2004 goto error_0;
2005 }
2006
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002007 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03002008 if (IS_ERR(cq)) {
2009 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
2010 ret = PTR_ERR(cq);
2011 goto error_2;
2012 }
Eli Cohene126ba92013-07-07 17:25:49 +03002013
2014 init_attr->send_cq = cq;
2015 init_attr->recv_cq = cq;
2016 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
2017 init_attr->cap.max_send_wr = MAX_UMR_WR;
2018 init_attr->cap.max_send_sge = 1;
2019 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
2020 init_attr->port_num = 1;
2021 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
2022 if (IS_ERR(qp)) {
2023 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
2024 ret = PTR_ERR(qp);
2025 goto error_3;
2026 }
2027 qp->device = &dev->ib_dev;
2028 qp->real_qp = qp;
2029 qp->uobject = NULL;
2030 qp->qp_type = MLX5_IB_QPT_REG_UMR;
2031
2032 attr->qp_state = IB_QPS_INIT;
2033 attr->port_num = 1;
2034 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
2035 IB_QP_PORT, NULL);
2036 if (ret) {
2037 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
2038 goto error_4;
2039 }
2040
2041 memset(attr, 0, sizeof(*attr));
2042 attr->qp_state = IB_QPS_RTR;
2043 attr->path_mtu = IB_MTU_256;
2044
2045 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2046 if (ret) {
2047 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
2048 goto error_4;
2049 }
2050
2051 memset(attr, 0, sizeof(*attr));
2052 attr->qp_state = IB_QPS_RTS;
2053 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2054 if (ret) {
2055 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
2056 goto error_4;
2057 }
2058
2059 dev->umrc.qp = qp;
2060 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03002061 dev->umrc.pd = pd;
2062
2063 sema_init(&dev->umrc.sem, MAX_UMR_WR);
2064 ret = mlx5_mr_cache_init(dev);
2065 if (ret) {
2066 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
2067 goto error_4;
2068 }
2069
2070 kfree(attr);
2071 kfree(init_attr);
2072
2073 return 0;
2074
2075error_4:
2076 mlx5_ib_destroy_qp(qp);
2077
2078error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002079 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002080
2081error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03002082 ib_dealloc_pd(pd);
2083
2084error_0:
2085 kfree(attr);
2086 kfree(init_attr);
2087 return ret;
2088}
2089
2090static int create_dev_resources(struct mlx5_ib_resources *devr)
2091{
2092 struct ib_srq_init_attr attr;
2093 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002094 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02002095 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03002096 int ret = 0;
2097
2098 dev = container_of(devr, struct mlx5_ib_dev, devr);
2099
Haggai Erand16e91d2016-02-29 15:45:05 +02002100 mutex_init(&devr->mutex);
2101
Eli Cohene126ba92013-07-07 17:25:49 +03002102 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
2103 if (IS_ERR(devr->p0)) {
2104 ret = PTR_ERR(devr->p0);
2105 goto error0;
2106 }
2107 devr->p0->device = &dev->ib_dev;
2108 devr->p0->uobject = NULL;
2109 atomic_set(&devr->p0->usecnt, 0);
2110
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002111 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002112 if (IS_ERR(devr->c0)) {
2113 ret = PTR_ERR(devr->c0);
2114 goto error1;
2115 }
2116 devr->c0->device = &dev->ib_dev;
2117 devr->c0->uobject = NULL;
2118 devr->c0->comp_handler = NULL;
2119 devr->c0->event_handler = NULL;
2120 devr->c0->cq_context = NULL;
2121 atomic_set(&devr->c0->usecnt, 0);
2122
2123 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2124 if (IS_ERR(devr->x0)) {
2125 ret = PTR_ERR(devr->x0);
2126 goto error2;
2127 }
2128 devr->x0->device = &dev->ib_dev;
2129 devr->x0->inode = NULL;
2130 atomic_set(&devr->x0->usecnt, 0);
2131 mutex_init(&devr->x0->tgt_qp_mutex);
2132 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
2133
2134 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2135 if (IS_ERR(devr->x1)) {
2136 ret = PTR_ERR(devr->x1);
2137 goto error3;
2138 }
2139 devr->x1->device = &dev->ib_dev;
2140 devr->x1->inode = NULL;
2141 atomic_set(&devr->x1->usecnt, 0);
2142 mutex_init(&devr->x1->tgt_qp_mutex);
2143 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
2144
2145 memset(&attr, 0, sizeof(attr));
2146 attr.attr.max_sge = 1;
2147 attr.attr.max_wr = 1;
2148 attr.srq_type = IB_SRQT_XRC;
2149 attr.ext.xrc.cq = devr->c0;
2150 attr.ext.xrc.xrcd = devr->x0;
2151
2152 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2153 if (IS_ERR(devr->s0)) {
2154 ret = PTR_ERR(devr->s0);
2155 goto error4;
2156 }
2157 devr->s0->device = &dev->ib_dev;
2158 devr->s0->pd = devr->p0;
2159 devr->s0->uobject = NULL;
2160 devr->s0->event_handler = NULL;
2161 devr->s0->srq_context = NULL;
2162 devr->s0->srq_type = IB_SRQT_XRC;
2163 devr->s0->ext.xrc.xrcd = devr->x0;
2164 devr->s0->ext.xrc.cq = devr->c0;
2165 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
2166 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
2167 atomic_inc(&devr->p0->usecnt);
2168 atomic_set(&devr->s0->usecnt, 0);
2169
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002170 memset(&attr, 0, sizeof(attr));
2171 attr.attr.max_sge = 1;
2172 attr.attr.max_wr = 1;
2173 attr.srq_type = IB_SRQT_BASIC;
2174 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2175 if (IS_ERR(devr->s1)) {
2176 ret = PTR_ERR(devr->s1);
2177 goto error5;
2178 }
2179 devr->s1->device = &dev->ib_dev;
2180 devr->s1->pd = devr->p0;
2181 devr->s1->uobject = NULL;
2182 devr->s1->event_handler = NULL;
2183 devr->s1->srq_context = NULL;
2184 devr->s1->srq_type = IB_SRQT_BASIC;
2185 devr->s1->ext.xrc.cq = devr->c0;
2186 atomic_inc(&devr->p0->usecnt);
2187 atomic_set(&devr->s0->usecnt, 0);
2188
Haggai Eran7722f472016-02-29 15:45:07 +02002189 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
2190 INIT_WORK(&devr->ports[port].pkey_change_work,
2191 pkey_change_handler);
2192 devr->ports[port].devr = devr;
2193 }
2194
Eli Cohene126ba92013-07-07 17:25:49 +03002195 return 0;
2196
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002197error5:
2198 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03002199error4:
2200 mlx5_ib_dealloc_xrcd(devr->x1);
2201error3:
2202 mlx5_ib_dealloc_xrcd(devr->x0);
2203error2:
2204 mlx5_ib_destroy_cq(devr->c0);
2205error1:
2206 mlx5_ib_dealloc_pd(devr->p0);
2207error0:
2208 return ret;
2209}
2210
2211static void destroy_dev_resources(struct mlx5_ib_resources *devr)
2212{
Haggai Eran7722f472016-02-29 15:45:07 +02002213 struct mlx5_ib_dev *dev =
2214 container_of(devr, struct mlx5_ib_dev, devr);
2215 int port;
2216
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002217 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03002218 mlx5_ib_destroy_srq(devr->s0);
2219 mlx5_ib_dealloc_xrcd(devr->x0);
2220 mlx5_ib_dealloc_xrcd(devr->x1);
2221 mlx5_ib_destroy_cq(devr->c0);
2222 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02002223
2224 /* Make sure no change P_Key work items are still executing */
2225 for (port = 0; port < dev->num_ports; ++port)
2226 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002227}
2228
Achiad Shochate53505a2015-12-23 18:47:25 +02002229static u32 get_core_cap_flags(struct ib_device *ibdev)
2230{
2231 struct mlx5_ib_dev *dev = to_mdev(ibdev);
2232 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
2233 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
2234 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
2235 u32 ret = 0;
2236
2237 if (ll == IB_LINK_LAYER_INFINIBAND)
2238 return RDMA_CORE_PORT_IBA_IB;
2239
2240 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
2241 return 0;
2242
2243 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
2244 return 0;
2245
2246 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
2247 ret |= RDMA_CORE_PORT_IBA_ROCE;
2248
2249 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
2250 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
2251
2252 return ret;
2253}
2254
Ira Weiny77386132015-05-13 20:02:58 -04002255static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
2256 struct ib_port_immutable *immutable)
2257{
2258 struct ib_port_attr attr;
2259 int err;
2260
2261 err = mlx5_ib_query_port(ibdev, port_num, &attr);
2262 if (err)
2263 return err;
2264
2265 immutable->pkey_tbl_len = attr.pkey_tbl_len;
2266 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02002267 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Ira Weiny337877a2015-06-06 14:38:29 -04002268 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04002269
2270 return 0;
2271}
2272
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002273static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
2274{
Achiad Shochate53505a2015-12-23 18:47:25 +02002275 int err;
2276
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002277 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02002278 err = register_netdevice_notifier(&dev->roce.nb);
2279 if (err)
2280 return err;
2281
2282 err = mlx5_nic_vport_enable_roce(dev->mdev);
2283 if (err)
2284 goto err_unregister_netdevice_notifier;
2285
2286 return 0;
2287
2288err_unregister_netdevice_notifier:
2289 unregister_netdevice_notifier(&dev->roce.nb);
2290 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002291}
2292
2293static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
2294{
Achiad Shochate53505a2015-12-23 18:47:25 +02002295 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002296 unregister_netdevice_notifier(&dev->roce.nb);
2297}
2298
Jack Morgenstein9603b612014-07-28 23:30:22 +03002299static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03002300{
Eli Cohene126ba92013-07-07 17:25:49 +03002301 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02002302 enum rdma_link_layer ll;
2303 int port_type_cap;
Eli Cohene126ba92013-07-07 17:25:49 +03002304 int err;
2305 int i;
2306
Achiad Shochatebd61f62015-12-23 18:47:16 +02002307 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
2308 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
2309
Achiad Shochate53505a2015-12-23 18:47:25 +02002310 if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
Majd Dibbiny647241e2015-06-04 19:30:47 +03002311 return NULL;
2312
Eli Cohene126ba92013-07-07 17:25:49 +03002313 printk_once(KERN_INFO "%s", mlx5_version);
2314
2315 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
2316 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03002317 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002318
Jack Morgenstein9603b612014-07-28 23:30:22 +03002319 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03002320
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002321 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03002322 err = get_port_caps(dev);
2323 if (err)
Jack Morgenstein9603b612014-07-28 23:30:22 +03002324 goto err_dealloc;
Eli Cohene126ba92013-07-07 17:25:49 +03002325
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002326 if (mlx5_use_mad_ifc(dev))
2327 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03002328
Eli Cohene126ba92013-07-07 17:25:49 +03002329 MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
2330
2331 strlcpy(dev->ib_dev.name, "mlx5_%d", IB_DEVICE_NAME_MAX);
2332 dev->ib_dev.owner = THIS_MODULE;
2333 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03002334 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03002335 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03002336 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03002337 dev->ib_dev.num_comp_vectors =
2338 dev->mdev->priv.eq_table.num_comp_vectors;
Eli Cohene126ba92013-07-07 17:25:49 +03002339 dev->ib_dev.dma_device = &mdev->pdev->dev;
2340
2341 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
2342 dev->ib_dev.uverbs_cmd_mask =
2343 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
2344 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
2345 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
2346 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
2347 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
2348 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02002349 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03002350 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
2351 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
2352 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
2353 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
2354 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
2355 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
2356 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
2357 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
2358 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
2359 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
2360 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
2361 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
2362 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
2363 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
2364 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
2365 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
2366 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02002367 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02002368 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
2369 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
2370 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03002371
2372 dev->ib_dev.query_device = mlx5_ib_query_device;
2373 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02002374 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002375 if (ll == IB_LINK_LAYER_ETHERNET)
2376 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03002377 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02002378 dev->ib_dev.add_gid = mlx5_ib_add_gid;
2379 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03002380 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
2381 dev->ib_dev.modify_device = mlx5_ib_modify_device;
2382 dev->ib_dev.modify_port = mlx5_ib_modify_port;
2383 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
2384 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
2385 dev->ib_dev.mmap = mlx5_ib_mmap;
2386 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
2387 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
2388 dev->ib_dev.create_ah = mlx5_ib_create_ah;
2389 dev->ib_dev.query_ah = mlx5_ib_query_ah;
2390 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
2391 dev->ib_dev.create_srq = mlx5_ib_create_srq;
2392 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
2393 dev->ib_dev.query_srq = mlx5_ib_query_srq;
2394 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
2395 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
2396 dev->ib_dev.create_qp = mlx5_ib_create_qp;
2397 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
2398 dev->ib_dev.query_qp = mlx5_ib_query_qp;
2399 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
2400 dev->ib_dev.post_send = mlx5_ib_post_send;
2401 dev->ib_dev.post_recv = mlx5_ib_post_recv;
2402 dev->ib_dev.create_cq = mlx5_ib_create_cq;
2403 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
2404 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
2405 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
2406 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
2407 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
2408 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
2409 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02002410 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03002411 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
2412 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
2413 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
2414 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03002415 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03002416 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02002417 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04002418 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Eli Coheneff901d2016-03-11 22:58:42 +02002419 if (mlx5_core_is_pf(mdev)) {
2420 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
2421 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
2422 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
2423 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
2424 }
Eli Cohene126ba92013-07-07 17:25:49 +03002425
Saeed Mahameed938fe832015-05-28 22:28:41 +03002426 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02002427
Matan Barakd2370e02016-02-29 18:05:30 +02002428 if (MLX5_CAP_GEN(mdev, imaicl)) {
2429 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
2430 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
2431 dev->ib_dev.uverbs_cmd_mask |=
2432 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
2433 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
2434 }
2435
Saeed Mahameed938fe832015-05-28 22:28:41 +03002436 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03002437 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
2438 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
2439 dev->ib_dev.uverbs_cmd_mask |=
2440 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
2441 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
2442 }
2443
Linus Torvalds048ccca2016-01-23 18:45:06 -08002444 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002445 IB_LINK_LAYER_ETHERNET) {
2446 dev->ib_dev.create_flow = mlx5_ib_create_flow;
2447 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
2448 dev->ib_dev.uverbs_ex_cmd_mask |=
2449 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
2450 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
2451 }
Eli Cohene126ba92013-07-07 17:25:49 +03002452 err = init_node_data(dev);
2453 if (err)
Saeed Mahameed233d05d2015-04-02 17:07:32 +03002454 goto err_dealloc;
Eli Cohene126ba92013-07-07 17:25:49 +03002455
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002456 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03002457 mutex_init(&dev->cap_mask_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03002458
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002459 if (ll == IB_LINK_LAYER_ETHERNET) {
2460 err = mlx5_enable_roce(dev);
2461 if (err)
2462 goto err_dealloc;
2463 }
2464
Eli Cohene126ba92013-07-07 17:25:49 +03002465 err = create_dev_resources(&dev->devr);
2466 if (err)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002467 goto err_disable_roce;
Eli Cohene126ba92013-07-07 17:25:49 +03002468
Haggai Eran6aec21f2014-12-11 17:04:23 +02002469 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08002470 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03002471 goto err_rsrc;
2472
Haggai Eran6aec21f2014-12-11 17:04:23 +02002473 err = ib_register_device(&dev->ib_dev, NULL);
2474 if (err)
2475 goto err_odp;
2476
Eli Cohene126ba92013-07-07 17:25:49 +03002477 err = create_umr_res(dev);
2478 if (err)
2479 goto err_dev;
2480
2481 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08002482 err = device_create_file(&dev->ib_dev.dev,
2483 mlx5_class_attributes[i]);
2484 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03002485 goto err_umrc;
2486 }
2487
2488 dev->ib_active = true;
2489
Jack Morgenstein9603b612014-07-28 23:30:22 +03002490 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03002491
2492err_umrc:
2493 destroy_umrc_res(dev);
2494
2495err_dev:
2496 ib_unregister_device(&dev->ib_dev);
2497
Haggai Eran6aec21f2014-12-11 17:04:23 +02002498err_odp:
2499 mlx5_ib_odp_remove_one(dev);
2500
Eli Cohene126ba92013-07-07 17:25:49 +03002501err_rsrc:
2502 destroy_dev_resources(&dev->devr);
2503
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002504err_disable_roce:
2505 if (ll == IB_LINK_LAYER_ETHERNET)
2506 mlx5_disable_roce(dev);
2507
Jack Morgenstein9603b612014-07-28 23:30:22 +03002508err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03002509 ib_dealloc_device((struct ib_device *)dev);
2510
Jack Morgenstein9603b612014-07-28 23:30:22 +03002511 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002512}
2513
Jack Morgenstein9603b612014-07-28 23:30:22 +03002514static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03002515{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002516 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002517 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02002518
Eli Cohene126ba92013-07-07 17:25:49 +03002519 ib_unregister_device(&dev->ib_dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03002520 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02002521 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03002522 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002523 if (ll == IB_LINK_LAYER_ETHERNET)
2524 mlx5_disable_roce(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03002525 ib_dealloc_device(&dev->ib_dev);
2526}
2527
Jack Morgenstein9603b612014-07-28 23:30:22 +03002528static struct mlx5_interface mlx5_ib_interface = {
2529 .add = mlx5_ib_add,
2530 .remove = mlx5_ib_remove,
2531 .event = mlx5_ib_event,
Saeed Mahameed64613d942015-04-02 17:07:34 +03002532 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03002533};
2534
2535static int __init mlx5_ib_init(void)
2536{
Haggai Eran6aec21f2014-12-11 17:04:23 +02002537 int err;
2538
Jack Morgenstein9603b612014-07-28 23:30:22 +03002539 if (deprecated_prof_sel != 2)
2540 pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
2541
Haggai Eran6aec21f2014-12-11 17:04:23 +02002542 err = mlx5_ib_odp_init();
2543 if (err)
2544 return err;
2545
2546 err = mlx5_register_interface(&mlx5_ib_interface);
2547 if (err)
2548 goto clean_odp;
2549
2550 return err;
2551
2552clean_odp:
2553 mlx5_ib_odp_cleanup();
2554 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002555}
2556
2557static void __exit mlx5_ib_cleanup(void)
2558{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002559 mlx5_unregister_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02002560 mlx5_ib_odp_cleanup();
Eli Cohene126ba92013-07-07 17:25:49 +03002561}
2562
2563module_init(mlx5_ib_init);
2564module_exit(mlx5_ib_cleanup);