blob: 843182528b798590d12e471d2c1f21ebc0c9c563 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
31#include "drmP.h"
32#include "drm.h"
33#include "drm_crtc.h"
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +080034#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "i915_drm.h"
37#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
43#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0)
44
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
46 SDVO_TV_MASK)
47
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
49#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010050#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080051
Jesse Barnes79e53942008-11-07 14:24:08 -080052
Chris Wilson2e88e402010-08-07 11:01:27 +010053static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080054 "NTSC_M" , "NTSC_J" , "NTSC_443",
55 "PAL_B" , "PAL_D" , "PAL_G" ,
56 "PAL_H" , "PAL_I" , "PAL_M" ,
57 "PAL_N" , "PAL_NC" , "PAL_60" ,
58 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
59 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
60 "SECAM_60"
61};
62
63#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
64
Chris Wilsonea5b2132010-08-04 13:50:23 +010065struct intel_sdvo {
66 struct intel_encoder base;
67
Chris Wilsonf899fc62010-07-20 15:44:45 -070068 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070069 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080070
Chris Wilsone957d772010-09-24 12:52:03 +010071 struct i2c_adapter ddc;
72
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073 /* Register for the SDVO device: SDVOB or SDVOC */
Eric Anholtc751ce42010-03-25 11:48:48 -070074 int sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080075
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Active outputs controlled by this SDVO output */
77 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /*
80 * Capabilities of the SDVO device returned by
81 * i830_sdvo_get_capabilities()
82 */
Jesse Barnes79e53942008-11-07 14:24:08 -080083 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084
85 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 int pixel_clock_min, pixel_clock_max;
87
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080088 /*
89 * For multiple function SDVO device,
90 * this is for current attached outputs.
91 */
92 uint16_t attached_output;
93
Jesse Barnese2f0ba92009-02-02 15:11:52 -080094 /**
95 * This is set if we're going to treat the device as TV-out.
96 *
97 * While we have these nice friendly flags for output types that ought
98 * to decide this for us, the S-Video output on our HDMI+S-Video card
99 * shows up as RGB1 (VGA).
100 */
101 bool is_tv;
102
Zhao Yakuice6feab2009-08-24 13:50:26 +0800103 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100104 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800105
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800106 /**
107 * This is set if we treat the device as HDMI, instead of DVI.
108 */
109 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000110 bool has_hdmi_monitor;
111 bool has_hdmi_audio;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800112
Ma Ling7086c872009-05-13 11:20:06 +0800113 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100114 * This is set if we detect output of sdvo device as LVDS and
115 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800116 */
117 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800118
119 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800120 * This is sdvo fixed pannel mode pointer
121 */
122 struct drm_display_mode *sdvo_lvds_fixed_mode;
123
Eric Anholtc751ce42010-03-25 11:48:48 -0700124 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800125 uint8_t ddc_bus;
126
Chris Wilson6c9547f2010-08-25 10:05:17 +0100127 /* Input timings for adjusted_mode */
128 struct intel_sdvo_dtd input_dtd;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800129};
130
131struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100132 struct intel_connector base;
133
Zhenyu Wang14571b42010-03-30 14:06:33 +0800134 /* Mark the type of connector */
135 uint16_t output_flag;
136
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100137 int force_audio;
138
Zhenyu Wang14571b42010-03-30 14:06:33 +0800139 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100140 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800141 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100142 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800143
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100144 struct drm_property *force_audio_property;
145
Zhao Yakuib9219c52009-09-10 15:45:46 +0800146 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100147 struct drm_property *left;
148 struct drm_property *right;
149 struct drm_property *top;
150 struct drm_property *bottom;
151 struct drm_property *hpos;
152 struct drm_property *vpos;
153 struct drm_property *contrast;
154 struct drm_property *saturation;
155 struct drm_property *hue;
156 struct drm_property *sharpness;
157 struct drm_property *flicker_filter;
158 struct drm_property *flicker_filter_adaptive;
159 struct drm_property *flicker_filter_2d;
160 struct drm_property *tv_chroma_filter;
161 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100162 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800163
164 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800166
167 /* Add variable to record current setting for the above property */
168 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100169
Zhao Yakuib9219c52009-09-10 15:45:46 +0800170 /* this is to get the range of margin.*/
171 u32 max_hscan, max_vscan;
172 u32 max_hpos, cur_hpos;
173 u32 max_vpos, cur_vpos;
174 u32 cur_brightness, max_brightness;
175 u32 cur_contrast, max_contrast;
176 u32 cur_saturation, max_saturation;
177 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100178 u32 cur_sharpness, max_sharpness;
179 u32 cur_flicker_filter, max_flicker_filter;
180 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
181 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
182 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
183 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100184 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800185};
186
Chris Wilson890f3352010-09-14 16:46:59 +0100187static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100188{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100189 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100190}
191
Chris Wilsondf0e9242010-09-09 16:20:55 +0100192static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
193{
194 return container_of(intel_attached_encoder(connector),
195 struct intel_sdvo, base);
196}
197
Chris Wilson615fb932010-08-04 13:50:24 +0100198static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
199{
200 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
201}
202
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800203static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100204intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100205static bool
206intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
207 struct intel_sdvo_connector *intel_sdvo_connector,
208 int type);
209static bool
210intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
211 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800212
Jesse Barnes79e53942008-11-07 14:24:08 -0800213/**
214 * Writes the SDVOB or SDVOC with the given value, but always writes both
215 * SDVOB and SDVOC to work around apparent hardware issues (according to
216 * comments in the BIOS).
217 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100218static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800219{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100220 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800221 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800222 u32 bval = val, cval = val;
223 int i;
224
Chris Wilsonea5b2132010-08-04 13:50:23 +0100225 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
226 I915_WRITE(intel_sdvo->sdvo_reg, val);
227 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800228 return;
229 }
230
Chris Wilsonea5b2132010-08-04 13:50:23 +0100231 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800232 cval = I915_READ(SDVOC);
233 } else {
234 bval = I915_READ(SDVOB);
235 }
236 /*
237 * Write the registers twice for luck. Sometimes,
238 * writing them only once doesn't appear to 'stick'.
239 * The BIOS does this too. Yay, magic
240 */
241 for (i = 0; i < 2; i++)
242 {
243 I915_WRITE(SDVOB, bval);
244 I915_READ(SDVOB);
245 I915_WRITE(SDVOC, cval);
246 I915_READ(SDVOC);
247 }
248}
249
Chris Wilson32aad862010-08-04 13:50:25 +0100250static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800251{
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 struct i2c_msg msgs[] = {
253 {
Chris Wilsone957d772010-09-24 12:52:03 +0100254 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800255 .flags = 0,
256 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100257 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800258 },
259 {
Chris Wilsone957d772010-09-24 12:52:03 +0100260 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800261 .flags = I2C_M_RD,
262 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100263 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265 };
Chris Wilson32aad862010-08-04 13:50:25 +0100266 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800267
Chris Wilsonf899fc62010-07-20 15:44:45 -0700268 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800270
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800271 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 return false;
273}
274
Jesse Barnes79e53942008-11-07 14:24:08 -0800275#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
276/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100277static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800278 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100279 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800280} sdvo_cmd_names[] = {
281 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
282 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
283 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
284 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
285 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
286 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
287 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
288 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
289 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
290 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
291 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
292 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
293 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
294 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
295 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
296 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
Jesse Barnes79e53942008-11-07 14:24:08 -0800320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100324
Zhao Yakuib9219c52009-09-10 15:45:46 +0800325 /* Add the op code for SDVO enhancements */
Chris Wilsonc5521702010-08-04 13:50:28 +0100326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
Zhao Yakuib9219c52009-09-10 15:45:46 +0800332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
Chris Wilsonc5521702010-08-04 13:50:28 +0100350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
370
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800371 /* HDMI op code */
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800392};
393
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800394#define IS_SDVOB(reg) (reg == SDVOB || reg == PCH_SDVOB)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100395#define SDVO_NAME(svdo) (IS_SDVOB((svdo)->sdvo_reg) ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800396
Chris Wilsonea5b2132010-08-04 13:50:23 +0100397static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100398 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
Jesse Barnes79e53942008-11-07 14:24:08 -0800400 int i;
401
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800402 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100403 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800404 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800405 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800406 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800407 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400408 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800409 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800410 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800411 break;
412 }
413 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400414 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800415 DRM_LOG_KMS("(%02X)", cmd);
416 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800417}
Jesse Barnes79e53942008-11-07 14:24:08 -0800418
Jesse Barnes79e53942008-11-07 14:24:08 -0800419static const char *cmd_status_names[] = {
420 "Power on",
421 "Success",
422 "Not supported",
423 "Invalid arg",
424 "Pending",
425 "Target not specified",
426 "Scaling not supported"
427};
428
Chris Wilsone957d772010-09-24 12:52:03 +0100429static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
430 const void *args, int args_len)
431{
432 u8 buf[args_len*2 + 2], status;
433 struct i2c_msg msgs[args_len + 3];
434 int i, ret;
435
436 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
437
438 for (i = 0; i < args_len; i++) {
439 msgs[i].addr = intel_sdvo->slave_addr;
440 msgs[i].flags = 0;
441 msgs[i].len = 2;
442 msgs[i].buf = buf + 2 *i;
443 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
444 buf[2*i + 1] = ((u8*)args)[i];
445 }
446 msgs[i].addr = intel_sdvo->slave_addr;
447 msgs[i].flags = 0;
448 msgs[i].len = 2;
449 msgs[i].buf = buf + 2*i;
450 buf[2*i + 0] = SDVO_I2C_OPCODE;
451 buf[2*i + 1] = cmd;
452
453 /* the following two are to read the response */
454 status = SDVO_I2C_CMD_STATUS;
455 msgs[i+1].addr = intel_sdvo->slave_addr;
456 msgs[i+1].flags = 0;
457 msgs[i+1].len = 1;
458 msgs[i+1].buf = &status;
459
460 msgs[i+2].addr = intel_sdvo->slave_addr;
461 msgs[i+2].flags = I2C_M_RD;
462 msgs[i+2].len = 1;
463 msgs[i+2].buf = &status;
464
465 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
466 if (ret < 0) {
467 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
468 return false;
469 }
470 if (ret != i+3) {
471 /* failure in I2C transfer */
472 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
473 return false;
474 }
475
476 i = 3;
477 while (status == SDVO_CMD_STATUS_PENDING && i--) {
478 if (!intel_sdvo_read_byte(intel_sdvo,
479 SDVO_I2C_CMD_STATUS,
480 &status))
481 return false;
482 }
483 if (status != SDVO_CMD_STATUS_SUCCESS) {
484 DRM_DEBUG_KMS("command returns response %s [%d]\n",
485 status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP ? cmd_status_names[status] : "???",
486 status);
487 return false;
488 }
489
490 return true;
491}
492
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100493static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
494 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100496 u8 retry = 5;
497 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800498 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800499
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100500 /*
501 * The documentation states that all commands will be
502 * processed within 15µs, and that we need only poll
503 * the status byte a maximum of 3 times in order for the
504 * command to be complete.
505 *
506 * Check 5 times in case the hardware failed to read the docs.
507 */
508 do {
509 if (!intel_sdvo_read_byte(intel_sdvo,
510 SDVO_I2C_CMD_STATUS,
511 &status))
512 return false;
513 } while (status == SDVO_CMD_STATUS_PENDING && --retry);
514
Chris Wilsonea5b2132010-08-04 13:50:23 +0100515 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800517 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 else
yakui_zhao342dc382009-06-02 14:12:00 +0800519 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800520
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100521 if (status != SDVO_CMD_STATUS_SUCCESS)
522 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100524 /* Read the command response */
525 for (i = 0; i < response_len; i++) {
526 if (!intel_sdvo_read_byte(intel_sdvo,
527 SDVO_I2C_RETURN_0 + i,
528 &((u8 *)response)[i]))
529 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100530 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800531 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100532 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100533 return true;
534
535log_fail:
536 DRM_LOG_KMS("\n");
537 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538}
539
Hannes Ederb358d0a2008-12-18 21:18:47 +0100540static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800541{
542 if (mode->clock >= 100000)
543 return 1;
544 else if (mode->clock >= 50000)
545 return 2;
546 else
547 return 4;
548}
549
Chris Wilsone957d772010-09-24 12:52:03 +0100550static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
551 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552{
Chris Wilsone957d772010-09-24 12:52:03 +0100553 return intel_sdvo_write_cmd(intel_sdvo,
554 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
555 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800556}
557
Chris Wilson32aad862010-08-04 13:50:25 +0100558static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
559{
Chris Wilsone957d772010-09-24 12:52:03 +0100560 return intel_sdvo_write_cmd(intel_sdvo, cmd, data, len);
Chris Wilson32aad862010-08-04 13:50:25 +0100561}
562
563static bool
564intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
565{
566 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
567 return false;
568
569 return intel_sdvo_read_response(intel_sdvo, value, len);
570}
571
572static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800573{
574 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100575 return intel_sdvo_set_value(intel_sdvo,
576 SDVO_CMD_SET_TARGET_INPUT,
577 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800578}
579
580/**
581 * Return whether each input is trained.
582 *
583 * This function is making an assumption about the layout of the response,
584 * which should be checked against the docs.
585 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100586static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800587{
588 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589
Chris Wilson32aad862010-08-04 13:50:25 +0100590 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
591 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 return false;
593
594 *input_1 = response.input0_trained;
595 *input_2 = response.input1_trained;
596 return true;
597}
598
Chris Wilsonea5b2132010-08-04 13:50:23 +0100599static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 u16 outputs)
601{
Chris Wilson32aad862010-08-04 13:50:25 +0100602 return intel_sdvo_set_value(intel_sdvo,
603 SDVO_CMD_SET_ACTIVE_OUTPUTS,
604 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605}
606
Chris Wilsonea5b2132010-08-04 13:50:23 +0100607static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int mode)
609{
Chris Wilson32aad862010-08-04 13:50:25 +0100610 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800611
612 switch (mode) {
613 case DRM_MODE_DPMS_ON:
614 state = SDVO_ENCODER_STATE_ON;
615 break;
616 case DRM_MODE_DPMS_STANDBY:
617 state = SDVO_ENCODER_STATE_STANDBY;
618 break;
619 case DRM_MODE_DPMS_SUSPEND:
620 state = SDVO_ENCODER_STATE_SUSPEND;
621 break;
622 case DRM_MODE_DPMS_OFF:
623 state = SDVO_ENCODER_STATE_OFF;
624 break;
625 }
626
Chris Wilson32aad862010-08-04 13:50:25 +0100627 return intel_sdvo_set_value(intel_sdvo,
628 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800629}
630
Chris Wilsonea5b2132010-08-04 13:50:23 +0100631static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 int *clock_min,
633 int *clock_max)
634{
635 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800636
Chris Wilson32aad862010-08-04 13:50:25 +0100637 if (!intel_sdvo_get_value(intel_sdvo,
638 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
639 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 return false;
641
642 /* Convert the values from units of 10 kHz to kHz. */
643 *clock_min = clocks.min * 10;
644 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 return true;
646}
647
Chris Wilsonea5b2132010-08-04 13:50:23 +0100648static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 u16 outputs)
650{
Chris Wilson32aad862010-08-04 13:50:25 +0100651 return intel_sdvo_set_value(intel_sdvo,
652 SDVO_CMD_SET_TARGET_OUTPUT,
653 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800654}
655
Chris Wilsonea5b2132010-08-04 13:50:23 +0100656static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800657 struct intel_sdvo_dtd *dtd)
658{
Chris Wilson32aad862010-08-04 13:50:25 +0100659 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
660 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800661}
662
Chris Wilsonea5b2132010-08-04 13:50:23 +0100663static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800664 struct intel_sdvo_dtd *dtd)
665{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100666 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
668}
669
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 struct intel_sdvo_dtd *dtd)
672{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100673 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800674 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
675}
676
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800677static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100678intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800679 uint16_t clock,
680 uint16_t width,
681 uint16_t height)
682{
683 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800684
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800685 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800686 args.clock = clock;
687 args.width = width;
688 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800689 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800690
Chris Wilsonea5b2132010-08-04 13:50:23 +0100691 if (intel_sdvo->is_lvds &&
692 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
693 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800694 args.scaled = 1;
695
Chris Wilson32aad862010-08-04 13:50:25 +0100696 return intel_sdvo_set_value(intel_sdvo,
697 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
698 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800699}
700
Chris Wilsonea5b2132010-08-04 13:50:23 +0100701static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800702 struct intel_sdvo_dtd *dtd)
703{
Chris Wilson32aad862010-08-04 13:50:25 +0100704 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
705 &dtd->part1, sizeof(dtd->part1)) &&
706 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
707 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800708}
Jesse Barnes79e53942008-11-07 14:24:08 -0800709
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800711{
Chris Wilson32aad862010-08-04 13:50:25 +0100712 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800713}
714
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800715static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100716 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800717{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800718 uint16_t width, height;
719 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
720 uint16_t h_sync_offset, v_sync_offset;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721
722 width = mode->crtc_hdisplay;
723 height = mode->crtc_vdisplay;
724
725 /* do some mode translations */
726 h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
727 h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
728
729 v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
730 v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
731
732 h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
733 v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
734
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800735 dtd->part1.clock = mode->clock / 10;
736 dtd->part1.h_active = width & 0xff;
737 dtd->part1.h_blank = h_blank_len & 0xff;
738 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800739 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800740 dtd->part1.v_active = height & 0xff;
741 dtd->part1.v_blank = v_blank_len & 0xff;
742 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 ((v_blank_len >> 8) & 0xf);
744
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800745 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800746 dtd->part2.h_sync_width = h_sync_len & 0xff;
747 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800748 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800749 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
751 ((v_sync_len & 0x30) >> 4);
752
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800753 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800754 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800755 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800757 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800759 dtd->part2.sdvo_flags = 0;
760 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
761 dtd->part2.reserved = 0;
762}
Jesse Barnes79e53942008-11-07 14:24:08 -0800763
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800764static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100765 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800766{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800767 mode->hdisplay = dtd->part1.h_active;
768 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
769 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800770 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800771 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
772 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
773 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
774 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
775
776 mode->vdisplay = dtd->part1.v_active;
777 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
778 mode->vsync_start = mode->vdisplay;
779 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800780 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800781 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
782 mode->vsync_end = mode->vsync_start +
783 (dtd->part2.v_sync_off_width & 0xf);
784 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
785 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
786 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
787
788 mode->clock = dtd->part1.clock * 10;
789
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800790 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800791 if (dtd->part2.dtd_flags & 0x2)
792 mode->flags |= DRM_MODE_FLAG_PHSYNC;
793 if (dtd->part2.dtd_flags & 0x4)
794 mode->flags |= DRM_MODE_FLAG_PVSYNC;
795}
796
Chris Wilsone27d8532010-10-22 09:15:22 +0100797static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800798{
Chris Wilsone27d8532010-10-22 09:15:22 +0100799 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800800
Chris Wilsone27d8532010-10-22 09:15:22 +0100801 return intel_sdvo_get_value(intel_sdvo,
802 SDVO_CMD_GET_SUPP_ENCODE,
803 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800804}
805
Chris Wilsonea5b2132010-08-04 13:50:23 +0100806static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700807 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800808{
Chris Wilson32aad862010-08-04 13:50:25 +0100809 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800810}
811
Chris Wilsonea5b2132010-08-04 13:50:23 +0100812static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800813 uint8_t mode)
814{
Chris Wilson32aad862010-08-04 13:50:25 +0100815 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800816}
817
818#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100819static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800820{
821 int i, j;
822 uint8_t set_buf_index[2];
823 uint8_t av_split;
824 uint8_t buf_size;
825 uint8_t buf[48];
826 uint8_t *pos;
827
Chris Wilson32aad862010-08-04 13:50:25 +0100828 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800829
830 for (i = 0; i <= av_split; i++) {
831 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700832 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700834 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
835 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800836
837 pos = buf;
838 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700839 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700841 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842 pos += 8;
843 }
844 }
845}
846#endif
847
David Härdeman3c17fe42010-09-24 21:44:32 +0200848static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800849{
850 struct dip_infoframe avi_if = {
851 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200852 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800853 .len = DIP_LEN_AVI,
854 };
David Härdeman3c17fe42010-09-24 21:44:32 +0200855 uint8_t tx_rate = SDVO_HBUF_TX_VSYNC;
856 uint8_t set_buf_index[2] = { 1, 0 };
857 uint64_t *data = (uint64_t *)&avi_if;
858 unsigned i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800859
David Härdeman3c17fe42010-09-24 21:44:32 +0200860 intel_dip_infoframe_csum(&avi_if);
861
862 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_INDEX,
863 set_buf_index, 2))
864 return false;
865
866 for (i = 0; i < sizeof(avi_if); i += 8) {
867 if (!intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_DATA,
868 data, 8))
869 return false;
870 data++;
871 }
872
873 return intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_HBUF_TXRATE,
874 &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800875}
876
Chris Wilson32aad862010-08-04 13:50:25 +0100877static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800878{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800879 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100880 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800881
Chris Wilson40039752010-08-04 13:50:26 +0100882 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800883 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100884 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800885
Chris Wilson32aad862010-08-04 13:50:25 +0100886 BUILD_BUG_ON(sizeof(format) != 6);
887 return intel_sdvo_set_value(intel_sdvo,
888 SDVO_CMD_SET_TV_FORMAT,
889 &format, sizeof(format));
890}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800891
Chris Wilson32aad862010-08-04 13:50:25 +0100892static bool
893intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
894 struct drm_display_mode *mode)
895{
896 struct intel_sdvo_dtd output_dtd;
897
898 if (!intel_sdvo_set_target_output(intel_sdvo,
899 intel_sdvo->attached_output))
900 return false;
901
902 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
903 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
904 return false;
905
906 return true;
907}
908
909static bool
910intel_sdvo_set_input_timings_for_mode(struct intel_sdvo *intel_sdvo,
911 struct drm_display_mode *mode,
912 struct drm_display_mode *adjusted_mode)
913{
Chris Wilson32aad862010-08-04 13:50:25 +0100914 /* Reset the input timing to the screen. Assume always input 0. */
915 if (!intel_sdvo_set_target_input(intel_sdvo))
916 return false;
917
918 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
919 mode->clock / 10,
920 mode->hdisplay,
921 mode->vdisplay))
922 return false;
923
924 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100925 &intel_sdvo->input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +0100926 return false;
927
Chris Wilson6c9547f2010-08-25 10:05:17 +0100928 intel_sdvo_get_mode_from_dtd(adjusted_mode, &intel_sdvo->input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +0100929
930 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100931 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800932}
933
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800934static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
935 struct drm_display_mode *mode,
936 struct drm_display_mode *adjusted_mode)
937{
Chris Wilson890f3352010-09-14 16:46:59 +0100938 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100939 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800940
Chris Wilson32aad862010-08-04 13:50:25 +0100941 /* We need to construct preferred input timings based on our
942 * output timings. To do that, we have to set the output
943 * timings, even though this isn't really the right place in
944 * the sequence to do it. Oh well.
945 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100946 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +0100947 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800948 return false;
Chris Wilson32aad862010-08-04 13:50:25 +0100949
Pavel Roskinc74696b2010-09-02 14:46:34 -0400950 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
951 mode,
952 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100953 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +0100954 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100955 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800956 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800957
Pavel Roskinc74696b2010-09-02 14:46:34 -0400958 (void) intel_sdvo_set_input_timings_for_mode(intel_sdvo,
959 mode,
960 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800961 }
Chris Wilson32aad862010-08-04 13:50:25 +0100962
963 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +0100964 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +0100965 */
Chris Wilson6c9547f2010-08-25 10:05:17 +0100966 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
967 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +0100968
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800969 return true;
970}
971
972static void intel_sdvo_mode_set(struct drm_encoder *encoder,
973 struct drm_display_mode *mode,
974 struct drm_display_mode *adjusted_mode)
975{
976 struct drm_device *dev = encoder->dev;
977 struct drm_i915_private *dev_priv = dev->dev_private;
978 struct drm_crtc *crtc = encoder->crtc;
979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +0100980 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100981 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800982 struct intel_sdvo_in_out_map in_out;
983 struct intel_sdvo_dtd input_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +0100984 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
985 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800986
987 if (!mode)
988 return;
989
990 /* First, set the input mapping for the first input to our controlled
991 * output. This is only correct if we're a single-input device, in
992 * which case the first input is the output from the appropriate SDVO
993 * channel on the motherboard. In a two-input device, the first input
994 * will be SDVOB and the second SDVOC.
995 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100996 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800997 in_out.in1 = 0;
998
Pavel Roskinc74696b2010-09-02 14:46:34 -0400999 intel_sdvo_set_value(intel_sdvo,
1000 SDVO_CMD_SET_IN_OUT_MAP,
1001 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001002
Chris Wilson6c9547f2010-08-25 10:05:17 +01001003 /* Set the output timings to the screen */
1004 if (!intel_sdvo_set_target_output(intel_sdvo,
1005 intel_sdvo->attached_output))
1006 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001007
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001008 /* We have tried to get input timing in mode_fixup, and filled into
Chris Wilson6c9547f2010-08-25 10:05:17 +01001009 * adjusted_mode.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001010 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001011 if (intel_sdvo->is_tv || intel_sdvo->is_lvds) {
1012 input_dtd = intel_sdvo->input_dtd;
1013 } else {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001014 /* Set the output timing to the screen */
Chris Wilson32aad862010-08-04 13:50:25 +01001015 if (!intel_sdvo_set_target_output(intel_sdvo,
1016 intel_sdvo->attached_output))
1017 return;
1018
Chris Wilson6c9547f2010-08-25 10:05:17 +01001019 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Pavel Roskinc74696b2010-09-02 14:46:34 -04001020 (void) intel_sdvo_set_output_timing(intel_sdvo, &input_dtd);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001021 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001022
1023 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001024 if (!intel_sdvo_set_target_input(intel_sdvo))
1025 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001026
Chris Wilsonda79de92010-11-22 11:12:46 +00001027 if (intel_sdvo->has_hdmi_monitor &&
David Härdeman3c17fe42010-09-24 21:44:32 +02001028 !intel_sdvo_set_avi_infoframe(intel_sdvo))
Chris Wilson6c9547f2010-08-25 10:05:17 +01001029 return;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001030
Chris Wilson6c9547f2010-08-25 10:05:17 +01001031 if (intel_sdvo->is_tv &&
1032 !intel_sdvo_set_tv_format(intel_sdvo))
1033 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001034
Pavel Roskinc74696b2010-09-02 14:46:34 -04001035 (void) intel_sdvo_set_input_timing(intel_sdvo, &input_dtd);
Jesse Barnes79e53942008-11-07 14:24:08 -08001036
Chris Wilson6c9547f2010-08-25 10:05:17 +01001037 switch (pixel_multiplier) {
1038 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001039 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1040 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1041 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001042 }
Chris Wilson32aad862010-08-04 13:50:25 +01001043 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1044 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001045
1046 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001047 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001048 sdvox = SDVO_BORDER_ENABLE;
Adam Jackson81a14b42010-07-16 14:46:32 -04001049 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1050 sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
1051 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1052 sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001053 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001054 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001055 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001056 case SDVOB:
1057 sdvox &= SDVOB_PRESERVE_MASK;
1058 break;
1059 case SDVOC:
1060 sdvox &= SDVOC_PRESERVE_MASK;
1061 break;
1062 }
1063 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1064 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001065 if (intel_crtc->pipe == 1)
1066 sdvox |= SDVO_PIPE_B_SELECT;
Chris Wilsonda79de92010-11-22 11:12:46 +00001067 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001068 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001069
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001070 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001071 /* done in crtc_mode_set as the dpll_md reg must be written early */
1072 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1073 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001074 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001075 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001076 }
1077
Chris Wilson6c9547f2010-08-25 10:05:17 +01001078 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001079 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001080 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001081}
1082
1083static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1084{
1085 struct drm_device *dev = encoder->dev;
1086 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +01001087 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001088 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001089 u32 temp;
1090
1091 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001092 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001093 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001094 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001095
1096 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001097 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001098 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001099 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001100 }
1101 }
1102 } else {
1103 bool input1, input2;
1104 int i;
1105 u8 status;
1106
Chris Wilsonea5b2132010-08-04 13:50:23 +01001107 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001108 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001109 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001110 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001111 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001112
Chris Wilson32aad862010-08-04 13:50:25 +01001113 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001114 /* Warn if the device reported failure to sync.
1115 * A lot of SDVO devices fail to notify of sync, but it's
1116 * a given it the status is a success, we succeeded.
1117 */
1118 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001119 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001120 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001121 }
1122
1123 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001124 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1125 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001126 }
1127 return;
1128}
1129
Jesse Barnes79e53942008-11-07 14:24:08 -08001130static int intel_sdvo_mode_valid(struct drm_connector *connector,
1131 struct drm_display_mode *mode)
1132{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001133 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001134
1135 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1136 return MODE_NO_DBLESCAN;
1137
Chris Wilsonea5b2132010-08-04 13:50:23 +01001138 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001139 return MODE_CLOCK_LOW;
1140
Chris Wilsonea5b2132010-08-04 13:50:23 +01001141 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001142 return MODE_CLOCK_HIGH;
1143
Chris Wilson85454232010-08-08 14:28:23 +01001144 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001145 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001146 return MODE_PANEL;
1147
Chris Wilsonea5b2132010-08-04 13:50:23 +01001148 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001149 return MODE_PANEL;
1150 }
1151
Jesse Barnes79e53942008-11-07 14:24:08 -08001152 return MODE_OK;
1153}
1154
Chris Wilsonea5b2132010-08-04 13:50:23 +01001155static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001156{
Chris Wilsone957d772010-09-24 12:52:03 +01001157 if (!intel_sdvo_get_value(intel_sdvo,
1158 SDVO_CMD_GET_DEVICE_CAPS,
1159 caps, sizeof(*caps)))
1160 return false;
1161
1162 DRM_DEBUG_KMS("SDVO capabilities:\n"
1163 " vendor_id: %d\n"
1164 " device_id: %d\n"
1165 " device_rev_id: %d\n"
1166 " sdvo_version_major: %d\n"
1167 " sdvo_version_minor: %d\n"
1168 " sdvo_inputs_mask: %d\n"
1169 " smooth_scaling: %d\n"
1170 " sharp_scaling: %d\n"
1171 " up_scaling: %d\n"
1172 " down_scaling: %d\n"
1173 " stall_support: %d\n"
1174 " output_flags: %d\n",
1175 caps->vendor_id,
1176 caps->device_id,
1177 caps->device_rev_id,
1178 caps->sdvo_version_major,
1179 caps->sdvo_version_minor,
1180 caps->sdvo_inputs_mask,
1181 caps->smooth_scaling,
1182 caps->sharp_scaling,
1183 caps->up_scaling,
1184 caps->down_scaling,
1185 caps->stall_support,
1186 caps->output_flags);
1187
1188 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001189}
1190
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001191/* No use! */
1192#if 0
Jesse Barnes79e53942008-11-07 14:24:08 -08001193struct drm_connector* intel_sdvo_find(struct drm_device *dev, int sdvoB)
1194{
1195 struct drm_connector *connector = NULL;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001196 struct intel_sdvo *iout = NULL;
1197 struct intel_sdvo *sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001198
1199 /* find the sdvo connector */
1200 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001201 iout = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001202
1203 if (iout->type != INTEL_OUTPUT_SDVO)
1204 continue;
1205
1206 sdvo = iout->dev_priv;
1207
Eric Anholtc751ce42010-03-25 11:48:48 -07001208 if (sdvo->sdvo_reg == SDVOB && sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001209 return connector;
1210
Eric Anholtc751ce42010-03-25 11:48:48 -07001211 if (sdvo->sdvo_reg == SDVOC && !sdvoB)
Jesse Barnes79e53942008-11-07 14:24:08 -08001212 return connector;
1213
1214 }
1215
1216 return NULL;
1217}
1218
1219int intel_sdvo_supports_hotplug(struct drm_connector *connector)
1220{
1221 u8 response[2];
1222 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001223 struct intel_sdvo *intel_sdvo;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001224 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001225
1226 if (!connector)
1227 return 0;
1228
Chris Wilsonea5b2132010-08-04 13:50:23 +01001229 intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001230
Chris Wilson32aad862010-08-04 13:50:25 +01001231 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1232 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001233}
1234
1235void intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
1236{
1237 u8 response[2];
1238 u8 status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001239 struct intel_sdvo *intel_sdvo = to_intel_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001240
Chris Wilsonea5b2132010-08-04 13:50:23 +01001241 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1242 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001243
1244 if (on) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001245 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL, 0);
1246 status = intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001247
Chris Wilsonea5b2132010-08-04 13:50:23 +01001248 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001249 } else {
1250 response[0] = 0;
1251 response[1] = 0;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001252 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001253 }
1254
Chris Wilsonea5b2132010-08-04 13:50:23 +01001255 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG, NULL, 0);
1256 intel_sdvo_read_response(intel_sdvo, &response, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001257}
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001258#endif
Jesse Barnes79e53942008-11-07 14:24:08 -08001259
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001260static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001261intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001262{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001263 int caps = 0;
1264
Chris Wilsonea5b2132010-08-04 13:50:23 +01001265 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001266 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1))
1267 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001268 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001269 (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1))
1270 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001271 if (intel_sdvo->caps.output_flags &
Roel Kluin19e1f882009-08-09 13:50:53 +02001272 (SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_SVID1))
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001273 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001274 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001275 (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_CVBS1))
1276 caps++;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001277 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001278 (SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_YPRPB1))
1279 caps++;
1280
Chris Wilsonea5b2132010-08-04 13:50:23 +01001281 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001282 (SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1))
1283 caps++;
1284
Chris Wilsonea5b2132010-08-04 13:50:23 +01001285 if (intel_sdvo->caps.output_flags &
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001286 (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1))
1287 caps++;
1288
1289 return (caps > 1);
1290}
1291
Chris Wilsonf899fc62010-07-20 15:44:45 -07001292static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001293intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001294{
Chris Wilsone957d772010-09-24 12:52:03 +01001295 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1296 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001297}
1298
Keith Packard57cdaf92009-09-04 13:07:54 +08001299static struct drm_connector *
1300intel_find_analog_connector(struct drm_device *dev)
1301{
1302 struct drm_connector *connector;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001303 struct intel_sdvo *encoder;
Keith Packard57cdaf92009-09-04 13:07:54 +08001304
Chris Wilsondf0e9242010-09-09 16:20:55 +01001305 list_for_each_entry(encoder,
1306 &dev->mode_config.encoder_list,
1307 base.base.head) {
1308 if (encoder->base.type == INTEL_OUTPUT_ANALOG) {
1309 list_for_each_entry(connector,
1310 &dev->mode_config.connector_list,
1311 head) {
1312 if (&encoder->base ==
1313 intel_attached_encoder(connector))
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001314 return connector;
1315 }
1316 }
Keith Packard57cdaf92009-09-04 13:07:54 +08001317 }
Chris Wilsondf0e9242010-09-09 16:20:55 +01001318
Keith Packard57cdaf92009-09-04 13:07:54 +08001319 return NULL;
1320}
1321
1322static int
1323intel_analog_is_connected(struct drm_device *dev)
1324{
1325 struct drm_connector *analog_connector;
Keith Packard57cdaf92009-09-04 13:07:54 +08001326
Chris Wilson32aad862010-08-04 13:50:25 +01001327 analog_connector = intel_find_analog_connector(dev);
Keith Packard57cdaf92009-09-04 13:07:54 +08001328 if (!analog_connector)
1329 return false;
1330
Chris Wilson930a9e22010-09-14 11:07:23 +01001331 if (analog_connector->funcs->detect(analog_connector, false) ==
Keith Packard57cdaf92009-09-04 13:07:54 +08001332 connector_status_disconnected)
1333 return false;
1334
1335 return true;
1336}
1337
Chris Wilsonff482d82010-09-15 10:40:38 +01001338/* Mac mini hack -- use the same DDC as the analog connector */
1339static struct edid *
1340intel_sdvo_get_analog_edid(struct drm_connector *connector)
1341{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001342 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001343
Chris Wilsonf899fc62010-07-20 15:44:45 -07001344 if (!intel_analog_is_connected(connector->dev))
Chris Wilsonff482d82010-09-15 10:40:38 +01001345 return NULL;
1346
Chris Wilsonf899fc62010-07-20 15:44:45 -07001347 return drm_get_edid(connector, &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
Chris Wilsonff482d82010-09-15 10:40:38 +01001348}
1349
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001350enum drm_connector_status
Adam Jackson149c36a2010-04-29 14:05:18 -04001351intel_sdvo_hdmi_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001352{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001353 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001354 enum drm_connector_status status;
1355 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001356
Chris Wilsone957d772010-09-24 12:52:03 +01001357 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001358
Chris Wilsonea5b2132010-08-04 13:50:23 +01001359 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001360 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001361
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001362 /*
1363 * Don't use the 1 as the argument of DDC bus switch to get
1364 * the EDID. It is used for SDVO SPD ROM.
1365 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001366 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001367 intel_sdvo->ddc_bus = ddc;
1368 edid = intel_sdvo_get_edid(connector);
1369 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001370 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001371 }
Chris Wilsone957d772010-09-24 12:52:03 +01001372 /*
1373 * If we found the EDID on the other bus,
1374 * assume that is the correct DDC bus.
1375 */
1376 if (edid == NULL)
1377 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001378 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001379
1380 /*
1381 * When there is no edid and no monitor is connected with VGA
1382 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001383 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001384 if (edid == NULL)
1385 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001386
Chris Wilson2f551c82010-09-15 10:42:50 +01001387 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001388 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001389 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001390 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1391 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001392 if (intel_sdvo->is_hdmi) {
1393 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1394 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1395 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001396 }
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001397 connector->display_info.raw_edid = NULL;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001398 kfree(edid);
1399 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001400
1401 if (status == connector_status_connected) {
1402 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
1403 if (intel_sdvo_connector->force_audio)
Chris Wilsonda79de92010-11-22 11:12:46 +00001404 intel_sdvo->has_hdmi_audio = intel_sdvo_connector->force_audio > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001405 }
1406
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001407 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001408}
1409
Chris Wilson7b334fc2010-09-09 23:51:02 +01001410static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001411intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001412{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001413 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001414 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001415 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001416 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001417
Chris Wilson32aad862010-08-04 13:50:25 +01001418 if (!intel_sdvo_write_cmd(intel_sdvo,
Chris Wilsone957d772010-09-24 12:52:03 +01001419 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
Chris Wilson32aad862010-08-04 13:50:25 +01001420 return connector_status_unknown;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001421 if (intel_sdvo->is_tv) {
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001422 /* add 30ms delay when the output type is SDVO-TV */
1423 mdelay(30);
1424 }
Chris Wilson32aad862010-08-04 13:50:25 +01001425 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1426 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001427
Chris Wilsone957d772010-09-24 12:52:03 +01001428 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1429 response & 0xff, response >> 8,
1430 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001431
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001432 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001433 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001434
Chris Wilsonea5b2132010-08-04 13:50:23 +01001435 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001436
Chris Wilson615fb932010-08-04 13:50:24 +01001437 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001438 ret = connector_status_disconnected;
Adam Jackson149c36a2010-04-29 14:05:18 -04001439 else if (response & SDVO_TMDS_MASK)
1440 ret = intel_sdvo_hdmi_sink_detect(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001441 else
1442 ret = connector_status_connected;
1443
1444 /* May update encoder flag for like clock for SDVO TV, etc.*/
1445 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001446 intel_sdvo->is_tv = false;
1447 intel_sdvo->is_lvds = false;
1448 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001449
1450 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001451 intel_sdvo->is_tv = true;
1452 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001453 }
1454 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001455 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001456 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001457
1458 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001459}
1460
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001461static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001462{
Chris Wilsonff482d82010-09-15 10:40:38 +01001463 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001464
1465 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001466 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001467
Keith Packard57cdaf92009-09-04 13:07:54 +08001468 /*
1469 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1470 * link between analog and digital outputs. So, if the regular SDVO
1471 * DDC fails, check to see if the analog output is disconnected, in
1472 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001473 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001474 if (edid == NULL)
1475 edid = intel_sdvo_get_analog_edid(connector);
1476
Chris Wilsonff482d82010-09-15 10:40:38 +01001477 if (edid != NULL) {
1478 drm_mode_connector_update_edid_property(connector, edid);
1479 drm_add_edid_modes(connector, edid);
1480 connector->display_info.raw_edid = NULL;
1481 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001482 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001483}
1484
1485/*
1486 * Set of SDVO TV modes.
1487 * Note! This is in reply order (see loop in get_tv_modes).
1488 * XXX: all 60Hz refresh?
1489 */
1490struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001491 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1492 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001493 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001494 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1495 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001496 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001497 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1498 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001500 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1501 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001502 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001503 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1504 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001505 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001506 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1507 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001508 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001509 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1510 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001511 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001512 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1513 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001514 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001515 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1516 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001517 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001518 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1519 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001520 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001521 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1522 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001523 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001524 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1525 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001526 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001527 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1528 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001529 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001530 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1531 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001532 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001533 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1534 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001535 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001536 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1537 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001538 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001539 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1540 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001541 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001542 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1543 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001544 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001545 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1546 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001547 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1548};
1549
1550static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1551{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001552 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001553 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001554 uint32_t reply = 0, format_map = 0;
1555 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001556
1557 /* Read the list of supported input resolutions for the selected TV
1558 * format.
1559 */
Chris Wilson40039752010-08-04 13:50:26 +01001560 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001561 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001562 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001563
Chris Wilson32aad862010-08-04 13:50:25 +01001564 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1565 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001566
Chris Wilson32aad862010-08-04 13:50:25 +01001567 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001568 if (!intel_sdvo_write_cmd(intel_sdvo,
1569 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001570 &tv_res, sizeof(tv_res)))
1571 return;
1572 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001573 return;
1574
1575 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001576 if (reply & (1 << i)) {
1577 struct drm_display_mode *nmode;
1578 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001579 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001580 if (nmode)
1581 drm_mode_probed_add(connector, nmode);
1582 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001583}
1584
Ma Ling7086c872009-05-13 11:20:06 +08001585static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1586{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001587 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001588 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001589 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001590
1591 /*
1592 * Attempt to get the mode list from DDC.
1593 * Assume that the preferred modes are
1594 * arranged in priority order.
1595 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001596 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001597 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001598 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001599
1600 /* Fetch modes from VBT */
1601 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001602 newmode = drm_mode_duplicate(connector->dev,
1603 dev_priv->sdvo_lvds_vbt_mode);
1604 if (newmode != NULL) {
1605 /* Guarantee the mode is preferred */
1606 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1607 DRM_MODE_TYPE_DRIVER);
1608 drm_mode_probed_add(connector, newmode);
1609 }
1610 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001611
1612end:
1613 list_for_each_entry(newmode, &connector->probed_modes, head) {
1614 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001615 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001616 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001617
1618 drm_mode_set_crtcinfo(intel_sdvo->sdvo_lvds_fixed_mode,
1619 0);
1620
Chris Wilson85454232010-08-08 14:28:23 +01001621 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001622 break;
1623 }
1624 }
1625
Ma Ling7086c872009-05-13 11:20:06 +08001626}
1627
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001628static int intel_sdvo_get_modes(struct drm_connector *connector)
1629{
Chris Wilson615fb932010-08-04 13:50:24 +01001630 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001631
Chris Wilson615fb932010-08-04 13:50:24 +01001632 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001633 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001634 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001635 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001636 else
1637 intel_sdvo_get_ddc_modes(connector);
1638
Chris Wilson32aad862010-08-04 13:50:25 +01001639 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001640}
1641
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001642static void
1643intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001644{
Chris Wilson615fb932010-08-04 13:50:24 +01001645 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001646 struct drm_device *dev = connector->dev;
1647
Chris Wilsonc5521702010-08-04 13:50:28 +01001648 if (intel_sdvo_connector->left)
1649 drm_property_destroy(dev, intel_sdvo_connector->left);
1650 if (intel_sdvo_connector->right)
1651 drm_property_destroy(dev, intel_sdvo_connector->right);
1652 if (intel_sdvo_connector->top)
1653 drm_property_destroy(dev, intel_sdvo_connector->top);
1654 if (intel_sdvo_connector->bottom)
1655 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1656 if (intel_sdvo_connector->hpos)
1657 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1658 if (intel_sdvo_connector->vpos)
1659 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1660 if (intel_sdvo_connector->saturation)
1661 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1662 if (intel_sdvo_connector->contrast)
1663 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1664 if (intel_sdvo_connector->hue)
1665 drm_property_destroy(dev, intel_sdvo_connector->hue);
1666 if (intel_sdvo_connector->sharpness)
1667 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1668 if (intel_sdvo_connector->flicker_filter)
1669 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1670 if (intel_sdvo_connector->flicker_filter_2d)
1671 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1672 if (intel_sdvo_connector->flicker_filter_adaptive)
1673 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1674 if (intel_sdvo_connector->tv_luma_filter)
1675 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1676 if (intel_sdvo_connector->tv_chroma_filter)
1677 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001678 if (intel_sdvo_connector->dot_crawl)
1679 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001680 if (intel_sdvo_connector->brightness)
1681 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001682}
1683
Jesse Barnes79e53942008-11-07 14:24:08 -08001684static void intel_sdvo_destroy(struct drm_connector *connector)
1685{
Chris Wilson615fb932010-08-04 13:50:24 +01001686 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001687
Chris Wilsonc5521702010-08-04 13:50:28 +01001688 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001689 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001690 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001691
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001692 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001693 drm_sysfs_connector_remove(connector);
1694 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001695 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001696}
1697
Zhao Yakuice6feab2009-08-24 13:50:26 +08001698static int
1699intel_sdvo_set_property(struct drm_connector *connector,
1700 struct drm_property *property,
1701 uint64_t val)
1702{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001703 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001704 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001705 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001706 uint8_t cmd;
1707 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001708
1709 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001710 if (ret)
1711 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001712
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001713 if (property == intel_sdvo_connector->force_audio_property) {
1714 if (val == intel_sdvo_connector->force_audio)
1715 return 0;
1716
1717 intel_sdvo_connector->force_audio = val;
1718
Chris Wilsonda79de92010-11-22 11:12:46 +00001719 if (val > 0 && intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001720 return 0;
Chris Wilsonda79de92010-11-22 11:12:46 +00001721 if (val < 0 && !intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001722 return 0;
1723
Chris Wilsonda79de92010-11-22 11:12:46 +00001724 intel_sdvo->has_hdmi_audio = val > 0;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001725 goto done;
1726 }
1727
Chris Wilsonc5521702010-08-04 13:50:28 +01001728#define CHECK_PROPERTY(name, NAME) \
1729 if (intel_sdvo_connector->name == property) { \
1730 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1731 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1732 cmd = SDVO_CMD_SET_##NAME; \
1733 intel_sdvo_connector->cur_##name = temp_value; \
1734 goto set_value; \
1735 }
1736
1737 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001738 if (val >= TV_FORMAT_NUM)
1739 return -EINVAL;
1740
Chris Wilson40039752010-08-04 13:50:26 +01001741 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001742 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001743 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001744
Chris Wilson40039752010-08-04 13:50:26 +01001745 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001746 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001747 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001748 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001749 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001750 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001751 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001752 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001753 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001754
Chris Wilson615fb932010-08-04 13:50:24 +01001755 intel_sdvo_connector->left_margin = temp_value;
1756 intel_sdvo_connector->right_margin = temp_value;
1757 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001758 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001759 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001760 goto set_value;
1761 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001762 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001763 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001764 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001765 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001766
Chris Wilson615fb932010-08-04 13:50:24 +01001767 intel_sdvo_connector->left_margin = temp_value;
1768 intel_sdvo_connector->right_margin = temp_value;
1769 temp_value = intel_sdvo_connector->max_hscan -
1770 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001771 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001772 goto set_value;
1773 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001774 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001775 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001776 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001777 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001778
Chris Wilson615fb932010-08-04 13:50:24 +01001779 intel_sdvo_connector->top_margin = temp_value;
1780 intel_sdvo_connector->bottom_margin = temp_value;
1781 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001782 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001783 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001784 goto set_value;
1785 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001786 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001787 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001788 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001789 return 0;
1790
Chris Wilson615fb932010-08-04 13:50:24 +01001791 intel_sdvo_connector->top_margin = temp_value;
1792 intel_sdvo_connector->bottom_margin = temp_value;
1793 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001794 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001795 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001796 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001797 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001798 CHECK_PROPERTY(hpos, HPOS)
1799 CHECK_PROPERTY(vpos, VPOS)
1800 CHECK_PROPERTY(saturation, SATURATION)
1801 CHECK_PROPERTY(contrast, CONTRAST)
1802 CHECK_PROPERTY(hue, HUE)
1803 CHECK_PROPERTY(brightness, BRIGHTNESS)
1804 CHECK_PROPERTY(sharpness, SHARPNESS)
1805 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1806 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1807 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1808 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1809 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001810 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001811 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001812
1813 return -EINVAL; /* unknown property */
1814
1815set_value:
1816 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1817 return -EIO;
1818
1819
1820done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001821 if (intel_sdvo->base.base.crtc) {
1822 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001823 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001824 crtc->y, crtc->fb);
1825 }
1826
Chris Wilson32aad862010-08-04 13:50:25 +01001827 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001828#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001829}
1830
Jesse Barnes79e53942008-11-07 14:24:08 -08001831static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1832 .dpms = intel_sdvo_dpms,
1833 .mode_fixup = intel_sdvo_mode_fixup,
1834 .prepare = intel_encoder_prepare,
1835 .mode_set = intel_sdvo_mode_set,
1836 .commit = intel_encoder_commit,
1837};
1838
1839static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001840 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001841 .detect = intel_sdvo_detect,
1842 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001843 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001844 .destroy = intel_sdvo_destroy,
1845};
1846
1847static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1848 .get_modes = intel_sdvo_get_modes,
1849 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001850 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001851};
1852
Hannes Ederb358d0a2008-12-18 21:18:47 +01001853static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001854{
Chris Wilson890f3352010-09-14 16:46:59 +01001855 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001856
Chris Wilsonea5b2132010-08-04 13:50:23 +01001857 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001858 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001859 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001860
Chris Wilsone957d772010-09-24 12:52:03 +01001861 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001862 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001863}
1864
1865static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1866 .destroy = intel_sdvo_enc_destroy,
1867};
1868
Chris Wilsonb66d8422010-08-12 15:26:41 +01001869static void
1870intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1871{
1872 uint16_t mask = 0;
1873 unsigned int num_bits;
1874
1875 /* Make a mask of outputs less than or equal to our own priority in the
1876 * list.
1877 */
1878 switch (sdvo->controlled_output) {
1879 case SDVO_OUTPUT_LVDS1:
1880 mask |= SDVO_OUTPUT_LVDS1;
1881 case SDVO_OUTPUT_LVDS0:
1882 mask |= SDVO_OUTPUT_LVDS0;
1883 case SDVO_OUTPUT_TMDS1:
1884 mask |= SDVO_OUTPUT_TMDS1;
1885 case SDVO_OUTPUT_TMDS0:
1886 mask |= SDVO_OUTPUT_TMDS0;
1887 case SDVO_OUTPUT_RGB1:
1888 mask |= SDVO_OUTPUT_RGB1;
1889 case SDVO_OUTPUT_RGB0:
1890 mask |= SDVO_OUTPUT_RGB0;
1891 break;
1892 }
1893
1894 /* Count bits to find what number we are in the priority list. */
1895 mask &= sdvo->caps.output_flags;
1896 num_bits = hweight16(mask);
1897 /* If more than 3 outputs, default to DDC bus 3 for now. */
1898 if (num_bits > 3)
1899 num_bits = 3;
1900
1901 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1902 sdvo->ddc_bus = 1 << num_bits;
1903}
Jesse Barnes79e53942008-11-07 14:24:08 -08001904
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001905/**
1906 * Choose the appropriate DDC bus for control bus switch command for this
1907 * SDVO output based on the controlled output.
1908 *
1909 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1910 * outputs, then LVDS outputs.
1911 */
1912static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001913intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001914 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001915{
Adam Jacksonb1083332010-04-23 16:07:40 -04001916 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001917
Adam Jacksonb1083332010-04-23 16:07:40 -04001918 if (IS_SDVOB(reg))
1919 mapping = &(dev_priv->sdvo_mappings[0]);
1920 else
1921 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001922
Chris Wilsonb66d8422010-08-12 15:26:41 +01001923 if (mapping->initialized)
1924 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1925 else
1926 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001927}
1928
Chris Wilsone957d772010-09-24 12:52:03 +01001929static void
1930intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
1931 struct intel_sdvo *sdvo, u32 reg)
1932{
1933 struct sdvo_device_mapping *mapping;
1934 u8 pin, speed;
1935
1936 if (IS_SDVOB(reg))
1937 mapping = &dev_priv->sdvo_mappings[0];
1938 else
1939 mapping = &dev_priv->sdvo_mappings[1];
1940
1941 pin = GMBUS_PORT_DPB;
1942 speed = GMBUS_RATE_1MHZ >> 8;
1943 if (mapping->initialized) {
1944 pin = mapping->i2c_pin;
1945 speed = mapping->i2c_speed;
1946 }
1947
1948 sdvo->i2c = &dev_priv->gmbus[pin].adapter;
1949 intel_gmbus_set_speed(sdvo->i2c, speed);
1950 intel_gmbus_force_bit(sdvo->i2c, true);
1951}
1952
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001953static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01001954intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001955{
Chris Wilsone27d8532010-10-22 09:15:22 +01001956 int is_hdmi;
1957
1958 if (!intel_sdvo_check_supp_encode(intel_sdvo))
1959 return false;
1960
1961 if (!intel_sdvo_set_target_output(intel_sdvo,
1962 device == 0 ? SDVO_OUTPUT_TMDS0 : SDVO_OUTPUT_TMDS1))
1963 return false;
1964
1965 is_hdmi = 0;
1966 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE, &is_hdmi, 1))
1967 return false;
1968
1969 return !!is_hdmi;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001970}
1971
yakui_zhao714605e2009-05-31 17:18:07 +08001972static u8
Eric Anholtc751ce42010-03-25 11:48:48 -07001973intel_sdvo_get_slave_addr(struct drm_device *dev, int sdvo_reg)
yakui_zhao714605e2009-05-31 17:18:07 +08001974{
1975 struct drm_i915_private *dev_priv = dev->dev_private;
1976 struct sdvo_device_mapping *my_mapping, *other_mapping;
1977
Zhao Yakui461ed3c2010-03-30 15:11:33 +08001978 if (IS_SDVOB(sdvo_reg)) {
yakui_zhao714605e2009-05-31 17:18:07 +08001979 my_mapping = &dev_priv->sdvo_mappings[0];
1980 other_mapping = &dev_priv->sdvo_mappings[1];
1981 } else {
1982 my_mapping = &dev_priv->sdvo_mappings[1];
1983 other_mapping = &dev_priv->sdvo_mappings[0];
1984 }
1985
1986 /* If the BIOS described our SDVO device, take advantage of it. */
1987 if (my_mapping->slave_addr)
1988 return my_mapping->slave_addr;
1989
1990 /* If the BIOS only described a different SDVO device, use the
1991 * address that it isn't using.
1992 */
1993 if (other_mapping->slave_addr) {
1994 if (other_mapping->slave_addr == 0x70)
1995 return 0x72;
1996 else
1997 return 0x70;
1998 }
1999
2000 /* No SDVO device info is found for another DVO port,
2001 * so use mapping assumption we had before BIOS parsing.
2002 */
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002003 if (IS_SDVOB(sdvo_reg))
yakui_zhao714605e2009-05-31 17:18:07 +08002004 return 0x70;
2005 else
2006 return 0x72;
2007}
2008
Zhenyu Wang14571b42010-03-30 14:06:33 +08002009static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002010intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2011 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002012{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002013 drm_connector_init(encoder->base.base.dev,
2014 &connector->base.base,
2015 &intel_sdvo_connector_funcs,
2016 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002017
Chris Wilsondf0e9242010-09-09 16:20:55 +01002018 drm_connector_helper_add(&connector->base.base,
2019 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002020
Chris Wilsondf0e9242010-09-09 16:20:55 +01002021 connector->base.base.interlace_allowed = 0;
2022 connector->base.base.doublescan_allowed = 0;
2023 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002024
Chris Wilsondf0e9242010-09-09 16:20:55 +01002025 intel_connector_attach_encoder(&connector->base, &encoder->base);
2026 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002027}
2028
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002029static void
2030intel_sdvo_add_hdmi_properties(struct intel_sdvo_connector *connector)
2031{
2032 struct drm_device *dev = connector->base.base.dev;
2033
2034 connector->force_audio_property =
2035 drm_property_create(dev, DRM_MODE_PROP_RANGE, "force_audio", 2);
2036 if (connector->force_audio_property) {
2037 connector->force_audio_property->values[0] = -1;
2038 connector->force_audio_property->values[1] = 1;
2039 drm_connector_attach_property(&connector->base.base,
2040 connector->force_audio_property, 0);
2041 }
2042}
2043
Zhenyu Wang14571b42010-03-30 14:06:33 +08002044static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002045intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002046{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002047 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002048 struct drm_connector *connector;
2049 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002050 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002051
Chris Wilson615fb932010-08-04 13:50:24 +01002052 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2053 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002054 return false;
2055
Zhenyu Wang14571b42010-03-30 14:06:33 +08002056 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002057 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002058 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002059 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002060 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002061 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002062 }
2063
Chris Wilson615fb932010-08-04 13:50:24 +01002064 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002065 connector = &intel_connector->base;
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002066 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002067 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2068 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2069
Chris Wilsone27d8532010-10-22 09:15:22 +01002070 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002071 /* enable hdmi encoding mode if supported */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002072 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
2073 intel_sdvo_set_colorimetry(intel_sdvo,
Zhenyu Wang14571b42010-03-30 14:06:33 +08002074 SDVO_COLORIMETRY_RGB256);
2075 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsonda79de92010-11-22 11:12:46 +00002076
2077 intel_sdvo_add_hdmi_properties(intel_sdvo_connector);
Chris Wilsone27d8532010-10-22 09:15:22 +01002078 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002079 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002080 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2081 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002082
Chris Wilsondf0e9242010-09-09 16:20:55 +01002083 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002084
2085 return true;
2086}
2087
2088static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002089intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002090{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002091 struct drm_encoder *encoder = &intel_sdvo->base.base;
2092 struct drm_connector *connector;
2093 struct intel_connector *intel_connector;
2094 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002095
Chris Wilson615fb932010-08-04 13:50:24 +01002096 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2097 if (!intel_sdvo_connector)
2098 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002099
Chris Wilson615fb932010-08-04 13:50:24 +01002100 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002101 connector = &intel_connector->base;
2102 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2103 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002104
Chris Wilson4ef69c72010-09-09 15:14:28 +01002105 intel_sdvo->controlled_output |= type;
2106 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002107
Chris Wilson4ef69c72010-09-09 15:14:28 +01002108 intel_sdvo->is_tv = true;
2109 intel_sdvo->base.needs_tv_clock = true;
2110 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002111
Chris Wilsondf0e9242010-09-09 16:20:55 +01002112 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002113
Chris Wilson4ef69c72010-09-09 15:14:28 +01002114 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002115 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002116
Chris Wilson4ef69c72010-09-09 15:14:28 +01002117 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002118 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002119
Chris Wilson4ef69c72010-09-09 15:14:28 +01002120 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002121
2122err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002123 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002124 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002125}
2126
2127static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002128intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002129{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002130 struct drm_encoder *encoder = &intel_sdvo->base.base;
2131 struct drm_connector *connector;
2132 struct intel_connector *intel_connector;
2133 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002134
Chris Wilson615fb932010-08-04 13:50:24 +01002135 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2136 if (!intel_sdvo_connector)
2137 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002138
Chris Wilson615fb932010-08-04 13:50:24 +01002139 intel_connector = &intel_sdvo_connector->base;
2140 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002141 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2142 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2143 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002144
Chris Wilson4ef69c72010-09-09 15:14:28 +01002145 if (device == 0) {
2146 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2147 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2148 } else if (device == 1) {
2149 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2150 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2151 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002152
Chris Wilson4ef69c72010-09-09 15:14:28 +01002153 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2154 (1 << INTEL_ANALOG_CLONE_BIT));
2155
Chris Wilsondf0e9242010-09-09 16:20:55 +01002156 intel_sdvo_connector_init(intel_sdvo_connector,
2157 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002158 return true;
2159}
2160
2161static bool
2162intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2163{
2164 struct drm_encoder *encoder = &intel_sdvo->base.base;
2165 struct drm_connector *connector;
2166 struct intel_connector *intel_connector;
2167 struct intel_sdvo_connector *intel_sdvo_connector;
2168
2169 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2170 if (!intel_sdvo_connector)
2171 return false;
2172
2173 intel_connector = &intel_sdvo_connector->base;
2174 connector = &intel_connector->base;
2175 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2176 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2177
2178 if (device == 0) {
2179 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2180 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2181 } else if (device == 1) {
2182 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2183 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2184 }
2185
2186 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002187 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002188
Chris Wilsondf0e9242010-09-09 16:20:55 +01002189 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002190 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002191 goto err;
2192
2193 return true;
2194
2195err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002196 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002197 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002198}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002199
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002200static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002201intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002202{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002203 intel_sdvo->is_tv = false;
2204 intel_sdvo->base.needs_tv_clock = false;
2205 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002206
Zhenyu Wang14571b42010-03-30 14:06:33 +08002207 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002208
Zhenyu Wang14571b42010-03-30 14:06:33 +08002209 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002210 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002211 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002212
Zhenyu Wang14571b42010-03-30 14:06:33 +08002213 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002214 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002215 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002216
Zhenyu Wang14571b42010-03-30 14:06:33 +08002217 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002218 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002219 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002220 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002221
Zhenyu Wang14571b42010-03-30 14:06:33 +08002222 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002223 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002224 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002225
Zhenyu Wang14571b42010-03-30 14:06:33 +08002226 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002227 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002228 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002229
Zhenyu Wang14571b42010-03-30 14:06:33 +08002230 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002231 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002232 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002233
Zhenyu Wang14571b42010-03-30 14:06:33 +08002234 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002235 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002236 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002237
Zhenyu Wang14571b42010-03-30 14:06:33 +08002238 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002239 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002240 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002241
Zhenyu Wang14571b42010-03-30 14:06:33 +08002242 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002243 unsigned char bytes[2];
2244
Chris Wilsonea5b2132010-08-04 13:50:23 +01002245 intel_sdvo->controlled_output = 0;
2246 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002247 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002248 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002249 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002250 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002251 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002252 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002253
Zhenyu Wang14571b42010-03-30 14:06:33 +08002254 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002255}
2256
Chris Wilson32aad862010-08-04 13:50:25 +01002257static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2258 struct intel_sdvo_connector *intel_sdvo_connector,
2259 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002260{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002261 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002262 struct intel_sdvo_tv_format format;
2263 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002264
Chris Wilson32aad862010-08-04 13:50:25 +01002265 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2266 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002267
Chris Wilson32aad862010-08-04 13:50:25 +01002268 if (!intel_sdvo_get_value(intel_sdvo,
2269 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2270 &format, sizeof(format)))
2271 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002272
Chris Wilson32aad862010-08-04 13:50:25 +01002273 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002274
2275 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002276 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002277
Chris Wilson615fb932010-08-04 13:50:24 +01002278 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002279 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002280 if (format_map & (1 << i))
2281 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002282
2283
Chris Wilsonc5521702010-08-04 13:50:28 +01002284 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002285 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2286 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002287 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002288 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002289
Chris Wilson615fb932010-08-04 13:50:24 +01002290 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002291 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002292 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002293 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002294
Chris Wilson40039752010-08-04 13:50:26 +01002295 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002296 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002297 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002298 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002299
2300}
2301
Chris Wilsonc5521702010-08-04 13:50:28 +01002302#define ENHANCEMENT(name, NAME) do { \
2303 if (enhancements.name) { \
2304 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2305 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2306 return false; \
2307 intel_sdvo_connector->max_##name = data_value[0]; \
2308 intel_sdvo_connector->cur_##name = response; \
2309 intel_sdvo_connector->name = \
2310 drm_property_create(dev, DRM_MODE_PROP_RANGE, #name, 2); \
2311 if (!intel_sdvo_connector->name) return false; \
2312 intel_sdvo_connector->name->values[0] = 0; \
2313 intel_sdvo_connector->name->values[1] = data_value[0]; \
2314 drm_connector_attach_property(connector, \
2315 intel_sdvo_connector->name, \
2316 intel_sdvo_connector->cur_##name); \
2317 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2318 data_value[0], data_value[1], response); \
2319 } \
2320} while(0)
2321
2322static bool
2323intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2324 struct intel_sdvo_connector *intel_sdvo_connector,
2325 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002326{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002327 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002328 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002329 uint16_t response, data_value[2];
2330
Chris Wilsonc5521702010-08-04 13:50:28 +01002331 /* when horizontal overscan is supported, Add the left/right property */
2332 if (enhancements.overscan_h) {
2333 if (!intel_sdvo_get_value(intel_sdvo,
2334 SDVO_CMD_GET_MAX_OVERSCAN_H,
2335 &data_value, 4))
2336 return false;
2337
2338 if (!intel_sdvo_get_value(intel_sdvo,
2339 SDVO_CMD_GET_OVERSCAN_H,
2340 &response, 2))
2341 return false;
2342
2343 intel_sdvo_connector->max_hscan = data_value[0];
2344 intel_sdvo_connector->left_margin = data_value[0] - response;
2345 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2346 intel_sdvo_connector->left =
2347 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2348 "left_margin", 2);
2349 if (!intel_sdvo_connector->left)
2350 return false;
2351
2352 intel_sdvo_connector->left->values[0] = 0;
2353 intel_sdvo_connector->left->values[1] = data_value[0];
2354 drm_connector_attach_property(connector,
2355 intel_sdvo_connector->left,
2356 intel_sdvo_connector->left_margin);
2357
2358 intel_sdvo_connector->right =
2359 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2360 "right_margin", 2);
2361 if (!intel_sdvo_connector->right)
2362 return false;
2363
2364 intel_sdvo_connector->right->values[0] = 0;
2365 intel_sdvo_connector->right->values[1] = data_value[0];
2366 drm_connector_attach_property(connector,
2367 intel_sdvo_connector->right,
2368 intel_sdvo_connector->right_margin);
2369 DRM_DEBUG_KMS("h_overscan: max %d, "
2370 "default %d, current %d\n",
2371 data_value[0], data_value[1], response);
2372 }
2373
2374 if (enhancements.overscan_v) {
2375 if (!intel_sdvo_get_value(intel_sdvo,
2376 SDVO_CMD_GET_MAX_OVERSCAN_V,
2377 &data_value, 4))
2378 return false;
2379
2380 if (!intel_sdvo_get_value(intel_sdvo,
2381 SDVO_CMD_GET_OVERSCAN_V,
2382 &response, 2))
2383 return false;
2384
2385 intel_sdvo_connector->max_vscan = data_value[0];
2386 intel_sdvo_connector->top_margin = data_value[0] - response;
2387 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2388 intel_sdvo_connector->top =
2389 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2390 "top_margin", 2);
2391 if (!intel_sdvo_connector->top)
2392 return false;
2393
2394 intel_sdvo_connector->top->values[0] = 0;
2395 intel_sdvo_connector->top->values[1] = data_value[0];
2396 drm_connector_attach_property(connector,
2397 intel_sdvo_connector->top,
2398 intel_sdvo_connector->top_margin);
2399
2400 intel_sdvo_connector->bottom =
2401 drm_property_create(dev, DRM_MODE_PROP_RANGE,
2402 "bottom_margin", 2);
2403 if (!intel_sdvo_connector->bottom)
2404 return false;
2405
2406 intel_sdvo_connector->bottom->values[0] = 0;
2407 intel_sdvo_connector->bottom->values[1] = data_value[0];
2408 drm_connector_attach_property(connector,
2409 intel_sdvo_connector->bottom,
2410 intel_sdvo_connector->bottom_margin);
2411 DRM_DEBUG_KMS("v_overscan: max %d, "
2412 "default %d, current %d\n",
2413 data_value[0], data_value[1], response);
2414 }
2415
2416 ENHANCEMENT(hpos, HPOS);
2417 ENHANCEMENT(vpos, VPOS);
2418 ENHANCEMENT(saturation, SATURATION);
2419 ENHANCEMENT(contrast, CONTRAST);
2420 ENHANCEMENT(hue, HUE);
2421 ENHANCEMENT(sharpness, SHARPNESS);
2422 ENHANCEMENT(brightness, BRIGHTNESS);
2423 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2424 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2425 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2426 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2427 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2428
Chris Wilsone0442182010-08-04 13:50:29 +01002429 if (enhancements.dot_crawl) {
2430 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2431 return false;
2432
2433 intel_sdvo_connector->max_dot_crawl = 1;
2434 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2435 intel_sdvo_connector->dot_crawl =
2436 drm_property_create(dev, DRM_MODE_PROP_RANGE, "dot_crawl", 2);
2437 if (!intel_sdvo_connector->dot_crawl)
2438 return false;
2439
2440 intel_sdvo_connector->dot_crawl->values[0] = 0;
2441 intel_sdvo_connector->dot_crawl->values[1] = 1;
2442 drm_connector_attach_property(connector,
2443 intel_sdvo_connector->dot_crawl,
2444 intel_sdvo_connector->cur_dot_crawl);
2445 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2446 }
2447
Chris Wilsonc5521702010-08-04 13:50:28 +01002448 return true;
2449}
2450
2451static bool
2452intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2453 struct intel_sdvo_connector *intel_sdvo_connector,
2454 struct intel_sdvo_enhancements_reply enhancements)
2455{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002456 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002457 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2458 uint16_t response, data_value[2];
2459
2460 ENHANCEMENT(brightness, BRIGHTNESS);
2461
2462 return true;
2463}
2464#undef ENHANCEMENT
2465
2466static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2467 struct intel_sdvo_connector *intel_sdvo_connector)
2468{
2469 union {
2470 struct intel_sdvo_enhancements_reply reply;
2471 uint16_t response;
2472 } enhancements;
2473
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002474 enhancements.response = 0;
2475 intel_sdvo_get_value(intel_sdvo,
2476 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2477 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002478 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002479 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002480 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002481 }
Chris Wilson32aad862010-08-04 13:50:25 +01002482
Chris Wilsonc5521702010-08-04 13:50:28 +01002483 if (IS_TV(intel_sdvo_connector))
2484 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2485 else if(IS_LVDS(intel_sdvo_connector))
2486 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2487 else
2488 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002489}
Chris Wilson32aad862010-08-04 13:50:25 +01002490
Chris Wilsone957d772010-09-24 12:52:03 +01002491static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2492 struct i2c_msg *msgs,
2493 int num)
2494{
2495 struct intel_sdvo *sdvo = adapter->algo_data;
2496
2497 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2498 return -EIO;
2499
2500 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2501}
2502
2503static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2504{
2505 struct intel_sdvo *sdvo = adapter->algo_data;
2506 return sdvo->i2c->algo->functionality(sdvo->i2c);
2507}
2508
2509static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2510 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2511 .functionality = intel_sdvo_ddc_proxy_func
2512};
2513
2514static bool
2515intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2516 struct drm_device *dev)
2517{
2518 sdvo->ddc.owner = THIS_MODULE;
2519 sdvo->ddc.class = I2C_CLASS_DDC;
2520 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2521 sdvo->ddc.dev.parent = &dev->pdev->dev;
2522 sdvo->ddc.algo_data = sdvo;
2523 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2524
2525 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002526}
2527
Eric Anholtc751ce42010-03-25 11:48:48 -07002528bool intel_sdvo_init(struct drm_device *dev, int sdvo_reg)
Jesse Barnes79e53942008-11-07 14:24:08 -08002529{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002530 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002531 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002532 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002533 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002534
Chris Wilsonea5b2132010-08-04 13:50:23 +01002535 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2536 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002537 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002538
Chris Wilsone957d772010-09-24 12:52:03 +01002539 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev)) {
2540 kfree(intel_sdvo);
2541 return false;
2542 }
2543
Chris Wilsonea5b2132010-08-04 13:50:23 +01002544 intel_sdvo->sdvo_reg = sdvo_reg;
Keith Packard308cd3a2009-06-14 11:56:18 -07002545
Chris Wilsonea5b2132010-08-04 13:50:23 +01002546 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002547 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002548 /* encoder type will be decided later */
2549 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002550
Chris Wilsone957d772010-09-24 12:52:03 +01002551 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, sdvo_reg) >> 1;
2552 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08002553
Jesse Barnes79e53942008-11-07 14:24:08 -08002554 /* Read the regs to test if we can talk to the device */
2555 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002556 u8 byte;
2557
2558 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002559 DRM_DEBUG_KMS("No SDVO device found on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002560 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002561 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002562 }
2563 }
2564
Chris Wilsonf899fc62010-07-20 15:44:45 -07002565 if (IS_SDVOB(sdvo_reg))
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002566 dev_priv->hotplug_supported_mask |= SDVOB_HOTPLUG_INT_STATUS;
Chris Wilsonf899fc62010-07-20 15:44:45 -07002567 else
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002568 dev_priv->hotplug_supported_mask |= SDVOC_HOTPLUG_INT_STATUS;
Ma Ling619ac3b2009-05-18 16:12:46 +08002569
Chris Wilson4ef69c72010-09-09 15:14:28 +01002570 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002571
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002572 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002573 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002574 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002575
Chris Wilsonea5b2132010-08-04 13:50:23 +01002576 if (intel_sdvo_output_setup(intel_sdvo,
2577 intel_sdvo->caps.output_flags) != true) {
Dave Airlie51c8b402009-08-20 13:38:04 +10002578 DRM_DEBUG_KMS("SDVO output failed to setup on SDVO%c\n",
Zhao Yakui461ed3c2010-03-30 15:11:33 +08002579 IS_SDVOB(sdvo_reg) ? 'B' : 'C');
Chris Wilsonf899fc62010-07-20 15:44:45 -07002580 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002581 }
2582
Chris Wilsonea5b2132010-08-04 13:50:23 +01002583 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002584
Jesse Barnes79e53942008-11-07 14:24:08 -08002585 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002586 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002587 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002588
Chris Wilson32aad862010-08-04 13:50:25 +01002589 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2590 &intel_sdvo->pixel_clock_min,
2591 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002592 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002593
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002594 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002595 "clock range %dMHz - %dMHz, "
2596 "input 1: %c, input 2: %c, "
2597 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002598 SDVO_NAME(intel_sdvo),
2599 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2600 intel_sdvo->caps.device_rev_id,
2601 intel_sdvo->pixel_clock_min / 1000,
2602 intel_sdvo->pixel_clock_max / 1000,
2603 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2604 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002605 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002606 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002607 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002608 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002609 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002610 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002611
Chris Wilsonf899fc62010-07-20 15:44:45 -07002612err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002613 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002614 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002615 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002616
Eric Anholt7d573822009-01-02 13:33:00 -08002617 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002618}