blob: 9bd1b4eae32e06d5969710e94612ad8278c2f2db [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/ktime.h>
Stephen Rothwell568d7c72016-03-17 15:30:49 +110029#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040030#include <drm/drmP.h>
31#include <drm/amdgpu_drm.h>
32#include "amdgpu.h"
33
34void amdgpu_gem_object_free(struct drm_gem_object *gobj)
35{
36 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
37
38 if (robj) {
39 if (robj->gem_base.import_attach)
40 drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
Christian König9298e522015-06-03 21:31:20 +020041 amdgpu_mn_unregister(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040042 amdgpu_bo_unref(&robj);
43 }
44}
45
46int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
47 int alignment, u32 initial_domain,
48 u64 flags, bool kernel,
49 struct drm_gem_object **obj)
50{
51 struct amdgpu_bo *robj;
52 unsigned long max_size;
53 int r;
54
55 *obj = NULL;
56 /* At least align on page size */
57 if (alignment < PAGE_SIZE) {
58 alignment = PAGE_SIZE;
59 }
60
61 if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
62 /* Maximum bo size is the unpinned gtt size since we use the gtt to
63 * handle vram to system pool migrations.
64 */
65 max_size = adev->mc.gtt_size - adev->gart_pin_size;
66 if (size > max_size) {
67 DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
68 size >> 20, max_size >> 20);
69 return -ENOMEM;
70 }
71 }
72retry:
Christian König72d76682015-09-03 17:34:59 +020073 r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
74 flags, NULL, NULL, &robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 if (r) {
76 if (r != -ERESTARTSYS) {
77 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
78 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
79 goto retry;
80 }
81 DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
82 size, initial_domain, alignment, r);
83 }
84 return r;
85 }
86 *obj = &robj->gem_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040087
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 return 0;
89}
90
Christian König418aa0c2016-02-15 16:59:57 +010091void amdgpu_gem_force_release(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092{
Christian König418aa0c2016-02-15 16:59:57 +010093 struct drm_device *ddev = adev->ddev;
94 struct drm_file *file;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040095
Daniel Vetter1d2ac402016-04-26 19:29:41 +020096 mutex_lock(&ddev->filelist_mutex);
Christian König418aa0c2016-02-15 16:59:57 +010097
98 list_for_each_entry(file, &ddev->filelist, lhead) {
99 struct drm_gem_object *gobj;
100 int handle;
101
102 WARN_ONCE(1, "Still active user space clients!\n");
103 spin_lock(&file->table_lock);
104 idr_for_each_entry(&file->object_idr, gobj, handle) {
105 WARN_ONCE(1, "And also active allocations!\n");
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200106 drm_gem_object_unreference_unlocked(gobj);
Christian König418aa0c2016-02-15 16:59:57 +0100107 }
108 idr_destroy(&file->object_idr);
109 spin_unlock(&file->table_lock);
110 }
111
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200112 mutex_unlock(&ddev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113}
114
115/*
116 * Call from drm_gem_handle_create which appear in both new and open ioctl
117 * case.
118 */
Christian Königa7d64de2016-09-15 14:58:48 +0200119int amdgpu_gem_object_open(struct drm_gem_object *obj,
120 struct drm_file *file_priv)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian König765e7fb2016-09-15 15:06:50 +0200122 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200123 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
125 struct amdgpu_vm *vm = &fpriv->vm;
126 struct amdgpu_bo_va *bo_va;
127 int r;
Christian König765e7fb2016-09-15 15:06:50 +0200128 r = amdgpu_bo_reserve(abo, false);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800129 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
Christian König765e7fb2016-09-15 15:06:50 +0200132 bo_va = amdgpu_vm_bo_find(vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 if (!bo_va) {
Christian König765e7fb2016-09-15 15:06:50 +0200134 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135 } else {
136 ++bo_va->ref_count;
137 }
Christian König765e7fb2016-09-15 15:06:50 +0200138 amdgpu_bo_unreserve(abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 return 0;
140}
141
142void amdgpu_gem_object_close(struct drm_gem_object *obj,
143 struct drm_file *file_priv)
144{
Christian Königb5a5ec52016-03-08 17:47:46 +0100145 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
Christian Königa7d64de2016-09-15 14:58:48 +0200146 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
148 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb5a5ec52016-03-08 17:47:46 +0100149
150 struct amdgpu_bo_list_entry vm_pd;
151 struct list_head list, duplicates;
152 struct ttm_validate_buffer tv;
153 struct ww_acquire_ctx ticket;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 struct amdgpu_bo_va *bo_va;
155 int r;
Christian Königb5a5ec52016-03-08 17:47:46 +0100156
157 INIT_LIST_HEAD(&list);
158 INIT_LIST_HEAD(&duplicates);
159
160 tv.bo = &bo->tbo;
161 tv.shared = true;
162 list_add(&tv.head, &list);
163
164 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
165
Christian König35264f62016-03-17 17:14:10 +0100166 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400167 if (r) {
168 dev_err(adev->dev, "leaking bo va because "
169 "we fail to reserve bo (%d)\n", r);
170 return;
171 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100172 bo_va = amdgpu_vm_bo_find(vm, bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (bo_va) {
174 if (--bo_va->ref_count == 0) {
175 amdgpu_vm_bo_rmv(adev, bo_va);
176 }
177 }
Christian Königb5a5ec52016-03-08 17:47:46 +0100178 ttm_eu_backoff_reservation(&ticket, &list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400179}
180
181static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
182{
183 if (r == -EDEADLK) {
184 r = amdgpu_gpu_reset(adev);
185 if (!r)
186 r = -EAGAIN;
187 }
188 return r;
189}
190
191/*
192 * GEM ioctls.
193 */
194int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
195 struct drm_file *filp)
196{
197 struct amdgpu_device *adev = dev->dev_private;
198 union drm_amdgpu_gem_create *args = data;
199 uint64_t size = args->in.bo_size;
200 struct drm_gem_object *gobj;
201 uint32_t handle;
202 bool kernel = false;
203 int r;
204
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400205 /* create a gem object to contain this object in */
206 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
207 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
208 kernel = true;
209 if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
210 size = size << AMDGPU_GDS_SHIFT;
211 else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
212 size = size << AMDGPU_GWS_SHIFT;
213 else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
214 size = size << AMDGPU_OA_SHIFT;
215 else {
216 r = -EINVAL;
217 goto error_unlock;
218 }
219 }
220 size = roundup(size, PAGE_SIZE);
221
222 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
223 (u32)(0xffffffff & args->in.domains),
224 args->in.domain_flags,
225 kernel, &gobj);
226 if (r)
227 goto error_unlock;
228
229 r = drm_gem_handle_create(filp, gobj, &handle);
230 /* drop reference from allocate - handle holds it now */
231 drm_gem_object_unreference_unlocked(gobj);
232 if (r)
233 goto error_unlock;
234
235 memset(args, 0, sizeof(*args));
236 args->out.handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400237 return 0;
238
239error_unlock:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400240 r = amdgpu_gem_handle_lockup(adev, r);
241 return r;
242}
243
244int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
245 struct drm_file *filp)
246{
247 struct amdgpu_device *adev = dev->dev_private;
248 struct drm_amdgpu_gem_userptr *args = data;
249 struct drm_gem_object *gobj;
250 struct amdgpu_bo *bo;
251 uint32_t handle;
252 int r;
253
254 if (offset_in_page(args->addr | args->size))
255 return -EINVAL;
256
257 /* reject unknown flag values */
258 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
259 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
260 AMDGPU_GEM_USERPTR_REGISTER))
261 return -EINVAL;
262
Christian König358c2582016-03-11 15:29:27 +0100263 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
264 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400265
Christian König358c2582016-03-11 15:29:27 +0100266 /* if we want to write to it we must install a MMU notifier */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267 return -EACCES;
268 }
269
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400270 /* create a gem object to contain this object in */
271 r = amdgpu_gem_object_create(adev, args->size, 0,
272 AMDGPU_GEM_DOMAIN_CPU, 0,
273 0, &gobj);
274 if (r)
275 goto handle_lockup;
276
277 bo = gem_to_amdgpu_bo(gobj);
Christian König1ea863f2015-12-18 22:13:12 +0100278 bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
279 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400280 r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
281 if (r)
282 goto release_object;
283
284 if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
285 r = amdgpu_mn_register(bo, args->addr);
286 if (r)
287 goto release_object;
288 }
289
290 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
291 down_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100292
293 r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
294 bo->tbo.ttm->pages);
295 if (r)
296 goto unlock_mmap_sem;
297
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298 r = amdgpu_bo_reserve(bo, true);
Christian König2f568db2016-02-23 12:36:59 +0100299 if (r)
300 goto free_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301
302 amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
303 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
304 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400305 if (r)
Christian König2f568db2016-02-23 12:36:59 +0100306 goto free_pages;
307
308 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400309 }
310
311 r = drm_gem_handle_create(filp, gobj, &handle);
312 /* drop reference from allocate - handle holds it now */
313 drm_gem_object_unreference_unlocked(gobj);
314 if (r)
315 goto handle_lockup;
316
317 args->handle = handle;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400318 return 0;
319
Christian König2f568db2016-02-23 12:36:59 +0100320free_pages:
321 release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
322
323unlock_mmap_sem:
324 up_read(&current->mm->mmap_sem);
325
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400326release_object:
327 drm_gem_object_unreference_unlocked(gobj);
328
329handle_lockup:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400330 r = amdgpu_gem_handle_lockup(adev, r);
331
332 return r;
333}
334
335int amdgpu_mode_dumb_mmap(struct drm_file *filp,
336 struct drm_device *dev,
337 uint32_t handle, uint64_t *offset_p)
338{
339 struct drm_gem_object *gobj;
340 struct amdgpu_bo *robj;
341
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100342 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343 if (gobj == NULL) {
344 return -ENOENT;
345 }
346 robj = gem_to_amdgpu_bo(gobj);
Christian Königcc325d12016-02-08 11:08:35 +0100347 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
Christian König271c8122015-05-13 14:30:53 +0200348 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400349 drm_gem_object_unreference_unlocked(gobj);
350 return -EPERM;
351 }
352 *offset_p = amdgpu_bo_mmap_offset(robj);
353 drm_gem_object_unreference_unlocked(gobj);
354 return 0;
355}
356
357int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
358 struct drm_file *filp)
359{
360 union drm_amdgpu_gem_mmap *args = data;
361 uint32_t handle = args->in.handle;
362 memset(args, 0, sizeof(*args));
363 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
364}
365
366/**
367 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
368 *
369 * @timeout_ns: timeout in ns
370 *
371 * Calculate the timeout in jiffies from an absolute timeout in ns.
372 */
373unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
374{
375 unsigned long timeout_jiffies;
376 ktime_t timeout;
377
378 /* clamp timeout if it's to large */
379 if (((int64_t)timeout_ns) < 0)
380 return MAX_SCHEDULE_TIMEOUT;
381
Christian König0f117702015-07-08 16:58:48 +0200382 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400383 if (ktime_to_ns(timeout) < 0)
384 return 0;
385
386 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
387 /* clamp timeout to avoid unsigned-> signed overflow */
388 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
389 return MAX_SCHEDULE_TIMEOUT - 1;
390
391 return timeout_jiffies;
392}
393
394int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
395 struct drm_file *filp)
396{
397 struct amdgpu_device *adev = dev->dev_private;
398 union drm_amdgpu_gem_wait_idle *args = data;
399 struct drm_gem_object *gobj;
400 struct amdgpu_bo *robj;
401 uint32_t handle = args->in.handle;
402 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
403 int r = 0;
404 long ret;
405
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100406 gobj = drm_gem_object_lookup(filp, handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400407 if (gobj == NULL) {
408 return -ENOENT;
409 }
410 robj = gem_to_amdgpu_bo(gobj);
Chris Wilson0fea2ed2016-08-29 08:08:24 +0100411 ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
412 timeout);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400413
414 /* ret == 0 means not signaled,
415 * ret > 0 means signaled
416 * ret < 0 means interrupted before timeout
417 */
418 if (ret >= 0) {
419 memset(args, 0, sizeof(*args));
420 args->out.status = (ret == 0);
421 } else
422 r = ret;
423
424 drm_gem_object_unreference_unlocked(gobj);
425 r = amdgpu_gem_handle_lockup(adev, r);
426 return r;
427}
428
429int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
430 struct drm_file *filp)
431{
432 struct drm_amdgpu_gem_metadata *args = data;
433 struct drm_gem_object *gobj;
434 struct amdgpu_bo *robj;
435 int r = -1;
436
437 DRM_DEBUG("%d \n", args->handle);
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100438 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400439 if (gobj == NULL)
440 return -ENOENT;
441 robj = gem_to_amdgpu_bo(gobj);
442
443 r = amdgpu_bo_reserve(robj, false);
444 if (unlikely(r != 0))
445 goto out;
446
447 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
448 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
449 r = amdgpu_bo_get_metadata(robj, args->data.data,
450 sizeof(args->data.data),
451 &args->data.data_size_bytes,
452 &args->data.flags);
453 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
Dan Carpenter0913eab2015-09-23 14:00:35 +0300454 if (args->data.data_size_bytes > sizeof(args->data.data)) {
455 r = -EINVAL;
456 goto unreserve;
457 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400458 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
459 if (!r)
460 r = amdgpu_bo_set_metadata(robj, args->data.data,
461 args->data.data_size_bytes,
462 args->data.flags);
463 }
464
Dan Carpenter0913eab2015-09-23 14:00:35 +0300465unreserve:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400466 amdgpu_bo_unreserve(robj);
467out:
468 drm_gem_object_unreference_unlocked(gobj);
469 return r;
470}
471
Christian Königf7da30d2016-09-28 12:03:04 +0200472static int amdgpu_gem_va_check(void *param, struct amdgpu_bo *bo)
473{
Christian Königf7da30d2016-09-28 12:03:04 +0200474 /* if anything is swapped out don't swap it in here,
475 just abort and wait for the next CS */
Nicolai Hähnle3e19e692016-12-12 11:53:11 +0100476 if (!amdgpu_bo_gpu_accessible(bo))
477 return -ERESTARTSYS;
Christian Königf7da30d2016-09-28 12:03:04 +0200478
Nicolai Hähnle3e19e692016-12-12 11:53:11 +0100479 if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
480 return -ERESTARTSYS;
481
482 return 0;
Christian Königf7da30d2016-09-28 12:03:04 +0200483}
484
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485/**
486 * amdgpu_gem_va_update_vm -update the bo_va in its VM
487 *
488 * @adev: amdgpu_device pointer
489 * @bo_va: bo_va to update
490 *
491 * Update the bo_va directly after setting it's address. Errors are not
492 * vital here, so they are not reported back to userspace.
493 */
494static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
Christian Königf7da30d2016-09-28 12:03:04 +0200495 struct amdgpu_bo_va *bo_va,
496 uint32_t operation)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400497{
498 struct ttm_validate_buffer tv, *entry;
Christian König56467eb2015-12-11 15:16:32 +0100499 struct amdgpu_bo_list_entry vm_pd;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500 struct ww_acquire_ctx ticket;
Christian Königbf60efd2015-09-04 10:47:56 +0200501 struct list_head list, duplicates;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400502 int r;
503
504 INIT_LIST_HEAD(&list);
Christian Königbf60efd2015-09-04 10:47:56 +0200505 INIT_LIST_HEAD(&duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400506
507 tv.bo = &bo_va->bo->tbo;
508 tv.shared = true;
509 list_add(&tv.head, &list);
510
Christian König56467eb2015-12-11 15:16:32 +0100511 amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400512
Christian Königbf60efd2015-09-04 10:47:56 +0200513 /* Provide duplicates to avoid -EALREADY */
514 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515 if (r)
Christian König56467eb2015-12-11 15:16:32 +0100516 goto error_print;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517
518 list_for_each_entry(entry, &list, head) {
Nicolai Hähnled1144b82016-12-12 12:09:12 +0100519 struct amdgpu_bo *bo =
520 container_of(entry->bo, struct amdgpu_bo, tbo);
521
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400522 /* if anything is swapped out don't swap it in here,
523 just abort and wait for the next CS */
Nicolai Hähnled1144b82016-12-12 12:09:12 +0100524 if (!amdgpu_bo_gpu_accessible(bo))
525 goto error_unreserve;
526
527 if (bo->shadow && !amdgpu_bo_gpu_accessible(bo->shadow))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400528 goto error_unreserve;
529 }
Nicolai Hähnled1144b82016-12-12 12:09:12 +0100530
Christian Königf7da30d2016-09-28 12:03:04 +0200531 r = amdgpu_vm_validate_pt_bos(adev, bo_va->vm, amdgpu_gem_va_check,
532 NULL);
533 if (r)
534 goto error_unreserve;
Chunming Zhoue410b5c2015-12-07 15:02:52 +0800535
Chunming Zhou43c27fb2015-11-12 15:33:09 +0800536 r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
537 if (r)
538 goto error_unreserve;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400539
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 r = amdgpu_vm_clear_freed(adev, bo_va->vm);
541 if (r)
Chunming Zhouf48b2652015-10-16 14:06:19 +0800542 goto error_unreserve;
monk.liu194a3362015-07-22 13:29:28 +0800543
544 if (operation == AMDGPU_VA_OP_MAP)
Flora Cui05dcb5c2016-09-22 11:34:47 +0800545 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400546
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400547error_unreserve:
548 ttm_eu_backoff_reservation(&ticket, &list);
549
Christian König56467eb2015-12-11 15:16:32 +0100550error_print:
Christian König68fdd3d2015-06-16 14:50:02 +0200551 if (r && r != -ERESTARTSYS)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400552 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
553}
554
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
556 struct drm_file *filp)
557{
Christian König34b5f6a2015-06-08 15:03:00 +0200558 struct drm_amdgpu_gem_va *args = data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400559 struct drm_gem_object *gobj;
560 struct amdgpu_device *adev = dev->dev_private;
561 struct amdgpu_fpriv *fpriv = filp->driver_priv;
Christian König765e7fb2016-09-15 15:06:50 +0200562 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400563 struct amdgpu_bo_va *bo_va;
Christian Königb88c8792016-09-28 16:33:01 +0200564 struct amdgpu_bo_list_entry vm_pd;
565 struct ttm_validate_buffer tv;
Chunming Zhou49b02b12015-11-13 14:18:38 +0800566 struct ww_acquire_ctx ticket;
567 struct list_head list, duplicates;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400568 uint32_t invalid_flags, va_flags = 0;
569 int r = 0;
570
Christian König34b5f6a2015-06-08 15:03:00 +0200571 if (!adev->vm_manager.enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400572 return -ENOTTY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400573
Christian König34b5f6a2015-06-08 15:03:00 +0200574 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400575 dev_err(&dev->pdev->dev,
576 "va_address 0x%lX is in reserved area 0x%X\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200577 (unsigned long)args->va_address,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400578 AMDGPU_VA_RESERVED_SIZE);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 return -EINVAL;
580 }
581
Christian Königfc220f62015-06-29 17:12:20 +0200582 invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
583 AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
Christian König34b5f6a2015-06-08 15:03:00 +0200584 if ((args->flags & invalid_flags)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200586 args->flags, invalid_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400587 return -EINVAL;
588 }
589
Christian König34b5f6a2015-06-08 15:03:00 +0200590 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400591 case AMDGPU_VA_OP_MAP:
592 case AMDGPU_VA_OP_UNMAP:
593 break;
594 default:
595 dev_err(&dev->pdev->dev, "unsupported operation %d\n",
Christian König34b5f6a2015-06-08 15:03:00 +0200596 args->operation);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400597 return -EINVAL;
598 }
599
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100600 gobj = drm_gem_object_lookup(filp, args->handle);
Christian König34b5f6a2015-06-08 15:03:00 +0200601 if (gobj == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400602 return -ENOENT;
Christian König765e7fb2016-09-15 15:06:50 +0200603 abo = gem_to_amdgpu_bo(gobj);
Chunming Zhou49b02b12015-11-13 14:18:38 +0800604 INIT_LIST_HEAD(&list);
605 INIT_LIST_HEAD(&duplicates);
Christian König765e7fb2016-09-15 15:06:50 +0200606 tv.bo = &abo->tbo;
Chunming Zhou49b02b12015-11-13 14:18:38 +0800607 tv.shared = true;
608 list_add(&tv.head, &list);
609
Christian Königb88c8792016-09-28 16:33:01 +0200610 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
Christian Königb5a5ec52016-03-08 17:47:46 +0100611
Chunming Zhou49b02b12015-11-13 14:18:38 +0800612 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400613 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614 drm_gem_object_unreference_unlocked(gobj);
615 return r;
616 }
Christian König34b5f6a2015-06-08 15:03:00 +0200617
Christian König765e7fb2016-09-15 15:06:50 +0200618 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619 if (!bo_va) {
Chunming Zhou49b02b12015-11-13 14:18:38 +0800620 ttm_eu_backoff_reservation(&ticket, &list);
621 drm_gem_object_unreference_unlocked(gobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622 return -ENOENT;
623 }
624
Christian König34b5f6a2015-06-08 15:03:00 +0200625 switch (args->operation) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 case AMDGPU_VA_OP_MAP:
Christian König34b5f6a2015-06-08 15:03:00 +0200627 if (args->flags & AMDGPU_VM_PAGE_READABLE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628 va_flags |= AMDGPU_PTE_READABLE;
Christian König34b5f6a2015-06-08 15:03:00 +0200629 if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400630 va_flags |= AMDGPU_PTE_WRITEABLE;
Christian König34b5f6a2015-06-08 15:03:00 +0200631 if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400632 va_flags |= AMDGPU_PTE_EXECUTABLE;
Christian König34b5f6a2015-06-08 15:03:00 +0200633 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
634 args->offset_in_bo, args->map_size,
Christian König9f7eb532015-05-18 16:05:57 +0200635 va_flags);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400636 break;
637 case AMDGPU_VA_OP_UNMAP:
Christian König34b5f6a2015-06-08 15:03:00 +0200638 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400639 break;
640 default:
641 break;
642 }
Chunming Zhou49b02b12015-11-13 14:18:38 +0800643 ttm_eu_backoff_reservation(&ticket, &list);
Christian König63780762016-02-19 10:03:03 +0100644 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) &&
645 !amdgpu_vm_debug)
monk.liu194a3362015-07-22 13:29:28 +0800646 amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
Chunming Zhoue98c1b02015-11-13 15:22:04 +0800647
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648 drm_gem_object_unreference_unlocked(gobj);
649 return r;
650}
651
652int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
653 struct drm_file *filp)
654{
655 struct drm_amdgpu_gem_op *args = data;
656 struct drm_gem_object *gobj;
657 struct amdgpu_bo *robj;
658 int r;
659
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100660 gobj = drm_gem_object_lookup(filp, args->handle);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400661 if (gobj == NULL) {
662 return -ENOENT;
663 }
664 robj = gem_to_amdgpu_bo(gobj);
665
666 r = amdgpu_bo_reserve(robj, false);
667 if (unlikely(r))
668 goto out;
669
670 switch (args->op) {
671 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
672 struct drm_amdgpu_gem_create_in info;
673 void __user *out = (void __user *)(long)args->value;
674
675 info.bo_size = robj->gem_base.size;
676 info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
Christian König1ea863f2015-12-18 22:13:12 +0100677 info.domains = robj->prefered_domains;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400678 info.domain_flags = robj->flags;
Christian König4c28fb02015-08-28 17:27:54 +0200679 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400680 if (copy_to_user(out, &info, sizeof(info)))
681 r = -EFAULT;
682 break;
683 }
Marek Olšákd8f65a22015-05-27 14:30:38 +0200684 case AMDGPU_GEM_OP_SET_PLACEMENT:
Christian Königcc325d12016-02-08 11:08:35 +0100685 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400686 r = -EPERM;
Christian König4c28fb02015-08-28 17:27:54 +0200687 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400688 break;
689 }
Christian König1ea863f2015-12-18 22:13:12 +0100690 robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
691 AMDGPU_GEM_DOMAIN_GTT |
692 AMDGPU_GEM_DOMAIN_CPU);
693 robj->allowed_domains = robj->prefered_domains;
694 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
695 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
696
Christian König4c28fb02015-08-28 17:27:54 +0200697 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698 break;
699 default:
Christian König4c28fb02015-08-28 17:27:54 +0200700 amdgpu_bo_unreserve(robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701 r = -EINVAL;
702 }
703
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704out:
705 drm_gem_object_unreference_unlocked(gobj);
706 return r;
707}
708
709int amdgpu_mode_dumb_create(struct drm_file *file_priv,
710 struct drm_device *dev,
711 struct drm_mode_create_dumb *args)
712{
713 struct amdgpu_device *adev = dev->dev_private;
714 struct drm_gem_object *gobj;
715 uint32_t handle;
716 int r;
717
Laurent Pinchart8e911ab2016-10-18 01:41:17 +0300718 args->pitch = amdgpu_align_pitch(adev, args->width,
719 DIV_ROUND_UP(args->bpp, 8), 0);
Dan Carpenter54ef0b52015-09-23 14:00:59 +0300720 args->size = (u64)args->pitch * args->height;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721 args->size = ALIGN(args->size, PAGE_SIZE);
722
723 r = amdgpu_gem_object_create(adev, args->size, 0,
724 AMDGPU_GEM_DOMAIN_VRAM,
Alex Deucher857d9132015-08-27 00:14:16 -0400725 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
726 ttm_bo_type_device,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400727 &gobj);
728 if (r)
729 return -ENOMEM;
730
731 r = drm_gem_handle_create(file_priv, gobj, &handle);
732 /* drop reference from allocate - handle holds it now */
733 drm_gem_object_unreference_unlocked(gobj);
734 if (r) {
735 return r;
736 }
737 args->handle = handle;
738 return 0;
739}
740
741#if defined(CONFIG_DEBUG_FS)
Christian König7ea23562016-02-15 15:23:00 +0100742static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
743{
744 struct drm_gem_object *gobj = ptr;
745 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
746 struct seq_file *m = data;
747
748 unsigned domain;
749 const char *placement;
750 unsigned pin_count;
751
752 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
753 switch (domain) {
754 case AMDGPU_GEM_DOMAIN_VRAM:
755 placement = "VRAM";
756 break;
757 case AMDGPU_GEM_DOMAIN_GTT:
758 placement = " GTT";
759 break;
760 case AMDGPU_GEM_DOMAIN_CPU:
761 default:
762 placement = " CPU";
763 break;
764 }
765 seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
766 id, amdgpu_bo_size(bo), placement,
767 amdgpu_bo_gpu_offset(bo));
768
769 pin_count = ACCESS_ONCE(bo->pin_count);
770 if (pin_count)
771 seq_printf(m, " pin count %d", pin_count);
772 seq_printf(m, "\n");
773
774 return 0;
775}
776
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400777static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
778{
779 struct drm_info_node *node = (struct drm_info_node *)m->private;
780 struct drm_device *dev = node->minor->dev;
Christian König7ea23562016-02-15 15:23:00 +0100781 struct drm_file *file;
782 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400783
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200784 r = mutex_lock_interruptible(&dev->filelist_mutex);
Christian König7ea23562016-02-15 15:23:00 +0100785 if (r)
786 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400787
Christian König7ea23562016-02-15 15:23:00 +0100788 list_for_each_entry(file, &dev->filelist, lhead) {
789 struct task_struct *task;
Christian Königb22e3ce2016-02-15 12:41:37 +0100790
Christian König7ea23562016-02-15 15:23:00 +0100791 /*
792 * Although we have a valid reference on file->pid, that does
793 * not guarantee that the task_struct who called get_pid() is
794 * still alive (e.g. get_pid(current) => fork() => exit()).
795 * Therefore, we need to protect this ->comm access using RCU.
796 */
797 rcu_read_lock();
798 task = pid_task(file->pid, PIDTYPE_PID);
799 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
800 task ? task->comm : "<unknown>");
801 rcu_read_unlock();
802
803 spin_lock(&file->table_lock);
804 idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
805 spin_unlock(&file->table_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400806 }
Christian König7ea23562016-02-15 15:23:00 +0100807
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200808 mutex_unlock(&dev->filelist_mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400809 return 0;
810}
811
Nils Wallménius06ab6832016-05-02 12:46:15 -0400812static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400813 {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
814};
815#endif
816
817int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
818{
819#if defined(CONFIG_DEBUG_FS)
820 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
821#endif
822 return 0;
823}