blob: 18025fd45d40d86ab4ac6a864267f4778b92dbdd [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Chris Wilson6c085a72012-08-20 11:40:46 +0200138 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
181 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800184 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200425 if (obj->gtt_space) {
426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Daniel Vetter96d79b52012-03-25 19:47:36 +0200468 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Chris Wilson05394f32010-11-08 19:18:58 +0000612 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200742 if (obj->gtt_space) {
743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200863 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200864 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000865 if (ret)
866 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700867
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100868 ret = i915_mutex_lock_interruptible(dev);
869 if (ret)
870 return ret;
871
Chris Wilson05394f32010-11-08 19:18:58 +0000872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000873 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Daniel Vetter1286ff72012-05-10 15:25:09 +0200885 /* prime objects have no backing filp to GEM pread/pwrite
886 * pages from.
887 */
888 if (!obj->base.filp) {
889 ret = -EINVAL;
890 goto out;
891 }
892
Chris Wilsondb53a302011-02-03 11:57:46 +0000893 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
894
Daniel Vetter935aaa62012-03-25 19:47:35 +0200895 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700896 /* We can only do the GTT pwrite on untiled buffers, as otherwise
897 * it would end up going through the fenced access, and we'll get
898 * different detiling behavior between reading and writing.
899 * pread/pwrite currently are reading and writing from the CPU
900 * perspective, requiring manual detiling by the client.
901 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100902 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 goto out;
905 }
906
Chris Wilson86a1ee22012-08-11 15:41:04 +0100907 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200908 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 /* Note that the gtt paths might fail with non-page-backed user
912 * pointers (e.g. gtt mappings when moving data between
913 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Chris Wilson86a1ee22012-08-11 15:41:04 +0100916 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918
Chris Wilson35b62a82010-09-26 20:23:38 +0100919out:
Chris Wilson05394f32010-11-08 19:18:58 +0000920 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100921unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700923 return ret;
924}
925
Chris Wilsonb3612372012-08-24 09:35:08 +0100926int
Daniel Vetter33196de2012-11-14 17:14:05 +0100927i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100928 bool interruptible)
929{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100930 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 /* Non-interruptible callers can't handle -EAGAIN, hence return
932 * -EIO unconditionally for these. */
933 if (!interruptible)
934 return -EIO;
935
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100936 /* Recovery complete, but the reset failed ... */
937 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 return -EIO;
939
940 return -EAGAIN;
941 }
942
943 return 0;
944}
945
946/*
947 * Compare seqno against outstanding lazy request. Emit a request if they are
948 * equal.
949 */
950static int
951i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
952{
953 int ret;
954
955 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
956
957 ret = 0;
958 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300959 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100960
961 return ret;
962}
963
964/**
965 * __wait_seqno - wait until execution of seqno has finished
966 * @ring: the ring expected to report seqno
967 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100969 * @interruptible: do an interruptible wait (normally yes)
970 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
971 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100972 * Note: It is of utmost importance that the passed in seqno and reset_counter
973 * values have been read by the caller in an smp safe manner. Where read-side
974 * locks are involved, it is sufficient to read the reset_counter before
975 * unlocking the lock that protects the seqno. For lockless tricks, the
976 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
977 * inserted.
978 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * Returns 0 if the seqno was found within the alloted time. Else returns the
980 * errno with remaining time filled in timeout argument.
981 */
982static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100984 bool interruptible, struct timespec *timeout)
985{
986 drm_i915_private_t *dev_priv = ring->dev->dev_private;
987 struct timespec before, now, wait_time={1,0};
988 unsigned long timeout_jiffies;
989 long end;
990 bool wait_forever = true;
991 int ret;
992
993 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
994 return 0;
995
996 trace_i915_gem_request_wait_begin(ring, seqno);
997
998 if (timeout != NULL) {
999 wait_time = *timeout;
1000 wait_forever = false;
1001 }
1002
Imre Deake054cc32013-05-21 20:03:19 +03001003 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001004
1005 if (WARN_ON(!ring->irq_get(ring)))
1006 return -ENODEV;
1007
1008 /* Record current time in case interrupted by signal, or wedged * */
1009 getrawmonotonic(&before);
1010
1011#define EXIT_COND \
1012 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 i915_reset_in_progress(&dev_priv->gpu_error) || \
1014 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 do {
1016 if (interruptible)
1017 end = wait_event_interruptible_timeout(ring->irq_queue,
1018 EXIT_COND,
1019 timeout_jiffies);
1020 else
1021 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1022 timeout_jiffies);
1023
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 /* We need to check whether any gpu reset happened in between
1025 * the caller grabbing the seqno and now ... */
1026 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 end = -EAGAIN;
1028
1029 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1030 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001031 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001032 if (ret)
1033 end = ret;
1034 } while (end == 0 && wait_forever);
1035
1036 getrawmonotonic(&now);
1037
1038 ring->irq_put(ring);
1039 trace_i915_gem_request_wait_end(ring, seqno);
1040#undef EXIT_COND
1041
1042 if (timeout) {
1043 struct timespec sleep_time = timespec_sub(now, before);
1044 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001045 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1046 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001047 }
1048
1049 switch (end) {
1050 case -EIO:
1051 case -EAGAIN: /* Wedged */
1052 case -ERESTARTSYS: /* Signal */
1053 return (int)end;
1054 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ETIME;
1056 default: /* Completed */
1057 WARN_ON(end < 0); /* We're not aware of other errors */
1058 return 0;
1059 }
1060}
1061
1062/**
1063 * Waits for a sequence number to be signaled, and cleans up the
1064 * request and object lists appropriately for that event.
1065 */
1066int
1067i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1068{
1069 struct drm_device *dev = ring->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible = dev_priv->mm.interruptible;
1072 int ret;
1073
1074 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1075 BUG_ON(seqno == 0);
1076
Daniel Vetter33196de2012-11-14 17:14:05 +01001077 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 if (ret)
1079 return ret;
1080
1081 ret = i915_gem_check_olr(ring, seqno);
1082 if (ret)
1083 return ret;
1084
Daniel Vetterf69061b2012-12-06 09:01:42 +01001085 return __wait_seqno(ring, seqno,
1086 atomic_read(&dev_priv->gpu_error.reset_counter),
1087 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001088}
1089
1090/**
1091 * Ensures that all rendering to the object has completed and the object is
1092 * safe to unbind from the GTT or access from the CPU.
1093 */
1094static __must_check int
1095i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1096 bool readonly)
1097{
1098 struct intel_ring_buffer *ring = obj->ring;
1099 u32 seqno;
1100 int ret;
1101
1102 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1103 if (seqno == 0)
1104 return 0;
1105
1106 ret = i915_wait_seqno(ring, seqno);
1107 if (ret)
1108 return ret;
1109
1110 i915_gem_retire_requests_ring(ring);
1111
1112 /* Manually manage the write flush as we may have not yet
1113 * retired the buffer.
1114 */
1115 if (obj->last_write_seqno &&
1116 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1117 obj->last_write_seqno = 0;
1118 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1119 }
1120
1121 return 0;
1122}
1123
Chris Wilson3236f572012-08-24 09:35:09 +01001124/* A nonblocking variant of the above wait. This is a highly dangerous routine
1125 * as the object state may change during this call.
1126 */
1127static __must_check int
1128i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1129 bool readonly)
1130{
1131 struct drm_device *dev = obj->base.dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001134 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001135 u32 seqno;
1136 int ret;
1137
1138 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1139 BUG_ON(!dev_priv->mm.interruptible);
1140
1141 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1142 if (seqno == 0)
1143 return 0;
1144
Daniel Vetter33196de2012-11-14 17:14:05 +01001145 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001146 if (ret)
1147 return ret;
1148
1149 ret = i915_gem_check_olr(ring, seqno);
1150 if (ret)
1151 return ret;
1152
Daniel Vetterf69061b2012-12-06 09:01:42 +01001153 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001154 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001155 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001156 mutex_lock(&dev->struct_mutex);
1157
1158 i915_gem_retire_requests_ring(ring);
1159
1160 /* Manually manage the write flush as we may have not yet
1161 * retired the buffer.
1162 */
Chris Wilsondaa13e12013-06-28 16:54:08 +01001163 if (ret == 0 &&
1164 obj->last_write_seqno &&
Chris Wilson3236f572012-08-24 09:35:09 +01001165 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1166 obj->last_write_seqno = 0;
1167 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1168 }
1169
1170 return ret;
1171}
1172
Eric Anholt673a3942008-07-30 12:06:12 -07001173/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001174 * Called when user space prepares to use an object with the CPU, either
1175 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001176 */
1177int
1178i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001179 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001180{
1181 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001182 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 uint32_t read_domains = args->read_domains;
1184 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001185 int ret;
1186
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001188 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001189 return -EINVAL;
1190
Chris Wilson21d509e2009-06-06 09:46:02 +01001191 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 return -EINVAL;
1193
1194 /* Having something in the write domain implies it's in the read
1195 * domain, and only that read domain. Enforce that in the request.
1196 */
1197 if (write_domain != 0 && read_domains != write_domain)
1198 return -EINVAL;
1199
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001201 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Chris Wilson05394f32010-11-08 19:18:58 +00001204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001206 ret = -ENOENT;
1207 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001208 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001209
Chris Wilson3236f572012-08-24 09:35:09 +01001210 /* Try to flush the object off the GPU without holding the lock.
1211 * We will repeat the flush holding the lock in the normal manner
1212 * to catch cases where we are gazumped.
1213 */
1214 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1215 if (ret)
1216 goto unref;
1217
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001218 if (read_domains & I915_GEM_DOMAIN_GTT) {
1219 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001220
1221 /* Silently promote "you're not bound, there was nothing to do"
1222 * to success, since the client was just asking us to
1223 * make sure everything was done.
1224 */
1225 if (ret == -EINVAL)
1226 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001228 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001229 }
1230
Chris Wilson3236f572012-08-24 09:35:09 +01001231unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001232 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001233unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001234 mutex_unlock(&dev->struct_mutex);
1235 return ret;
1236}
1237
1238/**
1239 * Called when user space has done writes to this buffer
1240 */
1241int
1242i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001244{
1245 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001246 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001247 int ret = 0;
1248
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001251 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001252
Chris Wilson05394f32010-11-08 19:18:58 +00001253 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001254 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001255 ret = -ENOENT;
1256 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001257 }
1258
Eric Anholt673a3942008-07-30 12:06:12 -07001259 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001260 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001261 i915_gem_object_flush_cpu_write_domain(obj);
1262
Chris Wilson05394f32010-11-08 19:18:58 +00001263 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001265 mutex_unlock(&dev->struct_mutex);
1266 return ret;
1267}
1268
1269/**
1270 * Maps the contents of an object, returning the address it is mapped
1271 * into.
1272 *
1273 * While the mapping holds a reference on the contents of the object, it doesn't
1274 * imply a ref on the object itself.
1275 */
1276int
1277i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001278 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001279{
1280 struct drm_i915_gem_mmap *args = data;
1281 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282 unsigned long addr;
1283
Chris Wilson05394f32010-11-08 19:18:58 +00001284 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001285 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001286 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001287
Daniel Vetter1286ff72012-05-10 15:25:09 +02001288 /* prime objects have no backing filp to GEM mmap
1289 * pages from.
1290 */
1291 if (!obj->filp) {
1292 drm_gem_object_unreference_unlocked(obj);
1293 return -EINVAL;
1294 }
1295
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001296 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001297 PROT_READ | PROT_WRITE, MAP_SHARED,
1298 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001299 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001300 if (IS_ERR((void *)addr))
1301 return addr;
1302
1303 args->addr_ptr = (uint64_t) addr;
1304
1305 return 0;
1306}
1307
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308/**
1309 * i915_gem_fault - fault a page into the GTT
1310 * vma: VMA in question
1311 * vmf: fault info
1312 *
1313 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1314 * from userspace. The fault handler takes care of binding the object to
1315 * the GTT (if needed), allocating and programming a fence register (again,
1316 * only if needed based on whether the old reg is still valid or the object
1317 * is tiled) and inserting a new PTE into the faulting process.
1318 *
1319 * Note that the faulting process may involve evicting existing objects
1320 * from the GTT and/or fence registers to make room. So performance may
1321 * suffer if the GTT working set is large or there are few fence registers
1322 * left.
1323 */
1324int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1327 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001328 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001329 pgoff_t page_offset;
1330 unsigned long pfn;
1331 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001332 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001333
1334 /* We don't use vmf->pgoff since that has the fake offset */
1335 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1336 PAGE_SHIFT;
1337
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001338 ret = i915_mutex_lock_interruptible(dev);
1339 if (ret)
1340 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001341
Chris Wilsondb53a302011-02-03 11:57:46 +00001342 trace_i915_gem_object_fault(obj, page_offset, true, write);
1343
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001344 /* Access to snoopable pages through the GTT is incoherent. */
1345 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1346 ret = -EINVAL;
1347 goto unlock;
1348 }
1349
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001350 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001351 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001352 if (ret)
1353 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354
Chris Wilsonc9839302012-11-20 10:45:17 +00001355 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1356 if (ret)
1357 goto unpin;
1358
1359 ret = i915_gem_object_get_fence(obj);
1360 if (ret)
1361 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = true;
1364
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001365 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001366 page_offset;
1367
1368 /* Finally, remap it using the new GTT offset */
1369 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001370unpin:
1371 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001372unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001373 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001374out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001376 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001377 /* If this -EIO is due to a gpu hang, give the reset code a
1378 * chance to clean up the mess. Otherwise return the proper
1379 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001380 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001381 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001382 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001383 /* Give the error handler a chance to run and move the
1384 * objects off the GPU active list. Next time we service the
1385 * fault, we should be able to transition the page into the
1386 * GTT without touching the GPU (and so avoid further
1387 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1388 * with coherency, just lost writes.
1389 */
Chris Wilson045e7692010-11-07 09:18:22 +00001390 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001391 case 0:
1392 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001393 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001394 case -EBUSY:
1395 /*
1396 * EBUSY is ok: this just means that another thread
1397 * already did the job.
1398 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001399 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001402 case -ENOSPC:
1403 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001404 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001405 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001406 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001407 }
1408}
1409
1410/**
Chris Wilson901782b2009-07-10 08:18:50 +01001411 * i915_gem_release_mmap - remove physical page mappings
1412 * @obj: obj in question
1413 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001414 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001415 * relinquish ownership of the pages back to the system.
1416 *
1417 * It is vital that we remove the page mapping if we have mapped a tiled
1418 * object through the GTT and then lose the fence register due to
1419 * resource pressure. Similarly if the object has been moved out of the
1420 * aperture, than pages mapped into userspace must be revoked. Removing the
1421 * mapping will then trigger a page fault on the next user access, allowing
1422 * fixup by i915_gem_fault().
1423 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001424void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001426{
Chris Wilson6299f992010-11-24 12:23:44 +00001427 if (!obj->fault_mappable)
1428 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001429
Chris Wilsonf6e47882011-03-20 21:09:12 +00001430 if (obj->base.dev->dev_mapping)
1431 unmap_mapping_range(obj->base.dev->dev_mapping,
1432 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1433 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001434
Chris Wilson6299f992010-11-24 12:23:44 +00001435 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001436}
1437
Imre Deak0fa87792013-01-07 21:47:35 +02001438uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001439i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001440{
Chris Wilsone28f8712011-07-18 13:11:49 -07001441 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001442
1443 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001444 tiling_mode == I915_TILING_NONE)
1445 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446
1447 /* Previous chips need a power-of-two fence region when tiling */
1448 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001449 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
Chris Wilsone28f8712011-07-18 13:11:49 -07001453 while (gtt_size < size)
1454 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001455
Chris Wilsone28f8712011-07-18 13:11:49 -07001456 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001457}
1458
Jesse Barnesde151cf2008-11-12 10:03:55 -08001459/**
1460 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1461 * @obj: object to check
1462 *
1463 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001464 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465 */
Imre Deakd865110c2013-01-07 21:47:33 +02001466uint32_t
1467i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1468 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470 /*
1471 * Minimum alignment is 4k (GTT page size), but might be greater
1472 * if a fence register is needed for the object.
1473 */
Imre Deakd865110c2013-01-07 21:47:33 +02001474 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001475 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476 return 4096;
1477
1478 /*
1479 * Previous chips need to be aligned to the size of the smallest
1480 * fence register that can contain the object.
1481 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001482 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001483}
1484
Chris Wilsond8cb5082012-08-11 15:41:03 +01001485static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1486{
1487 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1488 int ret;
1489
1490 if (obj->base.map_list.map)
1491 return 0;
1492
Daniel Vetterda494d72012-12-20 15:11:16 +01001493 dev_priv->mm.shrinker_no_lock_stealing = true;
1494
Chris Wilsond8cb5082012-08-11 15:41:03 +01001495 ret = drm_gem_create_mmap_offset(&obj->base);
1496 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001497 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001498
1499 /* Badly fragmented mmap space? The only way we can recover
1500 * space is by destroying unwanted objects. We can't randomly release
1501 * mmap_offsets as userspace expects them to be persistent for the
1502 * lifetime of the objects. The closest we can is to release the
1503 * offsets on purgeable objects by truncating it and marking it purged,
1504 * which prevents userspace from ever using that object again.
1505 */
1506 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1507 ret = drm_gem_create_mmap_offset(&obj->base);
1508 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001509 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001510
1511 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001512 ret = drm_gem_create_mmap_offset(&obj->base);
1513out:
1514 dev_priv->mm.shrinker_no_lock_stealing = false;
1515
1516 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001517}
1518
1519static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1520{
1521 if (!obj->base.map_list.map)
1522 return;
1523
1524 drm_gem_free_mmap_offset(&obj->base);
1525}
1526
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527int
Dave Airlieff72145b2011-02-07 12:16:14 +10001528i915_gem_mmap_gtt(struct drm_file *file,
1529 struct drm_device *dev,
1530 uint32_t handle,
1531 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001532{
Chris Wilsonda761a62010-10-27 17:37:08 +01001533 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001534 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535 int ret;
1536
Chris Wilson76c1dec2010-09-25 11:22:51 +01001537 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001538 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001539 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540
Dave Airlieff72145b2011-02-07 12:16:14 +10001541 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001542 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001543 ret = -ENOENT;
1544 goto unlock;
1545 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001546
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001547 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001548 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001549 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001550 }
1551
Chris Wilson05394f32010-11-08 19:18:58 +00001552 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001553 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001554 ret = -EINVAL;
1555 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001556 }
1557
Chris Wilsond8cb5082012-08-11 15:41:03 +01001558 ret = i915_gem_object_create_mmap_offset(obj);
1559 if (ret)
1560 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Dave Airlieff72145b2011-02-07 12:16:14 +10001562 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001563
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564out:
Chris Wilson05394f32010-11-08 19:18:58 +00001565 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001566unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569}
1570
Dave Airlieff72145b2011-02-07 12:16:14 +10001571/**
1572 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1573 * @dev: DRM device
1574 * @data: GTT mapping ioctl data
1575 * @file: GEM object info
1576 *
1577 * Simply returns the fake offset to userspace so it can mmap it.
1578 * The mmap call will end up in drm_gem_mmap(), which will set things
1579 * up so we can get faults in the handler above.
1580 *
1581 * The fault handler will take care of binding the object into the GTT
1582 * (since it may have been evicted to make room for something), allocating
1583 * a fence register, and mapping the appropriate aperture address into
1584 * userspace.
1585 */
1586int
1587i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1588 struct drm_file *file)
1589{
1590 struct drm_i915_gem_mmap_gtt *args = data;
1591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1593}
1594
Daniel Vetter225067e2012-08-20 10:23:20 +02001595/* Immediately discard the backing storage */
1596static void
1597i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001600
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001601 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001602
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001603 if (obj->base.filp == NULL)
1604 return;
1605
Daniel Vetter225067e2012-08-20 10:23:20 +02001606 /* Our goal here is to return as much of the memory as
1607 * is possible back to the system as we are called from OOM.
1608 * To do this we must instruct the shmfs to drop all of its
1609 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001610 */
Al Viro496ad9a2013-01-23 17:07:38 -05001611 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001612 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001613
Daniel Vetter225067e2012-08-20 10:23:20 +02001614 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001615}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001616
Daniel Vetter225067e2012-08-20 10:23:20 +02001617static inline int
1618i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1619{
1620 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001621}
1622
Chris Wilson5cdf5882010-09-27 15:51:07 +01001623static void
Chris Wilson05394f32010-11-08 19:18:58 +00001624i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001625{
Imre Deak90797e62013-02-18 19:28:03 +02001626 struct sg_page_iter sg_iter;
1627 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001628
Chris Wilson05394f32010-11-08 19:18:58 +00001629 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001630
Chris Wilson6c085a72012-08-20 11:40:46 +02001631 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1632 if (ret) {
1633 /* In the event of a disaster, abandon all caches and
1634 * hope for the best.
1635 */
1636 WARN_ON(ret != -EIO);
1637 i915_gem_clflush_object(obj);
1638 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1639 }
1640
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001641 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001642 i915_gem_object_save_bit_17_swizzle(obj);
1643
Chris Wilson05394f32010-11-08 19:18:58 +00001644 if (obj->madv == I915_MADV_DONTNEED)
1645 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001646
Imre Deak90797e62013-02-18 19:28:03 +02001647 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001648 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001649
Chris Wilson05394f32010-11-08 19:18:58 +00001650 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001651 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001652
Chris Wilson05394f32010-11-08 19:18:58 +00001653 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001654 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001655
Chris Wilson9da3da62012-06-01 15:20:22 +01001656 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001657 }
Chris Wilson05394f32010-11-08 19:18:58 +00001658 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001659
Chris Wilson9da3da62012-06-01 15:20:22 +01001660 sg_free_table(obj->pages);
1661 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001662}
1663
Chris Wilsondd624af2013-01-15 12:39:35 +00001664int
Chris Wilson37e680a2012-06-07 15:38:42 +01001665i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1666{
1667 const struct drm_i915_gem_object_ops *ops = obj->ops;
1668
Chris Wilson2f745ad2012-09-04 21:02:58 +01001669 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001670 return 0;
1671
1672 BUG_ON(obj->gtt_space);
1673
Chris Wilsona5570172012-09-04 21:02:54 +01001674 if (obj->pages_pin_count)
1675 return -EBUSY;
1676
Chris Wilsona2165e32012-12-03 11:49:00 +00001677 /* ->put_pages might need to allocate memory for the bit17 swizzle
1678 * array, hence protect them from being reaped by removing them from gtt
1679 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001680 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001681
Chris Wilson37e680a2012-06-07 15:38:42 +01001682 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001683 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001684
Chris Wilson6c085a72012-08-20 11:40:46 +02001685 if (i915_gem_object_is_purgeable(obj))
1686 i915_gem_object_truncate(obj);
1687
1688 return 0;
1689}
1690
1691static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001692__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1693 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001694{
1695 struct drm_i915_gem_object *obj, *next;
1696 long count = 0;
1697
1698 list_for_each_entry_safe(obj, next,
1699 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001700 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001701 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001702 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001703 count += obj->base.size >> PAGE_SHIFT;
1704 if (count >= target)
1705 return count;
1706 }
1707 }
1708
1709 list_for_each_entry_safe(obj, next,
1710 &dev_priv->mm.inactive_list,
1711 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001712 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001714 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001715 count += obj->base.size >> PAGE_SHIFT;
1716 if (count >= target)
1717 return count;
1718 }
1719 }
1720
1721 return count;
1722}
1723
Daniel Vetter93927ca2013-01-10 18:03:00 +01001724static long
1725i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1726{
1727 return __i915_gem_shrink(dev_priv, target, true);
1728}
1729
Chris Wilson6c085a72012-08-20 11:40:46 +02001730static void
1731i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1732{
1733 struct drm_i915_gem_object *obj, *next;
1734
1735 i915_gem_evict_everything(dev_priv->dev);
1736
Ben Widawsky35c20a62013-05-31 11:28:48 -07001737 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1738 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001739 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001740}
1741
Chris Wilson37e680a2012-06-07 15:38:42 +01001742static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001743i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001744{
Chris Wilson6c085a72012-08-20 11:40:46 +02001745 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001746 int page_count, i;
1747 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001748 struct sg_table *st;
1749 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001750 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001751 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001752 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001754
Chris Wilson6c085a72012-08-20 11:40:46 +02001755 /* Assert that the object is not currently in any GPU domain. As it
1756 * wasn't in the GTT, there shouldn't be any way it could have been in
1757 * a GPU cache
1758 */
1759 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1760 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1761
Chris Wilson9da3da62012-06-01 15:20:22 +01001762 st = kmalloc(sizeof(*st), GFP_KERNEL);
1763 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001764 return -ENOMEM;
1765
Chris Wilson9da3da62012-06-01 15:20:22 +01001766 page_count = obj->base.size / PAGE_SIZE;
1767 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1768 sg_free_table(st);
1769 kfree(st);
1770 return -ENOMEM;
1771 }
1772
1773 /* Get the list of pages out of our struct file. They'll be pinned
1774 * at this point until we release them.
1775 *
1776 * Fail silently without starting the shrinker
1777 */
Al Viro496ad9a2013-01-23 17:07:38 -05001778 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001780 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001781 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001782 sg = st->sgl;
1783 st->nents = 0;
1784 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001785 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1786 if (IS_ERR(page)) {
1787 i915_gem_purge(dev_priv, page_count);
1788 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1789 }
1790 if (IS_ERR(page)) {
1791 /* We've tried hard to allocate the memory by reaping
1792 * our own buffer, now let the real VM do its job and
1793 * go down in flames if truly OOM.
1794 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001795 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001796 gfp |= __GFP_IO | __GFP_WAIT;
1797
1798 i915_gem_shrink_all(dev_priv);
1799 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1800 if (IS_ERR(page))
1801 goto err_pages;
1802
Linus Torvaldscaf49192012-12-10 10:51:16 -08001803 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001804 gfp &= ~(__GFP_IO | __GFP_WAIT);
1805 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001806#ifdef CONFIG_SWIOTLB
1807 if (swiotlb_nr_tbl()) {
1808 st->nents++;
1809 sg_set_page(sg, page, PAGE_SIZE, 0);
1810 sg = sg_next(sg);
1811 continue;
1812 }
1813#endif
Imre Deak90797e62013-02-18 19:28:03 +02001814 if (!i || page_to_pfn(page) != last_pfn + 1) {
1815 if (i)
1816 sg = sg_next(sg);
1817 st->nents++;
1818 sg_set_page(sg, page, PAGE_SIZE, 0);
1819 } else {
1820 sg->length += PAGE_SIZE;
1821 }
1822 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001823 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001824#ifdef CONFIG_SWIOTLB
1825 if (!swiotlb_nr_tbl())
1826#endif
1827 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001828 obj->pages = st;
1829
Eric Anholt673a3942008-07-30 12:06:12 -07001830 if (i915_gem_object_needs_bit17_swizzle(obj))
1831 i915_gem_object_do_bit_17_swizzle(obj);
1832
1833 return 0;
1834
1835err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001836 sg_mark_end(sg);
1837 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001838 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001839 sg_free_table(st);
1840 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001841 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001842}
1843
Chris Wilson37e680a2012-06-07 15:38:42 +01001844/* Ensure that the associated pages are gathered from the backing storage
1845 * and pinned into our object. i915_gem_object_get_pages() may be called
1846 * multiple times before they are released by a single call to
1847 * i915_gem_object_put_pages() - once the pages are no longer referenced
1848 * either as a result of memory pressure (reaping pages under the shrinker)
1849 * or as the object is itself released.
1850 */
1851int
1852i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1853{
1854 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1855 const struct drm_i915_gem_object_ops *ops = obj->ops;
1856 int ret;
1857
Chris Wilson2f745ad2012-09-04 21:02:58 +01001858 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001859 return 0;
1860
Chris Wilson43e28f02013-01-08 10:53:09 +00001861 if (obj->madv != I915_MADV_WILLNEED) {
1862 DRM_ERROR("Attempting to obtain a purgeable object\n");
1863 return -EINVAL;
1864 }
1865
Chris Wilsona5570172012-09-04 21:02:54 +01001866 BUG_ON(obj->pages_pin_count);
1867
Chris Wilson37e680a2012-06-07 15:38:42 +01001868 ret = ops->get_pages(obj);
1869 if (ret)
1870 return ret;
1871
Ben Widawsky35c20a62013-05-31 11:28:48 -07001872 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001873 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001874}
1875
Chris Wilson54cf91d2010-11-25 18:00:26 +00001876void
Chris Wilson05394f32010-11-08 19:18:58 +00001877i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001878 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001879{
Chris Wilson05394f32010-11-08 19:18:58 +00001880 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001881 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001882 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001883
Zou Nan hai852835f2010-05-21 09:08:56 +08001884 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001885 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001886
1887 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001888 if (!obj->active) {
1889 drm_gem_object_reference(&obj->base);
1890 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001891 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001892
Eric Anholt673a3942008-07-30 12:06:12 -07001893 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001894 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1895 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001896
Chris Wilson0201f1e2012-07-20 12:41:01 +01001897 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001898
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001900 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001901
Chris Wilson7dd49062012-03-21 10:48:18 +00001902 /* Bump MRU to take account of the delayed flush */
1903 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1904 struct drm_i915_fence_reg *reg;
1905
1906 reg = &dev_priv->fence_regs[obj->fence_reg];
1907 list_move_tail(&reg->lru_list,
1908 &dev_priv->mm.fence_list);
1909 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001910 }
1911}
1912
1913static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001914i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1915{
1916 struct drm_device *dev = obj->base.dev;
1917 struct drm_i915_private *dev_priv = dev->dev_private;
1918
Chris Wilson65ce3022012-07-20 12:41:02 +01001919 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001920 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001921
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1923
Chris Wilson65ce3022012-07-20 12:41:02 +01001924 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001925 obj->ring = NULL;
1926
Chris Wilson65ce3022012-07-20 12:41:02 +01001927 obj->last_read_seqno = 0;
1928 obj->last_write_seqno = 0;
1929 obj->base.write_domain = 0;
1930
1931 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001932 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001933
1934 obj->active = 0;
1935 drm_gem_object_unreference(&obj->base);
1936
1937 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001938}
Eric Anholt673a3942008-07-30 12:06:12 -07001939
Chris Wilson9d7730912012-11-27 16:22:52 +00001940static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001941i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001942{
Chris Wilson9d7730912012-11-27 16:22:52 +00001943 struct drm_i915_private *dev_priv = dev->dev_private;
1944 struct intel_ring_buffer *ring;
1945 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001946
Chris Wilson107f27a52012-12-10 13:56:17 +02001947 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001948 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001949 ret = intel_ring_idle(ring);
1950 if (ret)
1951 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001952 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001953 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001954
1955 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001956 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001957 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001958
Chris Wilson9d7730912012-11-27 16:22:52 +00001959 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1960 ring->sync_seqno[j] = 0;
1961 }
1962
1963 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001964}
1965
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001966int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1967{
1968 struct drm_i915_private *dev_priv = dev->dev_private;
1969 int ret;
1970
1971 if (seqno == 0)
1972 return -EINVAL;
1973
1974 /* HWS page needs to be set less than what we
1975 * will inject to ring
1976 */
1977 ret = i915_gem_init_seqno(dev, seqno - 1);
1978 if (ret)
1979 return ret;
1980
1981 /* Carefully set the last_seqno value so that wrap
1982 * detection still works
1983 */
1984 dev_priv->next_seqno = seqno;
1985 dev_priv->last_seqno = seqno - 1;
1986 if (dev_priv->last_seqno == 0)
1987 dev_priv->last_seqno--;
1988
1989 return 0;
1990}
1991
Chris Wilson9d7730912012-11-27 16:22:52 +00001992int
1993i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001994{
Chris Wilson9d7730912012-11-27 16:22:52 +00001995 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001996
Chris Wilson9d7730912012-11-27 16:22:52 +00001997 /* reserve 0 for non-seqno */
1998 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001999 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002000 if (ret)
2001 return ret;
2002
2003 dev_priv->next_seqno = 1;
2004 }
2005
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002006 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002007 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002008}
2009
Mika Kuoppala0025c072013-06-12 12:35:30 +03002010int __i915_add_request(struct intel_ring_buffer *ring,
2011 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002012 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002013 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002014{
Chris Wilsondb53a302011-02-03 11:57:46 +00002015 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002016 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002017 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002018 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002019 int ret;
2020
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002021 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002022 /*
2023 * Emit any outstanding flushes - execbuf can fail to emit the flush
2024 * after having emitted the batchbuffer command. Hence we need to fix
2025 * things up similar to emitting the lazy request. The difference here
2026 * is that the flush _must_ happen before the next request, no matter
2027 * what.
2028 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002029 ret = intel_ring_flush_all_caches(ring);
2030 if (ret)
2031 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002032
Chris Wilsonacb868d2012-09-26 13:47:30 +01002033 request = kmalloc(sizeof(*request), GFP_KERNEL);
2034 if (request == NULL)
2035 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002036
Eric Anholt673a3942008-07-30 12:06:12 -07002037
Chris Wilsona71d8d92012-02-15 11:25:36 +00002038 /* Record the position of the start of the request so that
2039 * should we detect the updated seqno part-way through the
2040 * GPU processing the request, we never over-estimate the
2041 * position of the head.
2042 */
2043 request_ring_position = intel_ring_get_tail(ring);
2044
Chris Wilson9d7730912012-11-27 16:22:52 +00002045 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002046 if (ret) {
2047 kfree(request);
2048 return ret;
2049 }
Eric Anholt673a3942008-07-30 12:06:12 -07002050
Chris Wilson9d7730912012-11-27 16:22:52 +00002051 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002052 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002053 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002054 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002055 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002056 request->batch_obj = obj;
2057
2058 /* Whilst this request exists, batch_obj will be on the
2059 * active_list, and so will hold the active reference. Only when this
2060 * request is retired will the the batch_obj be moved onto the
2061 * inactive_list and lose its active reference. Hence we do not need
2062 * to explicitly hold another reference here.
2063 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002064
2065 if (request->ctx)
2066 i915_gem_context_reference(request->ctx);
2067
Eric Anholt673a3942008-07-30 12:06:12 -07002068 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002069 was_empty = list_empty(&ring->request_list);
2070 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002071 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002072
Chris Wilsondb53a302011-02-03 11:57:46 +00002073 if (file) {
2074 struct drm_i915_file_private *file_priv = file->driver_priv;
2075
Chris Wilson1c255952010-09-26 11:03:27 +01002076 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002077 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002078 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002079 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002080 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002081 }
Eric Anholt673a3942008-07-30 12:06:12 -07002082
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002084 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002085
Ben Gamarif65d9422009-09-14 17:48:44 -04002086 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002087 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002088 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002089 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002090 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002091 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002092 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002093 &dev_priv->mm.retire_work,
2094 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002095 intel_mark_busy(dev_priv->dev);
2096 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002097 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002098
Chris Wilsonacb868d2012-09-26 13:47:30 +01002099 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002100 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002101 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002102}
2103
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002104static inline void
2105i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002106{
Chris Wilson1c255952010-09-26 11:03:27 +01002107 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002108
Chris Wilson1c255952010-09-26 11:03:27 +01002109 if (!file_priv)
2110 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002111
Chris Wilson1c255952010-09-26 11:03:27 +01002112 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002113 if (request->file_priv) {
2114 list_del(&request->client_list);
2115 request->file_priv = NULL;
2116 }
Chris Wilson1c255952010-09-26 11:03:27 +01002117 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002118}
2119
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002120static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
2121{
2122 if (acthd >= obj->gtt_offset &&
2123 acthd < obj->gtt_offset + obj->base.size)
2124 return true;
2125
2126 return false;
2127}
2128
2129static bool i915_head_inside_request(const u32 acthd_unmasked,
2130 const u32 request_start,
2131 const u32 request_end)
2132{
2133 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2134
2135 if (request_start < request_end) {
2136 if (acthd >= request_start && acthd < request_end)
2137 return true;
2138 } else if (request_start > request_end) {
2139 if (acthd >= request_start || acthd < request_end)
2140 return true;
2141 }
2142
2143 return false;
2144}
2145
2146static bool i915_request_guilty(struct drm_i915_gem_request *request,
2147 const u32 acthd, bool *inside)
2148{
2149 /* There is a possibility that unmasked head address
2150 * pointing inside the ring, matches the batch_obj address range.
2151 * However this is extremely unlikely.
2152 */
2153
2154 if (request->batch_obj) {
2155 if (i915_head_inside_object(acthd, request->batch_obj)) {
2156 *inside = true;
2157 return true;
2158 }
2159 }
2160
2161 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2162 *inside = false;
2163 return true;
2164 }
2165
2166 return false;
2167}
2168
2169static void i915_set_reset_status(struct intel_ring_buffer *ring,
2170 struct drm_i915_gem_request *request,
2171 u32 acthd)
2172{
2173 struct i915_ctx_hang_stats *hs = NULL;
2174 bool inside, guilty;
2175
2176 /* Innocent until proven guilty */
2177 guilty = false;
2178
2179 if (ring->hangcheck.action != wait &&
2180 i915_request_guilty(request, acthd, &inside)) {
2181 DRM_ERROR("%s hung %s bo (0x%x ctx %d) at 0x%x\n",
2182 ring->name,
2183 inside ? "inside" : "flushing",
2184 request->batch_obj ?
2185 request->batch_obj->gtt_offset : 0,
2186 request->ctx ? request->ctx->id : 0,
2187 acthd);
2188
2189 guilty = true;
2190 }
2191
2192 /* If contexts are disabled or this is the default context, use
2193 * file_priv->reset_state
2194 */
2195 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2196 hs = &request->ctx->hang_stats;
2197 else if (request->file_priv)
2198 hs = &request->file_priv->hang_stats;
2199
2200 if (hs) {
2201 if (guilty)
2202 hs->batch_active++;
2203 else
2204 hs->batch_pending++;
2205 }
2206}
2207
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002208static void i915_gem_free_request(struct drm_i915_gem_request *request)
2209{
2210 list_del(&request->list);
2211 i915_gem_request_remove_from_client(request);
2212
2213 if (request->ctx)
2214 i915_gem_context_unreference(request->ctx);
2215
2216 kfree(request);
2217}
2218
Chris Wilsondfaae392010-09-22 10:31:52 +01002219static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2220 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002221{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002222 u32 completed_seqno;
2223 u32 acthd;
2224
2225 acthd = intel_ring_get_active_head(ring);
2226 completed_seqno = ring->get_seqno(ring, false);
2227
Chris Wilsondfaae392010-09-22 10:31:52 +01002228 while (!list_empty(&ring->request_list)) {
2229 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002230
Chris Wilsondfaae392010-09-22 10:31:52 +01002231 request = list_first_entry(&ring->request_list,
2232 struct drm_i915_gem_request,
2233 list);
2234
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002235 if (request->seqno > completed_seqno)
2236 i915_set_reset_status(ring, request, acthd);
2237
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002238 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002239 }
2240
2241 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002242 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002243
Chris Wilson05394f32010-11-08 19:18:58 +00002244 obj = list_first_entry(&ring->active_list,
2245 struct drm_i915_gem_object,
2246 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002247
Chris Wilson05394f32010-11-08 19:18:58 +00002248 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002249 }
Eric Anholt673a3942008-07-30 12:06:12 -07002250}
2251
Chris Wilson312817a2010-11-22 11:50:11 +00002252static void i915_gem_reset_fences(struct drm_device *dev)
2253{
2254 struct drm_i915_private *dev_priv = dev->dev_private;
2255 int i;
2256
Daniel Vetter4b9de732011-10-09 21:52:02 +02002257 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002258 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002259
Chris Wilsonada726c2012-04-17 15:31:32 +01002260 if (reg->obj)
2261 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002262
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002263 i915_gem_write_fence(dev, i, NULL);
2264
Chris Wilsonada726c2012-04-17 15:31:32 +01002265 reg->pin_count = 0;
2266 reg->obj = NULL;
2267 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002268 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002269
2270 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002271}
2272
Chris Wilson069efc12010-09-30 16:53:18 +01002273void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002274{
Chris Wilsondfaae392010-09-22 10:31:52 +01002275 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002276 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002277 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002278 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002279
Chris Wilsonb4519512012-05-11 14:29:30 +01002280 for_each_ring(ring, dev_priv, i)
2281 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002282
Chris Wilsondfaae392010-09-22 10:31:52 +01002283 /* Move everything out of the GPU domains to ensure we do any
2284 * necessary invalidation upon reuse.
2285 */
Chris Wilson05394f32010-11-08 19:18:58 +00002286 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002287 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002288 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002289 {
Chris Wilson05394f32010-11-08 19:18:58 +00002290 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002291 }
Chris Wilson069efc12010-09-30 16:53:18 +01002292
2293 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002294 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002295}
2296
2297/**
2298 * This function clears the request list as sequence numbers are passed.
2299 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002300void
Chris Wilsondb53a302011-02-03 11:57:46 +00002301i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002302{
Eric Anholt673a3942008-07-30 12:06:12 -07002303 uint32_t seqno;
2304
Chris Wilsondb53a302011-02-03 11:57:46 +00002305 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002306 return;
2307
Chris Wilsondb53a302011-02-03 11:57:46 +00002308 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002309
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002310 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002311
Zou Nan hai852835f2010-05-21 09:08:56 +08002312 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002313 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002314
Zou Nan hai852835f2010-05-21 09:08:56 +08002315 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002316 struct drm_i915_gem_request,
2317 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002318
Chris Wilsondfaae392010-09-22 10:31:52 +01002319 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002320 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002321
Chris Wilsondb53a302011-02-03 11:57:46 +00002322 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002323 /* We know the GPU must have read the request to have
2324 * sent us the seqno + interrupt, so use the position
2325 * of tail of the request to update the last known position
2326 * of the GPU head.
2327 */
2328 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002329
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002330 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002331 }
2332
2333 /* Move any buffers on the active list that are no longer referenced
2334 * by the ringbuffer to the flushing/inactive lists as appropriate.
2335 */
2336 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002337 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002338
Akshay Joshi0206e352011-08-16 15:34:10 -04002339 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002340 struct drm_i915_gem_object,
2341 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002342
Chris Wilson0201f1e2012-07-20 12:41:01 +01002343 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002344 break;
2345
Chris Wilson65ce3022012-07-20 12:41:02 +01002346 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002347 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002348
Chris Wilsondb53a302011-02-03 11:57:46 +00002349 if (unlikely(ring->trace_irq_seqno &&
2350 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002351 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002352 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002353 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002354
Chris Wilsondb53a302011-02-03 11:57:46 +00002355 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002356}
2357
2358void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002359i915_gem_retire_requests(struct drm_device *dev)
2360{
2361 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002362 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002363 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002364
Chris Wilsonb4519512012-05-11 14:29:30 +01002365 for_each_ring(ring, dev_priv, i)
2366 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002367}
2368
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002369static void
Eric Anholt673a3942008-07-30 12:06:12 -07002370i915_gem_retire_work_handler(struct work_struct *work)
2371{
2372 drm_i915_private_t *dev_priv;
2373 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002374 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002375 bool idle;
2376 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002377
2378 dev_priv = container_of(work, drm_i915_private_t,
2379 mm.retire_work.work);
2380 dev = dev_priv->dev;
2381
Chris Wilson891b48c2010-09-29 12:26:37 +01002382 /* Come back later if the device is busy... */
2383 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002384 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2385 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002386 return;
2387 }
2388
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002389 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002390
Chris Wilson0a587052011-01-09 21:05:44 +00002391 /* Send a periodic flush down the ring so we don't hold onto GEM
2392 * objects indefinitely.
2393 */
2394 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002395 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002396 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002397 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002398
2399 idle &= list_empty(&ring->request_list);
2400 }
2401
2402 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002403 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2404 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002405 if (idle)
2406 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002407
Eric Anholt673a3942008-07-30 12:06:12 -07002408 mutex_unlock(&dev->struct_mutex);
2409}
2410
Ben Widawsky5816d642012-04-11 11:18:19 -07002411/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002412 * Ensures that an object will eventually get non-busy by flushing any required
2413 * write domains, emitting any outstanding lazy request and retiring and
2414 * completed requests.
2415 */
2416static int
2417i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2418{
2419 int ret;
2420
2421 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002422 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002423 if (ret)
2424 return ret;
2425
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002426 i915_gem_retire_requests_ring(obj->ring);
2427 }
2428
2429 return 0;
2430}
2431
2432/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002433 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2434 * @DRM_IOCTL_ARGS: standard ioctl arguments
2435 *
2436 * Returns 0 if successful, else an error is returned with the remaining time in
2437 * the timeout parameter.
2438 * -ETIME: object is still busy after timeout
2439 * -ERESTARTSYS: signal interrupted the wait
2440 * -ENONENT: object doesn't exist
2441 * Also possible, but rare:
2442 * -EAGAIN: GPU wedged
2443 * -ENOMEM: damn
2444 * -ENODEV: Internal IRQ fail
2445 * -E?: The add request failed
2446 *
2447 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2448 * non-zero timeout parameter the wait ioctl will wait for the given number of
2449 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2450 * without holding struct_mutex the object may become re-busied before this
2451 * function completes. A similar but shorter * race condition exists in the busy
2452 * ioctl
2453 */
2454int
2455i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2456{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002457 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002458 struct drm_i915_gem_wait *args = data;
2459 struct drm_i915_gem_object *obj;
2460 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002461 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002462 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002463 u32 seqno = 0;
2464 int ret = 0;
2465
Ben Widawskyeac1f142012-06-05 15:24:24 -07002466 if (args->timeout_ns >= 0) {
2467 timeout_stack = ns_to_timespec(args->timeout_ns);
2468 timeout = &timeout_stack;
2469 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002470
2471 ret = i915_mutex_lock_interruptible(dev);
2472 if (ret)
2473 return ret;
2474
2475 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2476 if (&obj->base == NULL) {
2477 mutex_unlock(&dev->struct_mutex);
2478 return -ENOENT;
2479 }
2480
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002481 /* Need to make sure the object gets inactive eventually. */
2482 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002483 if (ret)
2484 goto out;
2485
2486 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002487 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002488 ring = obj->ring;
2489 }
2490
2491 if (seqno == 0)
2492 goto out;
2493
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002494 /* Do this after OLR check to make sure we make forward progress polling
2495 * on this IOCTL with a 0 timeout (like busy ioctl)
2496 */
2497 if (!args->timeout_ns) {
2498 ret = -ETIME;
2499 goto out;
2500 }
2501
2502 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002503 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002504 mutex_unlock(&dev->struct_mutex);
2505
Daniel Vetterf69061b2012-12-06 09:01:42 +01002506 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002507 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002508 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002509 return ret;
2510
2511out:
2512 drm_gem_object_unreference(&obj->base);
2513 mutex_unlock(&dev->struct_mutex);
2514 return ret;
2515}
2516
2517/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002518 * i915_gem_object_sync - sync an object to a ring.
2519 *
2520 * @obj: object which may be in use on another ring.
2521 * @to: ring we wish to use the object on. May be NULL.
2522 *
2523 * This code is meant to abstract object synchronization with the GPU.
2524 * Calling with NULL implies synchronizing the object with the CPU
2525 * rather than a particular GPU ring.
2526 *
2527 * Returns 0 if successful, else propagates up the lower layer error.
2528 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002529int
2530i915_gem_object_sync(struct drm_i915_gem_object *obj,
2531 struct intel_ring_buffer *to)
2532{
2533 struct intel_ring_buffer *from = obj->ring;
2534 u32 seqno;
2535 int ret, idx;
2536
2537 if (from == NULL || to == from)
2538 return 0;
2539
Ben Widawsky5816d642012-04-11 11:18:19 -07002540 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002541 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002542
2543 idx = intel_ring_sync_index(from, to);
2544
Chris Wilson0201f1e2012-07-20 12:41:01 +01002545 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002546 if (seqno <= from->sync_seqno[idx])
2547 return 0;
2548
Ben Widawskyb4aca012012-04-25 20:50:12 -07002549 ret = i915_gem_check_olr(obj->ring, seqno);
2550 if (ret)
2551 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002552
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002553 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002554 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002555 /* We use last_read_seqno because sync_to()
2556 * might have just caused seqno wrap under
2557 * the radar.
2558 */
2559 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002560
Ben Widawskye3a5a222012-04-11 11:18:20 -07002561 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002562}
2563
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002564static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2565{
2566 u32 old_write_domain, old_read_domains;
2567
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002568 /* Force a pagefault for domain tracking on next user access */
2569 i915_gem_release_mmap(obj);
2570
Keith Packardb97c3d92011-06-24 21:02:59 -07002571 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2572 return;
2573
Chris Wilson97c809fd2012-10-09 19:24:38 +01002574 /* Wait for any direct GTT access to complete */
2575 mb();
2576
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002577 old_read_domains = obj->base.read_domains;
2578 old_write_domain = obj->base.write_domain;
2579
2580 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2581 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2582
2583 trace_i915_gem_object_change_domain(obj,
2584 old_read_domains,
2585 old_write_domain);
2586}
2587
Eric Anholt673a3942008-07-30 12:06:12 -07002588/**
2589 * Unbinds an object from the GTT aperture.
2590 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002591int
Chris Wilson05394f32010-11-08 19:18:58 +00002592i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002593{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002594 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002595 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002596
Chris Wilson05394f32010-11-08 19:18:58 +00002597 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002598 return 0;
2599
Chris Wilson31d8d652012-05-24 19:11:20 +01002600 if (obj->pin_count)
2601 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002602
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002603 BUG_ON(obj->pages == NULL);
2604
Chris Wilsona8198ee2011-04-13 22:04:09 +01002605 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002606 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002607 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002608 /* Continue on if we fail due to EIO, the GPU is hung so we
2609 * should be safe and we need to cleanup or else we might
2610 * cause memory corruption through use-after-free.
2611 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002612
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002613 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002614
Daniel Vetter96b47b62009-12-15 17:50:00 +01002615 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002616 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002617 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002618 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002619
Chris Wilsondb53a302011-02-03 11:57:46 +00002620 trace_i915_gem_object_unbind(obj);
2621
Daniel Vetter74898d72012-02-15 23:50:22 +01002622 if (obj->has_global_gtt_mapping)
2623 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002624 if (obj->has_aliasing_ppgtt_mapping) {
2625 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2626 obj->has_aliasing_ppgtt_mapping = 0;
2627 }
Daniel Vetter74163902012-02-15 23:50:21 +01002628 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002629 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002630
Chris Wilson6c085a72012-08-20 11:40:46 +02002631 list_del(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07002632 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002633 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002634 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002635
Chris Wilson05394f32010-11-08 19:18:58 +00002636 drm_mm_put_block(obj->gtt_space);
2637 obj->gtt_space = NULL;
2638 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002639
Chris Wilson88241782011-01-07 17:09:48 +00002640 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002641}
2642
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002643int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002644{
2645 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002646 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002647 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002648
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002649 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002650 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002651 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2652 if (ret)
2653 return ret;
2654
Chris Wilson3e960502012-11-27 16:22:54 +00002655 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002656 if (ret)
2657 return ret;
2658 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002659
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002660 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002661}
2662
Chris Wilson9ce079e2012-04-17 15:31:30 +01002663static void i965_write_fence_reg(struct drm_device *dev, int reg,
2664 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002665{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002666 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002667 int fence_reg;
2668 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002669 uint64_t val;
2670
Imre Deak56c844e2013-01-07 21:47:34 +02002671 if (INTEL_INFO(dev)->gen >= 6) {
2672 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2673 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2674 } else {
2675 fence_reg = FENCE_REG_965_0;
2676 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2677 }
2678
Chris Wilson9ce079e2012-04-17 15:31:30 +01002679 if (obj) {
2680 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002681
Chris Wilson9ce079e2012-04-17 15:31:30 +01002682 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2683 0xfffff000) << 32;
2684 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002685 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002686 if (obj->tiling_mode == I915_TILING_Y)
2687 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2688 val |= I965_FENCE_REG_VALID;
2689 } else
2690 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002691
Imre Deak56c844e2013-01-07 21:47:34 +02002692 fence_reg += reg * 8;
2693 I915_WRITE64(fence_reg, val);
2694 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002695}
2696
Chris Wilson9ce079e2012-04-17 15:31:30 +01002697static void i915_write_fence_reg(struct drm_device *dev, int reg,
2698 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002699{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002700 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002701 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002702
Chris Wilson9ce079e2012-04-17 15:31:30 +01002703 if (obj) {
2704 u32 size = obj->gtt_space->size;
2705 int pitch_val;
2706 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002707
Chris Wilson9ce079e2012-04-17 15:31:30 +01002708 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2709 (size & -size) != size ||
2710 (obj->gtt_offset & (size - 1)),
2711 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2712 obj->gtt_offset, obj->map_and_fenceable, size);
2713
2714 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2715 tile_width = 128;
2716 else
2717 tile_width = 512;
2718
2719 /* Note: pitch better be a power of two tile widths */
2720 pitch_val = obj->stride / tile_width;
2721 pitch_val = ffs(pitch_val) - 1;
2722
2723 val = obj->gtt_offset;
2724 if (obj->tiling_mode == I915_TILING_Y)
2725 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2726 val |= I915_FENCE_SIZE_BITS(size);
2727 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2728 val |= I830_FENCE_REG_VALID;
2729 } else
2730 val = 0;
2731
2732 if (reg < 8)
2733 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002734 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002735 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002736
Chris Wilson9ce079e2012-04-17 15:31:30 +01002737 I915_WRITE(reg, val);
2738 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002739}
2740
Chris Wilson9ce079e2012-04-17 15:31:30 +01002741static void i830_write_fence_reg(struct drm_device *dev, int reg,
2742 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002743{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002744 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002745 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002746
Chris Wilson9ce079e2012-04-17 15:31:30 +01002747 if (obj) {
2748 u32 size = obj->gtt_space->size;
2749 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002750
Chris Wilson9ce079e2012-04-17 15:31:30 +01002751 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2752 (size & -size) != size ||
2753 (obj->gtt_offset & (size - 1)),
2754 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2755 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002756
Chris Wilson9ce079e2012-04-17 15:31:30 +01002757 pitch_val = obj->stride / 128;
2758 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002759
Chris Wilson9ce079e2012-04-17 15:31:30 +01002760 val = obj->gtt_offset;
2761 if (obj->tiling_mode == I915_TILING_Y)
2762 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2763 val |= I830_FENCE_SIZE_BITS(size);
2764 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2765 val |= I830_FENCE_REG_VALID;
2766 } else
2767 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002768
Chris Wilson9ce079e2012-04-17 15:31:30 +01002769 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2770 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2771}
2772
Chris Wilsond0a57782012-10-09 19:24:37 +01002773inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2774{
2775 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2776}
2777
Chris Wilson9ce079e2012-04-17 15:31:30 +01002778static void i915_gem_write_fence(struct drm_device *dev, int reg,
2779 struct drm_i915_gem_object *obj)
2780{
Chris Wilsond0a57782012-10-09 19:24:37 +01002781 struct drm_i915_private *dev_priv = dev->dev_private;
2782
2783 /* Ensure that all CPU reads are completed before installing a fence
2784 * and all writes before removing the fence.
2785 */
2786 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2787 mb();
2788
Chris Wilson9ce079e2012-04-17 15:31:30 +01002789 switch (INTEL_INFO(dev)->gen) {
2790 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002791 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002792 case 5:
2793 case 4: i965_write_fence_reg(dev, reg, obj); break;
2794 case 3: i915_write_fence_reg(dev, reg, obj); break;
2795 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002796 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002797 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002798
2799 /* And similarly be paranoid that no direct access to this region
2800 * is reordered to before the fence is installed.
2801 */
2802 if (i915_gem_object_needs_mb(obj))
2803 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002804}
2805
Chris Wilson61050802012-04-17 15:31:31 +01002806static inline int fence_number(struct drm_i915_private *dev_priv,
2807 struct drm_i915_fence_reg *fence)
2808{
2809 return fence - dev_priv->fence_regs;
2810}
2811
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002812struct write_fence {
2813 struct drm_device *dev;
2814 struct drm_i915_gem_object *obj;
2815 int fence;
2816};
2817
Chris Wilson25ff1192013-04-04 21:31:03 +01002818static void i915_gem_write_fence__ipi(void *data)
2819{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002820 struct write_fence *args = data;
2821
2822 /* Required for SNB+ with LLC */
Chris Wilson25ff1192013-04-04 21:31:03 +01002823 wbinvd();
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002824
2825 /* Required for VLV */
2826 i915_gem_write_fence(args->dev, args->fence, args->obj);
Chris Wilson25ff1192013-04-04 21:31:03 +01002827}
2828
Chris Wilson61050802012-04-17 15:31:31 +01002829static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2830 struct drm_i915_fence_reg *fence,
2831 bool enable)
2832{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002833 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2834 struct write_fence args = {
2835 .dev = obj->base.dev,
2836 .fence = fence_number(dev_priv, fence),
2837 .obj = enable ? obj : NULL,
2838 };
Chris Wilson61050802012-04-17 15:31:31 +01002839
Chris Wilson25ff1192013-04-04 21:31:03 +01002840 /* In order to fully serialize access to the fenced region and
2841 * the update to the fence register we need to take extreme
2842 * measures on SNB+. In theory, the write to the fence register
2843 * flushes all memory transactions before, and coupled with the
2844 * mb() placed around the register write we serialise all memory
2845 * operations with respect to the changes in the tiler. Yet, on
2846 * SNB+ we need to take a step further and emit an explicit wbinvd()
2847 * on each processor in order to manually flush all memory
2848 * transactions before updating the fence register.
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002849 *
2850 * However, Valleyview complicates matter. There the wbinvd is
2851 * insufficient and unlike SNB/IVB requires the serialising
2852 * register write. (Note that that register write by itself is
2853 * conversely not sufficient for SNB+.) To compromise, we do both.
Chris Wilson25ff1192013-04-04 21:31:03 +01002854 */
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002855 if (INTEL_INFO(args.dev)->gen >= 6)
2856 on_each_cpu(i915_gem_write_fence__ipi, &args, 1);
2857 else
2858 i915_gem_write_fence(args.dev, args.fence, args.obj);
Chris Wilson61050802012-04-17 15:31:31 +01002859
2860 if (enable) {
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002861 obj->fence_reg = args.fence;
Chris Wilson61050802012-04-17 15:31:31 +01002862 fence->obj = obj;
2863 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2864 } else {
2865 obj->fence_reg = I915_FENCE_REG_NONE;
2866 fence->obj = NULL;
2867 list_del_init(&fence->lru_list);
2868 }
2869}
2870
Chris Wilsond9e86c02010-11-10 16:40:20 +00002871static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002872i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002873{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002874 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002875 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002876 if (ret)
2877 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002878
2879 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002880 }
2881
Chris Wilson86d5bc32012-07-20 12:41:04 +01002882 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002883 return 0;
2884}
2885
2886int
2887i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2888{
Chris Wilson61050802012-04-17 15:31:31 +01002889 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002890 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002891 int ret;
2892
Chris Wilsond0a57782012-10-09 19:24:37 +01002893 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002894 if (ret)
2895 return ret;
2896
Chris Wilson61050802012-04-17 15:31:31 +01002897 if (obj->fence_reg == I915_FENCE_REG_NONE)
2898 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002899
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002900 fence = &dev_priv->fence_regs[obj->fence_reg];
2901
Chris Wilson61050802012-04-17 15:31:31 +01002902 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002903 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002904
2905 return 0;
2906}
2907
2908static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002909i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002910{
Daniel Vetterae3db242010-02-19 11:51:58 +01002911 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002912 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002913 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002914
2915 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002916 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002917 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2918 reg = &dev_priv->fence_regs[i];
2919 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002920 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002921
Chris Wilson1690e1e2011-12-14 13:57:08 +01002922 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002923 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002924 }
2925
Chris Wilsond9e86c02010-11-10 16:40:20 +00002926 if (avail == NULL)
2927 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002928
2929 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002930 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002931 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002932 continue;
2933
Chris Wilson8fe301a2012-04-17 15:31:28 +01002934 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002935 }
2936
Chris Wilson8fe301a2012-04-17 15:31:28 +01002937 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002938}
2939
Jesse Barnesde151cf2008-11-12 10:03:55 -08002940/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002941 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002942 * @obj: object to map through a fence reg
2943 *
2944 * When mapping objects through the GTT, userspace wants to be able to write
2945 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002946 * This function walks the fence regs looking for a free one for @obj,
2947 * stealing one if it can't find any.
2948 *
2949 * It then sets up the reg based on the object's properties: address, pitch
2950 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002951 *
2952 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002953 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002954int
Chris Wilson06d98132012-04-17 15:31:24 +01002955i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002956{
Chris Wilson05394f32010-11-08 19:18:58 +00002957 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002958 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002959 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002960 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002961 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002962
Chris Wilson14415742012-04-17 15:31:33 +01002963 /* Have we updated the tiling parameters upon the object and so
2964 * will need to serialise the write to the associated fence register?
2965 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002966 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002967 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002968 if (ret)
2969 return ret;
2970 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002971
Chris Wilsond9e86c02010-11-10 16:40:20 +00002972 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002973 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2974 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002975 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002976 list_move_tail(&reg->lru_list,
2977 &dev_priv->mm.fence_list);
2978 return 0;
2979 }
2980 } else if (enable) {
2981 reg = i915_find_fence_reg(dev);
2982 if (reg == NULL)
2983 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002984
Chris Wilson14415742012-04-17 15:31:33 +01002985 if (reg->obj) {
2986 struct drm_i915_gem_object *old = reg->obj;
2987
Chris Wilsond0a57782012-10-09 19:24:37 +01002988 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002989 if (ret)
2990 return ret;
2991
Chris Wilson14415742012-04-17 15:31:33 +01002992 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002993 }
Chris Wilson14415742012-04-17 15:31:33 +01002994 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002995 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002996
Chris Wilson14415742012-04-17 15:31:33 +01002997 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002998 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002999
Chris Wilson9ce079e2012-04-17 15:31:30 +01003000 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003001}
3002
Chris Wilson42d6ab42012-07-26 11:49:32 +01003003static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3004 struct drm_mm_node *gtt_space,
3005 unsigned long cache_level)
3006{
3007 struct drm_mm_node *other;
3008
3009 /* On non-LLC machines we have to be careful when putting differing
3010 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003011 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003012 */
3013 if (HAS_LLC(dev))
3014 return true;
3015
3016 if (gtt_space == NULL)
3017 return true;
3018
3019 if (list_empty(&gtt_space->node_list))
3020 return true;
3021
3022 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3023 if (other->allocated && !other->hole_follows && other->color != cache_level)
3024 return false;
3025
3026 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3027 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3028 return false;
3029
3030 return true;
3031}
3032
3033static void i915_gem_verify_gtt(struct drm_device *dev)
3034{
3035#if WATCH_GTT
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct drm_i915_gem_object *obj;
3038 int err = 0;
3039
Ben Widawsky35c20a62013-05-31 11:28:48 -07003040 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003041 if (obj->gtt_space == NULL) {
3042 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3043 err++;
3044 continue;
3045 }
3046
3047 if (obj->cache_level != obj->gtt_space->color) {
3048 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3049 obj->gtt_space->start,
3050 obj->gtt_space->start + obj->gtt_space->size,
3051 obj->cache_level,
3052 obj->gtt_space->color);
3053 err++;
3054 continue;
3055 }
3056
3057 if (!i915_gem_valid_gtt_space(dev,
3058 obj->gtt_space,
3059 obj->cache_level)) {
3060 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3061 obj->gtt_space->start,
3062 obj->gtt_space->start + obj->gtt_space->size,
3063 obj->cache_level);
3064 err++;
3065 continue;
3066 }
3067 }
3068
3069 WARN_ON(err);
3070#endif
3071}
3072
Jesse Barnesde151cf2008-11-12 10:03:55 -08003073/**
Eric Anholt673a3942008-07-30 12:06:12 -07003074 * Finds free space in the GTT aperture and binds the object there.
3075 */
3076static int
Chris Wilson05394f32010-11-08 19:18:58 +00003077i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02003078 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003079 bool map_and_fenceable,
3080 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003081{
Chris Wilson05394f32010-11-08 19:18:58 +00003082 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003083 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003084 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01003085 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003086 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003087 size_t gtt_max = map_and_fenceable ?
3088 dev_priv->gtt.mappable_end : dev_priv->gtt.total;
Chris Wilson07f73f62009-09-14 16:50:30 +01003089 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003090
Chris Wilsone28f8712011-07-18 13:11:49 -07003091 fence_size = i915_gem_get_gtt_size(dev,
3092 obj->base.size,
3093 obj->tiling_mode);
3094 fence_alignment = i915_gem_get_gtt_alignment(dev,
3095 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003096 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003097 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003098 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003099 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003100 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003101
Eric Anholt673a3942008-07-30 12:06:12 -07003102 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003103 alignment = map_and_fenceable ? fence_alignment :
3104 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003105 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003106 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3107 return -EINVAL;
3108 }
3109
Chris Wilson05394f32010-11-08 19:18:58 +00003110 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003111
Chris Wilson654fc602010-05-27 13:18:21 +01003112 /* If the object is bigger than the entire aperture, reject it early
3113 * before evicting everything in a vain attempt to find space.
3114 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003115 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003116 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003117 obj->base.size,
3118 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003119 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003120 return -E2BIG;
3121 }
3122
Chris Wilson37e680a2012-06-07 15:38:42 +01003123 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003124 if (ret)
3125 return ret;
3126
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003127 i915_gem_object_pin_pages(obj);
3128
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003129 node = kzalloc(sizeof(*node), GFP_KERNEL);
3130 if (node == NULL) {
3131 i915_gem_object_unpin_pages(obj);
3132 return -ENOMEM;
3133 }
3134
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003135search_free:
3136 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
3137 size, alignment,
3138 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003139 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003140 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003141 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003142 map_and_fenceable,
3143 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003144 if (ret == 0)
3145 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003146
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003147 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003148 kfree(node);
3149 return ret;
3150 }
3151 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
3152 i915_gem_object_unpin_pages(obj);
3153 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003154 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003155 }
3156
Daniel Vetter74163902012-02-15 23:50:21 +01003157 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003158 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003159 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003160 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02003161 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003162 }
Eric Anholt673a3942008-07-30 12:06:12 -07003163
Ben Widawsky35c20a62013-05-31 11:28:48 -07003164 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003165 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003166
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003167 obj->gtt_space = node;
3168 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003169
Daniel Vetter75e9e912010-11-04 17:11:09 +01003170 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003171 node->size == fence_size &&
3172 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003173
Daniel Vetter75e9e912010-11-04 17:11:09 +01003174 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003175 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003176
Chris Wilson05394f32010-11-08 19:18:58 +00003177 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003178
Chris Wilsondb53a302011-02-03 11:57:46 +00003179 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003180 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003181 return 0;
3182}
3183
3184void
Chris Wilson05394f32010-11-08 19:18:58 +00003185i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003186{
Eric Anholt673a3942008-07-30 12:06:12 -07003187 /* If we don't have a page list set up, then we're not pinned
3188 * to GPU, and we can ignore the cache flush because it'll happen
3189 * again at bind time.
3190 */
Chris Wilson05394f32010-11-08 19:18:58 +00003191 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003192 return;
3193
Imre Deak769ce462013-02-13 21:56:05 +02003194 /*
3195 * Stolen memory is always coherent with the GPU as it is explicitly
3196 * marked as wc by the system, or the system is cache-coherent.
3197 */
3198 if (obj->stolen)
3199 return;
3200
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003201 /* If the GPU is snooping the contents of the CPU cache,
3202 * we do not need to manually clear the CPU cache lines. However,
3203 * the caches are only snooped when the render cache is
3204 * flushed/invalidated. As we always have to emit invalidations
3205 * and flushes when moving into and out of the RENDER domain, correct
3206 * snooping behaviour occurs naturally as the result of our domain
3207 * tracking.
3208 */
3209 if (obj->cache_level != I915_CACHE_NONE)
3210 return;
3211
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003212 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003213
Chris Wilson9da3da62012-06-01 15:20:22 +01003214 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003215}
3216
3217/** Flushes the GTT write domain for the object if it's dirty. */
3218static void
Chris Wilson05394f32010-11-08 19:18:58 +00003219i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003220{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003221 uint32_t old_write_domain;
3222
Chris Wilson05394f32010-11-08 19:18:58 +00003223 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003224 return;
3225
Chris Wilson63256ec2011-01-04 18:42:07 +00003226 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003227 * to it immediately go to main memory as far as we know, so there's
3228 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003229 *
3230 * However, we do have to enforce the order so that all writes through
3231 * the GTT land before any writes to the device, such as updates to
3232 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003233 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003234 wmb();
3235
Chris Wilson05394f32010-11-08 19:18:58 +00003236 old_write_domain = obj->base.write_domain;
3237 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003238
3239 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003240 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003241 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003242}
3243
3244/** Flushes the CPU write domain for the object if it's dirty. */
3245static void
Chris Wilson05394f32010-11-08 19:18:58 +00003246i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003247{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003248 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003249
Chris Wilson05394f32010-11-08 19:18:58 +00003250 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003251 return;
3252
3253 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003254 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003255 old_write_domain = obj->base.write_domain;
3256 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003257
3258 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003259 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003260 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003261}
3262
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003263/**
3264 * Moves a single object to the GTT read, and possibly write domain.
3265 *
3266 * This function returns when the move is complete, including waiting on
3267 * flushes to occur.
3268 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003269int
Chris Wilson20217462010-11-23 15:26:33 +00003270i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003271{
Chris Wilson8325a092012-04-24 15:52:35 +01003272 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003273 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003274 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003275
Eric Anholt02354392008-11-26 13:58:13 -08003276 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003277 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003278 return -EINVAL;
3279
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003280 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3281 return 0;
3282
Chris Wilson0201f1e2012-07-20 12:41:01 +01003283 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003284 if (ret)
3285 return ret;
3286
Chris Wilson72133422010-09-13 23:56:38 +01003287 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003288
Chris Wilsond0a57782012-10-09 19:24:37 +01003289 /* Serialise direct access to this object with the barriers for
3290 * coherent writes from the GPU, by effectively invalidating the
3291 * GTT domain upon first access.
3292 */
3293 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3294 mb();
3295
Chris Wilson05394f32010-11-08 19:18:58 +00003296 old_write_domain = obj->base.write_domain;
3297 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003298
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003299 /* It should now be out of any other write domains, and we can update
3300 * the domain values for our changes.
3301 */
Chris Wilson05394f32010-11-08 19:18:58 +00003302 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3303 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003304 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003305 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3306 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3307 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003308 }
3309
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003310 trace_i915_gem_object_change_domain(obj,
3311 old_read_domains,
3312 old_write_domain);
3313
Chris Wilson8325a092012-04-24 15:52:35 +01003314 /* And bump the LRU for this access */
3315 if (i915_gem_object_is_inactive(obj))
3316 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3317
Eric Anholte47c68e2008-11-14 13:35:19 -08003318 return 0;
3319}
3320
Chris Wilsone4ffd172011-04-04 09:44:39 +01003321int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3322 enum i915_cache_level cache_level)
3323{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003324 struct drm_device *dev = obj->base.dev;
3325 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003326 int ret;
3327
3328 if (obj->cache_level == cache_level)
3329 return 0;
3330
3331 if (obj->pin_count) {
3332 DRM_DEBUG("can not change the cache level of pinned objects\n");
3333 return -EBUSY;
3334 }
3335
Chris Wilson42d6ab42012-07-26 11:49:32 +01003336 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3337 ret = i915_gem_object_unbind(obj);
3338 if (ret)
3339 return ret;
3340 }
3341
Chris Wilsone4ffd172011-04-04 09:44:39 +01003342 if (obj->gtt_space) {
3343 ret = i915_gem_object_finish_gpu(obj);
3344 if (ret)
3345 return ret;
3346
3347 i915_gem_object_finish_gtt(obj);
3348
3349 /* Before SandyBridge, you could not use tiling or fence
3350 * registers with snooped memory, so relinquish any fences
3351 * currently pointing to our region in the aperture.
3352 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003353 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003354 ret = i915_gem_object_put_fence(obj);
3355 if (ret)
3356 return ret;
3357 }
3358
Daniel Vetter74898d72012-02-15 23:50:22 +01003359 if (obj->has_global_gtt_mapping)
3360 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003361 if (obj->has_aliasing_ppgtt_mapping)
3362 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3363 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003364
3365 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003366 }
3367
3368 if (cache_level == I915_CACHE_NONE) {
3369 u32 old_read_domains, old_write_domain;
3370
3371 /* If we're coming from LLC cached, then we haven't
3372 * actually been tracking whether the data is in the
3373 * CPU cache or not, since we only allow one bit set
3374 * in obj->write_domain and have been skipping the clflushes.
3375 * Just set it to the CPU cache for now.
3376 */
3377 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3378 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3379
3380 old_read_domains = obj->base.read_domains;
3381 old_write_domain = obj->base.write_domain;
3382
3383 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3384 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3385
3386 trace_i915_gem_object_change_domain(obj,
3387 old_read_domains,
3388 old_write_domain);
3389 }
3390
3391 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003392 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003393 return 0;
3394}
3395
Ben Widawsky199adf42012-09-21 17:01:20 -07003396int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3397 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003398{
Ben Widawsky199adf42012-09-21 17:01:20 -07003399 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003400 struct drm_i915_gem_object *obj;
3401 int ret;
3402
3403 ret = i915_mutex_lock_interruptible(dev);
3404 if (ret)
3405 return ret;
3406
3407 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3408 if (&obj->base == NULL) {
3409 ret = -ENOENT;
3410 goto unlock;
3411 }
3412
Ben Widawsky199adf42012-09-21 17:01:20 -07003413 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003414
3415 drm_gem_object_unreference(&obj->base);
3416unlock:
3417 mutex_unlock(&dev->struct_mutex);
3418 return ret;
3419}
3420
Ben Widawsky199adf42012-09-21 17:01:20 -07003421int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3422 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003423{
Ben Widawsky199adf42012-09-21 17:01:20 -07003424 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003425 struct drm_i915_gem_object *obj;
3426 enum i915_cache_level level;
3427 int ret;
3428
Ben Widawsky199adf42012-09-21 17:01:20 -07003429 switch (args->caching) {
3430 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003431 level = I915_CACHE_NONE;
3432 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003433 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003434 level = I915_CACHE_LLC;
3435 break;
3436 default:
3437 return -EINVAL;
3438 }
3439
Ben Widawsky3bc29132012-09-26 16:15:20 -07003440 ret = i915_mutex_lock_interruptible(dev);
3441 if (ret)
3442 return ret;
3443
Chris Wilsone6994ae2012-07-10 10:27:08 +01003444 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3445 if (&obj->base == NULL) {
3446 ret = -ENOENT;
3447 goto unlock;
3448 }
3449
3450 ret = i915_gem_object_set_cache_level(obj, level);
3451
3452 drm_gem_object_unreference(&obj->base);
3453unlock:
3454 mutex_unlock(&dev->struct_mutex);
3455 return ret;
3456}
3457
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003458/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003459 * Prepare buffer for display plane (scanout, cursors, etc).
3460 * Can be called from an uninterruptible phase (modesetting) and allows
3461 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003462 */
3463int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003464i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3465 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003466 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003467{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003468 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003469 int ret;
3470
Chris Wilson0be73282010-12-06 14:36:27 +00003471 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003472 ret = i915_gem_object_sync(obj, pipelined);
3473 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003474 return ret;
3475 }
3476
Eric Anholta7ef0642011-03-29 16:59:54 -07003477 /* The display engine is not coherent with the LLC cache on gen6. As
3478 * a result, we make sure that the pinning that is about to occur is
3479 * done with uncached PTEs. This is lowest common denominator for all
3480 * chipsets.
3481 *
3482 * However for gen6+, we could do better by using the GFDT bit instead
3483 * of uncaching, which would allow us to flush all the LLC-cached data
3484 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3485 */
3486 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3487 if (ret)
3488 return ret;
3489
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003490 /* As the user may map the buffer once pinned in the display plane
3491 * (e.g. libkms for the bootup splash), we have to ensure that we
3492 * always use map_and_fenceable for all scanout buffers.
3493 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003494 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003495 if (ret)
3496 return ret;
3497
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003498 i915_gem_object_flush_cpu_write_domain(obj);
3499
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003500 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003501 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003502
3503 /* It should now be out of any other write domains, and we can update
3504 * the domain values for our changes.
3505 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003506 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003507 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003508
3509 trace_i915_gem_object_change_domain(obj,
3510 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003512
3513 return 0;
3514}
3515
Chris Wilson85345512010-11-13 09:49:11 +00003516int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003517i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003518{
Chris Wilson88241782011-01-07 17:09:48 +00003519 int ret;
3520
Chris Wilsona8198ee2011-04-13 22:04:09 +01003521 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003522 return 0;
3523
Chris Wilson0201f1e2012-07-20 12:41:01 +01003524 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003525 if (ret)
3526 return ret;
3527
Chris Wilsona8198ee2011-04-13 22:04:09 +01003528 /* Ensure that we invalidate the GPU's caches and TLBs. */
3529 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003530 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003531}
3532
Eric Anholte47c68e2008-11-14 13:35:19 -08003533/**
3534 * Moves a single object to the CPU read, and possibly write domain.
3535 *
3536 * This function returns when the move is complete, including waiting on
3537 * flushes to occur.
3538 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003539int
Chris Wilson919926a2010-11-12 13:42:53 +00003540i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003541{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003542 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003543 int ret;
3544
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003545 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3546 return 0;
3547
Chris Wilson0201f1e2012-07-20 12:41:01 +01003548 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003549 if (ret)
3550 return ret;
3551
Eric Anholte47c68e2008-11-14 13:35:19 -08003552 i915_gem_object_flush_gtt_write_domain(obj);
3553
Chris Wilson05394f32010-11-08 19:18:58 +00003554 old_write_domain = obj->base.write_domain;
3555 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003556
Eric Anholte47c68e2008-11-14 13:35:19 -08003557 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003558 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003559 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003560
Chris Wilson05394f32010-11-08 19:18:58 +00003561 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003562 }
3563
3564 /* It should now be out of any other write domains, and we can update
3565 * the domain values for our changes.
3566 */
Chris Wilson05394f32010-11-08 19:18:58 +00003567 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003568
3569 /* If we're writing through the CPU, then the GPU read domains will
3570 * need to be invalidated at next use.
3571 */
3572 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003573 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3574 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003575 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003576
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003577 trace_i915_gem_object_change_domain(obj,
3578 old_read_domains,
3579 old_write_domain);
3580
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003581 return 0;
3582}
3583
Eric Anholt673a3942008-07-30 12:06:12 -07003584/* Throttle our rendering by waiting until the ring has completed our requests
3585 * emitted over 20 msec ago.
3586 *
Eric Anholtb9624422009-06-03 07:27:35 +00003587 * Note that if we were to use the current jiffies each time around the loop,
3588 * we wouldn't escape the function with any frames outstanding if the time to
3589 * render a frame was over 20ms.
3590 *
Eric Anholt673a3942008-07-30 12:06:12 -07003591 * This should get us reasonable parallelism between CPU and GPU but also
3592 * relatively low latency when blocking on a particular request to finish.
3593 */
3594static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003595i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003596{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003597 struct drm_i915_private *dev_priv = dev->dev_private;
3598 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003599 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003600 struct drm_i915_gem_request *request;
3601 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003602 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003603 u32 seqno = 0;
3604 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003605
Daniel Vetter308887a2012-11-14 17:14:06 +01003606 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3607 if (ret)
3608 return ret;
3609
3610 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3611 if (ret)
3612 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003613
Chris Wilson1c255952010-09-26 11:03:27 +01003614 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003615 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003616 if (time_after_eq(request->emitted_jiffies, recent_enough))
3617 break;
3618
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003619 ring = request->ring;
3620 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003621 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003622 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003623 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003624
3625 if (seqno == 0)
3626 return 0;
3627
Daniel Vetterf69061b2012-12-06 09:01:42 +01003628 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003629 if (ret == 0)
3630 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003631
Eric Anholt673a3942008-07-30 12:06:12 -07003632 return ret;
3633}
3634
Eric Anholt673a3942008-07-30 12:06:12 -07003635int
Chris Wilson05394f32010-11-08 19:18:58 +00003636i915_gem_object_pin(struct drm_i915_gem_object *obj,
3637 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003638 bool map_and_fenceable,
3639 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003640{
Eric Anholt673a3942008-07-30 12:06:12 -07003641 int ret;
3642
Chris Wilson7e81a422012-09-15 09:41:57 +01003643 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3644 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003645
Chris Wilson05394f32010-11-08 19:18:58 +00003646 if (obj->gtt_space != NULL) {
3647 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3648 (map_and_fenceable && !obj->map_and_fenceable)) {
3649 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003650 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003651 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3652 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003653 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003654 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003655 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003656 ret = i915_gem_object_unbind(obj);
3657 if (ret)
3658 return ret;
3659 }
3660 }
3661
Chris Wilson05394f32010-11-08 19:18:58 +00003662 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003663 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3664
Chris Wilsona00b10c2010-09-24 21:15:47 +01003665 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003666 map_and_fenceable,
3667 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003668 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003669 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003670
3671 if (!dev_priv->mm.aliasing_ppgtt)
3672 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003673 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003674
Daniel Vetter74898d72012-02-15 23:50:22 +01003675 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3676 i915_gem_gtt_bind_object(obj, obj->cache_level);
3677
Chris Wilson1b502472012-04-24 15:47:30 +01003678 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003679 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003680
3681 return 0;
3682}
3683
3684void
Chris Wilson05394f32010-11-08 19:18:58 +00003685i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003686{
Chris Wilson05394f32010-11-08 19:18:58 +00003687 BUG_ON(obj->pin_count == 0);
3688 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003689
Chris Wilson1b502472012-04-24 15:47:30 +01003690 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003691 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003692}
3693
3694int
3695i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003696 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003697{
3698 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003699 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003700 int ret;
3701
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003702 ret = i915_mutex_lock_interruptible(dev);
3703 if (ret)
3704 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003705
Chris Wilson05394f32010-11-08 19:18:58 +00003706 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003707 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003708 ret = -ENOENT;
3709 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003710 }
Eric Anholt673a3942008-07-30 12:06:12 -07003711
Chris Wilson05394f32010-11-08 19:18:58 +00003712 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003713 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003714 ret = -EINVAL;
3715 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003716 }
3717
Chris Wilson05394f32010-11-08 19:18:58 +00003718 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003719 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3720 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003721 ret = -EINVAL;
3722 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003723 }
3724
Chris Wilson93be8782013-01-02 10:31:22 +00003725 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003726 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003727 if (ret)
3728 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003729 }
3730
Chris Wilson93be8782013-01-02 10:31:22 +00003731 obj->user_pin_count++;
3732 obj->pin_filp = file;
3733
Eric Anholt673a3942008-07-30 12:06:12 -07003734 /* XXX - flush the CPU caches for pinned objects
3735 * as the X server doesn't manage domains yet
3736 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003737 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003738 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003739out:
Chris Wilson05394f32010-11-08 19:18:58 +00003740 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003741unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003742 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003743 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003744}
3745
3746int
3747i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003748 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003749{
3750 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003751 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003752 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003753
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003754 ret = i915_mutex_lock_interruptible(dev);
3755 if (ret)
3756 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003757
Chris Wilson05394f32010-11-08 19:18:58 +00003758 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003759 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003760 ret = -ENOENT;
3761 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003762 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003763
Chris Wilson05394f32010-11-08 19:18:58 +00003764 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003765 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3766 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003767 ret = -EINVAL;
3768 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003769 }
Chris Wilson05394f32010-11-08 19:18:58 +00003770 obj->user_pin_count--;
3771 if (obj->user_pin_count == 0) {
3772 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003773 i915_gem_object_unpin(obj);
3774 }
Eric Anholt673a3942008-07-30 12:06:12 -07003775
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003776out:
Chris Wilson05394f32010-11-08 19:18:58 +00003777 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003778unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003779 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003780 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003781}
3782
3783int
3784i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003785 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003786{
3787 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003788 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003789 int ret;
3790
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003791 ret = i915_mutex_lock_interruptible(dev);
3792 if (ret)
3793 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003794
Chris Wilson05394f32010-11-08 19:18:58 +00003795 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003796 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003797 ret = -ENOENT;
3798 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003799 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003800
Chris Wilson0be555b2010-08-04 15:36:30 +01003801 /* Count all active objects as busy, even if they are currently not used
3802 * by the gpu. Users of this interface expect objects to eventually
3803 * become non-busy without any further actions, therefore emit any
3804 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003805 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003806 ret = i915_gem_object_flush_active(obj);
3807
Chris Wilson05394f32010-11-08 19:18:58 +00003808 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003809 if (obj->ring) {
3810 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3811 args->busy |= intel_ring_flag(obj->ring) << 16;
3812 }
Eric Anholt673a3942008-07-30 12:06:12 -07003813
Chris Wilson05394f32010-11-08 19:18:58 +00003814 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003815unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003816 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003817 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003818}
3819
3820int
3821i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3822 struct drm_file *file_priv)
3823{
Akshay Joshi0206e352011-08-16 15:34:10 -04003824 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003825}
3826
Chris Wilson3ef94da2009-09-14 16:50:29 +01003827int
3828i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3829 struct drm_file *file_priv)
3830{
3831 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003832 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003833 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003834
3835 switch (args->madv) {
3836 case I915_MADV_DONTNEED:
3837 case I915_MADV_WILLNEED:
3838 break;
3839 default:
3840 return -EINVAL;
3841 }
3842
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003843 ret = i915_mutex_lock_interruptible(dev);
3844 if (ret)
3845 return ret;
3846
Chris Wilson05394f32010-11-08 19:18:58 +00003847 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003848 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003849 ret = -ENOENT;
3850 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003851 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003852
Chris Wilson05394f32010-11-08 19:18:58 +00003853 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003854 ret = -EINVAL;
3855 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003856 }
3857
Chris Wilson05394f32010-11-08 19:18:58 +00003858 if (obj->madv != __I915_MADV_PURGED)
3859 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003860
Chris Wilson6c085a72012-08-20 11:40:46 +02003861 /* if the object is no longer attached, discard its backing storage */
3862 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003863 i915_gem_object_truncate(obj);
3864
Chris Wilson05394f32010-11-08 19:18:58 +00003865 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003866
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003867out:
Chris Wilson05394f32010-11-08 19:18:58 +00003868 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003869unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003870 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003871 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003872}
3873
Chris Wilson37e680a2012-06-07 15:38:42 +01003874void i915_gem_object_init(struct drm_i915_gem_object *obj,
3875 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003876{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003877 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003878 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003879 INIT_LIST_HEAD(&obj->ring_list);
3880 INIT_LIST_HEAD(&obj->exec_list);
3881
Chris Wilson37e680a2012-06-07 15:38:42 +01003882 obj->ops = ops;
3883
Chris Wilson0327d6b2012-08-11 15:41:06 +01003884 obj->fence_reg = I915_FENCE_REG_NONE;
3885 obj->madv = I915_MADV_WILLNEED;
3886 /* Avoid an unnecessary call to unbind on the first bind. */
3887 obj->map_and_fenceable = true;
3888
3889 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3890}
3891
Chris Wilson37e680a2012-06-07 15:38:42 +01003892static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3893 .get_pages = i915_gem_object_get_pages_gtt,
3894 .put_pages = i915_gem_object_put_pages_gtt,
3895};
3896
Chris Wilson05394f32010-11-08 19:18:58 +00003897struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3898 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003899{
Daniel Vetterc397b902010-04-09 19:05:07 +00003900 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003901 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003902 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003903
Chris Wilson42dcedd2012-11-15 11:32:30 +00003904 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003905 if (obj == NULL)
3906 return NULL;
3907
3908 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003909 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003910 return NULL;
3911 }
3912
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003913 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3914 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3915 /* 965gm cannot relocate objects above 4GiB. */
3916 mask &= ~__GFP_HIGHMEM;
3917 mask |= __GFP_DMA32;
3918 }
3919
Al Viro496ad9a2013-01-23 17:07:38 -05003920 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003921 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003922
Chris Wilson37e680a2012-06-07 15:38:42 +01003923 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003924
Daniel Vetterc397b902010-04-09 19:05:07 +00003925 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3926 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3927
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003928 if (HAS_LLC(dev)) {
3929 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003930 * cache) for about a 10% performance improvement
3931 * compared to uncached. Graphics requests other than
3932 * display scanout are coherent with the CPU in
3933 * accessing this cache. This means in this mode we
3934 * don't need to clflush on the CPU side, and on the
3935 * GPU side we only need to flush internal caches to
3936 * get data visible to the CPU.
3937 *
3938 * However, we maintain the display planes as UC, and so
3939 * need to rebind when first used as such.
3940 */
3941 obj->cache_level = I915_CACHE_LLC;
3942 } else
3943 obj->cache_level = I915_CACHE_NONE;
3944
Chris Wilson05394f32010-11-08 19:18:58 +00003945 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003946}
3947
Eric Anholt673a3942008-07-30 12:06:12 -07003948int i915_gem_init_object(struct drm_gem_object *obj)
3949{
Daniel Vetterc397b902010-04-09 19:05:07 +00003950 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003951
Eric Anholt673a3942008-07-30 12:06:12 -07003952 return 0;
3953}
3954
Chris Wilson1488fc02012-04-24 15:47:31 +01003955void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003956{
Chris Wilson1488fc02012-04-24 15:47:31 +01003957 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003958 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003959 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003960
Chris Wilson26e12f82011-03-20 11:20:19 +00003961 trace_i915_gem_object_destroy(obj);
3962
Chris Wilson1488fc02012-04-24 15:47:31 +01003963 if (obj->phys_obj)
3964 i915_gem_detach_phys_object(dev, obj);
3965
3966 obj->pin_count = 0;
3967 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3968 bool was_interruptible;
3969
3970 was_interruptible = dev_priv->mm.interruptible;
3971 dev_priv->mm.interruptible = false;
3972
3973 WARN_ON(i915_gem_object_unbind(obj));
3974
3975 dev_priv->mm.interruptible = was_interruptible;
3976 }
3977
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003978 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3979 * before progressing. */
3980 if (obj->stolen)
3981 i915_gem_object_unpin_pages(obj);
3982
Ben Widawsky401c29f2013-05-31 11:28:47 -07003983 if (WARN_ON(obj->pages_pin_count))
3984 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003985 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003986 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003987 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003988
Chris Wilson9da3da62012-06-01 15:20:22 +01003989 BUG_ON(obj->pages);
3990
Chris Wilson2f745ad2012-09-04 21:02:58 +01003991 if (obj->base.import_attach)
3992 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003993
Chris Wilson05394f32010-11-08 19:18:58 +00003994 drm_gem_object_release(&obj->base);
3995 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003996
Chris Wilson05394f32010-11-08 19:18:58 +00003997 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003998 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003999}
4000
Jesse Barnes5669fca2009-02-17 15:13:31 -08004001int
Eric Anholt673a3942008-07-30 12:06:12 -07004002i915_gem_idle(struct drm_device *dev)
4003{
4004 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004005 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004006
Keith Packard6dbe2772008-10-14 21:41:13 -07004007 mutex_lock(&dev->struct_mutex);
4008
Chris Wilson87acb0a2010-10-19 10:13:00 +01004009 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004010 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004011 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004012 }
Eric Anholt673a3942008-07-30 12:06:12 -07004013
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004014 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004015 if (ret) {
4016 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004017 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004018 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004019 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004020
Chris Wilson29105cc2010-01-07 10:39:13 +00004021 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004022 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004023 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004024
Chris Wilson312817a2010-11-22 11:50:11 +00004025 i915_gem_reset_fences(dev);
4026
Chris Wilson29105cc2010-01-07 10:39:13 +00004027 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4028 * We need to replace this with a semaphore, or something.
4029 * And not confound mm.suspended!
4030 */
4031 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01004032 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004033
4034 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004035 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004036
Keith Packard6dbe2772008-10-14 21:41:13 -07004037 mutex_unlock(&dev->struct_mutex);
4038
Chris Wilson29105cc2010-01-07 10:39:13 +00004039 /* Cancel the retire work handler, which should be idle now. */
4040 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4041
Eric Anholt673a3942008-07-30 12:06:12 -07004042 return 0;
4043}
4044
Ben Widawskyb9524a12012-05-25 16:56:24 -07004045void i915_gem_l3_remap(struct drm_device *dev)
4046{
4047 drm_i915_private_t *dev_priv = dev->dev_private;
4048 u32 misccpctl;
4049 int i;
4050
Daniel Vettereb32e452013-02-14 19:46:07 +01004051 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004052 return;
4053
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004054 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004055 return;
4056
4057 misccpctl = I915_READ(GEN7_MISCCPCTL);
4058 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4059 POSTING_READ(GEN7_MISCCPCTL);
4060
4061 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4062 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004063 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004064 DRM_DEBUG("0x%x was already programmed to %x\n",
4065 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004066 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004067 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004068 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004069 }
4070
4071 /* Make sure all the writes land before disabling dop clock gating */
4072 POSTING_READ(GEN7_L3LOG_BASE);
4073
4074 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4075}
4076
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004077void i915_gem_init_swizzling(struct drm_device *dev)
4078{
4079 drm_i915_private_t *dev_priv = dev->dev_private;
4080
Daniel Vetter11782b02012-01-31 16:47:55 +01004081 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004082 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4083 return;
4084
4085 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4086 DISP_TILE_SURFACE_SWIZZLING);
4087
Daniel Vetter11782b02012-01-31 16:47:55 +01004088 if (IS_GEN5(dev))
4089 return;
4090
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004091 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4092 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004093 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004094 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004095 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004096 else
4097 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004098}
Daniel Vettere21af882012-02-09 20:53:27 +01004099
Chris Wilson67b1b572012-07-05 23:49:40 +01004100static bool
4101intel_enable_blt(struct drm_device *dev)
4102{
4103 if (!HAS_BLT(dev))
4104 return false;
4105
4106 /* The blitter was dysfunctional on early prototypes */
4107 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4108 DRM_INFO("BLT not supported on this pre-production hardware;"
4109 " graphics performance will be degraded.\n");
4110 return false;
4111 }
4112
4113 return true;
4114}
4115
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004116static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004117{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004118 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004119 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004120
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004121 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004122 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004123 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004124
4125 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004126 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004127 if (ret)
4128 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004129 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004130
Chris Wilson67b1b572012-07-05 23:49:40 +01004131 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004132 ret = intel_init_blt_ring_buffer(dev);
4133 if (ret)
4134 goto cleanup_bsd_ring;
4135 }
4136
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004137 if (HAS_VEBOX(dev)) {
4138 ret = intel_init_vebox_ring_buffer(dev);
4139 if (ret)
4140 goto cleanup_blt_ring;
4141 }
4142
4143
Mika Kuoppala99433932013-01-22 14:12:17 +02004144 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4145 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004146 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004147
4148 return 0;
4149
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004150cleanup_vebox_ring:
4151 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004152cleanup_blt_ring:
4153 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4154cleanup_bsd_ring:
4155 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4156cleanup_render_ring:
4157 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4158
4159 return ret;
4160}
4161
4162int
4163i915_gem_init_hw(struct drm_device *dev)
4164{
4165 drm_i915_private_t *dev_priv = dev->dev_private;
4166 int ret;
4167
4168 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4169 return -EIO;
4170
4171 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
4172 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
4173
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004174 if (HAS_PCH_NOP(dev)) {
4175 u32 temp = I915_READ(GEN7_MSG_CTL);
4176 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4177 I915_WRITE(GEN7_MSG_CTL, temp);
4178 }
4179
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004180 i915_gem_l3_remap(dev);
4181
4182 i915_gem_init_swizzling(dev);
4183
4184 ret = i915_gem_init_rings(dev);
4185 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004186 return ret;
4187
Ben Widawsky254f9652012-06-04 14:42:42 -07004188 /*
4189 * XXX: There was some w/a described somewhere suggesting loading
4190 * contexts before PPGTT.
4191 */
4192 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004193 if (dev_priv->mm.aliasing_ppgtt) {
4194 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4195 if (ret) {
4196 i915_gem_cleanup_aliasing_ppgtt(dev);
4197 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4198 }
4199 }
Daniel Vettere21af882012-02-09 20:53:27 +01004200
Chris Wilson68f95ba2010-05-27 13:18:22 +01004201 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004202}
4203
Chris Wilson1070a422012-04-24 15:47:41 +01004204int i915_gem_init(struct drm_device *dev)
4205{
4206 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004207 int ret;
4208
Chris Wilson1070a422012-04-24 15:47:41 +01004209 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004210
4211 if (IS_VALLEYVIEW(dev)) {
4212 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4213 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4214 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4215 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4216 }
4217
Ben Widawskyd7e50082012-12-18 10:31:25 -08004218 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004219
Chris Wilson1070a422012-04-24 15:47:41 +01004220 ret = i915_gem_init_hw(dev);
4221 mutex_unlock(&dev->struct_mutex);
4222 if (ret) {
4223 i915_gem_cleanup_aliasing_ppgtt(dev);
4224 return ret;
4225 }
4226
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004227 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4228 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4229 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004230 return 0;
4231}
4232
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004233void
4234i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4235{
4236 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004237 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004238 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004239
Chris Wilsonb4519512012-05-11 14:29:30 +01004240 for_each_ring(ring, dev_priv, i)
4241 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004242}
4243
4244int
Eric Anholt673a3942008-07-30 12:06:12 -07004245i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4246 struct drm_file *file_priv)
4247{
4248 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004249 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004250
Jesse Barnes79e53942008-11-07 14:24:08 -08004251 if (drm_core_check_feature(dev, DRIVER_MODESET))
4252 return 0;
4253
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004254 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004255 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004256 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004257 }
4258
Eric Anholt673a3942008-07-30 12:06:12 -07004259 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004260 dev_priv->mm.suspended = 0;
4261
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004262 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004263 if (ret != 0) {
4264 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004265 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004266 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004267
Chris Wilson69dc4982010-10-19 10:36:51 +01004268 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004269 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004270
Chris Wilson5f353082010-06-07 14:03:03 +01004271 ret = drm_irq_install(dev);
4272 if (ret)
4273 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004274
Eric Anholt673a3942008-07-30 12:06:12 -07004275 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004276
4277cleanup_ringbuffer:
4278 mutex_lock(&dev->struct_mutex);
4279 i915_gem_cleanup_ringbuffer(dev);
4280 dev_priv->mm.suspended = 1;
4281 mutex_unlock(&dev->struct_mutex);
4282
4283 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004284}
4285
4286int
4287i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4288 struct drm_file *file_priv)
4289{
Jesse Barnes79e53942008-11-07 14:24:08 -08004290 if (drm_core_check_feature(dev, DRIVER_MODESET))
4291 return 0;
4292
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004293 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004294 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004295}
4296
4297void
4298i915_gem_lastclose(struct drm_device *dev)
4299{
4300 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004301
Eric Anholte806b492009-01-22 09:56:58 -08004302 if (drm_core_check_feature(dev, DRIVER_MODESET))
4303 return;
4304
Keith Packard6dbe2772008-10-14 21:41:13 -07004305 ret = i915_gem_idle(dev);
4306 if (ret)
4307 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004308}
4309
Chris Wilson64193402010-10-24 12:38:05 +01004310static void
4311init_ring_lists(struct intel_ring_buffer *ring)
4312{
4313 INIT_LIST_HEAD(&ring->active_list);
4314 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004315}
4316
Eric Anholt673a3942008-07-30 12:06:12 -07004317void
4318i915_gem_load(struct drm_device *dev)
4319{
4320 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004321 int i;
4322
4323 dev_priv->slab =
4324 kmem_cache_create("i915_gem_object",
4325 sizeof(struct drm_i915_gem_object), 0,
4326 SLAB_HWCACHE_ALIGN,
4327 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004328
Chris Wilson69dc4982010-10-19 10:36:51 +01004329 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004330 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004331 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4332 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004333 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004334 for (i = 0; i < I915_NUM_RINGS; i++)
4335 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004336 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004337 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004338 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4339 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004340 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004341
Dave Airlie94400122010-07-20 13:15:31 +10004342 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4343 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004344 I915_WRITE(MI_ARB_STATE,
4345 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004346 }
4347
Chris Wilson72bfa192010-12-19 11:42:05 +00004348 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4349
Jesse Barnesde151cf2008-11-12 10:03:55 -08004350 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004351 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4352 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004353
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004354 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4355 dev_priv->num_fence_regs = 32;
4356 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004357 dev_priv->num_fence_regs = 16;
4358 else
4359 dev_priv->num_fence_regs = 8;
4360
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004361 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004362 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004363
Eric Anholt673a3942008-07-30 12:06:12 -07004364 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004365 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004366
Chris Wilsonce453d82011-02-21 14:43:56 +00004367 dev_priv->mm.interruptible = true;
4368
Chris Wilson17250b72010-10-28 12:51:39 +01004369 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4370 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4371 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004372}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004373
4374/*
4375 * Create a physically contiguous memory object for this object
4376 * e.g. for cursor + overlay regs
4377 */
Chris Wilson995b6762010-08-20 13:23:26 +01004378static int i915_gem_init_phys_object(struct drm_device *dev,
4379 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004380{
4381 drm_i915_private_t *dev_priv = dev->dev_private;
4382 struct drm_i915_gem_phys_object *phys_obj;
4383 int ret;
4384
4385 if (dev_priv->mm.phys_objs[id - 1] || !size)
4386 return 0;
4387
Eric Anholt9a298b22009-03-24 12:23:04 -07004388 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004389 if (!phys_obj)
4390 return -ENOMEM;
4391
4392 phys_obj->id = id;
4393
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004394 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004395 if (!phys_obj->handle) {
4396 ret = -ENOMEM;
4397 goto kfree_obj;
4398 }
4399#ifdef CONFIG_X86
4400 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4401#endif
4402
4403 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4404
4405 return 0;
4406kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004407 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004408 return ret;
4409}
4410
Chris Wilson995b6762010-08-20 13:23:26 +01004411static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004412{
4413 drm_i915_private_t *dev_priv = dev->dev_private;
4414 struct drm_i915_gem_phys_object *phys_obj;
4415
4416 if (!dev_priv->mm.phys_objs[id - 1])
4417 return;
4418
4419 phys_obj = dev_priv->mm.phys_objs[id - 1];
4420 if (phys_obj->cur_obj) {
4421 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4422 }
4423
4424#ifdef CONFIG_X86
4425 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4426#endif
4427 drm_pci_free(dev, phys_obj->handle);
4428 kfree(phys_obj);
4429 dev_priv->mm.phys_objs[id - 1] = NULL;
4430}
4431
4432void i915_gem_free_all_phys_object(struct drm_device *dev)
4433{
4434 int i;
4435
Dave Airlie260883c2009-01-22 17:58:49 +10004436 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004437 i915_gem_free_phys_object(dev, i);
4438}
4439
4440void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004441 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004442{
Al Viro496ad9a2013-01-23 17:07:38 -05004443 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004444 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004445 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004446 int page_count;
4447
Chris Wilson05394f32010-11-08 19:18:58 +00004448 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004449 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004450 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004451
Chris Wilson05394f32010-11-08 19:18:58 +00004452 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004453 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004454 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004455 if (!IS_ERR(page)) {
4456 char *dst = kmap_atomic(page);
4457 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4458 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004459
Chris Wilsone5281cc2010-10-28 13:45:36 +01004460 drm_clflush_pages(&page, 1);
4461
4462 set_page_dirty(page);
4463 mark_page_accessed(page);
4464 page_cache_release(page);
4465 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004466 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004467 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004468
Chris Wilson05394f32010-11-08 19:18:58 +00004469 obj->phys_obj->cur_obj = NULL;
4470 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004471}
4472
4473int
4474i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004475 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004476 int id,
4477 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004478{
Al Viro496ad9a2013-01-23 17:07:38 -05004479 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004480 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004481 int ret = 0;
4482 int page_count;
4483 int i;
4484
4485 if (id > I915_MAX_PHYS_OBJECT)
4486 return -EINVAL;
4487
Chris Wilson05394f32010-11-08 19:18:58 +00004488 if (obj->phys_obj) {
4489 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004490 return 0;
4491 i915_gem_detach_phys_object(dev, obj);
4492 }
4493
Dave Airlie71acb5e2008-12-30 20:31:46 +10004494 /* create a new object */
4495 if (!dev_priv->mm.phys_objs[id - 1]) {
4496 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004497 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004498 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004499 DRM_ERROR("failed to init phys object %d size: %zu\n",
4500 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004501 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004502 }
4503 }
4504
4505 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004506 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4507 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004508
Chris Wilson05394f32010-11-08 19:18:58 +00004509 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004510
4511 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004512 struct page *page;
4513 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004514
Hugh Dickins5949eac2011-06-27 16:18:18 -07004515 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004516 if (IS_ERR(page))
4517 return PTR_ERR(page);
4518
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004519 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004520 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004521 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004522 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004523
4524 mark_page_accessed(page);
4525 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004526 }
4527
4528 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004529}
4530
4531static int
Chris Wilson05394f32010-11-08 19:18:58 +00004532i915_gem_phys_pwrite(struct drm_device *dev,
4533 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004534 struct drm_i915_gem_pwrite *args,
4535 struct drm_file *file_priv)
4536{
Chris Wilson05394f32010-11-08 19:18:58 +00004537 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004538 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004539
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004540 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4541 unsigned long unwritten;
4542
4543 /* The physical object once assigned is fixed for the lifetime
4544 * of the obj, so we can safely drop the lock and continue
4545 * to access vaddr.
4546 */
4547 mutex_unlock(&dev->struct_mutex);
4548 unwritten = copy_from_user(vaddr, user_data, args->size);
4549 mutex_lock(&dev->struct_mutex);
4550 if (unwritten)
4551 return -EFAULT;
4552 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004553
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004554 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004555 return 0;
4556}
Eric Anholtb9624422009-06-03 07:27:35 +00004557
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004558void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004559{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004560 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004561
4562 /* Clean up our request list when the client is going away, so that
4563 * later retire_requests won't dereference our soon-to-be-gone
4564 * file_priv.
4565 */
Chris Wilson1c255952010-09-26 11:03:27 +01004566 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004567 while (!list_empty(&file_priv->mm.request_list)) {
4568 struct drm_i915_gem_request *request;
4569
4570 request = list_first_entry(&file_priv->mm.request_list,
4571 struct drm_i915_gem_request,
4572 client_list);
4573 list_del(&request->client_list);
4574 request->file_priv = NULL;
4575 }
Chris Wilson1c255952010-09-26 11:03:27 +01004576 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004577}
Chris Wilson31169712009-09-14 16:50:28 +01004578
Chris Wilson57745062012-11-21 13:04:04 +00004579static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4580{
4581 if (!mutex_is_locked(mutex))
4582 return false;
4583
4584#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4585 return mutex->owner == task;
4586#else
4587 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4588 return false;
4589#endif
4590}
4591
Chris Wilson31169712009-09-14 16:50:28 +01004592static int
Ying Han1495f232011-05-24 17:12:27 -07004593i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004594{
Chris Wilson17250b72010-10-28 12:51:39 +01004595 struct drm_i915_private *dev_priv =
4596 container_of(shrinker,
4597 struct drm_i915_private,
4598 mm.inactive_shrinker);
4599 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004600 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004601 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004602 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004603 int cnt;
4604
Chris Wilson57745062012-11-21 13:04:04 +00004605 if (!mutex_trylock(&dev->struct_mutex)) {
4606 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4607 return 0;
4608
Daniel Vetter677feac2012-12-19 14:33:45 +01004609 if (dev_priv->mm.shrinker_no_lock_stealing)
4610 return 0;
4611
Chris Wilson57745062012-11-21 13:04:04 +00004612 unlock = false;
4613 }
Chris Wilson31169712009-09-14 16:50:28 +01004614
Chris Wilson6c085a72012-08-20 11:40:46 +02004615 if (nr_to_scan) {
4616 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4617 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004618 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4619 false);
4620 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004621 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004622 }
4623
Chris Wilson17250b72010-10-28 12:51:39 +01004624 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004625 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004626 if (obj->pages_pin_count == 0)
4627 cnt += obj->base.size >> PAGE_SHIFT;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004628 list_for_each_entry(obj, &dev_priv->mm.inactive_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004629 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004630 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004631
Chris Wilson57745062012-11-21 13:04:04 +00004632 if (unlock)
4633 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004634 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004635}