blob: 5641035e58fa320a40729b6c1a5811f6a850e9c1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Alan Stern00240c32009-04-27 13:33:16 -040036const char *pci_power_names[] = {
37 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
38};
39EXPORT_SYMBOL_GPL(pci_power_names);
40
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010041int isa_dma_bridge_buggy;
42EXPORT_SYMBOL(isa_dma_bridge_buggy);
43
44int pci_pci_problems;
45EXPORT_SYMBOL(pci_pci_problems);
46
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010047unsigned int pci_pm_d3_delay;
48
Matthew Garrettdf17e622010-10-04 14:22:29 -040049static void pci_pme_list_scan(struct work_struct *work);
50
51static LIST_HEAD(pci_pme_list);
52static DEFINE_MUTEX(pci_pme_list_mutex);
53static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
54
55struct pci_pme_device {
56 struct list_head list;
57 struct pci_dev *dev;
58};
59
60#define PME_TIMEOUT 1000 /* How long between PME checks */
61
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010062static void pci_dev_d3_sleep(struct pci_dev *dev)
63{
64 unsigned int delay = dev->d3_delay;
65
66 if (delay < pci_pm_d3_delay)
67 delay = pci_pm_d3_delay;
68
Adrian Hunter50b2b542017-03-14 15:21:58 +020069 if (delay)
70 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010071}
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Jeff Garzik32a2eea2007-10-11 16:57:27 -040073#ifdef CONFIG_PCI_DOMAINS
74int pci_domains_supported = 1;
75#endif
76
Atsushi Nemoto4516a612007-02-05 16:36:06 -080077#define DEFAULT_CARDBUS_IO_SIZE (256)
78#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
79/* pci=cbmemsize=nnM,cbiosize=nn can override this */
80unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
81unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
82
Eric W. Biederman28760482009-09-09 14:09:24 -070083#define DEFAULT_HOTPLUG_IO_SIZE (256)
84#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
85/* pci=hpmemsize=nnM,hpiosize=nn can override this */
86unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
87unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
88
Keith Busche16b4662016-07-21 21:40:28 -060089#define DEFAULT_HOTPLUG_BUS_SIZE 1
90unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
91
Keith Busch27d868b2015-08-24 08:48:16 -050092enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050093
Jesse Barnesac1aa472009-10-26 13:20:44 -070094/*
95 * The default CLS is used if arch didn't set CLS explicitly and not
96 * all pci devices agree on the same value. Arch can override either
97 * the dfl or actual value as it sees fit. Don't forget this is
98 * measured in 32-bit words, not bytes.
99 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500100u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700101u8 pci_cache_line_size;
102
Myron Stowe96c55902011-10-28 15:48:38 -0600103/*
104 * If we set up a device for bus mastering, we need to check the latency
105 * timer as certain BIOSes forget to set it properly.
106 */
107unsigned int pcibios_max_latency = 255;
108
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100109/* If set, the PCIe ARI capability will not be used. */
110static bool pcie_ari_disabled;
111
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300112/* Disable bridge_d3 for all PCIe ports */
113static bool pci_bridge_d3_disable;
114/* Force bridge_d3 for all PCIe ports */
115static bool pci_bridge_d3_force;
116
117static int __init pcie_port_pm_setup(char *str)
118{
119 if (!strcmp(str, "off"))
120 pci_bridge_d3_disable = true;
121 else if (!strcmp(str, "force"))
122 pci_bridge_d3_force = true;
123 return 1;
124}
125__setup("pcie_port_pm=", pcie_port_pm_setup);
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/**
128 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
129 * @bus: pointer to PCI bus structure to search
130 *
131 * Given a PCI bus, returns the highest PCI bus number present in the set
132 * including the given PCI bus and its list of child PCI buses.
133 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400134unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800136 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 unsigned char max, n;
138
Yinghai Lub918c622012-05-17 18:51:11 -0700139 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800140 list_for_each_entry(tmp, &bus->children, node) {
141 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400142 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 max = n;
144 }
145 return max;
146}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800147EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Andrew Morton1684f5d2008-12-01 14:30:30 -0800149#ifdef CONFIG_HAS_IOMEM
150void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
151{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500152 struct resource *res = &pdev->resource[bar];
153
Andrew Morton1684f5d2008-12-01 14:30:30 -0800154 /*
155 * Make sure the BAR is actually a memory resource, not an IO resource
156 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500157 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500158 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800159 return NULL;
160 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500161 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800162}
163EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700164
165void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
166{
167 /*
168 * Make sure the BAR is actually a memory resource, not an IO resource
169 */
170 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
171 WARN_ON(1);
172 return NULL;
173 }
174 return ioremap_wc(pci_resource_start(pdev, bar),
175 pci_resource_len(pdev, bar));
176}
177EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800178#endif
179
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100180
181static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
182 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700183{
184 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700185 u16 ent;
186
187 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700188
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100189 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700190 if (pos < 0x40)
191 break;
192 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700193 pci_bus_read_config_word(bus, devfn, pos, &ent);
194
195 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700196 if (id == 0xff)
197 break;
198 if (id == cap)
199 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700200 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700201 }
202 return 0;
203}
204
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100205static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
206 u8 pos, int cap)
207{
208 int ttl = PCI_FIND_CAP_TTL;
209
210 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
211}
212
Roland Dreier24a4e372005-10-28 17:35:34 -0700213int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
214{
215 return __pci_find_next_cap(dev->bus, dev->devfn,
216 pos + PCI_CAP_LIST_NEXT, cap);
217}
218EXPORT_SYMBOL_GPL(pci_find_next_capability);
219
Michael Ellermand3bac112006-11-22 18:26:16 +1100220static int __pci_bus_find_cap_start(struct pci_bus *bus,
221 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222{
223 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
226 if (!(status & PCI_STATUS_CAP_LIST))
227 return 0;
228
229 switch (hdr_type) {
230 case PCI_HEADER_TYPE_NORMAL:
231 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100232 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100234 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100236
237 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238}
239
240/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700241 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 * @dev: PCI device to query
243 * @cap: capability code
244 *
245 * Tell if a device supports a given PCI capability.
246 * Returns the address of the requested capability structure within the
247 * device's PCI configuration space or 0 in case the device does not
248 * support it. Possible values for @cap:
249 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700250 * %PCI_CAP_ID_PM Power Management
251 * %PCI_CAP_ID_AGP Accelerated Graphics Port
252 * %PCI_CAP_ID_VPD Vital Product Data
253 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700255 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 * %PCI_CAP_ID_PCIX PCI-X
257 * %PCI_CAP_ID_EXP PCI Express
258 */
259int pci_find_capability(struct pci_dev *dev, int cap)
260{
Michael Ellermand3bac112006-11-22 18:26:16 +1100261 int pos;
262
263 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
264 if (pos)
265 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
266
267 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600269EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700272 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 * @bus: the PCI bus to query
274 * @devfn: PCI device to query
275 * @cap: capability code
276 *
277 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700278 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 *
280 * Returns the address of the requested capability structure within the
281 * device's PCI configuration space or 0 in case the device does not
282 * support it.
283 */
284int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
285{
Michael Ellermand3bac112006-11-22 18:26:16 +1100286 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 u8 hdr_type;
288
289 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
290
Michael Ellermand3bac112006-11-22 18:26:16 +1100291 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
292 if (pos)
293 pos = __pci_find_next_cap(bus, devfn, pos, cap);
294
295 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600297EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600300 * pci_find_next_ext_capability - Find an extended capability
301 * @dev: PCI device to query
302 * @start: address at which to start looking (0 to start at beginning of list)
303 * @cap: capability code
304 *
305 * Returns the address of the next matching extended capability structure
306 * within the device's PCI configuration space or 0 if the device does
307 * not support it. Some capabilities can occur several times, e.g., the
308 * vendor-specific capability, and this provides a way to find them all.
309 */
310int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
311{
312 u32 header;
313 int ttl;
314 int pos = PCI_CFG_SPACE_SIZE;
315
316 /* minimum 8 bytes per capability */
317 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
318
319 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
320 return 0;
321
322 if (start)
323 pos = start;
324
325 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
326 return 0;
327
328 /*
329 * If we have no capabilities, this is indicated by cap ID,
330 * cap version and next pointer all being 0.
331 */
332 if (header == 0)
333 return 0;
334
335 while (ttl-- > 0) {
336 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
337 return pos;
338
339 pos = PCI_EXT_CAP_NEXT(header);
340 if (pos < PCI_CFG_SPACE_SIZE)
341 break;
342
343 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
344 break;
345 }
346
347 return 0;
348}
349EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
350
351/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 * pci_find_ext_capability - Find an extended capability
353 * @dev: PCI device to query
354 * @cap: capability code
355 *
356 * Returns the address of the requested extended capability structure
357 * within the device's PCI configuration space or 0 if the device does
358 * not support it. Possible values for @cap:
359 *
360 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
361 * %PCI_EXT_CAP_ID_VC Virtual Channel
362 * %PCI_EXT_CAP_ID_DSN Device Serial Number
363 * %PCI_EXT_CAP_ID_PWR Power Budgeting
364 */
365int pci_find_ext_capability(struct pci_dev *dev, int cap)
366{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600367 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
Brice Goglin3a720d72006-05-23 06:10:01 -0400369EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100371static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
372{
373 int rc, ttl = PCI_FIND_CAP_TTL;
374 u8 cap, mask;
375
376 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
377 mask = HT_3BIT_CAP_MASK;
378 else
379 mask = HT_5BIT_CAP_MASK;
380
381 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
382 PCI_CAP_ID_HT, &ttl);
383 while (pos) {
384 rc = pci_read_config_byte(dev, pos + 3, &cap);
385 if (rc != PCIBIOS_SUCCESSFUL)
386 return 0;
387
388 if ((cap & mask) == ht_cap)
389 return pos;
390
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800391 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
392 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100393 PCI_CAP_ID_HT, &ttl);
394 }
395
396 return 0;
397}
398/**
399 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
400 * @dev: PCI device to query
401 * @pos: Position from which to continue searching
402 * @ht_cap: Hypertransport capability code
403 *
404 * To be used in conjunction with pci_find_ht_capability() to search for
405 * all capabilities matching @ht_cap. @pos should always be a value returned
406 * from pci_find_ht_capability().
407 *
408 * NB. To be 100% safe against broken PCI devices, the caller should take
409 * steps to avoid an infinite loop.
410 */
411int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
412{
413 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
414}
415EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
416
417/**
418 * pci_find_ht_capability - query a device's Hypertransport capabilities
419 * @dev: PCI device to query
420 * @ht_cap: Hypertransport capability code
421 *
422 * Tell if a device supports a given Hypertransport capability.
423 * Returns an address within the device's PCI configuration space
424 * or 0 in case the device does not support the request capability.
425 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
426 * which has a Hypertransport capability matching @ht_cap.
427 */
428int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
429{
430 int pos;
431
432 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
433 if (pos)
434 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
435
436 return pos;
437}
438EXPORT_SYMBOL_GPL(pci_find_ht_capability);
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440/**
441 * pci_find_parent_resource - return resource region of parent bus of given region
442 * @dev: PCI device structure contains resources to be searched
443 * @res: child resource record for which parent is sought
444 *
445 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700446 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400448struct resource *pci_find_parent_resource(const struct pci_dev *dev,
449 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450{
451 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700452 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700455 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 if (!r)
457 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700458 if (res->start && resource_contains(r, res)) {
459
460 /*
461 * If the window is prefetchable but the BAR is
462 * not, the allocator made a mistake.
463 */
464 if (r->flags & IORESOURCE_PREFETCH &&
465 !(res->flags & IORESOURCE_PREFETCH))
466 return NULL;
467
468 /*
469 * If we're below a transparent bridge, there may
470 * be both a positively-decoded aperture and a
471 * subtractively-decoded region that contain the BAR.
472 * We want the positively-decoded one, so this depends
473 * on pci_bus_for_each_resource() giving us those
474 * first.
475 */
476 return r;
477 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700479 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600481EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300484 * pci_find_resource - Return matching PCI device resource
485 * @dev: PCI device to query
486 * @res: Resource to look for
487 *
488 * Goes over standard PCI resources (BARs) and checks if the given resource
489 * is partially or fully contained in any of them. In that case the
490 * matching resource is returned, %NULL otherwise.
491 */
492struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
493{
494 int i;
495
496 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
497 struct resource *r = &dev->resource[i];
498
499 if (r->start && resource_contains(r, res))
500 return r;
501 }
502
503 return NULL;
504}
505EXPORT_SYMBOL(pci_find_resource);
506
507/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530508 * pci_find_pcie_root_port - return PCIe Root Port
509 * @dev: PCI device to query
510 *
511 * Traverse up the parent chain and return the PCIe Root Port PCI Device
512 * for a given PCI Device.
513 */
514struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
515{
516 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
517
518 bridge = pci_upstream_bridge(dev);
519 while (bridge && pci_is_pcie(bridge)) {
520 highest_pcie_bridge = bridge;
521 bridge = pci_upstream_bridge(bridge);
522 }
523
524 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
525 return NULL;
526
527 return highest_pcie_bridge;
528}
529EXPORT_SYMBOL(pci_find_pcie_root_port);
530
531/**
Alex Williamson157e8762013-12-17 16:43:39 -0700532 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
533 * @dev: the PCI device to operate on
534 * @pos: config space offset of status word
535 * @mask: mask of bit(s) to care about in status word
536 *
537 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
538 */
539int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
540{
541 int i;
542
543 /* Wait for Transaction Pending bit clean */
544 for (i = 0; i < 4; i++) {
545 u16 status;
546 if (i)
547 msleep((1 << (i - 1)) * 100);
548
549 pci_read_config_word(dev, pos, &status);
550 if (!(status & mask))
551 return 1;
552 }
553
554 return 0;
555}
556
557/**
Wei Yang70675e02015-07-29 16:52:58 +0800558 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400559 * @dev: PCI device to have its BARs restored
560 *
561 * Restore the BAR values for a given device, so as to make it
562 * accessible by its driver.
563 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400564static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400565{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800566 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400567
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800568 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800569 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400570}
571
Julia Lawall299f2ff2015-12-06 17:33:45 +0100572static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200573
Julia Lawall299f2ff2015-12-06 17:33:45 +0100574int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200575{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200576 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
577 !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
578 !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200579 return -EINVAL;
580 pci_platform_pm = ops;
581 return 0;
582}
583
584static inline bool platform_pci_power_manageable(struct pci_dev *dev)
585{
586 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
587}
588
589static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400590 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200591{
592 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
593}
594
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200595static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
596{
597 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
598}
599
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200600static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
601{
602 return pci_platform_pm ?
603 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
604}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700605
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200606static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
607{
608 return pci_platform_pm ?
609 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
610}
611
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100612static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
613{
614 return pci_platform_pm ?
615 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
616}
617
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100618static inline bool platform_pci_need_resume(struct pci_dev *dev)
619{
620 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
621}
622
John W. Linville064b53db2005-07-27 10:19:44 -0400623/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200624 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
625 * given PCI device
626 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200627 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200629 * RETURN VALUE:
630 * -EINVAL if the requested state is invalid.
631 * -EIO if device does not support PCI PM or its PM capabilities register has a
632 * wrong version, or device doesn't support the requested state.
633 * 0 if device already is in the requested state.
634 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100636static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200638 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200639 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100641 /* Check if we're already there */
642 if (dev->current_state == state)
643 return 0;
644
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200645 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700646 return -EIO;
647
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200648 if (state < PCI_D0 || state > PCI_D3hot)
649 return -EINVAL;
650
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700652 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 * to sleep if we're already in a low power state
654 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100655 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200656 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400657 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
658 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200660 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200663 if ((state == PCI_D1 && !dev->d1_support)
664 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700665 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200667 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400668
John W. Linville32a36582005-09-14 09:52:42 -0400669 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 * This doesn't affect PME_Status, disables PME_En, and
671 * sets PowerState to 0.
672 */
John W. Linville32a36582005-09-14 09:52:42 -0400673 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400674 case PCI_D0:
675 case PCI_D1:
676 case PCI_D2:
677 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
678 pmcsr |= state;
679 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200680 case PCI_D3hot:
681 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400682 case PCI_UNKNOWN: /* Boot-up */
683 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100684 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200685 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400686 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400687 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400688 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400689 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 }
691
692 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200693 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 /* Mandatory power management transition delays */
696 /* see PCI PM 1.1 5.6.1 table 18 */
697 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100698 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100700 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200702 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
703 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
704 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400705 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
706 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400707
Huang Ying448bd852012-06-23 10:23:51 +0800708 /*
709 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400710 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
711 * from D3hot to D0 _may_ perform an internal reset, thereby
712 * going to "D0 Uninitialized" rather than "D0 Initialized".
713 * For example, at least some versions of the 3c905B and the
714 * 3c556B exhibit this behaviour.
715 *
716 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
717 * devices in a D3hot state at boot. Consequently, we need to
718 * restore at least the BARs so that the device will be
719 * accessible to its driver.
720 */
721 if (need_restore)
722 pci_restore_bars(dev);
723
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100724 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800725 pcie_aspm_pm_state_change(dev->bus->self);
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 return 0;
728}
729
730/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200731 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200732 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100733 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200734 *
735 * The power state is read from the PMCSR register, which however is
736 * inaccessible in D3cold. The platform firmware is therefore queried first
737 * to detect accessibility of the register. In case the platform firmware
738 * reports an incorrect state or the device isn't power manageable by the
739 * platform at all, we try to detect D3cold by testing accessibility of the
740 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200741 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100742void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200743{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200744 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
745 !pci_device_is_present(dev)) {
746 dev->current_state = PCI_D3cold;
747 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200748 u16 pmcsr;
749
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200750 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200751 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100752 } else {
753 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200754 }
755}
756
757/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600758 * pci_power_up - Put the given device into D0 forcibly
759 * @dev: PCI device to power up
760 */
761void pci_power_up(struct pci_dev *dev)
762{
763 if (platform_pci_power_manageable(dev))
764 platform_pci_set_power_state(dev, PCI_D0);
765
766 pci_raw_set_power_state(dev, PCI_D0);
767 pci_update_current_state(dev, PCI_D0);
768}
769
770/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100771 * pci_platform_power_transition - Use platform to change device power state
772 * @dev: PCI device to handle.
773 * @state: State to put the device into.
774 */
775static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
776{
777 int error;
778
779 if (platform_pci_power_manageable(dev)) {
780 error = platform_pci_set_power_state(dev, state);
781 if (!error)
782 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000783 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100784 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000785
786 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
787 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100788
789 return error;
790}
791
792/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700793 * pci_wakeup - Wake up a PCI device
794 * @pci_dev: Device to handle.
795 * @ign: ignored parameter
796 */
797static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
798{
799 pci_wakeup_event(pci_dev);
800 pm_request_resume(&pci_dev->dev);
801 return 0;
802}
803
804/**
805 * pci_wakeup_bus - Walk given bus and wake up devices on it
806 * @bus: Top bus of the subtree to walk.
807 */
808static void pci_wakeup_bus(struct pci_bus *bus)
809{
810 if (bus)
811 pci_walk_bus(bus, pci_wakeup, NULL);
812}
813
814/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100815 * __pci_start_power_transition - Start power transition of a PCI device
816 * @dev: PCI device to handle.
817 * @state: State to put the device into.
818 */
819static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
820{
Huang Ying448bd852012-06-23 10:23:51 +0800821 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100822 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800823 /*
824 * Mandatory power management transition delays, see
825 * PCI Express Base Specification Revision 2.0 Section
826 * 6.6.1: Conventional Reset. Do not delay for
827 * devices powered on/off by corresponding bridge,
828 * because have already delayed for the bridge.
829 */
830 if (dev->runtime_d3cold) {
Adrian Hunter50b2b542017-03-14 15:21:58 +0200831 if (dev->d3cold_delay)
832 msleep(dev->d3cold_delay);
Huang Ying448bd852012-06-23 10:23:51 +0800833 /*
834 * When powering on a bridge from D3cold, the
835 * whole hierarchy may be powered on into
836 * D0uninitialized state, resume them to give
837 * them a chance to suspend again
838 */
839 pci_wakeup_bus(dev->subordinate);
840 }
841 }
842}
843
844/**
845 * __pci_dev_set_current_state - Set current state of a PCI device
846 * @dev: Device to handle
847 * @data: pointer to state to be set
848 */
849static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
850{
851 pci_power_t state = *(pci_power_t *)data;
852
853 dev->current_state = state;
854 return 0;
855}
856
857/**
858 * __pci_bus_set_current_state - Walk given bus and set current state of devices
859 * @bus: Top bus of the subtree to walk.
860 * @state: state to be set
861 */
862static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
863{
864 if (bus)
865 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100866}
867
868/**
869 * __pci_complete_power_transition - Complete power transition of a PCI device
870 * @dev: PCI device to handle.
871 * @state: State to put the device into.
872 *
873 * This function should not be called directly by device drivers.
874 */
875int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
876{
Huang Ying448bd852012-06-23 10:23:51 +0800877 int ret;
878
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600879 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800880 return -EINVAL;
881 ret = pci_platform_power_transition(dev, state);
882 /* Power off the bridge may power off the whole hierarchy */
883 if (!ret && state == PCI_D3cold)
884 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
885 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100886}
887EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
888
889/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200890 * pci_set_power_state - Set the power state of a PCI device
891 * @dev: PCI device to handle.
892 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
893 *
Nick Andrew877d0312009-01-26 11:06:57 +0100894 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200895 * the device's PCI PM registers.
896 *
897 * RETURN VALUE:
898 * -EINVAL if the requested state is invalid.
899 * -EIO if device does not support PCI PM or its PM capabilities register has a
900 * wrong version, or device doesn't support the requested state.
901 * 0 if device already is in the requested state.
902 * 0 if device's power state has been successfully changed.
903 */
904int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
905{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200906 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200907
908 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800909 if (state > PCI_D3cold)
910 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200911 else if (state < PCI_D0)
912 state = PCI_D0;
913 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
914 /*
915 * If the device or the parent bridge do not support PCI PM,
916 * ignore the request if we're doing anything other than putting
917 * it into D0 (which would only happen on boot).
918 */
919 return 0;
920
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600921 /* Check if we're already there */
922 if (dev->current_state == state)
923 return 0;
924
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100925 __pci_start_power_transition(dev, state);
926
Alan Cox979b1792008-07-24 17:18:38 +0100927 /* This device is quirked not to be put into D3, so
928 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800929 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100930 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200931
Huang Ying448bd852012-06-23 10:23:51 +0800932 /*
933 * To put device in D3cold, we put device into D3hot in native
934 * way, then put device into D3cold with platform ops
935 */
936 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
937 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200938
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100939 if (!__pci_complete_power_transition(dev, state))
940 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200941
942 return error;
943}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600944EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200945
946/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 * pci_choose_state - Choose the power state of a PCI device
948 * @dev: PCI device to be suspended
949 * @state: target sleep state for the whole system. This is the value
950 * that is passed to suspend() function.
951 *
952 * Returns PCI power state suitable for given device and given system
953 * message.
954 */
955
956pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
957{
Shaohua Liab826ca2007-07-20 10:03:22 +0800958 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500959
Yijing Wang728cdb72013-06-18 16:22:14 +0800960 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 return PCI_D0;
962
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200963 ret = platform_pci_choose_state(dev);
964 if (ret != PCI_POWER_ERROR)
965 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700966
967 switch (state.event) {
968 case PM_EVENT_ON:
969 return PCI_D0;
970 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700971 case PM_EVENT_PRETHAW:
972 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700973 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100974 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700975 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600977 dev_info(&dev->dev, "unrecognized suspend event %d\n",
978 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 BUG();
980 }
981 return PCI_D0;
982}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983EXPORT_SYMBOL(pci_choose_state);
984
Yu Zhao89858512009-02-16 02:55:47 +0800985#define PCI_EXP_SAVE_REGS 7
986
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700987static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
988 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800989{
990 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800991
Sasha Levinb67bfe02013-02-27 17:06:00 -0800992 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700993 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800994 return tmp;
995 }
996 return NULL;
997}
998
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700999struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1000{
1001 return _pci_find_saved_cap(dev, cap, false);
1002}
1003
1004struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1005{
1006 return _pci_find_saved_cap(dev, cap, true);
1007}
1008
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001009static int pci_save_pcie_state(struct pci_dev *dev)
1010{
Jiang Liu59875ae2012-07-24 17:20:06 +08001011 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001012 struct pci_cap_saved_state *save_state;
1013 u16 *cap;
1014
Jiang Liu59875ae2012-07-24 17:20:06 +08001015 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001016 return 0;
1017
Eric W. Biederman9f355752007-03-08 13:06:13 -07001018 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001019 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001020 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001021 return -ENOMEM;
1022 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001023
Alex Williamson24a4742f2011-05-10 10:02:11 -06001024 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001025 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1028 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1029 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1030 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1031 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001032
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001033 return 0;
1034}
1035
1036static void pci_restore_pcie_state(struct pci_dev *dev)
1037{
Jiang Liu59875ae2012-07-24 17:20:06 +08001038 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001039 struct pci_cap_saved_state *save_state;
1040 u16 *cap;
1041
1042 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001043 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001044 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001045
Alex Williamson24a4742f2011-05-10 10:02:11 -06001046 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001047 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1050 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1051 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1052 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1053 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001054}
1055
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001056
1057static int pci_save_pcix_state(struct pci_dev *dev)
1058{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001059 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001060 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001061
1062 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001063 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001064 return 0;
1065
Shaohua Lif34303d2007-12-18 09:56:47 +08001066 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001067 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001068 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001069 return -ENOMEM;
1070 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001071
Alex Williamson24a4742f2011-05-10 10:02:11 -06001072 pci_read_config_word(dev, pos + PCI_X_CMD,
1073 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001074
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001075 return 0;
1076}
1077
1078static void pci_restore_pcix_state(struct pci_dev *dev)
1079{
1080 int i = 0, pos;
1081 struct pci_cap_saved_state *save_state;
1082 u16 *cap;
1083
1084 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1085 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001086 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001087 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001088 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001089
1090 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001091}
1092
1093
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094/**
1095 * pci_save_state - save the PCI configuration space of a device before suspending
1096 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001098int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099{
1100 int i;
1101 /* XXX: 100% dword access ok here? */
1102 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001103 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001104 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001105
1106 i = pci_save_pcie_state(dev);
1107 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001108 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001109
1110 i = pci_save_pcix_state(dev);
1111 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001112 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001113
Quentin Lambert754834b2014-11-06 17:45:55 +01001114 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001116EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001118static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1119 u32 saved_val, int retry)
1120{
1121 u32 val;
1122
1123 pci_read_config_dword(pdev, offset, &val);
1124 if (val == saved_val)
1125 return;
1126
1127 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001128 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1129 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001130 pci_write_config_dword(pdev, offset, saved_val);
1131 if (retry-- <= 0)
1132 return;
1133
1134 pci_read_config_dword(pdev, offset, &val);
1135 if (val == saved_val)
1136 return;
1137
1138 mdelay(1);
1139 }
1140}
1141
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001142static void pci_restore_config_space_range(struct pci_dev *pdev,
1143 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001144{
1145 int index;
1146
1147 for (index = end; index >= start; index--)
1148 pci_restore_config_dword(pdev, 4 * index,
1149 pdev->saved_config_space[index],
1150 retry);
1151}
1152
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001153static void pci_restore_config_space(struct pci_dev *pdev)
1154{
1155 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1156 pci_restore_config_space_range(pdev, 10, 15, 0);
1157 /* Restore BARs before the command register. */
1158 pci_restore_config_space_range(pdev, 4, 9, 10);
1159 pci_restore_config_space_range(pdev, 0, 3, 0);
1160 } else {
1161 pci_restore_config_space_range(pdev, 0, 15, 0);
1162 }
1163}
1164
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001165/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 * pci_restore_state - Restore the saved state of a PCI device
1167 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001169void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170{
Alek Duc82f63e2009-08-08 08:46:19 +08001171 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001172 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001173
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001174 /* PCI Express register must be restored first */
1175 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001176 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001177 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001178
Taku Izumib07461a2015-09-17 10:09:37 -05001179 pci_cleanup_aer_error_status_regs(dev);
1180
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001181 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001182
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001183 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001184 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001185
1186 /* Restore ACS and IOV configuration state */
1187 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001188 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001189
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001190 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001192EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001194struct pci_saved_state {
1195 u32 config_space[16];
1196 struct pci_cap_saved_data cap[0];
1197};
1198
1199/**
1200 * pci_store_saved_state - Allocate and return an opaque struct containing
1201 * the device saved state.
1202 * @dev: PCI device that we're dealing with
1203 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001204 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001205 */
1206struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1207{
1208 struct pci_saved_state *state;
1209 struct pci_cap_saved_state *tmp;
1210 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001211 size_t size;
1212
1213 if (!dev->state_saved)
1214 return NULL;
1215
1216 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1217
Sasha Levinb67bfe02013-02-27 17:06:00 -08001218 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001219 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1220
1221 state = kzalloc(size, GFP_KERNEL);
1222 if (!state)
1223 return NULL;
1224
1225 memcpy(state->config_space, dev->saved_config_space,
1226 sizeof(state->config_space));
1227
1228 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001229 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001230 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1231 memcpy(cap, &tmp->cap, len);
1232 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1233 }
1234 /* Empty cap_save terminates list */
1235
1236 return state;
1237}
1238EXPORT_SYMBOL_GPL(pci_store_saved_state);
1239
1240/**
1241 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1242 * @dev: PCI device that we're dealing with
1243 * @state: Saved state returned from pci_store_saved_state()
1244 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001245int pci_load_saved_state(struct pci_dev *dev,
1246 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001247{
1248 struct pci_cap_saved_data *cap;
1249
1250 dev->state_saved = false;
1251
1252 if (!state)
1253 return 0;
1254
1255 memcpy(dev->saved_config_space, state->config_space,
1256 sizeof(state->config_space));
1257
1258 cap = state->cap;
1259 while (cap->size) {
1260 struct pci_cap_saved_state *tmp;
1261
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001262 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001263 if (!tmp || tmp->cap.size != cap->size)
1264 return -EINVAL;
1265
1266 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1267 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1268 sizeof(struct pci_cap_saved_data) + cap->size);
1269 }
1270
1271 dev->state_saved = true;
1272 return 0;
1273}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001274EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001275
1276/**
1277 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1278 * and free the memory allocated for it.
1279 * @dev: PCI device that we're dealing with
1280 * @state: Pointer to saved state returned from pci_store_saved_state()
1281 */
1282int pci_load_and_free_saved_state(struct pci_dev *dev,
1283 struct pci_saved_state **state)
1284{
1285 int ret = pci_load_saved_state(dev, *state);
1286 kfree(*state);
1287 *state = NULL;
1288 return ret;
1289}
1290EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1291
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001292int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1293{
1294 return pci_enable_resources(dev, bars);
1295}
1296
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001297static int do_pci_enable_device(struct pci_dev *dev, int bars)
1298{
1299 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301300 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001301 u16 cmd;
1302 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001303
1304 err = pci_set_power_state(dev, PCI_D0);
1305 if (err < 0 && err != -EIO)
1306 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301307
1308 bridge = pci_upstream_bridge(dev);
1309 if (bridge)
1310 pcie_aspm_powersave_config_link(bridge);
1311
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001312 err = pcibios_enable_device(dev, bars);
1313 if (err < 0)
1314 return err;
1315 pci_fixup_device(pci_fixup_enable, dev);
1316
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001317 if (dev->msi_enabled || dev->msix_enabled)
1318 return 0;
1319
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001320 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1321 if (pin) {
1322 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1323 if (cmd & PCI_COMMAND_INTX_DISABLE)
1324 pci_write_config_word(dev, PCI_COMMAND,
1325 cmd & ~PCI_COMMAND_INTX_DISABLE);
1326 }
1327
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001328 return 0;
1329}
1330
1331/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001332 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001333 * @dev: PCI device to be resumed
1334 *
1335 * Note this function is a backend of pci_default_resume and is not supposed
1336 * to be called by normal code, write proper resume handler and use it instead.
1337 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001338int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001339{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001340 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001341 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1342 return 0;
1343}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001344EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001345
Yinghai Lu928bea92013-07-22 14:37:17 -07001346static void pci_enable_bridge(struct pci_dev *dev)
1347{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001348 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001349 int retval;
1350
Bjorn Helgaas79272132013-11-06 10:00:51 -07001351 bridge = pci_upstream_bridge(dev);
1352 if (bridge)
1353 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001354
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001355 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001356 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001357 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001358 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001359 }
1360
Yinghai Lu928bea92013-07-22 14:37:17 -07001361 retval = pci_enable_device(dev);
1362 if (retval)
1363 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1364 retval);
1365 pci_set_master(dev);
1366}
1367
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001368static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001370 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001372 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Jesse Barnes97c145f2010-11-05 15:16:36 -04001374 /*
1375 * Power state could be unknown at this point, either due to a fresh
1376 * boot or a device removal call. So get the current power state
1377 * so that things like MSI message writing will behave as expected
1378 * (e.g. if the device really is in D0 at enable time).
1379 */
1380 if (dev->pm_cap) {
1381 u16 pmcsr;
1382 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1383 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1384 }
1385
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001386 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001387 return 0; /* already enabled */
1388
Bjorn Helgaas79272132013-11-06 10:00:51 -07001389 bridge = pci_upstream_bridge(dev);
1390 if (bridge)
1391 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001392
Yinghai Lu497f16f2011-12-17 18:33:37 -08001393 /* only skip sriov related */
1394 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1395 if (dev->resource[i].flags & flags)
1396 bars |= (1 << i);
1397 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001398 if (dev->resource[i].flags & flags)
1399 bars |= (1 << i);
1400
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001401 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001402 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001403 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001404 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405}
1406
1407/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001408 * pci_enable_device_io - Initialize a device for use with IO space
1409 * @dev: PCI device to be initialized
1410 *
1411 * Initialize device before it's used by a driver. Ask low-level code
1412 * to enable I/O resources. Wake up the device if it was suspended.
1413 * Beware, this function can fail.
1414 */
1415int pci_enable_device_io(struct pci_dev *dev)
1416{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001417 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001418}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001419EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001420
1421/**
1422 * pci_enable_device_mem - Initialize a device for use with Memory space
1423 * @dev: PCI device to be initialized
1424 *
1425 * Initialize device before it's used by a driver. Ask low-level code
1426 * to enable Memory resources. Wake up the device if it was suspended.
1427 * Beware, this function can fail.
1428 */
1429int pci_enable_device_mem(struct pci_dev *dev)
1430{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001431 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001432}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001433EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001434
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435/**
1436 * pci_enable_device - Initialize device before it's used by a driver.
1437 * @dev: PCI device to be initialized
1438 *
1439 * Initialize device before it's used by a driver. Ask low-level code
1440 * to enable I/O and memory. Wake up the device if it was suspended.
1441 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001442 *
1443 * Note we don't actually enable the device many times if we call
1444 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001446int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001448 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001450EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451
Tejun Heo9ac78492007-01-20 16:00:26 +09001452/*
1453 * Managed PCI resources. This manages device on/off, intx/msi/msix
1454 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1455 * there's no need to track it separately. pci_devres is initialized
1456 * when a device is enabled using managed PCI device enable interface.
1457 */
1458struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001459 unsigned int enabled:1;
1460 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001461 unsigned int orig_intx:1;
1462 unsigned int restore_intx:1;
1463 u32 region_mask;
1464};
1465
1466static void pcim_release(struct device *gendev, void *res)
1467{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001468 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001469 struct pci_devres *this = res;
1470 int i;
1471
1472 if (dev->msi_enabled)
1473 pci_disable_msi(dev);
1474 if (dev->msix_enabled)
1475 pci_disable_msix(dev);
1476
1477 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1478 if (this->region_mask & (1 << i))
1479 pci_release_region(dev, i);
1480
1481 if (this->restore_intx)
1482 pci_intx(dev, this->orig_intx);
1483
Tejun Heo7f375f32007-02-25 04:36:01 -08001484 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001485 pci_disable_device(dev);
1486}
1487
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001488static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001489{
1490 struct pci_devres *dr, *new_dr;
1491
1492 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1493 if (dr)
1494 return dr;
1495
1496 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1497 if (!new_dr)
1498 return NULL;
1499 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1500}
1501
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001502static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001503{
1504 if (pci_is_managed(pdev))
1505 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1506 return NULL;
1507}
1508
1509/**
1510 * pcim_enable_device - Managed pci_enable_device()
1511 * @pdev: PCI device to be initialized
1512 *
1513 * Managed pci_enable_device().
1514 */
1515int pcim_enable_device(struct pci_dev *pdev)
1516{
1517 struct pci_devres *dr;
1518 int rc;
1519
1520 dr = get_pci_dr(pdev);
1521 if (unlikely(!dr))
1522 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001523 if (dr->enabled)
1524 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001525
1526 rc = pci_enable_device(pdev);
1527 if (!rc) {
1528 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001529 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001530 }
1531 return rc;
1532}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001533EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001534
1535/**
1536 * pcim_pin_device - Pin managed PCI device
1537 * @pdev: PCI device to pin
1538 *
1539 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1540 * driver detach. @pdev must have been enabled with
1541 * pcim_enable_device().
1542 */
1543void pcim_pin_device(struct pci_dev *pdev)
1544{
1545 struct pci_devres *dr;
1546
1547 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001548 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001549 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001550 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001551}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001552EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001553
Matthew Garretteca0d462012-12-05 14:33:27 -07001554/*
1555 * pcibios_add_device - provide arch specific hooks when adding device dev
1556 * @dev: the PCI device being added
1557 *
1558 * Permits the platform to provide architecture specific functionality when
1559 * devices are added. This is the default implementation. Architecture
1560 * implementations can override this.
1561 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001562int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001563{
1564 return 0;
1565}
1566
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001568 * pcibios_release_device - provide arch specific hooks when releasing device dev
1569 * @dev: the PCI device being released
1570 *
1571 * Permits the platform to provide architecture specific functionality when
1572 * devices are released. This is the default implementation. Architecture
1573 * implementations can override this.
1574 */
1575void __weak pcibios_release_device(struct pci_dev *dev) {}
1576
1577/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 * pcibios_disable_device - disable arch specific PCI resources for device dev
1579 * @dev: the PCI device to disable
1580 *
1581 * Disables architecture specific PCI resources for the device. This
1582 * is the default implementation. Architecture implementations can
1583 * override this.
1584 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001585void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586
Hanjun Guoa43ae582014-05-06 11:29:52 +08001587/**
1588 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1589 * @irq: ISA IRQ to penalize
1590 * @active: IRQ active or not
1591 *
1592 * Permits the platform to provide architecture-specific functionality when
1593 * penalizing ISA IRQs. This is the default implementation. Architecture
1594 * implementations can override this.
1595 */
1596void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1597
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001598static void do_pci_disable_device(struct pci_dev *dev)
1599{
1600 u16 pci_command;
1601
1602 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1603 if (pci_command & PCI_COMMAND_MASTER) {
1604 pci_command &= ~PCI_COMMAND_MASTER;
1605 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1606 }
1607
1608 pcibios_disable_device(dev);
1609}
1610
1611/**
1612 * pci_disable_enabled_device - Disable device without updating enable_cnt
1613 * @dev: PCI device to disable
1614 *
1615 * NOTE: This function is a backend of PCI power management routines and is
1616 * not supposed to be called drivers.
1617 */
1618void pci_disable_enabled_device(struct pci_dev *dev)
1619{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001620 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001621 do_pci_disable_device(dev);
1622}
1623
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624/**
1625 * pci_disable_device - Disable PCI device after use
1626 * @dev: PCI device to be disabled
1627 *
1628 * Signal to the system that the PCI device is not in use by the system
1629 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001630 *
1631 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001632 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001634void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635{
Tejun Heo9ac78492007-01-20 16:00:26 +09001636 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001637
Tejun Heo9ac78492007-01-20 16:00:26 +09001638 dr = find_pci_dr(dev);
1639 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001640 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001641
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001642 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1643 "disabling already-disabled device");
1644
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001645 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001646 return;
1647
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001648 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001650 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001652EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001655 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001656 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001657 * @state: Reset state to enter into
1658 *
1659 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001660 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001661 * implementation. Architecture implementations can override this.
1662 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001663int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1664 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001665{
1666 return -EINVAL;
1667}
1668
1669/**
1670 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001671 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001672 * @state: Reset state to enter into
1673 *
1674 *
1675 * Sets the PCI reset state for the device.
1676 */
1677int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1678{
1679 return pcibios_set_pcie_reset_state(dev, state);
1680}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001681EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001682
1683/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001684 * pci_check_pme_status - Check if given device has generated PME.
1685 * @dev: Device to check.
1686 *
1687 * Check the PME status of the device and if set, clear it and clear PME enable
1688 * (if set). Return 'true' if PME status and PME enable were both set or
1689 * 'false' otherwise.
1690 */
1691bool pci_check_pme_status(struct pci_dev *dev)
1692{
1693 int pmcsr_pos;
1694 u16 pmcsr;
1695 bool ret = false;
1696
1697 if (!dev->pm_cap)
1698 return false;
1699
1700 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1701 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1702 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1703 return false;
1704
1705 /* Clear PME status. */
1706 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1707 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1708 /* Disable PME to avoid interrupt flood. */
1709 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1710 ret = true;
1711 }
1712
1713 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1714
1715 return ret;
1716}
1717
1718/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001719 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1720 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001721 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001722 *
1723 * Check if @dev has generated PME and queue a resume request for it in that
1724 * case.
1725 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001726static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001727{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001728 if (pme_poll_reset && dev->pme_poll)
1729 dev->pme_poll = false;
1730
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001731 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001732 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001733 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001734 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001735 return 0;
1736}
1737
1738/**
1739 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1740 * @bus: Top bus of the subtree to walk.
1741 */
1742void pci_pme_wakeup_bus(struct pci_bus *bus)
1743{
1744 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001745 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001746}
1747
Huang Ying448bd852012-06-23 10:23:51 +08001748
1749/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001750 * pci_pme_capable - check the capability of PCI device to generate PME#
1751 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001752 * @state: PCI state from which device will issue PME#.
1753 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001754bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001755{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001756 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001757 return false;
1758
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001759 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001760}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001761EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001762
Matthew Garrettdf17e622010-10-04 14:22:29 -04001763static void pci_pme_list_scan(struct work_struct *work)
1764{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001765 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001766
1767 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001768 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1769 if (pme_dev->dev->pme_poll) {
1770 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001771
Bjorn Helgaasce300002014-01-24 09:51:06 -07001772 bridge = pme_dev->dev->bus->self;
1773 /*
1774 * If bridge is in low power state, the
1775 * configuration space of subordinate devices
1776 * may be not accessible
1777 */
1778 if (bridge && bridge->current_state != PCI_D0)
1779 continue;
1780 pci_pme_wakeup(pme_dev->dev, NULL);
1781 } else {
1782 list_del(&pme_dev->list);
1783 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001784 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001785 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001786 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001787 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1788 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001789 mutex_unlock(&pci_pme_list_mutex);
1790}
1791
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001792static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001793{
1794 u16 pmcsr;
1795
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001796 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001797 return;
1798
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001799 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001800 /* Clear PME_Status by writing 1 to it and enable PME# */
1801 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1802 if (!enable)
1803 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1804
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001805 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001806}
1807
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02001808static void pci_pme_restore(struct pci_dev *dev)
1809{
1810 u16 pmcsr;
1811
1812 if (!dev->pme_support)
1813 return;
1814
1815 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1816 if (dev->wakeup_prepared) {
1817 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
1818 } else {
1819 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1820 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1821 }
1822 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1823}
1824
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001825/**
1826 * pci_pme_active - enable or disable PCI device's PME# function
1827 * @dev: PCI device to handle.
1828 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1829 *
1830 * The caller must verify that the device is capable of generating PME# before
1831 * calling this function with @enable equal to 'true'.
1832 */
1833void pci_pme_active(struct pci_dev *dev, bool enable)
1834{
1835 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001836
Huang Ying6e965e02012-10-26 13:07:51 +08001837 /*
1838 * PCI (as opposed to PCIe) PME requires that the device have
1839 * its PME# line hooked up correctly. Not all hardware vendors
1840 * do this, so the PME never gets delivered and the device
1841 * remains asleep. The easiest way around this is to
1842 * periodically walk the list of suspended devices and check
1843 * whether any have their PME flag set. The assumption is that
1844 * we'll wake up often enough anyway that this won't be a huge
1845 * hit, and the power savings from the devices will still be a
1846 * win.
1847 *
1848 * Although PCIe uses in-band PME message instead of PME# line
1849 * to report PME, PME does not work for some PCIe devices in
1850 * reality. For example, there are devices that set their PME
1851 * status bits, but don't really bother to send a PME message;
1852 * there are PCI Express Root Ports that don't bother to
1853 * trigger interrupts when they receive PME messages from the
1854 * devices below. So PME poll is used for PCIe devices too.
1855 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001856
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001857 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001858 struct pci_pme_device *pme_dev;
1859 if (enable) {
1860 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1861 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001862 if (!pme_dev) {
1863 dev_warn(&dev->dev, "can't enable PME#\n");
1864 return;
1865 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001866 pme_dev->dev = dev;
1867 mutex_lock(&pci_pme_list_mutex);
1868 list_add(&pme_dev->list, &pci_pme_list);
1869 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001870 queue_delayed_work(system_freezable_wq,
1871 &pci_pme_work,
1872 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001873 mutex_unlock(&pci_pme_list_mutex);
1874 } else {
1875 mutex_lock(&pci_pme_list_mutex);
1876 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1877 if (pme_dev->dev == dev) {
1878 list_del(&pme_dev->list);
1879 kfree(pme_dev);
1880 break;
1881 }
1882 }
1883 mutex_unlock(&pci_pme_list_mutex);
1884 }
1885 }
1886
Vincent Palatin85b85822011-12-05 11:51:18 -08001887 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001888}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001889EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001890
1891/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001892 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001893 * @dev: PCI device affected
1894 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001895 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001896 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 *
David Brownell075c1772007-04-26 00:12:06 -07001898 * This enables the device as a wakeup event source, or disables it.
1899 * When such events involves platform-specific hooks, those hooks are
1900 * called automatically by this routine.
1901 *
1902 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001903 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001904 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001905 * RETURN VALUE:
1906 * 0 is returned on success
1907 * -EINVAL is returned if device is not supposed to wake up the system
1908 * Error code depending on the platform is returned if both the platform and
1909 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001911int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1912 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001914 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001916 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001917 return -EINVAL;
1918
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02001919 /*
1920 * Don't do the same thing twice in a row for one device, but restore
1921 * PME Enable in case it has been updated by config space restoration.
1922 */
1923 if (!!enable == !!dev->wakeup_prepared) {
1924 pci_pme_restore(dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001925 return 0;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02001926 }
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001927
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001928 /*
1929 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1930 * Anderson we should be doing PME# wake enable followed by ACPI wake
1931 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001932 */
1933
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001934 if (enable) {
1935 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001936
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001937 if (pci_pme_capable(dev, state))
1938 pci_pme_active(dev, true);
1939 else
1940 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001941 error = runtime ? platform_pci_run_wake(dev, true) :
1942 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001943 if (ret)
1944 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001945 if (!ret)
1946 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001947 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001948 if (runtime)
1949 platform_pci_run_wake(dev, false);
1950 else
1951 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001952 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001953 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001954 }
1955
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001956 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001957}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001958EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001959
1960/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001961 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1962 * @dev: PCI device to prepare
1963 * @enable: True to enable wake-up event generation; false to disable
1964 *
1965 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1966 * and this function allows them to set that up cleanly - pci_enable_wake()
1967 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1968 * ordering constraints.
1969 *
1970 * This function only returns error code if the device is not capable of
1971 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1972 * enable wake-up power for it.
1973 */
1974int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1975{
1976 return pci_pme_capable(dev, PCI_D3cold) ?
1977 pci_enable_wake(dev, PCI_D3cold, enable) :
1978 pci_enable_wake(dev, PCI_D3hot, enable);
1979}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001980EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001981
1982/**
Jesse Barnes37139072008-07-28 11:49:26 -07001983 * pci_target_state - find an appropriate low power state for a given PCI dev
1984 * @dev: PCI device
1985 *
1986 * Use underlying platform code to find a supported low power state for @dev.
1987 * If the platform can't manage @dev, return the deepest state from which it
1988 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001989 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001990static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001991{
1992 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001993
1994 if (platform_pci_power_manageable(dev)) {
1995 /*
1996 * Call the platform to choose the target state of the device
1997 * and enable wake-up from this state if supported.
1998 */
1999 pci_power_t state = platform_pci_choose_state(dev);
2000
2001 switch (state) {
2002 case PCI_POWER_ERROR:
2003 case PCI_UNKNOWN:
2004 break;
2005 case PCI_D1:
2006 case PCI_D2:
2007 if (pci_no_d1d2(dev))
2008 break;
2009 default:
2010 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002011 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002012
2013 return target_state;
2014 }
2015
2016 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002017 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002018
2019 /*
2020 * If the device is in D3cold even though it's not power-manageable by
2021 * the platform, it may have been powered down by non-standard means.
2022 * Best to let it slumber.
2023 */
2024 if (dev->current_state == PCI_D3cold)
2025 target_state = PCI_D3cold;
2026
2027 if (device_may_wakeup(&dev->dev)) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002028 /*
2029 * Find the deepest state from which the device can generate
2030 * wake-up events, make it the target state and enable device
2031 * to generate PME#.
2032 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002033 if (dev->pme_support) {
2034 while (target_state
2035 && !(dev->pme_support & (1 << target_state)))
2036 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002037 }
2038 }
2039
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002040 return target_state;
2041}
2042
2043/**
2044 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2045 * @dev: Device to handle.
2046 *
2047 * Choose the power state appropriate for the device depending on whether
2048 * it can wake up the system and/or is power manageable by the platform
2049 * (PCI_D3hot is the default) and put the device into that state.
2050 */
2051int pci_prepare_to_sleep(struct pci_dev *dev)
2052{
2053 pci_power_t target_state = pci_target_state(dev);
2054 int error;
2055
2056 if (target_state == PCI_POWER_ERROR)
2057 return -EIO;
2058
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02002059 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002060
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002061 error = pci_set_power_state(dev, target_state);
2062
2063 if (error)
2064 pci_enable_wake(dev, target_state, false);
2065
2066 return error;
2067}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002068EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002069
2070/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002071 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002072 * @dev: Device to handle.
2073 *
Thomas Weber88393162010-03-16 11:47:56 +01002074 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002075 */
2076int pci_back_from_sleep(struct pci_dev *dev)
2077{
2078 pci_enable_wake(dev, PCI_D0, false);
2079 return pci_set_power_state(dev, PCI_D0);
2080}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002081EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002082
2083/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002084 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2085 * @dev: PCI device being suspended.
2086 *
2087 * Prepare @dev to generate wake-up events at run time and put it into a low
2088 * power state.
2089 */
2090int pci_finish_runtime_suspend(struct pci_dev *dev)
2091{
2092 pci_power_t target_state = pci_target_state(dev);
2093 int error;
2094
2095 if (target_state == PCI_POWER_ERROR)
2096 return -EIO;
2097
Huang Ying448bd852012-06-23 10:23:51 +08002098 dev->runtime_d3cold = target_state == PCI_D3cold;
2099
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002100 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2101
2102 error = pci_set_power_state(dev, target_state);
2103
Huang Ying448bd852012-06-23 10:23:51 +08002104 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002105 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002106 dev->runtime_d3cold = false;
2107 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002108
2109 return error;
2110}
2111
2112/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002113 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2114 * @dev: Device to check.
2115 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002116 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002117 * (through the platform or using the native PCIe PME) or if the device supports
2118 * PME and one of its upstream bridges can generate wake-up events.
2119 */
2120bool pci_dev_run_wake(struct pci_dev *dev)
2121{
2122 struct pci_bus *bus = dev->bus;
2123
2124 if (device_run_wake(&dev->dev))
2125 return true;
2126
2127 if (!dev->pme_support)
2128 return false;
2129
Alan Stern6496ebd2016-10-21 16:45:38 -04002130 /* PME-capable in principle, but not from the intended sleep state */
2131 if (!pci_pme_capable(dev, pci_target_state(dev)))
2132 return false;
2133
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002134 while (bus->parent) {
2135 struct pci_dev *bridge = bus->self;
2136
2137 if (device_run_wake(&bridge->dev))
2138 return true;
2139
2140 bus = bus->parent;
2141 }
2142
2143 /* We have reached the root bus. */
2144 if (bus->bridge)
2145 return device_run_wake(bus->bridge);
2146
2147 return false;
2148}
2149EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2150
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002151/**
2152 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2153 * @pci_dev: Device to check.
2154 *
2155 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2156 * reconfigured due to wakeup settings difference between system and runtime
2157 * suspend and the current power state of it is suitable for the upcoming
2158 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002159 *
2160 * If the device is not configured for system wakeup, disable PME for it before
2161 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002162 */
2163bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2164{
2165 struct device *dev = &pci_dev->dev;
2166
2167 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002168 || pci_target_state(pci_dev) != pci_dev->current_state
Imre Deak4d071c32017-05-23 14:18:17 -05002169 || platform_pci_need_resume(pci_dev)
2170 || (pci_dev->dev_flags & PCI_DEV_FLAGS_NEEDS_RESUME))
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002171 return false;
2172
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002173 /*
2174 * At this point the device is good to go unless it's been configured
2175 * to generate PME at the runtime suspend time, but it is not supposed
2176 * to wake up the system. In that case, simply disable PME for it
2177 * (it will have to be re-enabled on exit from system resume).
2178 *
2179 * If the device's power state is D3cold and the platform check above
2180 * hasn't triggered, the device's configuration is suitable and we don't
2181 * need to manipulate it at all.
2182 */
2183 spin_lock_irq(&dev->power.lock);
2184
2185 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2186 !device_may_wakeup(dev))
2187 __pci_pme_active(pci_dev, false);
2188
2189 spin_unlock_irq(&dev->power.lock);
2190 return true;
2191}
2192
2193/**
2194 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2195 * @pci_dev: Device to handle.
2196 *
2197 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2198 * it might have been disabled during the prepare phase of system suspend if
2199 * the device was not configured for system wakeup.
2200 */
2201void pci_dev_complete_resume(struct pci_dev *pci_dev)
2202{
2203 struct device *dev = &pci_dev->dev;
2204
2205 if (!pci_dev_run_wake(pci_dev))
2206 return;
2207
2208 spin_lock_irq(&dev->power.lock);
2209
2210 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2211 __pci_pme_active(pci_dev, true);
2212
2213 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002214}
2215
Huang Yingb3c32c42012-10-25 09:36:03 +08002216void pci_config_pm_runtime_get(struct pci_dev *pdev)
2217{
2218 struct device *dev = &pdev->dev;
2219 struct device *parent = dev->parent;
2220
2221 if (parent)
2222 pm_runtime_get_sync(parent);
2223 pm_runtime_get_noresume(dev);
2224 /*
2225 * pdev->current_state is set to PCI_D3cold during suspending,
2226 * so wait until suspending completes
2227 */
2228 pm_runtime_barrier(dev);
2229 /*
2230 * Only need to resume devices in D3cold, because config
2231 * registers are still accessible for devices suspended but
2232 * not in D3cold.
2233 */
2234 if (pdev->current_state == PCI_D3cold)
2235 pm_runtime_resume(dev);
2236}
2237
2238void pci_config_pm_runtime_put(struct pci_dev *pdev)
2239{
2240 struct device *dev = &pdev->dev;
2241 struct device *parent = dev->parent;
2242
2243 pm_runtime_put(dev);
2244 if (parent)
2245 pm_runtime_put_sync(parent);
2246}
2247
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002248/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002249 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2250 * @bridge: Bridge to check
2251 *
2252 * This function checks if it is possible to move the bridge to D3.
2253 * Currently we only allow D3 for recent enough PCIe ports.
2254 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002255bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002256{
2257 unsigned int year;
2258
2259 if (!pci_is_pcie(bridge))
2260 return false;
2261
2262 switch (pci_pcie_type(bridge)) {
2263 case PCI_EXP_TYPE_ROOT_PORT:
2264 case PCI_EXP_TYPE_UPSTREAM:
2265 case PCI_EXP_TYPE_DOWNSTREAM:
2266 if (pci_bridge_d3_disable)
2267 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002268
2269 /*
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002270 * Hotplug interrupts cannot be delivered if the link is down,
2271 * so parents of a hotplug port must stay awake. In addition,
2272 * hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002273 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002274 * For simplicity, disallow in general for now.
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002275 */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002276 if (bridge->is_hotplug_bridge)
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002277 return false;
2278
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002279 if (pci_bridge_d3_force)
2280 return true;
2281
2282 /*
2283 * It should be safe to put PCIe ports from 2015 or newer
2284 * to D3.
2285 */
2286 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2287 year >= 2015) {
2288 return true;
2289 }
2290 break;
2291 }
2292
2293 return false;
2294}
2295
2296static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2297{
2298 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002299
Lukas Wunner718a0602016-10-28 10:52:06 +02002300 if (/* The device needs to be allowed to go D3cold ... */
2301 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002302
Lukas Wunner718a0602016-10-28 10:52:06 +02002303 /* ... and if it is wakeup capable to do so from D3cold. */
2304 (device_may_wakeup(&dev->dev) &&
2305 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002306
Lukas Wunner718a0602016-10-28 10:52:06 +02002307 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002308 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002309
2310 *d3cold_ok = false;
2311
2312 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002313}
2314
2315/*
2316 * pci_bridge_d3_update - Update bridge D3 capabilities
2317 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002318 *
2319 * Update upstream bridge PM capabilities accordingly depending on if the
2320 * device PM configuration was changed or the device is being removed. The
2321 * change is also propagated upstream.
2322 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002323void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002324{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002325 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002326 struct pci_dev *bridge;
2327 bool d3cold_ok = true;
2328
2329 bridge = pci_upstream_bridge(dev);
2330 if (!bridge || !pci_bridge_d3_possible(bridge))
2331 return;
2332
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002333 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002334 * If D3 is currently allowed for the bridge, removing one of its
2335 * children won't change that.
2336 */
2337 if (remove && bridge->bridge_d3)
2338 return;
2339
2340 /*
2341 * If D3 is currently allowed for the bridge and a child is added or
2342 * changed, disallowance of D3 can only be caused by that child, so
2343 * we only need to check that single device, not any of its siblings.
2344 *
2345 * If D3 is currently not allowed for the bridge, checking the device
2346 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002347 */
2348 if (!remove)
2349 pci_dev_check_d3cold(dev, &d3cold_ok);
2350
Lukas Wunnere8559b712016-10-28 10:52:06 +02002351 /*
2352 * If D3 is currently not allowed for the bridge, this may be caused
2353 * either by the device being changed/removed or any of its siblings,
2354 * so we need to go through all children to find out if one of them
2355 * continues to block D3.
2356 */
2357 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002358 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2359 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002360
2361 if (bridge->bridge_d3 != d3cold_ok) {
2362 bridge->bridge_d3 = d3cold_ok;
2363 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002364 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002365 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002366}
2367
2368/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002369 * pci_d3cold_enable - Enable D3cold for device
2370 * @dev: PCI device to handle
2371 *
2372 * This function can be used in drivers to enable D3cold from the device
2373 * they handle. It also updates upstream PCI bridge PM capabilities
2374 * accordingly.
2375 */
2376void pci_d3cold_enable(struct pci_dev *dev)
2377{
2378 if (dev->no_d3cold) {
2379 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002380 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002381 }
2382}
2383EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2384
2385/**
2386 * pci_d3cold_disable - Disable D3cold for device
2387 * @dev: PCI device to handle
2388 *
2389 * This function can be used in drivers to disable D3cold from the device
2390 * they handle. It also updates upstream PCI bridge PM capabilities
2391 * accordingly.
2392 */
2393void pci_d3cold_disable(struct pci_dev *dev)
2394{
2395 if (!dev->no_d3cold) {
2396 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002397 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002398 }
2399}
2400EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2401
2402/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002403 * pci_pm_init - Initialize PM functions of given PCI device
2404 * @dev: PCI device to handle.
2405 */
2406void pci_pm_init(struct pci_dev *dev)
2407{
2408 int pm;
2409 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002410
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002411 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002412 pm_runtime_set_active(&dev->dev);
2413 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002414 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002415 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002416
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002417 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002418 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002419
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420 /* find PCI PM capability in list */
2421 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002422 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002423 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002425 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002427 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2428 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2429 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002430 return;
David Brownell075c1772007-04-26 00:12:06 -07002431 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002433 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002434 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002435 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002436 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002437 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002438
2439 dev->d1_support = false;
2440 dev->d2_support = false;
2441 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002442 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002443 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002444 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002445 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002446
2447 if (dev->d1_support || dev->d2_support)
2448 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002449 dev->d1_support ? " D1" : "",
2450 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002451 }
2452
2453 pmc &= PCI_PM_CAP_PME_MASK;
2454 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002455 dev_printk(KERN_DEBUG, &dev->dev,
2456 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002457 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2458 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2459 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2460 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2461 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002462 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002463 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002464 /*
2465 * Make device's PM flags reflect the wake-up capability, but
2466 * let the user space enable it to wake up the system as needed.
2467 */
2468 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002469 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002470 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002471 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472}
2473
Sean O. Stalley938174e2015-10-29 17:35:39 -05002474static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2475{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002476 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002477
2478 switch (prop) {
2479 case PCI_EA_P_MEM:
2480 case PCI_EA_P_VF_MEM:
2481 flags |= IORESOURCE_MEM;
2482 break;
2483 case PCI_EA_P_MEM_PREFETCH:
2484 case PCI_EA_P_VF_MEM_PREFETCH:
2485 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2486 break;
2487 case PCI_EA_P_IO:
2488 flags |= IORESOURCE_IO;
2489 break;
2490 default:
2491 return 0;
2492 }
2493
2494 return flags;
2495}
2496
2497static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2498 u8 prop)
2499{
2500 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2501 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002502#ifdef CONFIG_PCI_IOV
2503 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2504 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2505 return &dev->resource[PCI_IOV_RESOURCES +
2506 bei - PCI_EA_BEI_VF_BAR0];
2507#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002508 else if (bei == PCI_EA_BEI_ROM)
2509 return &dev->resource[PCI_ROM_RESOURCE];
2510 else
2511 return NULL;
2512}
2513
2514/* Read an Enhanced Allocation (EA) entry */
2515static int pci_ea_read(struct pci_dev *dev, int offset)
2516{
2517 struct resource *res;
2518 int ent_size, ent_offset = offset;
2519 resource_size_t start, end;
2520 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002521 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002522 u8 prop;
2523 bool support_64 = (sizeof(resource_size_t) >= 8);
2524
2525 pci_read_config_dword(dev, ent_offset, &dw0);
2526 ent_offset += 4;
2527
2528 /* Entry size field indicates DWORDs after 1st */
2529 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2530
2531 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2532 goto out;
2533
Bjorn Helgaas26635112015-10-29 17:35:40 -05002534 bei = (dw0 & PCI_EA_BEI) >> 4;
2535 prop = (dw0 & PCI_EA_PP) >> 8;
2536
Sean O. Stalley938174e2015-10-29 17:35:39 -05002537 /*
2538 * If the Property is in the reserved range, try the Secondary
2539 * Property instead.
2540 */
2541 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002542 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002543 if (prop > PCI_EA_P_BRIDGE_IO)
2544 goto out;
2545
Bjorn Helgaas26635112015-10-29 17:35:40 -05002546 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002547 if (!res) {
Bjorn Helgaas26635112015-10-29 17:35:40 -05002548 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002549 goto out;
2550 }
2551
2552 flags = pci_ea_flags(dev, prop);
2553 if (!flags) {
2554 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2555 goto out;
2556 }
2557
2558 /* Read Base */
2559 pci_read_config_dword(dev, ent_offset, &base);
2560 start = (base & PCI_EA_FIELD_MASK);
2561 ent_offset += 4;
2562
2563 /* Read MaxOffset */
2564 pci_read_config_dword(dev, ent_offset, &max_offset);
2565 ent_offset += 4;
2566
2567 /* Read Base MSBs (if 64-bit entry) */
2568 if (base & PCI_EA_IS_64) {
2569 u32 base_upper;
2570
2571 pci_read_config_dword(dev, ent_offset, &base_upper);
2572 ent_offset += 4;
2573
2574 flags |= IORESOURCE_MEM_64;
2575
2576 /* entry starts above 32-bit boundary, can't use */
2577 if (!support_64 && base_upper)
2578 goto out;
2579
2580 if (support_64)
2581 start |= ((u64)base_upper << 32);
2582 }
2583
2584 end = start + (max_offset | 0x03);
2585
2586 /* Read MaxOffset MSBs (if 64-bit entry) */
2587 if (max_offset & PCI_EA_IS_64) {
2588 u32 max_offset_upper;
2589
2590 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2591 ent_offset += 4;
2592
2593 flags |= IORESOURCE_MEM_64;
2594
2595 /* entry too big, can't use */
2596 if (!support_64 && max_offset_upper)
2597 goto out;
2598
2599 if (support_64)
2600 end += ((u64)max_offset_upper << 32);
2601 }
2602
2603 if (end < start) {
2604 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2605 goto out;
2606 }
2607
2608 if (ent_size != ent_offset - offset) {
2609 dev_err(&dev->dev,
2610 "EA Entry Size (%d) does not match length read (%d)\n",
2611 ent_size, ent_offset - offset);
2612 goto out;
2613 }
2614
2615 res->name = pci_name(dev);
2616 res->start = start;
2617 res->end = end;
2618 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002619
2620 if (bei <= PCI_EA_BEI_BAR5)
2621 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2622 bei, res, prop);
2623 else if (bei == PCI_EA_BEI_ROM)
2624 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2625 res, prop);
2626 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2627 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2628 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2629 else
2630 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2631 bei, res, prop);
2632
Sean O. Stalley938174e2015-10-29 17:35:39 -05002633out:
2634 return offset + ent_size;
2635}
2636
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002637/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002638void pci_ea_init(struct pci_dev *dev)
2639{
2640 int ea;
2641 u8 num_ent;
2642 int offset;
2643 int i;
2644
2645 /* find PCI EA capability in list */
2646 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2647 if (!ea)
2648 return;
2649
2650 /* determine the number of entries */
2651 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2652 &num_ent);
2653 num_ent &= PCI_EA_NUM_ENT_MASK;
2654
2655 offset = ea + PCI_EA_FIRST_ENT;
2656
2657 /* Skip DWORD 2 for type 1 functions */
2658 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2659 offset += 4;
2660
2661 /* parse each EA entry */
2662 for (i = 0; i < num_ent; ++i)
2663 offset = pci_ea_read(dev, offset);
2664}
2665
Yinghai Lu34a48762012-02-11 00:18:41 -08002666static void pci_add_saved_cap(struct pci_dev *pci_dev,
2667 struct pci_cap_saved_state *new_cap)
2668{
2669 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2670}
2671
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002672/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002673 * _pci_add_cap_save_buffer - allocate buffer for saving given
2674 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002675 * @dev: the PCI device
2676 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002677 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002678 * @size: requested size of the buffer
2679 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002680static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2681 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002682{
2683 int pos;
2684 struct pci_cap_saved_state *save_state;
2685
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002686 if (extended)
2687 pos = pci_find_ext_capability(dev, cap);
2688 else
2689 pos = pci_find_capability(dev, cap);
2690
Wei Yang0a1a9b42015-06-30 09:16:44 +08002691 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002692 return 0;
2693
2694 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2695 if (!save_state)
2696 return -ENOMEM;
2697
Alex Williamson24a4742f2011-05-10 10:02:11 -06002698 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002699 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002700 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002701 pci_add_saved_cap(dev, save_state);
2702
2703 return 0;
2704}
2705
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002706int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2707{
2708 return _pci_add_cap_save_buffer(dev, cap, false, size);
2709}
2710
2711int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2712{
2713 return _pci_add_cap_save_buffer(dev, cap, true, size);
2714}
2715
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002716/**
2717 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2718 * @dev: the PCI device
2719 */
2720void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2721{
2722 int error;
2723
Yu Zhao89858512009-02-16 02:55:47 +08002724 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2725 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002726 if (error)
2727 dev_err(&dev->dev,
2728 "unable to preallocate PCI Express save buffer\n");
2729
2730 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2731 if (error)
2732 dev_err(&dev->dev,
2733 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002734
2735 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002736}
2737
Yinghai Luf7968412012-02-11 00:18:30 -08002738void pci_free_cap_save_buffers(struct pci_dev *dev)
2739{
2740 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002741 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002742
Sasha Levinb67bfe02013-02-27 17:06:00 -08002743 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002744 kfree(tmp);
2745}
2746
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002747/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002748 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002749 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002750 *
2751 * If @dev and its upstream bridge both support ARI, enable ARI in the
2752 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002753 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002754void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002755{
Yu Zhao58c3a722008-10-14 14:02:53 +08002756 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002757 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002758
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002759 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002760 return;
2761
Zhao, Yu81135872008-10-23 13:15:39 +08002762 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002763 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002764 return;
2765
Jiang Liu59875ae2012-07-24 17:20:06 +08002766 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002767 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2768 return;
2769
Yijing Wangb0cc6022013-01-15 11:12:16 +08002770 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2771 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2772 PCI_EXP_DEVCTL2_ARI);
2773 bridge->ari_enabled = 1;
2774 } else {
2775 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2776 PCI_EXP_DEVCTL2_ARI);
2777 bridge->ari_enabled = 0;
2778 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002779}
2780
Chris Wright5d990b62009-12-04 12:15:21 -08002781static int pci_acs_enable;
2782
2783/**
2784 * pci_request_acs - ask for ACS to be enabled if supported
2785 */
2786void pci_request_acs(void)
2787{
2788 pci_acs_enable = 1;
2789}
2790
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002791/**
Alex Williamson2c744242014-02-03 14:27:33 -07002792 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002793 * @dev: the PCI device
2794 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002795static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002796{
2797 int pos;
2798 u16 cap;
2799 u16 ctrl;
2800
Allen Kayae21ee62009-10-07 10:27:17 -07002801 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2802 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002803 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002804
2805 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2806 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2807
2808 /* Source Validation */
2809 ctrl |= (cap & PCI_ACS_SV);
2810
2811 /* P2P Request Redirect */
2812 ctrl |= (cap & PCI_ACS_RR);
2813
2814 /* P2P Completion Redirect */
2815 ctrl |= (cap & PCI_ACS_CR);
2816
2817 /* Upstream Forwarding */
2818 ctrl |= (cap & PCI_ACS_UF);
2819
2820 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002821}
2822
2823/**
2824 * pci_enable_acs - enable ACS if hardware support it
2825 * @dev: the PCI device
2826 */
2827void pci_enable_acs(struct pci_dev *dev)
2828{
2829 if (!pci_acs_enable)
2830 return;
2831
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002832 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002833 return;
2834
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002835 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002836}
2837
Alex Williamson0a671192013-06-27 16:39:48 -06002838static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2839{
2840 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002841 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002842
2843 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2844 if (!pos)
2845 return false;
2846
Alex Williamson83db7e02013-06-27 16:39:54 -06002847 /*
2848 * Except for egress control, capabilities are either required
2849 * or only required if controllable. Features missing from the
2850 * capability field can therefore be assumed as hard-wired enabled.
2851 */
2852 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2853 acs_flags &= (cap | PCI_ACS_EC);
2854
Alex Williamson0a671192013-06-27 16:39:48 -06002855 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2856 return (ctrl & acs_flags) == acs_flags;
2857}
2858
Allen Kayae21ee62009-10-07 10:27:17 -07002859/**
Alex Williamsonad805752012-06-11 05:27:07 +00002860 * pci_acs_enabled - test ACS against required flags for a given device
2861 * @pdev: device to test
2862 * @acs_flags: required PCI ACS flags
2863 *
2864 * Return true if the device supports the provided flags. Automatically
2865 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002866 *
2867 * Note that this interface checks the effective ACS capabilities of the
2868 * device rather than the actual capabilities. For instance, most single
2869 * function endpoints are not required to support ACS because they have no
2870 * opportunity for peer-to-peer access. We therefore return 'true'
2871 * regardless of whether the device exposes an ACS capability. This makes
2872 * it much easier for callers of this function to ignore the actual type
2873 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002874 */
2875bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2876{
Alex Williamson0a671192013-06-27 16:39:48 -06002877 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002878
2879 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2880 if (ret >= 0)
2881 return ret > 0;
2882
Alex Williamson0a671192013-06-27 16:39:48 -06002883 /*
2884 * Conventional PCI and PCI-X devices never support ACS, either
2885 * effectively or actually. The shared bus topology implies that
2886 * any device on the bus can receive or snoop DMA.
2887 */
Alex Williamsonad805752012-06-11 05:27:07 +00002888 if (!pci_is_pcie(pdev))
2889 return false;
2890
Alex Williamson0a671192013-06-27 16:39:48 -06002891 switch (pci_pcie_type(pdev)) {
2892 /*
2893 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002894 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002895 * handle them as we would a non-PCIe device.
2896 */
2897 case PCI_EXP_TYPE_PCIE_BRIDGE:
2898 /*
2899 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2900 * applicable... must never implement an ACS Extended Capability...".
2901 * This seems arbitrary, but we take a conservative interpretation
2902 * of this statement.
2903 */
2904 case PCI_EXP_TYPE_PCI_BRIDGE:
2905 case PCI_EXP_TYPE_RC_EC:
2906 return false;
2907 /*
2908 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2909 * implement ACS in order to indicate their peer-to-peer capabilities,
2910 * regardless of whether they are single- or multi-function devices.
2911 */
2912 case PCI_EXP_TYPE_DOWNSTREAM:
2913 case PCI_EXP_TYPE_ROOT_PORT:
2914 return pci_acs_flags_enabled(pdev, acs_flags);
2915 /*
2916 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2917 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002918 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002919 * device. The footnote for section 6.12 indicates the specific
2920 * PCIe types included here.
2921 */
2922 case PCI_EXP_TYPE_ENDPOINT:
2923 case PCI_EXP_TYPE_UPSTREAM:
2924 case PCI_EXP_TYPE_LEG_END:
2925 case PCI_EXP_TYPE_RC_END:
2926 if (!pdev->multifunction)
2927 break;
2928
Alex Williamson0a671192013-06-27 16:39:48 -06002929 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002930 }
2931
Alex Williamson0a671192013-06-27 16:39:48 -06002932 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002933 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002934 * to single function devices with the exception of downstream ports.
2935 */
Alex Williamsonad805752012-06-11 05:27:07 +00002936 return true;
2937}
2938
2939/**
2940 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2941 * @start: starting downstream device
2942 * @end: ending upstream device or NULL to search to the root bus
2943 * @acs_flags: required flags
2944 *
2945 * Walk up a device tree from start to end testing PCI ACS support. If
2946 * any step along the way does not support the required flags, return false.
2947 */
2948bool pci_acs_path_enabled(struct pci_dev *start,
2949 struct pci_dev *end, u16 acs_flags)
2950{
2951 struct pci_dev *pdev, *parent = start;
2952
2953 do {
2954 pdev = parent;
2955
2956 if (!pci_acs_enabled(pdev, acs_flags))
2957 return false;
2958
2959 if (pci_is_root_bus(pdev->bus))
2960 return (end == NULL);
2961
2962 parent = pdev->bus->self;
2963 } while (pdev != end);
2964
2965 return true;
2966}
2967
2968/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002969 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2970 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002971 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002972 *
2973 * Perform INTx swizzling for a device behind one level of bridge. This is
2974 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002975 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2976 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2977 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002978 */
John Crispin3df425f2012-04-12 17:33:07 +02002979u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002980{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002981 int slot;
2982
2983 if (pci_ari_enabled(dev->bus))
2984 slot = 0;
2985 else
2986 slot = PCI_SLOT(dev->devfn);
2987
2988 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002989}
2990
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002991int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992{
2993 u8 pin;
2994
Kristen Accardi514d2072005-11-02 16:24:39 -08002995 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002996 if (!pin)
2997 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002998
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002999 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003000 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001 dev = dev->bus->self;
3002 }
3003 *bridge = dev;
3004 return pin;
3005}
3006
3007/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003008 * pci_common_swizzle - swizzle INTx all the way to root bridge
3009 * @dev: the PCI device
3010 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3011 *
3012 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3013 * bridges all the way up to a PCI root bus.
3014 */
3015u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3016{
3017 u8 pin = *pinp;
3018
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003019 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003020 pin = pci_swizzle_interrupt_pin(dev, pin);
3021 dev = dev->bus->self;
3022 }
3023 *pinp = pin;
3024 return PCI_SLOT(dev->devfn);
3025}
Ray Juie6b29de2015-04-08 11:21:33 -07003026EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003027
3028/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029 * pci_release_region - Release a PCI bar
3030 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3031 * @bar: BAR to release
3032 *
3033 * Releases the PCI I/O and memory resources previously reserved by a
3034 * successful call to pci_request_region. Call this function only
3035 * after all use of the PCI regions has ceased.
3036 */
3037void pci_release_region(struct pci_dev *pdev, int bar)
3038{
Tejun Heo9ac78492007-01-20 16:00:26 +09003039 struct pci_devres *dr;
3040
Linus Torvalds1da177e2005-04-16 15:20:36 -07003041 if (pci_resource_len(pdev, bar) == 0)
3042 return;
3043 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3044 release_region(pci_resource_start(pdev, bar),
3045 pci_resource_len(pdev, bar));
3046 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3047 release_mem_region(pci_resource_start(pdev, bar),
3048 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003049
3050 dr = find_pci_dr(pdev);
3051 if (dr)
3052 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003054EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055
3056/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003057 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 * @pdev: PCI device whose resources are to be reserved
3059 * @bar: BAR to be reserved
3060 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003061 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062 *
3063 * Mark the PCI region associated with PCI device @pdev BR @bar as
3064 * being reserved by owner @res_name. Do not access any
3065 * address inside the PCI regions unless this call returns
3066 * successfully.
3067 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003068 * If @exclusive is set, then the region is marked so that userspace
3069 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003070 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003071 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072 * Returns 0 on success, or %EBUSY on error. A warning
3073 * message is also printed on failure.
3074 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003075static int __pci_request_region(struct pci_dev *pdev, int bar,
3076 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077{
Tejun Heo9ac78492007-01-20 16:00:26 +09003078 struct pci_devres *dr;
3079
Linus Torvalds1da177e2005-04-16 15:20:36 -07003080 if (pci_resource_len(pdev, bar) == 0)
3081 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003082
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3084 if (!request_region(pci_resource_start(pdev, bar),
3085 pci_resource_len(pdev, bar), res_name))
3086 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003087 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003088 if (!__request_mem_region(pci_resource_start(pdev, bar),
3089 pci_resource_len(pdev, bar), res_name,
3090 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 goto err_out;
3092 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003093
3094 dr = find_pci_dr(pdev);
3095 if (dr)
3096 dr->region_mask |= 1 << bar;
3097
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 return 0;
3099
3100err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06003101 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003102 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103 return -EBUSY;
3104}
3105
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003106/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003107 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003108 * @pdev: PCI device whose resources are to be reserved
3109 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003110 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003111 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003112 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003113 * being reserved by owner @res_name. Do not access any
3114 * address inside the PCI regions unless this call returns
3115 * successfully.
3116 *
3117 * Returns 0 on success, or %EBUSY on error. A warning
3118 * message is also printed on failure.
3119 */
3120int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3121{
3122 return __pci_request_region(pdev, bar, res_name, 0);
3123}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003124EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003125
3126/**
3127 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3128 * @pdev: PCI device whose resources are to be reserved
3129 * @bar: BAR to be reserved
3130 * @res_name: Name to be associated with resource.
3131 *
3132 * Mark the PCI region associated with PCI device @pdev BR @bar as
3133 * being reserved by owner @res_name. Do not access any
3134 * address inside the PCI regions unless this call returns
3135 * successfully.
3136 *
3137 * Returns 0 on success, or %EBUSY on error. A warning
3138 * message is also printed on failure.
3139 *
3140 * The key difference that _exclusive makes it that userspace is
3141 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003142 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003143 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003144int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3145 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003146{
3147 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3148}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003149EXPORT_SYMBOL(pci_request_region_exclusive);
3150
Arjan van de Vene8de1482008-10-22 19:55:31 -07003151/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003152 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3153 * @pdev: PCI device whose resources were previously reserved
3154 * @bars: Bitmask of BARs to be released
3155 *
3156 * Release selected PCI I/O and memory resources previously reserved.
3157 * Call this function only after all use of the PCI regions has ceased.
3158 */
3159void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3160{
3161 int i;
3162
3163 for (i = 0; i < 6; i++)
3164 if (bars & (1 << i))
3165 pci_release_region(pdev, i);
3166}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003167EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003168
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003169static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003170 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003171{
3172 int i;
3173
3174 for (i = 0; i < 6; i++)
3175 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003176 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003177 goto err_out;
3178 return 0;
3179
3180err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003181 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003182 if (bars & (1 << i))
3183 pci_release_region(pdev, i);
3184
3185 return -EBUSY;
3186}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187
Arjan van de Vene8de1482008-10-22 19:55:31 -07003188
3189/**
3190 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3191 * @pdev: PCI device whose resources are to be reserved
3192 * @bars: Bitmask of BARs to be requested
3193 * @res_name: Name to be associated with resource
3194 */
3195int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3196 const char *res_name)
3197{
3198 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3199}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003200EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003201
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003202int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3203 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003204{
3205 return __pci_request_selected_regions(pdev, bars, res_name,
3206 IORESOURCE_EXCLUSIVE);
3207}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003208EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003209
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210/**
3211 * pci_release_regions - Release reserved PCI I/O and memory resources
3212 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3213 *
3214 * Releases all PCI I/O and memory resources previously reserved by a
3215 * successful call to pci_request_regions. Call this function only
3216 * after all use of the PCI regions has ceased.
3217 */
3218
3219void pci_release_regions(struct pci_dev *pdev)
3220{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003221 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003223EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224
3225/**
3226 * pci_request_regions - Reserved PCI I/O and memory resources
3227 * @pdev: PCI device whose resources are to be reserved
3228 * @res_name: Name to be associated with resource.
3229 *
3230 * Mark all PCI regions associated with PCI device @pdev as
3231 * being reserved by owner @res_name. Do not access any
3232 * address inside the PCI regions unless this call returns
3233 * successfully.
3234 *
3235 * Returns 0 on success, or %EBUSY on error. A warning
3236 * message is also printed on failure.
3237 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003238int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003240 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003241}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003242EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003243
3244/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003245 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3246 * @pdev: PCI device whose resources are to be reserved
3247 * @res_name: Name to be associated with resource.
3248 *
3249 * Mark all PCI regions associated with PCI device @pdev as
3250 * being reserved by owner @res_name. Do not access any
3251 * address inside the PCI regions unless this call returns
3252 * successfully.
3253 *
3254 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003255 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003256 *
3257 * Returns 0 on success, or %EBUSY on error. A warning
3258 * message is also printed on failure.
3259 */
3260int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3261{
3262 return pci_request_selected_regions_exclusive(pdev,
3263 ((1 << 6) - 1), res_name);
3264}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003265EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003266
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003267#ifdef PCI_IOBASE
3268struct io_range {
3269 struct list_head list;
3270 phys_addr_t start;
3271 resource_size_t size;
3272};
3273
3274static LIST_HEAD(io_range_list);
3275static DEFINE_SPINLOCK(io_range_lock);
3276#endif
3277
3278/*
3279 * Record the PCI IO range (expressed as CPU physical address + size).
3280 * Return a negative value if an error has occured, zero otherwise
3281 */
3282int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3283{
3284 int err = 0;
3285
3286#ifdef PCI_IOBASE
3287 struct io_range *range;
3288 resource_size_t allocated_size = 0;
3289
3290 /* check if the range hasn't been previously recorded */
3291 spin_lock(&io_range_lock);
3292 list_for_each_entry(range, &io_range_list, list) {
3293 if (addr >= range->start && addr + size <= range->start + size) {
3294 /* range already registered, bail out */
3295 goto end_register;
3296 }
3297 allocated_size += range->size;
3298 }
3299
3300 /* range not registed yet, check for available space */
3301 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3302 /* if it's too big check if 64K space can be reserved */
3303 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3304 err = -E2BIG;
3305 goto end_register;
3306 }
3307
3308 size = SZ_64K;
3309 pr_warn("Requested IO range too big, new size set to 64K\n");
3310 }
3311
3312 /* add the range to the list */
3313 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3314 if (!range) {
3315 err = -ENOMEM;
3316 goto end_register;
3317 }
3318
3319 range->start = addr;
3320 range->size = size;
3321
3322 list_add_tail(&range->list, &io_range_list);
3323
3324end_register:
3325 spin_unlock(&io_range_lock);
3326#endif
3327
3328 return err;
3329}
3330
3331phys_addr_t pci_pio_to_address(unsigned long pio)
3332{
3333 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3334
3335#ifdef PCI_IOBASE
3336 struct io_range *range;
3337 resource_size_t allocated_size = 0;
3338
3339 if (pio > IO_SPACE_LIMIT)
3340 return address;
3341
3342 spin_lock(&io_range_lock);
3343 list_for_each_entry(range, &io_range_list, list) {
3344 if (pio >= allocated_size && pio < allocated_size + range->size) {
3345 address = range->start + pio - allocated_size;
3346 break;
3347 }
3348 allocated_size += range->size;
3349 }
3350 spin_unlock(&io_range_lock);
3351#endif
3352
3353 return address;
3354}
3355
3356unsigned long __weak pci_address_to_pio(phys_addr_t address)
3357{
3358#ifdef PCI_IOBASE
3359 struct io_range *res;
3360 resource_size_t offset = 0;
3361 unsigned long addr = -1;
3362
3363 spin_lock(&io_range_lock);
3364 list_for_each_entry(res, &io_range_list, list) {
3365 if (address >= res->start && address < res->start + res->size) {
3366 addr = address - res->start + offset;
3367 break;
3368 }
3369 offset += res->size;
3370 }
3371 spin_unlock(&io_range_lock);
3372
3373 return addr;
3374#else
3375 if (address > IO_SPACE_LIMIT)
3376 return (unsigned long)-1;
3377
3378 return (unsigned long) address;
3379#endif
3380}
3381
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003382/**
3383 * pci_remap_iospace - Remap the memory mapped I/O space
3384 * @res: Resource describing the I/O space
3385 * @phys_addr: physical address of range to be mapped
3386 *
3387 * Remap the memory mapped I/O space described by the @res
3388 * and the CPU physical address @phys_addr into virtual address space.
3389 * Only architectures that have memory mapped IO functions defined
3390 * (and the PCI_IOBASE value defined) should call this function.
3391 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01003392int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003393{
3394#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3395 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3396
3397 if (!(res->flags & IORESOURCE_IO))
3398 return -EINVAL;
3399
3400 if (res->end > IO_SPACE_LIMIT)
3401 return -EINVAL;
3402
3403 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3404 pgprot_device(PAGE_KERNEL));
3405#else
3406 /* this architecture does not have memory mapped I/O space,
3407 so this function should never be called */
3408 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3409 return -ENODEV;
3410#endif
3411}
Brian Norrisf90b0872017-03-09 18:46:16 -08003412EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003413
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003414/**
3415 * pci_unmap_iospace - Unmap the memory mapped I/O space
3416 * @res: resource to be unmapped
3417 *
3418 * Unmap the CPU virtual address @res from virtual address space.
3419 * Only architectures that have memory mapped IO functions defined
3420 * (and the PCI_IOBASE value defined) should call this function.
3421 */
3422void pci_unmap_iospace(struct resource *res)
3423{
3424#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3425 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3426
3427 unmap_kernel_range(vaddr, resource_size(res));
3428#endif
3429}
Brian Norrisf90b0872017-03-09 18:46:16 -08003430EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003431
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003432/**
3433 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3434 * @dev: Generic device to remap IO address for
3435 * @offset: Resource address to map
3436 * @size: Size of map
3437 *
3438 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3439 * detach.
3440 */
3441void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3442 resource_size_t offset,
3443 resource_size_t size)
3444{
3445 void __iomem **ptr, *addr;
3446
3447 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3448 if (!ptr)
3449 return NULL;
3450
3451 addr = pci_remap_cfgspace(offset, size);
3452 if (addr) {
3453 *ptr = addr;
3454 devres_add(dev, ptr);
3455 } else
3456 devres_free(ptr);
3457
3458 return addr;
3459}
3460EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3461
3462/**
3463 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3464 * @dev: generic device to handle the resource for
3465 * @res: configuration space resource to be handled
3466 *
3467 * Checks that a resource is a valid memory region, requests the memory
3468 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3469 * proper PCI configuration space memory attributes are guaranteed.
3470 *
3471 * All operations are managed and will be undone on driver detach.
3472 *
3473 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
3474 * on failure. Usage example:
3475 *
3476 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3477 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3478 * if (IS_ERR(base))
3479 * return PTR_ERR(base);
3480 */
3481void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3482 struct resource *res)
3483{
3484 resource_size_t size;
3485 const char *name;
3486 void __iomem *dest_ptr;
3487
3488 BUG_ON(!dev);
3489
3490 if (!res || resource_type(res) != IORESOURCE_MEM) {
3491 dev_err(dev, "invalid resource\n");
3492 return IOMEM_ERR_PTR(-EINVAL);
3493 }
3494
3495 size = resource_size(res);
3496 name = res->name ?: dev_name(dev);
3497
3498 if (!devm_request_mem_region(dev, res->start, size, name)) {
3499 dev_err(dev, "can't request region for resource %pR\n", res);
3500 return IOMEM_ERR_PTR(-EBUSY);
3501 }
3502
3503 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3504 if (!dest_ptr) {
3505 dev_err(dev, "ioremap failed for resource %pR\n", res);
3506 devm_release_mem_region(dev, res->start, size);
3507 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
3508 }
3509
3510 return dest_ptr;
3511}
3512EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
3513
Ben Hutchings6a479072008-12-23 03:08:29 +00003514static void __pci_set_master(struct pci_dev *dev, bool enable)
3515{
3516 u16 old_cmd, cmd;
3517
3518 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3519 if (enable)
3520 cmd = old_cmd | PCI_COMMAND_MASTER;
3521 else
3522 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3523 if (cmd != old_cmd) {
3524 dev_dbg(&dev->dev, "%s bus mastering\n",
3525 enable ? "enabling" : "disabling");
3526 pci_write_config_word(dev, PCI_COMMAND, cmd);
3527 }
3528 dev->is_busmaster = enable;
3529}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003530
3531/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003532 * pcibios_setup - process "pci=" kernel boot arguments
3533 * @str: string used to pass in "pci=" kernel boot arguments
3534 *
3535 * Process kernel boot arguments. This is the default implementation.
3536 * Architecture specific implementations can override this as necessary.
3537 */
3538char * __weak __init pcibios_setup(char *str)
3539{
3540 return str;
3541}
3542
3543/**
Myron Stowe96c55902011-10-28 15:48:38 -06003544 * pcibios_set_master - enable PCI bus-mastering for device dev
3545 * @dev: the PCI device to enable
3546 *
3547 * Enables PCI bus-mastering for the device. This is the default
3548 * implementation. Architecture specific implementations can override
3549 * this if necessary.
3550 */
3551void __weak pcibios_set_master(struct pci_dev *dev)
3552{
3553 u8 lat;
3554
Myron Stowef6766782011-10-28 15:49:20 -06003555 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3556 if (pci_is_pcie(dev))
3557 return;
3558
Myron Stowe96c55902011-10-28 15:48:38 -06003559 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3560 if (lat < 16)
3561 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3562 else if (lat > pcibios_max_latency)
3563 lat = pcibios_max_latency;
3564 else
3565 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003566
Myron Stowe96c55902011-10-28 15:48:38 -06003567 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3568}
3569
3570/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003571 * pci_set_master - enables bus-mastering for device dev
3572 * @dev: the PCI device to enable
3573 *
3574 * Enables bus-mastering on the device and calls pcibios_set_master()
3575 * to do the needed arch specific settings.
3576 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003577void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003578{
Ben Hutchings6a479072008-12-23 03:08:29 +00003579 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003580 pcibios_set_master(dev);
3581}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003582EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003583
Ben Hutchings6a479072008-12-23 03:08:29 +00003584/**
3585 * pci_clear_master - disables bus-mastering for device dev
3586 * @dev: the PCI device to disable
3587 */
3588void pci_clear_master(struct pci_dev *dev)
3589{
3590 __pci_set_master(dev, false);
3591}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003592EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003593
Linus Torvalds1da177e2005-04-16 15:20:36 -07003594/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003595 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3596 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003597 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003598 * Helper function for pci_set_mwi.
3599 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003600 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3601 *
3602 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3603 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003604int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003605{
3606 u8 cacheline_size;
3607
3608 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003609 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610
3611 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3612 equal to or multiple of the right value. */
3613 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3614 if (cacheline_size >= pci_cache_line_size &&
3615 (cacheline_size % pci_cache_line_size) == 0)
3616 return 0;
3617
3618 /* Write the correct value. */
3619 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3620 /* Read it back. */
3621 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3622 if (cacheline_size == pci_cache_line_size)
3623 return 0;
3624
Ryan Desfosses227f0642014-04-18 20:13:50 -04003625 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3626 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003627
3628 return -EINVAL;
3629}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003630EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3631
Linus Torvalds1da177e2005-04-16 15:20:36 -07003632/**
3633 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3634 * @dev: the PCI device for which MWI is enabled
3635 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003636 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003637 *
3638 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3639 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003640int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003642#ifdef PCI_DISABLE_MWI
3643 return 0;
3644#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003645 int rc;
3646 u16 cmd;
3647
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003648 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003649 if (rc)
3650 return rc;
3651
3652 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003653 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06003654 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003655 cmd |= PCI_COMMAND_INVALIDATE;
3656 pci_write_config_word(dev, PCI_COMMAND, cmd);
3657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003658 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003659#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003660}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003661EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003662
3663/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003664 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3665 * @dev: the PCI device for which MWI is enabled
3666 *
3667 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3668 * Callers are not required to check the return value.
3669 *
3670 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3671 */
3672int pci_try_set_mwi(struct pci_dev *dev)
3673{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003674#ifdef PCI_DISABLE_MWI
3675 return 0;
3676#else
3677 return pci_set_mwi(dev);
3678#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003679}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003680EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003681
3682/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003683 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3684 * @dev: the PCI device to disable
3685 *
3686 * Disables PCI Memory-Write-Invalidate transaction on the device
3687 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003688void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003689{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003690#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003691 u16 cmd;
3692
3693 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3694 if (cmd & PCI_COMMAND_INVALIDATE) {
3695 cmd &= ~PCI_COMMAND_INVALIDATE;
3696 pci_write_config_word(dev, PCI_COMMAND, cmd);
3697 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003698#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003700EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003701
Brett M Russa04ce0f2005-08-15 15:23:41 -04003702/**
3703 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003704 * @pdev: the PCI device to operate on
3705 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003706 *
3707 * Enables/disables PCI INTx for device dev
3708 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003709void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003710{
3711 u16 pci_command, new;
3712
3713 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3714
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003715 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003716 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003717 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003718 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003719
3720 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003721 struct pci_devres *dr;
3722
Brett M Russ2fd9d742005-09-09 10:02:22 -07003723 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003724
3725 dr = find_pci_dr(pdev);
3726 if (dr && !dr->restore_intx) {
3727 dr->restore_intx = 1;
3728 dr->orig_intx = !enable;
3729 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003730 }
3731}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003732EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003733
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003734/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003735 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003736 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003737 *
3738 * Check if the device dev support INTx masking via the config space
3739 * command word.
3740 */
3741bool pci_intx_mask_supported(struct pci_dev *dev)
3742{
3743 bool mask_supported = false;
3744 u16 orig, new;
3745
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003746 if (dev->broken_intx_masking)
3747 return false;
3748
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003749 pci_cfg_access_lock(dev);
3750
3751 pci_read_config_word(dev, PCI_COMMAND, &orig);
3752 pci_write_config_word(dev, PCI_COMMAND,
3753 orig ^ PCI_COMMAND_INTX_DISABLE);
3754 pci_read_config_word(dev, PCI_COMMAND, &new);
3755
3756 /*
3757 * There's no way to protect against hardware bugs or detect them
3758 * reliably, but as long as we know what the value should be, let's
3759 * go ahead and check it.
3760 */
3761 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003762 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3763 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003764 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3765 mask_supported = true;
3766 pci_write_config_word(dev, PCI_COMMAND, orig);
3767 }
3768
3769 pci_cfg_access_unlock(dev);
3770 return mask_supported;
3771}
3772EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3773
3774static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3775{
3776 struct pci_bus *bus = dev->bus;
3777 bool mask_updated = true;
3778 u32 cmd_status_dword;
3779 u16 origcmd, newcmd;
3780 unsigned long flags;
3781 bool irq_pending;
3782
3783 /*
3784 * We do a single dword read to retrieve both command and status.
3785 * Document assumptions that make this possible.
3786 */
3787 BUILD_BUG_ON(PCI_COMMAND % 4);
3788 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3789
3790 raw_spin_lock_irqsave(&pci_lock, flags);
3791
3792 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3793
3794 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3795
3796 /*
3797 * Check interrupt status register to see whether our device
3798 * triggered the interrupt (when masking) or the next IRQ is
3799 * already pending (when unmasking).
3800 */
3801 if (mask != irq_pending) {
3802 mask_updated = false;
3803 goto done;
3804 }
3805
3806 origcmd = cmd_status_dword;
3807 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3808 if (mask)
3809 newcmd |= PCI_COMMAND_INTX_DISABLE;
3810 if (newcmd != origcmd)
3811 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3812
3813done:
3814 raw_spin_unlock_irqrestore(&pci_lock, flags);
3815
3816 return mask_updated;
3817}
3818
3819/**
3820 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003821 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003822 *
3823 * Check if the device dev has its INTx line asserted, mask it and
3824 * return true in that case. False is returned if not interrupt was
3825 * pending.
3826 */
3827bool pci_check_and_mask_intx(struct pci_dev *dev)
3828{
3829 return pci_check_and_set_intx_mask(dev, true);
3830}
3831EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3832
3833/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003834 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003835 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003836 *
3837 * Check if the device dev has its INTx line asserted, unmask it if not
3838 * and return true. False is returned and the mask remains active if
3839 * there was still an interrupt pending.
3840 */
3841bool pci_check_and_unmask_intx(struct pci_dev *dev)
3842{
3843 return pci_check_and_set_intx_mask(dev, false);
3844}
3845EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3846
Casey Leedom3775a202013-08-06 15:48:36 +05303847/**
3848 * pci_wait_for_pending_transaction - waits for pending transaction
3849 * @dev: the PCI device to operate on
3850 *
3851 * Return 0 if transaction is pending 1 otherwise.
3852 */
3853int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003854{
Alex Williamson157e8762013-12-17 16:43:39 -07003855 if (!pci_is_pcie(dev))
3856 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003857
Gavin Shand0b4cc42014-05-19 13:06:46 +10003858 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3859 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303860}
3861EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003862
Alex Williamson5adecf82016-02-22 13:05:48 -07003863/*
3864 * We should only need to wait 100ms after FLR, but some devices take longer.
3865 * Wait for up to 1000ms for config space to return something other than -1.
3866 * Intel IGD requires this when an LCD panel is attached. We read the 2nd
3867 * dword because VFs don't implement the 1st dword.
3868 */
3869static void pci_flr_wait(struct pci_dev *dev)
3870{
3871 int i = 0;
3872 u32 id;
3873
3874 do {
3875 msleep(100);
3876 pci_read_config_dword(dev, PCI_COMMAND, &id);
3877 } while (i++ < 10 && id == ~0);
3878
3879 if (id == ~0)
3880 dev_warn(&dev->dev, "Failed to return from FLR\n");
3881 else if (i > 1)
3882 dev_info(&dev->dev, "Required additional %dms to return from FLR\n",
3883 (i - 1) * 100);
3884}
3885
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003886/**
3887 * pcie_has_flr - check if a device supports function level resets
3888 * @dev: device to check
3889 *
3890 * Returns true if the device advertises support for PCIe function level
3891 * resets.
3892 */
3893static bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05303894{
3895 u32 cap;
3896
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003897 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003898 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003899
Casey Leedom3775a202013-08-06 15:48:36 +05303900 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003901 return cap & PCI_EXP_DEVCAP_FLR;
3902}
Casey Leedom3775a202013-08-06 15:48:36 +05303903
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003904/**
3905 * pcie_flr - initiate a PCIe function level reset
3906 * @dev: device to reset
3907 *
3908 * Initiate a function level reset on @dev. The caller should ensure the
3909 * device supports FLR before calling this function, e.g. by using the
3910 * pcie_has_flr() helper.
3911 */
3912void pcie_flr(struct pci_dev *dev)
3913{
Casey Leedom3775a202013-08-06 15:48:36 +05303914 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003915 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303916
Jiang Liu59875ae2012-07-24 17:20:06 +08003917 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003918 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003919}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003920EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08003921
Yu Zhao8c1c6992009-06-13 15:52:13 +08003922static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003923{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003924 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003925 u8 cap;
3926
Yu Zhao8c1c6992009-06-13 15:52:13 +08003927 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3928 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003929 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003930
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003931 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
3932 return -ENOTTY;
3933
Yu Zhao8c1c6992009-06-13 15:52:13 +08003934 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003935 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3936 return -ENOTTY;
3937
3938 if (probe)
3939 return 0;
3940
Alex Williamsond066c942014-06-17 15:40:13 -06003941 /*
3942 * Wait for Transaction Pending bit to clear. A word-aligned test
3943 * is used, so we use the conrol offset rather than status and shift
3944 * the test bit to match.
3945 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003946 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003947 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003948 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003949
Yu Zhao8c1c6992009-06-13 15:52:13 +08003950 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003951 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08003952 return 0;
3953}
3954
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003955/**
3956 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3957 * @dev: Device to reset.
3958 * @probe: If set, only check if the device can be reset this way.
3959 *
3960 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3961 * unset, it will be reinitialized internally when going from PCI_D3hot to
3962 * PCI_D0. If that's the case and the device is not in a low-power state
3963 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3964 *
3965 * NOTE: This causes the caller to sleep for twice the device power transition
3966 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003967 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003968 * Moreover, only devices in D0 can be reset by this function.
3969 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003970static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003971{
Yu Zhaof85876b2009-06-13 15:52:14 +08003972 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003973
Alex Williamson51e53732014-11-21 11:24:08 -07003974 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003975 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003976
Yu Zhaof85876b2009-06-13 15:52:14 +08003977 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3978 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3979 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003980
Yu Zhaof85876b2009-06-13 15:52:14 +08003981 if (probe)
3982 return 0;
3983
3984 if (dev->current_state != PCI_D0)
3985 return -EINVAL;
3986
3987 csr &= ~PCI_PM_CTRL_STATE_MASK;
3988 csr |= PCI_D3hot;
3989 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003990 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003991
3992 csr &= ~PCI_PM_CTRL_STATE_MASK;
3993 csr |= PCI_D0;
3994 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003995 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003996
3997 return 0;
3998}
3999
Gavin Shan9e330022014-06-19 17:22:44 +10004000void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004001{
4002 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004003
4004 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4005 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4006 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004007 /*
4008 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004009 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004010 */
4011 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004012
4013 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4014 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004015
4016 /*
4017 * Trhfa for conventional PCI is 2^25 clock cycles.
4018 * Assuming a minimum 33MHz clock this results in a 1s
4019 * delay before we can consider subordinate devices to
4020 * be re-initialized. PCIe has some ways to shorten this,
4021 * but we don't make use of them yet.
4022 */
4023 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004024}
Gavin Shand92a2082014-04-24 18:00:24 +10004025
Gavin Shan9e330022014-06-19 17:22:44 +10004026void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4027{
4028 pci_reset_secondary_bus(dev);
4029}
4030
Gavin Shand92a2082014-04-24 18:00:24 +10004031/**
4032 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
4033 * @dev: Bridge device
4034 *
4035 * Use the bridge control register to assert reset on the secondary bus.
4036 * Devices on the secondary bus are left in power-on state.
4037 */
4038void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
4039{
4040 pcibios_reset_secondary_bus(dev);
4041}
Alex Williamson64e86742013-08-08 14:09:24 -06004042EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
4043
4044static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4045{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004046 struct pci_dev *pdev;
4047
Alex Williamsonf331a852015-01-15 18:16:04 -06004048 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4049 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004050 return -ENOTTY;
4051
4052 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4053 if (pdev != dev)
4054 return -ENOTTY;
4055
4056 if (probe)
4057 return 0;
4058
Alex Williamson64e86742013-08-08 14:09:24 -06004059 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004060
4061 return 0;
4062}
4063
Alex Williamson608c3882013-08-08 14:09:43 -06004064static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4065{
4066 int rc = -ENOTTY;
4067
4068 if (!hotplug || !try_module_get(hotplug->ops->owner))
4069 return rc;
4070
4071 if (hotplug->ops->reset_slot)
4072 rc = hotplug->ops->reset_slot(hotplug, probe);
4073
4074 module_put(hotplug->ops->owner);
4075
4076 return rc;
4077}
4078
4079static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4080{
4081 struct pci_dev *pdev;
4082
Alex Williamsonf331a852015-01-15 18:16:04 -06004083 if (dev->subordinate || !dev->slot ||
4084 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004085 return -ENOTTY;
4086
4087 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4088 if (pdev != dev && pdev->slot == dev->slot)
4089 return -ENOTTY;
4090
4091 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4092}
4093
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004094static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004095{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004096 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004097
Yu Zhao8c1c6992009-06-13 15:52:13 +08004098 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08004099
Dexuan Cuib9c3b262009-12-07 13:03:21 +08004100 rc = pci_dev_specific_reset(dev, probe);
4101 if (rc != -ENOTTY)
4102 goto done;
4103
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004104 if (pcie_has_flr(dev)) {
4105 if (!probe)
4106 pcie_flr(dev);
4107 rc = 0;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004108 goto done;
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004109 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08004110
4111 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08004112 if (rc != -ENOTTY)
4113 goto done;
4114
4115 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004116 if (rc != -ENOTTY)
4117 goto done;
4118
Alex Williamson608c3882013-08-08 14:09:43 -06004119 rc = pci_dev_reset_slot_function(dev, probe);
4120 if (rc != -ENOTTY)
4121 goto done;
4122
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004123 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08004124done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004125 return rc;
4126}
4127
Alex Williamson77cb9852013-08-08 14:09:49 -06004128static void pci_dev_lock(struct pci_dev *dev)
4129{
4130 pci_cfg_access_lock(dev);
4131 /* block PM suspend, driver probe, etc. */
4132 device_lock(&dev->dev);
4133}
4134
Alex Williamson61cf16d2013-12-16 15:14:31 -07004135/* Return 1 on successful lock, 0 on contention */
4136static int pci_dev_trylock(struct pci_dev *dev)
4137{
4138 if (pci_cfg_access_trylock(dev)) {
4139 if (device_trylock(&dev->dev))
4140 return 1;
4141 pci_cfg_access_unlock(dev);
4142 }
4143
4144 return 0;
4145}
4146
Alex Williamson77cb9852013-08-08 14:09:49 -06004147static void pci_dev_unlock(struct pci_dev *dev)
4148{
4149 device_unlock(&dev->dev);
4150 pci_cfg_access_unlock(dev);
4151}
4152
Keith Busch3ebe7f92014-05-02 10:40:42 -06004153/**
4154 * pci_reset_notify - notify device driver of reset
4155 * @dev: device to be notified of reset
4156 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
4157 * completed
4158 *
4159 * Must be called prior to device access being disabled and after device
4160 * access is restored.
4161 */
4162static void pci_reset_notify(struct pci_dev *dev, bool prepare)
4163{
4164 const struct pci_error_handlers *err_handler =
4165 dev->driver ? dev->driver->err_handler : NULL;
4166 if (err_handler && err_handler->reset_notify)
4167 err_handler->reset_notify(dev, prepare);
4168}
4169
Alex Williamson77cb9852013-08-08 14:09:49 -06004170static void pci_dev_save_and_disable(struct pci_dev *dev)
4171{
Keith Busch3ebe7f92014-05-02 10:40:42 -06004172 pci_reset_notify(dev, true);
4173
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004174 /*
4175 * Wake-up device prior to save. PM registers default to D0 after
4176 * reset and a simple register restore doesn't reliably return
4177 * to a non-D0 state anyway.
4178 */
4179 pci_set_power_state(dev, PCI_D0);
4180
Alex Williamson77cb9852013-08-08 14:09:49 -06004181 pci_save_state(dev);
4182 /*
4183 * Disable the device by clearing the Command register, except for
4184 * INTx-disable which is set. This not only disables MMIO and I/O port
4185 * BARs, but also prevents the device from being Bus Master, preventing
4186 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4187 * compliant devices, INTx-disable prevents legacy interrupts.
4188 */
4189 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4190}
4191
4192static void pci_dev_restore(struct pci_dev *dev)
4193{
4194 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004195 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06004196}
4197
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004198static int pci_dev_reset(struct pci_dev *dev, int probe)
4199{
4200 int rc;
4201
Alex Williamson77cb9852013-08-08 14:09:49 -06004202 if (!probe)
4203 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004204
4205 rc = __pci_dev_reset(dev, probe);
4206
Alex Williamson77cb9852013-08-08 14:09:49 -06004207 if (!probe)
4208 pci_dev_unlock(dev);
4209
Yu Zhao8c1c6992009-06-13 15:52:13 +08004210 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004211}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004212
Sheng Yang8dd7f802008-10-21 17:38:25 +08004213/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004214 * __pci_reset_function - reset a PCI device function
4215 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004216 *
4217 * Some devices allow an individual function to be reset without affecting
4218 * other functions in the same device. The PCI device must be responsive
4219 * to PCI config space in order to use this function.
4220 *
4221 * The device function is presumed to be unused when this function is called.
4222 * Resetting the device will make the contents of PCI configuration space
4223 * random, so any caller of this must be prepared to reinitialise the
4224 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4225 * etc.
4226 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004227 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004228 * device doesn't support resetting a single function.
4229 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08004230int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004231{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004232 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004233}
Yu Zhao8c1c6992009-06-13 15:52:13 +08004234EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004235
4236/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004237 * __pci_reset_function_locked - reset a PCI device function while holding
4238 * the @dev mutex lock.
4239 * @dev: PCI device to reset
4240 *
4241 * Some devices allow an individual function to be reset without affecting
4242 * other functions in the same device. The PCI device must be responsive
4243 * to PCI config space in order to use this function.
4244 *
4245 * The device function is presumed to be unused and the caller is holding
4246 * the device mutex lock when this function is called.
4247 * Resetting the device will make the contents of PCI configuration space
4248 * random, so any caller of this must be prepared to reinitialise the
4249 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4250 * etc.
4251 *
4252 * Returns 0 if the device function was successfully reset or negative if the
4253 * device doesn't support resetting a single function.
4254 */
4255int __pci_reset_function_locked(struct pci_dev *dev)
4256{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004257 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004258}
4259EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4260
4261/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004262 * pci_probe_reset_function - check whether the device can be safely reset
4263 * @dev: PCI device to reset
4264 *
4265 * Some devices allow an individual function to be reset without affecting
4266 * other functions in the same device. The PCI device must be responsive
4267 * to PCI config space in order to use this function.
4268 *
4269 * Returns 0 if the device function can be reset or negative if the
4270 * device doesn't support resetting a single function.
4271 */
4272int pci_probe_reset_function(struct pci_dev *dev)
4273{
4274 return pci_dev_reset(dev, 1);
4275}
4276
4277/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004278 * pci_reset_function - quiesce and reset a PCI device function
4279 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004280 *
4281 * Some devices allow an individual function to be reset without affecting
4282 * other functions in the same device. The PCI device must be responsive
4283 * to PCI config space in order to use this function.
4284 *
4285 * This function does not just reset the PCI portion of a device, but
4286 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08004287 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08004288 * over the reset.
4289 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004290 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004291 * device doesn't support resetting a single function.
4292 */
4293int pci_reset_function(struct pci_dev *dev)
4294{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004295 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004296
Yu Zhao8c1c6992009-06-13 15:52:13 +08004297 rc = pci_dev_reset(dev, 1);
4298 if (rc)
4299 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004300
Alex Williamson77cb9852013-08-08 14:09:49 -06004301 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004302
Yu Zhao8c1c6992009-06-13 15:52:13 +08004303 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004304
Alex Williamson77cb9852013-08-08 14:09:49 -06004305 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004306
Yu Zhao8c1c6992009-06-13 15:52:13 +08004307 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004308}
4309EXPORT_SYMBOL_GPL(pci_reset_function);
4310
Alex Williamson61cf16d2013-12-16 15:14:31 -07004311/**
4312 * pci_try_reset_function - quiesce and reset a PCI device function
4313 * @dev: PCI device to reset
4314 *
4315 * Same as above, except return -EAGAIN if unable to lock device.
4316 */
4317int pci_try_reset_function(struct pci_dev *dev)
4318{
4319 int rc;
4320
4321 rc = pci_dev_reset(dev, 1);
4322 if (rc)
4323 return rc;
4324
4325 pci_dev_save_and_disable(dev);
4326
4327 if (pci_dev_trylock(dev)) {
4328 rc = __pci_dev_reset(dev, 0);
4329 pci_dev_unlock(dev);
4330 } else
4331 rc = -EAGAIN;
4332
4333 pci_dev_restore(dev);
4334
4335 return rc;
4336}
4337EXPORT_SYMBOL_GPL(pci_try_reset_function);
4338
Alex Williamsonf331a852015-01-15 18:16:04 -06004339/* Do any devices on or below this bus prevent a bus reset? */
4340static bool pci_bus_resetable(struct pci_bus *bus)
4341{
4342 struct pci_dev *dev;
4343
4344 list_for_each_entry(dev, &bus->devices, bus_list) {
4345 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4346 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4347 return false;
4348 }
4349
4350 return true;
4351}
4352
Alex Williamson090a3c52013-08-08 14:09:55 -06004353/* Lock devices from the top of the tree down */
4354static void pci_bus_lock(struct pci_bus *bus)
4355{
4356 struct pci_dev *dev;
4357
4358 list_for_each_entry(dev, &bus->devices, bus_list) {
4359 pci_dev_lock(dev);
4360 if (dev->subordinate)
4361 pci_bus_lock(dev->subordinate);
4362 }
4363}
4364
4365/* Unlock devices from the bottom of the tree up */
4366static void pci_bus_unlock(struct pci_bus *bus)
4367{
4368 struct pci_dev *dev;
4369
4370 list_for_each_entry(dev, &bus->devices, bus_list) {
4371 if (dev->subordinate)
4372 pci_bus_unlock(dev->subordinate);
4373 pci_dev_unlock(dev);
4374 }
4375}
4376
Alex Williamson61cf16d2013-12-16 15:14:31 -07004377/* Return 1 on successful lock, 0 on contention */
4378static int pci_bus_trylock(struct pci_bus *bus)
4379{
4380 struct pci_dev *dev;
4381
4382 list_for_each_entry(dev, &bus->devices, bus_list) {
4383 if (!pci_dev_trylock(dev))
4384 goto unlock;
4385 if (dev->subordinate) {
4386 if (!pci_bus_trylock(dev->subordinate)) {
4387 pci_dev_unlock(dev);
4388 goto unlock;
4389 }
4390 }
4391 }
4392 return 1;
4393
4394unlock:
4395 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4396 if (dev->subordinate)
4397 pci_bus_unlock(dev->subordinate);
4398 pci_dev_unlock(dev);
4399 }
4400 return 0;
4401}
4402
Alex Williamsonf331a852015-01-15 18:16:04 -06004403/* Do any devices on or below this slot prevent a bus reset? */
4404static bool pci_slot_resetable(struct pci_slot *slot)
4405{
4406 struct pci_dev *dev;
4407
4408 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4409 if (!dev->slot || dev->slot != slot)
4410 continue;
4411 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4412 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4413 return false;
4414 }
4415
4416 return true;
4417}
4418
Alex Williamson090a3c52013-08-08 14:09:55 -06004419/* Lock devices from the top of the tree down */
4420static void pci_slot_lock(struct pci_slot *slot)
4421{
4422 struct pci_dev *dev;
4423
4424 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4425 if (!dev->slot || dev->slot != slot)
4426 continue;
4427 pci_dev_lock(dev);
4428 if (dev->subordinate)
4429 pci_bus_lock(dev->subordinate);
4430 }
4431}
4432
4433/* Unlock devices from the bottom of the tree up */
4434static void pci_slot_unlock(struct pci_slot *slot)
4435{
4436 struct pci_dev *dev;
4437
4438 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4439 if (!dev->slot || dev->slot != slot)
4440 continue;
4441 if (dev->subordinate)
4442 pci_bus_unlock(dev->subordinate);
4443 pci_dev_unlock(dev);
4444 }
4445}
4446
Alex Williamson61cf16d2013-12-16 15:14:31 -07004447/* Return 1 on successful lock, 0 on contention */
4448static int pci_slot_trylock(struct pci_slot *slot)
4449{
4450 struct pci_dev *dev;
4451
4452 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4453 if (!dev->slot || dev->slot != slot)
4454 continue;
4455 if (!pci_dev_trylock(dev))
4456 goto unlock;
4457 if (dev->subordinate) {
4458 if (!pci_bus_trylock(dev->subordinate)) {
4459 pci_dev_unlock(dev);
4460 goto unlock;
4461 }
4462 }
4463 }
4464 return 1;
4465
4466unlock:
4467 list_for_each_entry_continue_reverse(dev,
4468 &slot->bus->devices, bus_list) {
4469 if (!dev->slot || dev->slot != slot)
4470 continue;
4471 if (dev->subordinate)
4472 pci_bus_unlock(dev->subordinate);
4473 pci_dev_unlock(dev);
4474 }
4475 return 0;
4476}
4477
Alex Williamson090a3c52013-08-08 14:09:55 -06004478/* Save and disable devices from the top of the tree down */
4479static void pci_bus_save_and_disable(struct pci_bus *bus)
4480{
4481 struct pci_dev *dev;
4482
4483 list_for_each_entry(dev, &bus->devices, bus_list) {
4484 pci_dev_save_and_disable(dev);
4485 if (dev->subordinate)
4486 pci_bus_save_and_disable(dev->subordinate);
4487 }
4488}
4489
4490/*
4491 * Restore devices from top of the tree down - parent bridges need to be
4492 * restored before we can get to subordinate devices.
4493 */
4494static void pci_bus_restore(struct pci_bus *bus)
4495{
4496 struct pci_dev *dev;
4497
4498 list_for_each_entry(dev, &bus->devices, bus_list) {
4499 pci_dev_restore(dev);
4500 if (dev->subordinate)
4501 pci_bus_restore(dev->subordinate);
4502 }
4503}
4504
4505/* Save and disable devices from the top of the tree down */
4506static void pci_slot_save_and_disable(struct pci_slot *slot)
4507{
4508 struct pci_dev *dev;
4509
4510 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4511 if (!dev->slot || dev->slot != slot)
4512 continue;
4513 pci_dev_save_and_disable(dev);
4514 if (dev->subordinate)
4515 pci_bus_save_and_disable(dev->subordinate);
4516 }
4517}
4518
4519/*
4520 * Restore devices from top of the tree down - parent bridges need to be
4521 * restored before we can get to subordinate devices.
4522 */
4523static void pci_slot_restore(struct pci_slot *slot)
4524{
4525 struct pci_dev *dev;
4526
4527 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4528 if (!dev->slot || dev->slot != slot)
4529 continue;
4530 pci_dev_restore(dev);
4531 if (dev->subordinate)
4532 pci_bus_restore(dev->subordinate);
4533 }
4534}
4535
4536static int pci_slot_reset(struct pci_slot *slot, int probe)
4537{
4538 int rc;
4539
Alex Williamsonf331a852015-01-15 18:16:04 -06004540 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004541 return -ENOTTY;
4542
4543 if (!probe)
4544 pci_slot_lock(slot);
4545
4546 might_sleep();
4547
4548 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4549
4550 if (!probe)
4551 pci_slot_unlock(slot);
4552
4553 return rc;
4554}
4555
4556/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004557 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4558 * @slot: PCI slot to probe
4559 *
4560 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4561 */
4562int pci_probe_reset_slot(struct pci_slot *slot)
4563{
4564 return pci_slot_reset(slot, 1);
4565}
4566EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4567
4568/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004569 * pci_reset_slot - reset a PCI slot
4570 * @slot: PCI slot to reset
4571 *
4572 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4573 * independent of other slots. For instance, some slots may support slot power
4574 * control. In the case of a 1:1 bus to slot architecture, this function may
4575 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4576 * Generally a slot reset should be attempted before a bus reset. All of the
4577 * function of the slot and any subordinate buses behind the slot are reset
4578 * through this function. PCI config space of all devices in the slot and
4579 * behind the slot is saved before and restored after reset.
4580 *
4581 * Return 0 on success, non-zero on error.
4582 */
4583int pci_reset_slot(struct pci_slot *slot)
4584{
4585 int rc;
4586
4587 rc = pci_slot_reset(slot, 1);
4588 if (rc)
4589 return rc;
4590
4591 pci_slot_save_and_disable(slot);
4592
4593 rc = pci_slot_reset(slot, 0);
4594
4595 pci_slot_restore(slot);
4596
4597 return rc;
4598}
4599EXPORT_SYMBOL_GPL(pci_reset_slot);
4600
Alex Williamson61cf16d2013-12-16 15:14:31 -07004601/**
4602 * pci_try_reset_slot - Try to reset a PCI slot
4603 * @slot: PCI slot to reset
4604 *
4605 * Same as above except return -EAGAIN if the slot cannot be locked
4606 */
4607int pci_try_reset_slot(struct pci_slot *slot)
4608{
4609 int rc;
4610
4611 rc = pci_slot_reset(slot, 1);
4612 if (rc)
4613 return rc;
4614
4615 pci_slot_save_and_disable(slot);
4616
4617 if (pci_slot_trylock(slot)) {
4618 might_sleep();
4619 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4620 pci_slot_unlock(slot);
4621 } else
4622 rc = -EAGAIN;
4623
4624 pci_slot_restore(slot);
4625
4626 return rc;
4627}
4628EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4629
Alex Williamson090a3c52013-08-08 14:09:55 -06004630static int pci_bus_reset(struct pci_bus *bus, int probe)
4631{
Alex Williamsonf331a852015-01-15 18:16:04 -06004632 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004633 return -ENOTTY;
4634
4635 if (probe)
4636 return 0;
4637
4638 pci_bus_lock(bus);
4639
4640 might_sleep();
4641
4642 pci_reset_bridge_secondary_bus(bus->self);
4643
4644 pci_bus_unlock(bus);
4645
4646 return 0;
4647}
4648
4649/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004650 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4651 * @bus: PCI bus to probe
4652 *
4653 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4654 */
4655int pci_probe_reset_bus(struct pci_bus *bus)
4656{
4657 return pci_bus_reset(bus, 1);
4658}
4659EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4660
4661/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004662 * pci_reset_bus - reset a PCI bus
4663 * @bus: top level PCI bus to reset
4664 *
4665 * Do a bus reset on the given bus and any subordinate buses, saving
4666 * and restoring state of all devices.
4667 *
4668 * Return 0 on success, non-zero on error.
4669 */
4670int pci_reset_bus(struct pci_bus *bus)
4671{
4672 int rc;
4673
4674 rc = pci_bus_reset(bus, 1);
4675 if (rc)
4676 return rc;
4677
4678 pci_bus_save_and_disable(bus);
4679
4680 rc = pci_bus_reset(bus, 0);
4681
4682 pci_bus_restore(bus);
4683
4684 return rc;
4685}
4686EXPORT_SYMBOL_GPL(pci_reset_bus);
4687
Sheng Yang8dd7f802008-10-21 17:38:25 +08004688/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004689 * pci_try_reset_bus - Try to reset a PCI bus
4690 * @bus: top level PCI bus to reset
4691 *
4692 * Same as above except return -EAGAIN if the bus cannot be locked
4693 */
4694int pci_try_reset_bus(struct pci_bus *bus)
4695{
4696 int rc;
4697
4698 rc = pci_bus_reset(bus, 1);
4699 if (rc)
4700 return rc;
4701
4702 pci_bus_save_and_disable(bus);
4703
4704 if (pci_bus_trylock(bus)) {
4705 might_sleep();
4706 pci_reset_bridge_secondary_bus(bus->self);
4707 pci_bus_unlock(bus);
4708 } else
4709 rc = -EAGAIN;
4710
4711 pci_bus_restore(bus);
4712
4713 return rc;
4714}
4715EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4716
4717/**
Peter Orubad556ad42007-05-15 13:59:13 +02004718 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4719 * @dev: PCI device to query
4720 *
4721 * Returns mmrbc: maximum designed memory read count in bytes
4722 * or appropriate error value.
4723 */
4724int pcix_get_max_mmrbc(struct pci_dev *dev)
4725{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004726 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004727 u32 stat;
4728
4729 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4730 if (!cap)
4731 return -EINVAL;
4732
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004733 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004734 return -EINVAL;
4735
Dean Nelson25daeb52010-03-09 22:26:40 -05004736 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004737}
4738EXPORT_SYMBOL(pcix_get_max_mmrbc);
4739
4740/**
4741 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4742 * @dev: PCI device to query
4743 *
4744 * Returns mmrbc: maximum memory read count in bytes
4745 * or appropriate error value.
4746 */
4747int pcix_get_mmrbc(struct pci_dev *dev)
4748{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004749 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004750 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004751
4752 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4753 if (!cap)
4754 return -EINVAL;
4755
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004756 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4757 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004758
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004759 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004760}
4761EXPORT_SYMBOL(pcix_get_mmrbc);
4762
4763/**
4764 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4765 * @dev: PCI device to query
4766 * @mmrbc: maximum memory read count in bytes
4767 * valid values are 512, 1024, 2048, 4096
4768 *
4769 * If possible sets maximum memory read byte count, some bridges have erratas
4770 * that prevent this.
4771 */
4772int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4773{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004774 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004775 u32 stat, v, o;
4776 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004777
vignesh babu229f5af2007-08-13 18:23:14 +05304778 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004779 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004780
4781 v = ffs(mmrbc) - 10;
4782
4783 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4784 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004785 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004786
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004787 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4788 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004789
4790 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4791 return -E2BIG;
4792
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004793 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4794 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004795
4796 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4797 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004798 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004799 return -EIO;
4800
4801 cmd &= ~PCI_X_CMD_MAX_READ;
4802 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004803 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4804 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004805 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004806 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004807}
4808EXPORT_SYMBOL(pcix_set_mmrbc);
4809
4810/**
4811 * pcie_get_readrq - get PCI Express read request size
4812 * @dev: PCI device to query
4813 *
4814 * Returns maximum memory read request in bytes
4815 * or appropriate error value.
4816 */
4817int pcie_get_readrq(struct pci_dev *dev)
4818{
Peter Orubad556ad42007-05-15 13:59:13 +02004819 u16 ctl;
4820
Jiang Liu59875ae2012-07-24 17:20:06 +08004821 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004822
Jiang Liu59875ae2012-07-24 17:20:06 +08004823 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004824}
4825EXPORT_SYMBOL(pcie_get_readrq);
4826
4827/**
4828 * pcie_set_readrq - set PCI Express maximum memory read request
4829 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07004830 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004831 * valid values are 128, 256, 512, 1024, 2048, 4096
4832 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004833 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004834 */
4835int pcie_set_readrq(struct pci_dev *dev, int rq)
4836{
Jiang Liu59875ae2012-07-24 17:20:06 +08004837 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004838
vignesh babu229f5af2007-08-13 18:23:14 +05304839 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004840 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004841
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004842 /*
4843 * If using the "performance" PCIe config, we clamp the
4844 * read rq size to the max packet size to prevent the
4845 * host bridge generating requests larger than we can
4846 * cope with
4847 */
4848 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4849 int mps = pcie_get_mps(dev);
4850
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004851 if (mps < rq)
4852 rq = mps;
4853 }
4854
4855 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004856
Jiang Liu59875ae2012-07-24 17:20:06 +08004857 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4858 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004859}
4860EXPORT_SYMBOL(pcie_set_readrq);
4861
4862/**
Jon Masonb03e7492011-07-20 15:20:54 -05004863 * pcie_get_mps - get PCI Express maximum payload size
4864 * @dev: PCI device to query
4865 *
4866 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004867 */
4868int pcie_get_mps(struct pci_dev *dev)
4869{
Jon Masonb03e7492011-07-20 15:20:54 -05004870 u16 ctl;
4871
Jiang Liu59875ae2012-07-24 17:20:06 +08004872 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004873
Jiang Liu59875ae2012-07-24 17:20:06 +08004874 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004875}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004876EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004877
4878/**
4879 * pcie_set_mps - set PCI Express maximum payload size
4880 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004881 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004882 * valid values are 128, 256, 512, 1024, 2048, 4096
4883 *
4884 * If possible sets maximum payload size
4885 */
4886int pcie_set_mps(struct pci_dev *dev, int mps)
4887{
Jiang Liu59875ae2012-07-24 17:20:06 +08004888 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004889
4890 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004891 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004892
4893 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004894 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004895 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004896 v <<= 5;
4897
Jiang Liu59875ae2012-07-24 17:20:06 +08004898 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4899 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004900}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004901EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004902
4903/**
Jacob Keller81377c82013-07-31 06:53:26 +00004904 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4905 * @dev: PCI device to query
4906 * @speed: storage for minimum speed
4907 * @width: storage for minimum width
4908 *
4909 * This function will walk up the PCI device chain and determine the minimum
4910 * link width and speed of the device.
4911 */
4912int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4913 enum pcie_link_width *width)
4914{
4915 int ret;
4916
4917 *speed = PCI_SPEED_UNKNOWN;
4918 *width = PCIE_LNK_WIDTH_UNKNOWN;
4919
4920 while (dev) {
4921 u16 lnksta;
4922 enum pci_bus_speed next_speed;
4923 enum pcie_link_width next_width;
4924
4925 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4926 if (ret)
4927 return ret;
4928
4929 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4930 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4931 PCI_EXP_LNKSTA_NLW_SHIFT;
4932
4933 if (next_speed < *speed)
4934 *speed = next_speed;
4935
4936 if (next_width < *width)
4937 *width = next_width;
4938
4939 dev = dev->bus->self;
4940 }
4941
4942 return 0;
4943}
4944EXPORT_SYMBOL(pcie_get_minimum_link);
4945
4946/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004947 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004948 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004949 * @flags: resource type mask to be selected
4950 *
4951 * This helper routine makes bar mask from the type of resource.
4952 */
4953int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4954{
4955 int i, bars = 0;
4956 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4957 if (pci_resource_flags(dev, i) & flags)
4958 bars |= (1 << i);
4959 return bars;
4960}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004961EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004962
Mike Travis95a8b6e2010-02-02 14:38:13 -08004963/* Some architectures require additional programming to enable VGA */
4964static arch_set_vga_state_t arch_set_vga_state;
4965
4966void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4967{
4968 arch_set_vga_state = func; /* NULL disables */
4969}
4970
4971static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004972 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004973{
4974 if (arch_set_vga_state)
4975 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004976 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004977 return 0;
4978}
4979
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004980/**
4981 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004982 * @dev: the PCI device
4983 * @decode: true = enable decoding, false = disable decoding
4984 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004985 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004986 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004987 */
4988int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004989 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004990{
4991 struct pci_bus *bus;
4992 struct pci_dev *bridge;
4993 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004994 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004995
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004996 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004997
Mike Travis95a8b6e2010-02-02 14:38:13 -08004998 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004999 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005000 if (rc)
5001 return rc;
5002
Dave Airlie3448a192010-06-01 15:32:24 +10005003 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5004 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5005 if (decode == true)
5006 cmd |= command_bits;
5007 else
5008 cmd &= ~command_bits;
5009 pci_write_config_word(dev, PCI_COMMAND, cmd);
5010 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005011
Dave Airlie3448a192010-06-01 15:32:24 +10005012 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005013 return 0;
5014
5015 bus = dev->bus;
5016 while (bus) {
5017 bridge = bus->self;
5018 if (bridge) {
5019 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5020 &cmd);
5021 if (decode == true)
5022 cmd |= PCI_BRIDGE_CTL_VGA;
5023 else
5024 cmd &= ~PCI_BRIDGE_CTL_VGA;
5025 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5026 cmd);
5027 }
5028 bus = bus->parent;
5029 }
5030 return 0;
5031}
5032
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005033/**
5034 * pci_add_dma_alias - Add a DMA devfn alias for a device
5035 * @dev: the PCI device for which alias is added
5036 * @devfn: alias slot and function
5037 *
5038 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
5039 * It should be called early, preferably as PCI fixup header quirk.
5040 */
5041void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5042{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005043 if (!dev->dma_alias_mask)
5044 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5045 sizeof(long), GFP_KERNEL);
5046 if (!dev->dma_alias_mask) {
5047 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
5048 return;
5049 }
5050
5051 set_bit(devfn, dev->dma_alias_mask);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005052 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
5053 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005054}
5055
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005056bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5057{
5058 return (dev1->dma_alias_mask &&
5059 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5060 (dev2->dma_alias_mask &&
5061 test_bit(dev1->devfn, dev2->dma_alias_mask));
5062}
5063
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005064bool pci_device_is_present(struct pci_dev *pdev)
5065{
5066 u32 v;
5067
Keith Buschfe2bd752017-03-29 22:49:17 -05005068 if (pci_dev_is_disconnected(pdev))
5069 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005070 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5071}
5072EXPORT_SYMBOL_GPL(pci_device_is_present);
5073
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005074void pci_ignore_hotplug(struct pci_dev *dev)
5075{
5076 struct pci_dev *bridge = dev->bus->self;
5077
5078 dev->ignore_hotplug = 1;
5079 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5080 if (bridge)
5081 bridge->ignore_hotplug = 1;
5082}
5083EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5084
Yongji Xie0a701aa2017-04-10 19:58:12 +08005085resource_size_t __weak pcibios_default_alignment(void)
5086{
5087 return 0;
5088}
5089
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005090#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5091static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005092static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005093
5094/**
5095 * pci_specified_resource_alignment - get resource alignment specified by user.
5096 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08005097 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005098 *
5099 * RETURNS: Resource alignment if it is specified.
5100 * Zero if it is not specified.
5101 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005102static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5103 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005104{
5105 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005106 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005107 resource_size_t align = pcibios_default_alignment();
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005108 char *p;
5109
5110 spin_lock(&resource_alignment_lock);
5111 p = resource_alignment_param;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005112 if (!*p && !align)
Yongji Xief0b99f72016-09-13 17:00:31 +08005113 goto out;
5114 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08005115 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08005116 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5117 goto out;
5118 }
5119
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005120 while (*p) {
5121 count = 0;
5122 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5123 p[count] == '@') {
5124 p += count + 1;
5125 } else {
5126 align_order = -1;
5127 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005128 if (strncmp(p, "pci:", 4) == 0) {
5129 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5130 p += 4;
5131 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5132 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5133 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5134 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5135 p);
5136 break;
5137 }
5138 subsystem_vendor = subsystem_device = 0;
5139 }
5140 p += count;
5141 if ((!vendor || (vendor == dev->vendor)) &&
5142 (!device || (device == dev->device)) &&
5143 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5144 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005145 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005146 if (align_order == -1)
5147 align = PAGE_SIZE;
5148 else
5149 align = 1 << align_order;
5150 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005151 break;
5152 }
5153 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005154 else {
5155 if (sscanf(p, "%x:%x:%x.%x%n",
5156 &seg, &bus, &slot, &func, &count) != 4) {
5157 seg = 0;
5158 if (sscanf(p, "%x:%x.%x%n",
5159 &bus, &slot, &func, &count) != 3) {
5160 /* Invalid format */
5161 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5162 p);
5163 break;
5164 }
5165 }
5166 p += count;
5167 if (seg == pci_domain_nr(dev->bus) &&
5168 bus == dev->bus->number &&
5169 slot == PCI_SLOT(dev->devfn) &&
5170 func == PCI_FUNC(dev->devfn)) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005171 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005172 if (align_order == -1)
5173 align = PAGE_SIZE;
5174 else
5175 align = 1 << align_order;
5176 /* Found */
5177 break;
5178 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005179 }
5180 if (*p != ';' && *p != ',') {
5181 /* End of param or invalid format */
5182 break;
5183 }
5184 p++;
5185 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005186out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005187 spin_unlock(&resource_alignment_lock);
5188 return align;
5189}
5190
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005191static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08005192 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005193{
5194 struct resource *r = &dev->resource[bar];
5195 resource_size_t size;
5196
5197 if (!(r->flags & IORESOURCE_MEM))
5198 return;
5199
5200 if (r->flags & IORESOURCE_PCI_FIXED) {
5201 dev_info(&dev->dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
5202 bar, r, (unsigned long long)align);
5203 return;
5204 }
5205
5206 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005207 if (size >= align)
5208 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005209
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005210 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08005211 * Increase the alignment of the resource. There are two ways we
5212 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005213 *
Yongji Xiee3adec72017-04-10 19:58:14 +08005214 * 1) Increase the size of the resource. BARs are aligned on their
5215 * size, so when we reallocate space for this resource, we'll
5216 * allocate it with the larger alignment. This also prevents
5217 * assignment of any other BARs inside the alignment region, so
5218 * if we're requesting page alignment, this means no other BARs
5219 * will share the page.
5220 *
5221 * The disadvantage is that this makes the resource larger than
5222 * the hardware BAR, which may break drivers that compute things
5223 * based on the resource size, e.g., to find registers at a
5224 * fixed offset before the end of the BAR.
5225 *
5226 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5227 * set r->start to the desired alignment. By itself this
5228 * doesn't prevent other BARs being put inside the alignment
5229 * region, but if we realign *every* resource of every device in
5230 * the system, none of them will share an alignment region.
5231 *
5232 * When the user has requested alignment for only some devices via
5233 * the "pci=resource_alignment" argument, "resize" is true and we
5234 * use the first method. Otherwise we assume we're aligning all
5235 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005236 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005237
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005238 dev_info(&dev->dev, "BAR%d %pR: requesting alignment to %#llx\n",
5239 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005240
Yongji Xiee3adec72017-04-10 19:58:14 +08005241 if (resize) {
5242 r->start = 0;
5243 r->end = align - 1;
5244 } else {
5245 r->flags &= ~IORESOURCE_SIZEALIGN;
5246 r->flags |= IORESOURCE_STARTALIGN;
5247 r->start = align;
5248 r->end = r->start + size - 1;
5249 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005250 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005251}
5252
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005253/*
5254 * This function disables memory decoding and releases memory resources
5255 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5256 * It also rounds up size to specified alignment.
5257 * Later on, the kernel will assign page-aligned memory resource back
5258 * to the device.
5259 */
5260void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5261{
5262 int i;
5263 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005264 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005265 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08005266 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005267
Yongji Xie62d9a782016-09-13 17:00:32 +08005268 /*
5269 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5270 * 3.4.1.11. Their resources are allocated from the space
5271 * described by the VF BARx register in the PF's SR-IOV capability.
5272 * We can't influence their alignment here.
5273 */
5274 if (dev->is_virtfn)
5275 return;
5276
Yinghai Lu10c463a2012-03-18 22:46:26 -07005277 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08005278 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07005279 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005280 return;
5281
5282 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5283 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5284 dev_warn(&dev->dev,
5285 "Can't reassign resources to host bridge.\n");
5286 return;
5287 }
5288
5289 dev_info(&dev->dev,
5290 "Disabling memory decoding and releasing memory resources.\n");
5291 pci_read_config_word(dev, PCI_COMMAND, &command);
5292 command &= ~PCI_COMMAND_MEMORY;
5293 pci_write_config_word(dev, PCI_COMMAND, command);
5294
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005295 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08005296 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08005297
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005298 /*
5299 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005300 * to enable the kernel to reassign new resource
5301 * window later on.
5302 */
5303 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5304 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5305 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5306 r = &dev->resource[i];
5307 if (!(r->flags & IORESOURCE_MEM))
5308 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005309 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005310 r->end = resource_size(r) - 1;
5311 r->start = 0;
5312 }
5313 pci_disable_bridge_window(dev);
5314 }
5315}
5316
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005317static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005318{
5319 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5320 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5321 spin_lock(&resource_alignment_lock);
5322 strncpy(resource_alignment_param, buf, count);
5323 resource_alignment_param[count] = '\0';
5324 spin_unlock(&resource_alignment_lock);
5325 return count;
5326}
5327
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005328static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005329{
5330 size_t count;
5331 spin_lock(&resource_alignment_lock);
5332 count = snprintf(buf, size, "%s", resource_alignment_param);
5333 spin_unlock(&resource_alignment_lock);
5334 return count;
5335}
5336
5337static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5338{
5339 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5340}
5341
5342static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5343 const char *buf, size_t count)
5344{
5345 return pci_set_resource_alignment_param(buf, count);
5346}
5347
Ben Dooks21751a92016-06-09 11:42:13 +01005348static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005349 pci_resource_alignment_store);
5350
5351static int __init pci_resource_alignment_sysfs_init(void)
5352{
5353 return bus_create_file(&pci_bus_type,
5354 &bus_attr_resource_alignment);
5355}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005356late_initcall(pci_resource_alignment_sysfs_init);
5357
Bill Pemberton15856ad2012-11-21 15:35:00 -05005358static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005359{
5360#ifdef CONFIG_PCI_DOMAINS
5361 pci_domains_supported = 0;
5362#endif
5363}
5364
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005365#ifdef CONFIG_PCI_DOMAINS
5366static atomic_t __domain_nr = ATOMIC_INIT(-1);
5367
5368int pci_get_new_domain_nr(void)
5369{
5370 return atomic_inc_return(&__domain_nr);
5371}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005372
5373#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005374static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005375{
5376 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005377 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005378
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005379 if (parent)
5380 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005381 /*
5382 * Check DT domain and use_dt_domains values.
5383 *
5384 * If DT domain property is valid (domain >= 0) and
5385 * use_dt_domains != 0, the DT assignment is valid since this means
5386 * we have not previously allocated a domain number by using
5387 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5388 * 1, to indicate that we have just assigned a domain number from
5389 * DT.
5390 *
5391 * If DT domain property value is not valid (ie domain < 0), and we
5392 * have not previously assigned a domain number from DT
5393 * (use_dt_domains != 1) we should assign a domain number by
5394 * using the:
5395 *
5396 * pci_get_new_domain_nr()
5397 *
5398 * API and update the use_dt_domains value to keep track of method we
5399 * are using to assign domain numbers (use_dt_domains = 0).
5400 *
5401 * All other combinations imply we have a platform that is trying
5402 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5403 * which is a recipe for domain mishandling and it is prevented by
5404 * invalidating the domain value (domain = -1) and printing a
5405 * corresponding error.
5406 */
5407 if (domain >= 0 && use_dt_domains) {
5408 use_dt_domains = 1;
5409 } else if (domain < 0 && use_dt_domains != 1) {
5410 use_dt_domains = 0;
5411 domain = pci_get_new_domain_nr();
5412 } else {
5413 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
5414 parent->of_node->full_name);
5415 domain = -1;
5416 }
5417
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005418 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005419}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005420
5421int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5422{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005423 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5424 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005425}
5426#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005427#endif
5428
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005429/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005430 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005431 *
5432 * Returns 1 if we can access PCI extended config space (offsets
5433 * greater than 0xff). This is the default implementation. Architecture
5434 * implementations can override this.
5435 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005436int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005437{
5438 return 1;
5439}
5440
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005441void __weak pci_fixup_cardbus(struct pci_bus *bus)
5442{
5443}
5444EXPORT_SYMBOL(pci_fixup_cardbus);
5445
Al Viroad04d312008-11-22 17:37:14 +00005446static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447{
5448 while (str) {
5449 char *k = strchr(str, ',');
5450 if (k)
5451 *k++ = 0;
5452 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005453 if (!strcmp(str, "nomsi")) {
5454 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005455 } else if (!strcmp(str, "noaer")) {
5456 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005457 } else if (!strncmp(str, "realloc=", 8)) {
5458 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005459 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005460 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005461 } else if (!strcmp(str, "nodomains")) {
5462 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005463 } else if (!strncmp(str, "noari", 5)) {
5464 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005465 } else if (!strncmp(str, "cbiosize=", 9)) {
5466 pci_cardbus_io_size = memparse(str + 9, &str);
5467 } else if (!strncmp(str, "cbmemsize=", 10)) {
5468 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005469 } else if (!strncmp(str, "resource_alignment=", 19)) {
5470 pci_set_resource_alignment_param(str + 19,
5471 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005472 } else if (!strncmp(str, "ecrc=", 5)) {
5473 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005474 } else if (!strncmp(str, "hpiosize=", 9)) {
5475 pci_hotplug_io_size = memparse(str + 9, &str);
5476 } else if (!strncmp(str, "hpmemsize=", 10)) {
5477 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005478 } else if (!strncmp(str, "hpbussize=", 10)) {
5479 pci_hotplug_bus_size =
5480 simple_strtoul(str + 10, &str, 0);
5481 if (pci_hotplug_bus_size > 0xff)
5482 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005483 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5484 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005485 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5486 pcie_bus_config = PCIE_BUS_SAFE;
5487 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5488 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005489 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5490 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005491 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5492 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005493 } else {
5494 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5495 str);
5496 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005497 }
5498 str = k;
5499 }
Andi Kleen0637a702006-09-26 10:52:41 +02005500 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005501}
Andi Kleen0637a702006-09-26 10:52:41 +02005502early_param("pci", pci_setup);