blob: d017cec8a34a0d2e858a9d77799ff7631bcfd4ca [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
Tony Lindgren2a0b9652013-10-22 06:49:48 -070042#include <linux/of_irq.h>
NeilBrown9574f362012-07-30 10:30:26 +100043#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010044#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080045#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053046
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010047#include <dt-bindings/gpio/gpio.h>
48
Russell Kingf91b55a2012-10-06 10:50:58 +010049#define OMAP_MAX_HSUART_PORTS 6
50
Govindraj.R7c77c8d2012-04-03 19:12:34 +053051#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
52
53#define OMAP_UART_REV_42 0x0402
54#define OMAP_UART_REV_46 0x0406
55#define OMAP_UART_REV_52 0x0502
56#define OMAP_UART_REV_63 0x0603
57
Govindraj.Rf64ffda2013-07-05 18:25:59 +030058#define OMAP_UART_TX_WAKEUP_EN BIT(7)
59
60/* Feature flags */
61#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
62
Russell Kingf91b55a2012-10-06 10:50:58 +010063#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
64#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
65
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053066#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
67
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068/* SCR register bitmasks */
69#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050070#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55a2012-10-06 10:50:58 +010071#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070072
73/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070074#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030075#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070076
Govindraj.R7c77c8d2012-04-03 19:12:34 +053077/* MVR register bitmasks */
78#define OMAP_UART_MVR_SCHEME_SHIFT 30
79
80#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
81#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
82#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
83
84#define OMAP_UART_MVR_MAJ_MASK 0x700
85#define OMAP_UART_MVR_MAJ_SHIFT 8
86#define OMAP_UART_MVR_MIN_MASK 0x3f
87
Russell Kingf91b55a2012-10-06 10:50:58 +010088#define OMAP_UART_DMA_CH_FREE -1
89
90#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
91#define OMAP_MODE13X_SPEED 230400
92
93/* WER = 0x7F
94 * Enable module level wakeup in WER reg
95 */
96#define OMAP_UART_WER_MOD_WKUP 0X7F
97
98/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010099#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55a2012-10-06 10:50:58 +0100100
101/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100102#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55a2012-10-06 10:50:58 +0100103
104#define OMAP_UART_SW_CLR 0xF0
105
106#define OMAP_UART_TCR_TRIG 0x0F
107
108struct uart_omap_dma {
109 u8 uart_dma_tx;
110 u8 uart_dma_rx;
111 int rx_dma_channel;
112 int tx_dma_channel;
113 dma_addr_t rx_buf_dma_phys;
114 dma_addr_t tx_buf_dma_phys;
115 unsigned int uart_base;
116 /*
117 * Buffer for rx dma.It is not required for tx because the buffer
118 * comes from port structure.
119 */
120 unsigned char *rx_buf;
121 unsigned int prev_rx_dma_pos;
122 int tx_buf_size;
123 int tx_dma_used;
124 int rx_dma_used;
125 spinlock_t tx_lock;
126 spinlock_t rx_lock;
127 /* timer to poll activity on rx dma */
128 struct timer_list rx_timer;
129 unsigned int rx_buf_size;
130 unsigned int rx_poll_rate;
131 unsigned int rx_timeout;
132};
133
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300134struct uart_omap_port {
135 struct uart_port port;
136 struct uart_omap_dma uart_dma;
137 struct device *dev;
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700138 int wakeirq;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300139
140 unsigned char ier;
141 unsigned char lcr;
142 unsigned char mcr;
143 unsigned char fcr;
144 unsigned char efr;
145 unsigned char dll;
146 unsigned char dlh;
147 unsigned char mdr1;
148 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300149 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300150
151 int use_dma;
152 /*
153 * Some bits in registers are cleared on a read, so they must
154 * be saved whenever the register is read but the bits will not
155 * be immediately processed.
156 */
157 unsigned int lsr_break_flag;
158 unsigned char msr_saved_flags;
159 char name[20];
160 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530161 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300162 u32 errata;
163 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300164 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300165
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100166 struct serial_rs485 rs485;
167 int rts_gpio;
168
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300169 struct pm_qos_request pm_qos_request;
170 u32 latency;
171 u32 calc_latency;
172 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530173 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300174};
175
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400176#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300177
Govindraj.Rb6126332010-09-27 20:20:49 +0530178static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
179
180/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530181static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530182
183static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
184{
185 offset <<= up->port.regshift;
186 return readw(up->port.membase + offset);
187}
188
189static inline void serial_out(struct uart_omap_port *up, int offset, int value)
190{
191 offset <<= up->port.regshift;
192 writew(value, up->port.membase + offset);
193}
194
195static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
196{
197 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
198 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
199 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
200 serial_out(up, UART_FCR, 0);
201}
202
Felipe Balbie5b57c02012-08-23 13:32:42 +0300203static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
204{
Jingoo Han574de552013-07-30 17:06:57 +0900205 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300206
Felipe Balbice2f08d2012-09-07 21:10:33 +0300207 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700208 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300209
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300210 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300211}
212
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700213static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
214 bool enable)
215{
216 if (!up->wakeirq)
217 return;
218
219 if (enable)
220 enable_irq(up->wakeirq);
221 else
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700222 disable_irq_nosync(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700223}
224
Felipe Balbie5b57c02012-08-23 13:32:42 +0300225static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
226{
Jingoo Han574de552013-07-30 17:06:57 +0900227 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300228
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700229 if (enable == up->wakeups_enabled)
230 return;
231
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700232 serial_omap_enable_wakeirq(up, enable);
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700233 up->wakeups_enabled = enable;
234
Felipe Balbice2f08d2012-09-07 21:10:33 +0300235 if (!pdata || !pdata->enable_wakeup)
236 return;
237
238 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300239}
240
Govindraj.Rb6126332010-09-27 20:20:49 +0530241/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500242 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
243 * @port: uart port info
244 * @baud: baudrate for which mode needs to be determined
245 *
246 * Returns true if baud rate is MODE16X and false if MODE13X
247 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
248 * and Error Rates" determines modes not for all common baud rates.
249 * E.g. for 1000000 baud rate mode must be 16x, but according to that
250 * table it's determined as 13x.
251 */
252static bool
253serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
254{
255 unsigned int n13 = port->uartclk / (13 * baud);
256 unsigned int n16 = port->uartclk / (16 * baud);
257 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
258 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400259 if (baudAbsDiff13 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500260 baudAbsDiff13 = -baudAbsDiff13;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400261 if (baudAbsDiff16 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500262 baudAbsDiff16 = -baudAbsDiff16;
263
Alexey Pelykh18d85192013-09-21 04:10:54 -0400264 return (baudAbsDiff13 >= baudAbsDiff16);
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500265}
266
267/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530268 * serial_omap_get_divisor - calculate divisor value
269 * @port: uart port info
270 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530271 */
272static unsigned int
273serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
274{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400275 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530276
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500277 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400278 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530279 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400280 mode = 16;
281 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530282}
283
Govindraj.Rb6126332010-09-27 20:20:49 +0530284static void serial_omap_enable_ms(struct uart_port *port)
285{
Felipe Balbic990f352012-08-23 13:32:41 +0300286 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530287
Rajendra Nayakba774332011-12-14 17:25:43 +0530288 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530289
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300290 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530291 up->ier |= UART_IER_MSI;
292 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300293 pm_runtime_mark_last_busy(up->dev);
294 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530295}
296
297static void serial_omap_stop_tx(struct uart_port *port)
298{
Felipe Balbic990f352012-08-23 13:32:41 +0300299 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100300 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530301
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300302 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100303
Philippe Proulx018e7442013-10-23 18:49:58 -0400304 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100305 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400306 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
307 /* THR interrupt is fired when both TX FIFO and TX
308 * shift register are empty. This means there's nothing
309 * left to transmit now, so make sure the THR interrupt
310 * is fired when TX FIFO is below the trigger level,
311 * disable THR interrupts and toggle the RS-485 GPIO
312 * data direction pin if needed.
313 */
314 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
315 serial_out(up, UART_OMAP_SCR, up->scr);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100316 res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
317 if (gpio_get_value(up->rts_gpio) != res) {
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400318 if (up->rs485.delay_rts_after_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100319 mdelay(up->rs485.delay_rts_after_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100320 gpio_set_value(up->rts_gpio, res);
321 }
Philippe Proulx018e7442013-10-23 18:49:58 -0400322 } else {
323 /* We're asked to stop, but there's still stuff in the
324 * UART FIFO, so make sure the THR interrupt is fired
325 * when both TX FIFO and TX shift register are empty.
326 * The next THR interrupt (if no transmission is started
327 * in the meantime) will indicate the end of a
328 * transmission. Therefore we _don't_ disable THR
329 * interrupts in this situation.
330 */
331 up->scr |= OMAP_UART_SCR_TX_EMPTY;
332 serial_out(up, UART_OMAP_SCR, up->scr);
333 return;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100334 }
335 }
336
Govindraj.Rb6126332010-09-27 20:20:49 +0530337 if (up->ier & UART_IER_THRI) {
338 up->ier &= ~UART_IER_THRI;
339 serial_out(up, UART_IER, up->ier);
340 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530341
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100342 if ((up->rs485.flags & SER_RS485_ENABLED) &&
343 !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
Dimitris Lampridis3a138842014-03-13 15:11:47 +0200344 /*
345 * Empty the RX FIFO, we are not interested in anything
346 * received during the half-duplex transmission.
347 */
348 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
349 /* Re-enable RX interrupts */
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200350 up->ier |= UART_IER_RLSI | UART_IER_RDI;
351 up->port.read_status_mask |= UART_LSR_DR;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100352 serial_out(up, UART_IER, up->ier);
353 }
354
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300355 pm_runtime_mark_last_busy(up->dev);
356 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530357}
358
359static void serial_omap_stop_rx(struct uart_port *port)
360{
Felipe Balbic990f352012-08-23 13:32:41 +0300361 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530362
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300363 pm_runtime_get_sync(up->dev);
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200364 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
Govindraj.Rb6126332010-09-27 20:20:49 +0530365 up->port.read_status_mask &= ~UART_LSR_DR;
366 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300367 pm_runtime_mark_last_busy(up->dev);
368 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530369}
370
Felipe Balbibf63a082012-09-06 15:45:25 +0300371static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530372{
373 struct circ_buf *xmit = &up->port.state->xmit;
374 int count;
375
376 if (up->port.x_char) {
377 serial_out(up, UART_TX, up->port.x_char);
378 up->port.icount.tx++;
379 up->port.x_char = 0;
380 return;
381 }
382 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
383 serial_omap_stop_tx(&up->port);
384 return;
385 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700386 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530387 do {
388 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
389 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
390 up->port.icount.tx++;
391 if (uart_circ_empty(xmit))
392 break;
393 } while (--count > 0);
394
Felipe Balbi6bf78962014-04-23 09:58:27 -0500395 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Govindraj.Rb6126332010-09-27 20:20:49 +0530396 uart_write_wakeup(&up->port);
397
398 if (uart_circ_empty(xmit))
399 serial_omap_stop_tx(&up->port);
400}
401
402static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
403{
404 if (!(up->ier & UART_IER_THRI)) {
405 up->ier |= UART_IER_THRI;
406 serial_out(up, UART_IER, up->ier);
407 }
408}
409
410static void serial_omap_start_tx(struct uart_port *port)
411{
Felipe Balbic990f352012-08-23 13:32:41 +0300412 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100413 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530414
Felipe Balbi49457432012-09-06 15:45:21 +0300415 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100416
Philippe Proulx018e7442013-10-23 18:49:58 -0400417 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100418 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400419 /* Fire THR interrupts when FIFO is below trigger level */
420 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
421 serial_out(up, UART_OMAP_SCR, up->scr);
422
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100423 /* if rts not already enabled */
424 res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
425 if (gpio_get_value(up->rts_gpio) != res) {
426 gpio_set_value(up->rts_gpio, res);
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400427 if (up->rs485.delay_rts_before_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100428 mdelay(up->rs485.delay_rts_before_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100429 }
430 }
431
432 if ((up->rs485.flags & SER_RS485_ENABLED) &&
433 !(up->rs485.flags & SER_RS485_RX_DURING_TX))
434 serial_omap_stop_rx(port);
435
Felipe Balbi49457432012-09-06 15:45:21 +0300436 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300437 pm_runtime_mark_last_busy(up->dev);
438 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530439}
440
Russell King3af08bd2012-10-05 13:32:08 +0100441static void serial_omap_throttle(struct uart_port *port)
442{
443 struct uart_omap_port *up = to_uart_omap_port(port);
444 unsigned long flags;
445
446 pm_runtime_get_sync(up->dev);
447 spin_lock_irqsave(&up->port.lock, flags);
448 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
449 serial_out(up, UART_IER, up->ier);
450 spin_unlock_irqrestore(&up->port.lock, flags);
451 pm_runtime_mark_last_busy(up->dev);
452 pm_runtime_put_autosuspend(up->dev);
453}
454
455static void serial_omap_unthrottle(struct uart_port *port)
456{
457 struct uart_omap_port *up = to_uart_omap_port(port);
458 unsigned long flags;
459
460 pm_runtime_get_sync(up->dev);
461 spin_lock_irqsave(&up->port.lock, flags);
462 up->ier |= UART_IER_RLSI | UART_IER_RDI;
463 serial_out(up, UART_IER, up->ier);
464 spin_unlock_irqrestore(&up->port.lock, flags);
465 pm_runtime_mark_last_busy(up->dev);
466 pm_runtime_put_autosuspend(up->dev);
467}
468
Govindraj.Rb6126332010-09-27 20:20:49 +0530469static unsigned int check_modem_status(struct uart_omap_port *up)
470{
471 unsigned int status;
472
473 status = serial_in(up, UART_MSR);
474 status |= up->msr_saved_flags;
475 up->msr_saved_flags = 0;
476 if ((status & UART_MSR_ANY_DELTA) == 0)
477 return status;
478
479 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
480 up->port.state != NULL) {
481 if (status & UART_MSR_TERI)
482 up->port.icount.rng++;
483 if (status & UART_MSR_DDSR)
484 up->port.icount.dsr++;
485 if (status & UART_MSR_DDCD)
486 uart_handle_dcd_change
487 (&up->port, status & UART_MSR_DCD);
488 if (status & UART_MSR_DCTS)
489 uart_handle_cts_change
490 (&up->port, status & UART_MSR_CTS);
491 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
492 }
493
494 return status;
495}
496
Felipe Balbi72256cb2012-09-06 15:45:24 +0300497static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
498{
499 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530500 unsigned char ch = 0;
501
502 if (likely(lsr & UART_LSR_DR))
503 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300504
505 up->port.icount.rx++;
506 flag = TTY_NORMAL;
507
508 if (lsr & UART_LSR_BI) {
509 flag = TTY_BREAK;
510 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
511 up->port.icount.brk++;
512 /*
513 * We do the SysRQ and SAK checking
514 * here because otherwise the break
515 * may get masked by ignore_status_mask
516 * or read_status_mask.
517 */
518 if (uart_handle_break(&up->port))
519 return;
520
521 }
522
523 if (lsr & UART_LSR_PE) {
524 flag = TTY_PARITY;
525 up->port.icount.parity++;
526 }
527
528 if (lsr & UART_LSR_FE) {
529 flag = TTY_FRAME;
530 up->port.icount.frame++;
531 }
532
533 if (lsr & UART_LSR_OE)
534 up->port.icount.overrun++;
535
536#ifdef CONFIG_SERIAL_OMAP_CONSOLE
537 if (up->port.line == up->port.cons->index) {
538 /* Recover the break flag from console xmit */
539 lsr |= up->lsr_break_flag;
540 }
541#endif
542 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
543}
544
545static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
546{
547 unsigned char ch = 0;
548 unsigned int flag;
549
550 if (!(lsr & UART_LSR_DR))
551 return;
552
553 ch = serial_in(up, UART_RX);
554 flag = TTY_NORMAL;
555 up->port.icount.rx++;
556
557 if (uart_handle_sysrq_char(&up->port, ch))
558 return;
559
560 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
561}
562
Govindraj.Rb6126332010-09-27 20:20:49 +0530563/**
564 * serial_omap_irq() - This handles the interrupt from one port
565 * @irq: uart port irq number
566 * @dev_id: uart port info
567 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300568static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530569{
570 struct uart_omap_port *up = dev_id;
571 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300572 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700573 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300574 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530575
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300576 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300577 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300578
Felipe Balbi72256cb2012-09-06 15:45:24 +0300579 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300580 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300581 if (iir & UART_IIR_NO_INT)
582 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530583
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700584 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300585 lsr = serial_in(up, UART_LSR);
586
587 /* extract IRQ type from IIR register */
588 type = iir & 0x3e;
589
590 switch (type) {
591 case UART_IIR_MSI:
592 check_modem_status(up);
593 break;
594 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300595 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300596 break;
597 case UART_IIR_RX_TIMEOUT:
598 /* FALLTHROUGH */
599 case UART_IIR_RDI:
600 serial_omap_rdi(up, lsr);
601 break;
602 case UART_IIR_RLSI:
603 serial_omap_rlsi(up, lsr);
604 break;
605 case UART_IIR_CTS_RTS_DSR:
606 /* simply try again */
607 break;
608 case UART_IIR_XOFF:
609 /* FALLTHROUGH */
610 default:
611 break;
612 }
613 } while (!(iir & UART_IIR_NO_INT) && max_count--);
614
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300615 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300616
Jiri Slaby2e124b42013-01-03 15:53:06 +0100617 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300618
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300619 pm_runtime_mark_last_busy(up->dev);
620 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530621 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300622
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700623 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530624}
625
626static unsigned int serial_omap_tx_empty(struct uart_port *port)
627{
Felipe Balbic990f352012-08-23 13:32:41 +0300628 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530629 unsigned long flags = 0;
630 unsigned int ret = 0;
631
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300632 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530633 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530634 spin_lock_irqsave(&up->port.lock, flags);
635 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
636 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300637 pm_runtime_mark_last_busy(up->dev);
638 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530639 return ret;
640}
641
642static unsigned int serial_omap_get_mctrl(struct uart_port *port)
643{
Felipe Balbic990f352012-08-23 13:32:41 +0300644 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530645 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530646 unsigned int ret = 0;
647
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300648 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530649 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300650 pm_runtime_mark_last_busy(up->dev);
651 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530652
Rajendra Nayakba774332011-12-14 17:25:43 +0530653 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530654
655 if (status & UART_MSR_DCD)
656 ret |= TIOCM_CAR;
657 if (status & UART_MSR_RI)
658 ret |= TIOCM_RNG;
659 if (status & UART_MSR_DSR)
660 ret |= TIOCM_DSR;
661 if (status & UART_MSR_CTS)
662 ret |= TIOCM_CTS;
663 return ret;
664}
665
666static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
667{
Felipe Balbic990f352012-08-23 13:32:41 +0300668 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100669 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530670
Rajendra Nayakba774332011-12-14 17:25:43 +0530671 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530672 if (mctrl & TIOCM_RTS)
673 mcr |= UART_MCR_RTS;
674 if (mctrl & TIOCM_DTR)
675 mcr |= UART_MCR_DTR;
676 if (mctrl & TIOCM_OUT1)
677 mcr |= UART_MCR_OUT1;
678 if (mctrl & TIOCM_OUT2)
679 mcr |= UART_MCR_OUT2;
680 if (mctrl & TIOCM_LOOP)
681 mcr |= UART_MCR_LOOP;
682
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300683 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100684 old_mcr = serial_in(up, UART_MCR);
685 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
686 UART_MCR_DTR | UART_MCR_RTS);
687 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530688 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300689 pm_runtime_mark_last_busy(up->dev);
690 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530691}
692
693static void serial_omap_break_ctl(struct uart_port *port, int break_state)
694{
Felipe Balbic990f352012-08-23 13:32:41 +0300695 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530696 unsigned long flags = 0;
697
Rajendra Nayakba774332011-12-14 17:25:43 +0530698 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300699 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530700 spin_lock_irqsave(&up->port.lock, flags);
701 if (break_state == -1)
702 up->lcr |= UART_LCR_SBC;
703 else
704 up->lcr &= ~UART_LCR_SBC;
705 serial_out(up, UART_LCR, up->lcr);
706 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300707 pm_runtime_mark_last_busy(up->dev);
708 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530709}
710
711static int serial_omap_startup(struct uart_port *port)
712{
Felipe Balbic990f352012-08-23 13:32:41 +0300713 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530714 unsigned long flags = 0;
715 int retval;
716
717 /*
718 * Allocate the IRQ
719 */
720 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
721 up->name, up);
722 if (retval)
723 return retval;
724
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700725 /* Optional wake-up IRQ */
726 if (up->wakeirq) {
727 retval = request_irq(up->wakeirq, serial_omap_irq,
728 up->port.irqflags, up->name, up);
729 if (retval) {
730 free_irq(up->port.irq, up);
731 return retval;
732 }
733 disable_irq(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700734 }
735
Rajendra Nayakba774332011-12-14 17:25:43 +0530736 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530737
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300738 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530739 /*
740 * Clear the FIFO buffers and disable them.
741 * (they will be reenabled in set_termios())
742 */
743 serial_omap_clear_fifos(up);
744 /* For Hardware flow control */
745 serial_out(up, UART_MCR, UART_MCR_RTS);
746
747 /*
748 * Clear the interrupt registers.
749 */
750 (void) serial_in(up, UART_LSR);
751 if (serial_in(up, UART_LSR) & UART_LSR_DR)
752 (void) serial_in(up, UART_RX);
753 (void) serial_in(up, UART_IIR);
754 (void) serial_in(up, UART_MSR);
755
756 /*
757 * Now, initialize the UART
758 */
759 serial_out(up, UART_LCR, UART_LCR_WLEN8);
760 spin_lock_irqsave(&up->port.lock, flags);
761 /*
762 * Most PC uarts need OUT2 raised to enable interrupts.
763 */
764 up->port.mctrl |= TIOCM_OUT2;
765 serial_omap_set_mctrl(&up->port, up->port.mctrl);
766 spin_unlock_irqrestore(&up->port.lock, flags);
767
768 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530769 /*
770 * Finally, enable interrupts. Note: Modem status interrupts
771 * are set via set_termios(), which will be occurring imminently
772 * anyway, so we don't enable them here.
773 */
774 up->ier = UART_IER_RLSI | UART_IER_RDI;
775 serial_out(up, UART_IER, up->ier);
776
Jarkko Nikula78841462011-01-24 17:51:22 +0200777 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300778 up->wer = OMAP_UART_WER_MOD_WKUP;
779 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
780 up->wer |= OMAP_UART_TX_WAKEUP_EN;
781
782 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200783
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300784 pm_runtime_mark_last_busy(up->dev);
785 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530786 up->port_activity = jiffies;
787 return 0;
788}
789
790static void serial_omap_shutdown(struct uart_port *port)
791{
Felipe Balbic990f352012-08-23 13:32:41 +0300792 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530793 unsigned long flags = 0;
794
Rajendra Nayakba774332011-12-14 17:25:43 +0530795 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530796
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300797 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530798 /*
799 * Disable interrupts from this port
800 */
801 up->ier = 0;
802 serial_out(up, UART_IER, 0);
803
804 spin_lock_irqsave(&up->port.lock, flags);
805 up->port.mctrl &= ~TIOCM_OUT2;
806 serial_omap_set_mctrl(&up->port, up->port.mctrl);
807 spin_unlock_irqrestore(&up->port.lock, flags);
808
809 /*
810 * Disable break condition and FIFOs
811 */
812 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
813 serial_omap_clear_fifos(up);
814
815 /*
816 * Read data port to reset things, and then free the irq
817 */
818 if (serial_in(up, UART_LSR) & UART_LSR_DR)
819 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530820
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300821 pm_runtime_mark_last_busy(up->dev);
822 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530823 free_irq(up->port.irq, up);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700824 if (up->wakeirq)
825 free_irq(up->wakeirq, up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530826}
827
Govindraj.R2fd14962011-11-09 17:41:21 +0530828static void serial_omap_uart_qos_work(struct work_struct *work)
829{
830 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
831 qos_work);
832
833 pm_qos_update_request(&up->pm_qos_request, up->latency);
834}
835
Govindraj.Rb6126332010-09-27 20:20:49 +0530836static void
837serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
838 struct ktermios *old)
839{
Felipe Balbic990f352012-08-23 13:32:41 +0300840 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530841 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530842 unsigned long flags = 0;
843 unsigned int baud, quot;
844
845 switch (termios->c_cflag & CSIZE) {
846 case CS5:
847 cval = UART_LCR_WLEN5;
848 break;
849 case CS6:
850 cval = UART_LCR_WLEN6;
851 break;
852 case CS7:
853 cval = UART_LCR_WLEN7;
854 break;
855 default:
856 case CS8:
857 cval = UART_LCR_WLEN8;
858 break;
859 }
860
861 if (termios->c_cflag & CSTOPB)
862 cval |= UART_LCR_STOP;
863 if (termios->c_cflag & PARENB)
864 cval |= UART_LCR_PARITY;
865 if (!(termios->c_cflag & PARODD))
866 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100867 if (termios->c_cflag & CMSPAR)
868 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530869
870 /*
871 * Ask the core to calculate the divisor for us.
872 */
873
874 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
875 quot = serial_omap_get_divisor(port, baud);
876
Govindraj.R2fd14962011-11-09 17:41:21 +0530877 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700878 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530879 up->latency = up->calc_latency;
880 schedule_work(&up->qos_work);
881
Govindraj.Rc538d202011-11-07 18:57:03 +0530882 up->dll = quot & 0xff;
883 up->dlh = quot >> 8;
884 up->mdr1 = UART_OMAP_MDR1_DISABLE;
885
Govindraj.Rb6126332010-09-27 20:20:49 +0530886 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
887 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530888
889 /*
890 * Ok, we're now changing the port state. Do it with
891 * interrupts disabled.
892 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300893 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530894 spin_lock_irqsave(&up->port.lock, flags);
895
896 /*
897 * Update the per-port timeout.
898 */
899 uart_update_timeout(port, termios->c_cflag, baud);
900
901 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
902 if (termios->c_iflag & INPCK)
903 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
904 if (termios->c_iflag & (BRKINT | PARMRK))
905 up->port.read_status_mask |= UART_LSR_BI;
906
907 /*
908 * Characters to ignore
909 */
910 up->port.ignore_status_mask = 0;
911 if (termios->c_iflag & IGNPAR)
912 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
913 if (termios->c_iflag & IGNBRK) {
914 up->port.ignore_status_mask |= UART_LSR_BI;
915 /*
916 * If we're ignoring parity and break indicators,
917 * ignore overruns too (for real raw support).
918 */
919 if (termios->c_iflag & IGNPAR)
920 up->port.ignore_status_mask |= UART_LSR_OE;
921 }
922
923 /*
924 * ignore all characters if CREAD is not set
925 */
926 if ((termios->c_cflag & CREAD) == 0)
927 up->port.ignore_status_mask |= UART_LSR_DR;
928
929 /*
930 * Modem status interrupts
931 */
932 up->ier &= ~UART_IER_MSI;
933 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
934 up->ier |= UART_IER_MSI;
935 serial_out(up, UART_IER, up->ier);
936 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530937 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500938 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530939
940 /* FIFOs and DMA Settings */
941
942 /* FCR can be changed only when the
943 * baud clock is not running
944 * DLL_REG and DLH_REG set to 0.
945 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800946 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530947 serial_out(up, UART_DLL, 0);
948 serial_out(up, UART_DLM, 0);
949 serial_out(up, UART_LCR, 0);
950
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800951 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530952
Russell King08bd4902012-10-05 13:54:53 +0100953 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100954 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530955 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
956
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800957 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100958 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530959 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
960 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700961
Alexey Pelykh1f663962013-04-03 14:31:46 -0400962 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
963 /*
964 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
965 * sets Enables the granularity of 1 for TRIGGER RX
966 * level. Along with setting RX FIFO trigger level
967 * to 1 (as noted below, 16 characters) and TLR[3:0]
968 * to zero this will result RX FIFO threshold level
969 * to 1 character, instead of 16 as noted in comment
970 * below.
971 */
972
Felipe Balbi6721ab72012-09-06 15:45:40 +0300973 /* Set receive FIFO threshold to 16 characters and
Philippe Proulx018e7442013-10-23 18:49:58 -0400974 * transmit FIFO threshold to 32 spaces
Felipe Balbi6721ab72012-09-06 15:45:40 +0300975 */
Felipe Balbi49457432012-09-06 15:45:21 +0300976 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300977 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
978 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
979 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800980
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700981 serial_out(up, UART_FCR, up->fcr);
982 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
983
Govindraj.Rc538d202011-11-07 18:57:03 +0530984 serial_out(up, UART_OMAP_SCR, up->scr);
985
Russell King08bd4902012-10-05 13:54:53 +0100986 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800987 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530988 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100989 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
990 serial_out(up, UART_EFR, up->efr);
991 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530992
993 /* Protocol, Baud Rate, and Interrupt Settings */
994
Govindraj.R94734742011-11-07 19:00:33 +0530995 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
996 serial_omap_mdr1_errataset(up, up->mdr1);
997 else
998 serial_out(up, UART_OMAP_MDR1, up->mdr1);
999
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001000 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301001 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1002
1003 serial_out(up, UART_LCR, 0);
1004 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001005 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301006
Govindraj.Rc538d202011-11-07 18:57:03 +05301007 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1008 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +05301009
1010 serial_out(up, UART_LCR, 0);
1011 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001012 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301013
1014 serial_out(up, UART_EFR, up->efr);
1015 serial_out(up, UART_LCR, cval);
1016
Alexey Pelykh5fe21232013-01-16 05:08:06 -05001017 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +05301018 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +05301019 else
Govindraj.Rc538d202011-11-07 18:57:03 +05301020 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1021
Govindraj.R94734742011-11-07 19:00:33 +05301022 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1023 serial_omap_mdr1_errataset(up, up->mdr1);
1024 else
1025 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +05301026
Russell Kingc533e512012-10-06 09:34:36 +01001027 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +01001028 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301029
Russell Kingc533e512012-10-06 09:34:36 +01001030 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1031 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1032 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301033
Russell Kingc533e512012-10-06 09:34:36 +01001034 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001035 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1036 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1037 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301038
Russell Kingc7d059c2012-10-06 09:12:44 +01001039 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301040
Russell King08bd4902012-10-05 13:54:53 +01001041 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001042 /* Enable AUTORTS and AUTOCTS */
1043 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1044
Russell King1fe8aa82012-10-06 09:04:03 +01001045 /* Ensure MCR RTS is asserted */
1046 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001047 } else {
1048 /* Disable AUTORTS and AUTOCTS */
1049 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301050 }
1051
Russell King01d70bb2012-10-15 16:50:59 +01001052 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001053 /* clear SW control mode bits */
1054 up->efr &= OMAP_UART_SW_CLR;
1055
1056 /*
1057 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001058 * Enable XON/XOFF flow control on input.
1059 * Receiver compares XON1, XOFF1.
1060 */
Russell King3af08bd2012-10-05 13:32:08 +01001061 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001062 up->efr |= OMAP_UART_SW_RX;
1063
Russell King01d70bb2012-10-15 16:50:59 +01001064 /*
Russell King3af08bd2012-10-05 13:32:08 +01001065 * IXOFF Flag:
1066 * Enable XON/XOFF flow control on output.
1067 * Transmit XON1, XOFF1
1068 */
1069 if (termios->c_iflag & IXOFF)
1070 up->efr |= OMAP_UART_SW_TX;
1071
1072 /*
Russell King01d70bb2012-10-15 16:50:59 +01001073 * IXANY Flag:
1074 * Enable any character to restart output.
1075 * Operation resumes after receiving any
1076 * character after recognition of the XOFF character
1077 */
1078 if (termios->c_iflag & IXANY)
1079 up->mcr |= UART_MCR_XONANY;
1080 else
1081 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001082 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001083 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001084 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1085 serial_out(up, UART_EFR, up->efr);
1086 serial_out(up, UART_LCR, up->lcr);
1087
Govindraj.Rb6126332010-09-27 20:20:49 +05301088 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301089
1090 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001091 pm_runtime_mark_last_busy(up->dev);
1092 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301093 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301094}
1095
1096static void
1097serial_omap_pm(struct uart_port *port, unsigned int state,
1098 unsigned int oldstate)
1099{
Felipe Balbic990f352012-08-23 13:32:41 +03001100 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301101 unsigned char efr;
1102
Rajendra Nayakba774332011-12-14 17:25:43 +05301103 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301104
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001105 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001106 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301107 efr = serial_in(up, UART_EFR);
1108 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1109 serial_out(up, UART_LCR, 0);
1110
1111 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001112 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301113 serial_out(up, UART_EFR, efr);
1114 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301115
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001116 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301117 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001118 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301119 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001120 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301121 }
1122
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001123 pm_runtime_mark_last_busy(up->dev);
1124 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301125}
1126
1127static void serial_omap_release_port(struct uart_port *port)
1128{
1129 dev_dbg(port->dev, "serial_omap_release_port+\n");
1130}
1131
1132static int serial_omap_request_port(struct uart_port *port)
1133{
1134 dev_dbg(port->dev, "serial_omap_request_port+\n");
1135 return 0;
1136}
1137
1138static void serial_omap_config_port(struct uart_port *port, int flags)
1139{
Felipe Balbic990f352012-08-23 13:32:41 +03001140 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301141
1142 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301143 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301144 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001145 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301146}
1147
1148static int
1149serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1150{
1151 /* we don't want the core code to modify any port params */
1152 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1153 return -EINVAL;
1154}
1155
1156static const char *
1157serial_omap_type(struct uart_port *port)
1158{
Felipe Balbic990f352012-08-23 13:32:41 +03001159 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301160
Rajendra Nayakba774332011-12-14 17:25:43 +05301161 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301162 return up->name;
1163}
1164
Govindraj.Rb6126332010-09-27 20:20:49 +05301165#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1166
1167static inline void wait_for_xmitr(struct uart_omap_port *up)
1168{
1169 unsigned int status, tmout = 10000;
1170
1171 /* Wait up to 10ms for the character(s) to be sent. */
1172 do {
1173 status = serial_in(up, UART_LSR);
1174
1175 if (status & UART_LSR_BI)
1176 up->lsr_break_flag = UART_LSR_BI;
1177
1178 if (--tmout == 0)
1179 break;
1180 udelay(1);
1181 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1182
1183 /* Wait up to 1s for flow control if necessary */
1184 if (up->port.flags & UPF_CONS_FLOW) {
1185 tmout = 1000000;
1186 for (tmout = 1000000; tmout; tmout--) {
1187 unsigned int msr = serial_in(up, UART_MSR);
1188
1189 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1190 if (msr & UART_MSR_CTS)
1191 break;
1192
1193 udelay(1);
1194 }
1195 }
1196}
1197
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001198#ifdef CONFIG_CONSOLE_POLL
1199
1200static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1201{
Felipe Balbic990f352012-08-23 13:32:41 +03001202 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301203
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001204 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001205 wait_for_xmitr(up);
1206 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001207 pm_runtime_mark_last_busy(up->dev);
1208 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001209}
1210
1211static int serial_omap_poll_get_char(struct uart_port *port)
1212{
Felipe Balbic990f352012-08-23 13:32:41 +03001213 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301214 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001215
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001216 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301217 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001218 if (!(status & UART_LSR_DR)) {
1219 status = NO_POLL_CHAR;
1220 goto out;
1221 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001222
Govindraj.Rfcdca752011-02-28 18:12:23 +05301223 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001224
1225out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001226 pm_runtime_mark_last_busy(up->dev);
1227 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001228
Govindraj.Rfcdca752011-02-28 18:12:23 +05301229 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001230}
1231
1232#endif /* CONFIG_CONSOLE_POLL */
1233
1234#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1235
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301236static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001237
1238static struct uart_driver serial_omap_reg;
1239
Govindraj.Rb6126332010-09-27 20:20:49 +05301240static void serial_omap_console_putchar(struct uart_port *port, int ch)
1241{
Felipe Balbic990f352012-08-23 13:32:41 +03001242 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301243
1244 wait_for_xmitr(up);
1245 serial_out(up, UART_TX, ch);
1246}
1247
1248static void
1249serial_omap_console_write(struct console *co, const char *s,
1250 unsigned int count)
1251{
1252 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1253 unsigned long flags;
1254 unsigned int ier;
1255 int locked = 1;
1256
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001257 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301258
Govindraj.Rb6126332010-09-27 20:20:49 +05301259 local_irq_save(flags);
1260 if (up->port.sysrq)
1261 locked = 0;
1262 else if (oops_in_progress)
1263 locked = spin_trylock(&up->port.lock);
1264 else
1265 spin_lock(&up->port.lock);
1266
1267 /*
1268 * First save the IER then disable the interrupts
1269 */
1270 ier = serial_in(up, UART_IER);
1271 serial_out(up, UART_IER, 0);
1272
1273 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1274
1275 /*
1276 * Finally, wait for transmitter to become empty
1277 * and restore the IER
1278 */
1279 wait_for_xmitr(up);
1280 serial_out(up, UART_IER, ier);
1281 /*
1282 * The receive handling will happen properly because the
1283 * receive ready bit will still be set; it is not cleared
1284 * on read. However, modem control will not, we must
1285 * call it if we have saved something in the saved flags
1286 * while processing with interrupts off.
1287 */
1288 if (up->msr_saved_flags)
1289 check_modem_status(up);
1290
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001291 pm_runtime_mark_last_busy(up->dev);
1292 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301293 if (locked)
1294 spin_unlock(&up->port.lock);
1295 local_irq_restore(flags);
1296}
1297
1298static int __init
1299serial_omap_console_setup(struct console *co, char *options)
1300{
1301 struct uart_omap_port *up;
1302 int baud = 115200;
1303 int bits = 8;
1304 int parity = 'n';
1305 int flow = 'n';
1306
1307 if (serial_omap_console_ports[co->index] == NULL)
1308 return -ENODEV;
1309 up = serial_omap_console_ports[co->index];
1310
1311 if (options)
1312 uart_parse_options(options, &baud, &parity, &bits, &flow);
1313
1314 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1315}
1316
1317static struct console serial_omap_console = {
1318 .name = OMAP_SERIAL_NAME,
1319 .write = serial_omap_console_write,
1320 .device = uart_console_device,
1321 .setup = serial_omap_console_setup,
1322 .flags = CON_PRINTBUFFER,
1323 .index = -1,
1324 .data = &serial_omap_reg,
1325};
1326
1327static void serial_omap_add_console_port(struct uart_omap_port *up)
1328{
Rajendra Nayakba774332011-12-14 17:25:43 +05301329 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301330}
1331
1332#define OMAP_CONSOLE (&serial_omap_console)
1333
1334#else
1335
1336#define OMAP_CONSOLE NULL
1337
1338static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1339{}
1340
1341#endif
1342
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001343/* Enable or disable the rs485 support */
1344static void
1345serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1346{
1347 struct uart_omap_port *up = to_uart_omap_port(port);
1348 unsigned long flags;
1349 unsigned int mode;
1350 int val;
1351
1352 pm_runtime_get_sync(up->dev);
1353 spin_lock_irqsave(&up->port.lock, flags);
1354
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001355 /* Disable interrupts from this port */
1356 mode = up->ier;
1357 up->ier = 0;
1358 serial_out(up, UART_IER, 0);
1359
1360 /* store new config */
1361 up->rs485 = *rs485conf;
1362
1363 /*
1364 * Just as a precaution, only allow rs485
1365 * to be enabled if the gpio pin is valid
1366 */
1367 if (gpio_is_valid(up->rts_gpio)) {
1368 /* enable / disable rts */
1369 val = (up->rs485.flags & SER_RS485_ENABLED) ?
1370 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1371 val = (up->rs485.flags & val) ? 1 : 0;
1372 gpio_set_value(up->rts_gpio, val);
1373 } else
1374 up->rs485.flags &= ~SER_RS485_ENABLED;
1375
1376 /* Enable interrupts */
1377 up->ier = mode;
1378 serial_out(up, UART_IER, up->ier);
1379
Philippe Proulx018e7442013-10-23 18:49:58 -04001380 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1381 * TX FIFO is below the trigger level.
1382 */
1383 if (!(up->rs485.flags & SER_RS485_ENABLED) &&
1384 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1385 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1386 serial_out(up, UART_OMAP_SCR, up->scr);
1387 }
1388
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001389 spin_unlock_irqrestore(&up->port.lock, flags);
1390 pm_runtime_mark_last_busy(up->dev);
1391 pm_runtime_put_autosuspend(up->dev);
1392}
1393
1394static int
1395serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1396{
1397 struct serial_rs485 rs485conf;
1398
1399 switch (cmd) {
1400 case TIOCSRS485:
Felipe Balbid900d982014-04-23 09:58:36 -05001401 if (copy_from_user(&rs485conf, (void __user *) arg,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001402 sizeof(rs485conf)))
1403 return -EFAULT;
1404
1405 serial_omap_config_rs485(port, &rs485conf);
1406 break;
1407
1408 case TIOCGRS485:
Felipe Balbid900d982014-04-23 09:58:36 -05001409 if (copy_to_user((void __user *) arg,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001410 &(to_uart_omap_port(port)->rs485),
1411 sizeof(rs485conf)))
1412 return -EFAULT;
1413 break;
1414
1415 default:
1416 return -ENOIOCTLCMD;
1417 }
1418 return 0;
1419}
1420
1421
Govindraj.Rb6126332010-09-27 20:20:49 +05301422static struct uart_ops serial_omap_pops = {
1423 .tx_empty = serial_omap_tx_empty,
1424 .set_mctrl = serial_omap_set_mctrl,
1425 .get_mctrl = serial_omap_get_mctrl,
1426 .stop_tx = serial_omap_stop_tx,
1427 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001428 .throttle = serial_omap_throttle,
1429 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301430 .stop_rx = serial_omap_stop_rx,
1431 .enable_ms = serial_omap_enable_ms,
1432 .break_ctl = serial_omap_break_ctl,
1433 .startup = serial_omap_startup,
1434 .shutdown = serial_omap_shutdown,
1435 .set_termios = serial_omap_set_termios,
1436 .pm = serial_omap_pm,
1437 .type = serial_omap_type,
1438 .release_port = serial_omap_release_port,
1439 .request_port = serial_omap_request_port,
1440 .config_port = serial_omap_config_port,
1441 .verify_port = serial_omap_verify_port,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001442 .ioctl = serial_omap_ioctl,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001443#ifdef CONFIG_CONSOLE_POLL
1444 .poll_put_char = serial_omap_poll_put_char,
1445 .poll_get_char = serial_omap_poll_get_char,
1446#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301447};
1448
1449static struct uart_driver serial_omap_reg = {
1450 .owner = THIS_MODULE,
1451 .driver_name = "OMAP-SERIAL",
1452 .dev_name = OMAP_SERIAL_NAME,
1453 .nr = OMAP_MAX_HSUART_PORTS,
1454 .cons = OMAP_CONSOLE,
1455};
1456
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301457#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301458static int serial_omap_prepare(struct device *dev)
1459{
1460 struct uart_omap_port *up = dev_get_drvdata(dev);
1461
1462 up->is_suspending = true;
1463
1464 return 0;
1465}
1466
1467static void serial_omap_complete(struct device *dev)
1468{
1469 struct uart_omap_port *up = dev_get_drvdata(dev);
1470
1471 up->is_suspending = false;
1472}
1473
Govindraj.Rfcdca752011-02-28 18:12:23 +05301474static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301475{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301476 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301477
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301478 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001479 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301480
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001481 if (device_may_wakeup(dev))
1482 serial_omap_enable_wakeup(up, true);
1483 else
1484 serial_omap_enable_wakeup(up, false);
1485
Govindraj.Rb6126332010-09-27 20:20:49 +05301486 return 0;
1487}
1488
Govindraj.Rfcdca752011-02-28 18:12:23 +05301489static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301490{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301491 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301492
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001493 if (device_may_wakeup(dev))
1494 serial_omap_enable_wakeup(up, false);
1495
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301496 uart_resume_port(&serial_omap_reg, &up->port);
1497
Govindraj.Rb6126332010-09-27 20:20:49 +05301498 return 0;
1499}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301500#else
1501#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001502#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301503#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301504
Bill Pemberton9671f092012-11-19 13:21:50 -05001505static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301506{
1507 u32 mvr, scheme;
1508 u16 revision, major, minor;
1509
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001510 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301511
1512 /* Check revision register scheme */
1513 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1514
1515 switch (scheme) {
1516 case 0: /* Legacy Scheme: OMAP2/3 */
1517 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1518 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1519 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1520 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1521 break;
1522 case 1:
1523 /* New Scheme: OMAP4+ */
1524 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1525 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1526 OMAP_UART_MVR_MAJ_SHIFT;
1527 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1528 break;
1529 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001530 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301531 "Unknown %s revision, defaulting to highest\n",
1532 up->name);
1533 /* highest possible revision */
1534 major = 0xff;
1535 minor = 0xff;
1536 }
1537
1538 /* normalize revision for the driver */
1539 revision = UART_BUILD_REVISION(major, minor);
1540
1541 switch (revision) {
1542 case OMAP_UART_REV_46:
1543 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1544 UART_ERRATA_i291_DMA_FORCEIDLE);
1545 break;
1546 case OMAP_UART_REV_52:
1547 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1548 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001549 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301550 break;
1551 case OMAP_UART_REV_63:
1552 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001553 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301554 break;
1555 default:
1556 break;
1557 }
1558}
1559
Bill Pemberton9671f092012-11-19 13:21:50 -05001560static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301561{
1562 struct omap_uart_port_info *omap_up_info;
1563
1564 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1565 if (!omap_up_info)
1566 return NULL; /* out of memory */
1567
1568 of_property_read_u32(dev->of_node, "clock-frequency",
1569 &omap_up_info->uartclk);
1570 return omap_up_info;
1571}
1572
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001573static int serial_omap_probe_rs485(struct uart_omap_port *up,
1574 struct device_node *np)
1575{
1576 struct serial_rs485 *rs485conf = &up->rs485;
1577 u32 rs485_delay[2];
1578 enum of_gpio_flags flags;
1579 int ret;
1580
1581 rs485conf->flags = 0;
1582 up->rts_gpio = -EINVAL;
1583
1584 if (!np)
1585 return 0;
1586
1587 if (of_property_read_bool(np, "rs485-rts-active-high"))
1588 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1589 else
1590 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1591
1592 /* check for tx enable gpio */
1593 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1594 if (gpio_is_valid(up->rts_gpio)) {
Felipe Balbi404dc572014-04-23 09:58:30 -05001595 ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001596 if (ret < 0)
1597 return ret;
1598 ret = gpio_direction_output(up->rts_gpio,
1599 flags & SER_RS485_RTS_AFTER_SEND);
1600 if (ret < 0)
1601 return ret;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001602 } else if (up->rts_gpio == -EPROBE_DEFER) {
1603 return -EPROBE_DEFER;
1604 } else {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001605 up->rts_gpio = -EINVAL;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001606 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001607
1608 if (of_property_read_u32_array(np, "rs485-rts-delay",
1609 rs485_delay, 2) == 0) {
1610 rs485conf->delay_rts_before_send = rs485_delay[0];
1611 rs485conf->delay_rts_after_send = rs485_delay[1];
1612 }
1613
1614 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1615 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1616
1617 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1618 rs485conf->flags |= SER_RS485_ENABLED;
1619
1620 return 0;
1621}
1622
Bill Pemberton9671f092012-11-19 13:21:50 -05001623static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301624{
Jingoo Han574de552013-07-30 17:06:57 +09001625 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
Felipe Balbicc516382014-04-23 09:58:31 -05001626 struct uart_omap_port *up;
1627 struct resource *mem;
Felipe Balbid044d232014-04-23 09:58:33 -05001628 void __iomem *base;
Felipe Balbicc516382014-04-23 09:58:31 -05001629 int uartirq = 0;
1630 int wakeirq = 0;
1631 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301632
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001633 /* The optional wakeirq may be specified in the board dts file */
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001634 if (pdev->dev.of_node) {
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001635 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1636 if (!uartirq)
1637 return -EPROBE_DEFER;
1638 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301639 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001640 pdev->dev.platform_data = omap_up_info;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001641 } else {
Felipe Balbi54af6922014-04-23 09:58:32 -05001642 uartirq = platform_get_irq(pdev, 0);
1643 if (uartirq < 0)
1644 return -EPROBE_DEFER;
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001645 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301646
Felipe Balbid044d232014-04-23 09:58:33 -05001647 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1648 if (!up)
1649 return -ENOMEM;
Govindraj.Rb6126332010-09-27 20:20:49 +05301650
Felipe Balbid044d232014-04-23 09:58:33 -05001651 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1652 base = devm_ioremap_resource(&pdev->dev, mem);
1653 if (IS_ERR(base))
1654 return PTR_ERR(base);
Govindraj.Rb6126332010-09-27 20:20:49 +05301655
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001656 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301657 up->port.dev = &pdev->dev;
1658 up->port.type = PORT_OMAP;
1659 up->port.iotype = UPIO_MEM;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001660 up->port.irq = uartirq;
1661 up->wakeirq = wakeirq;
Markus Pargmannce6acca2014-01-24 18:09:41 +01001662 if (!up->wakeirq)
1663 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1664 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301665
1666 up->port.regshift = 2;
1667 up->port.fifosize = 64;
1668 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301669
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301670 if (pdev->dev.of_node)
1671 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1672 else
1673 up->port.line = pdev->id;
1674
1675 if (up->port.line < 0) {
1676 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1677 up->port.line);
1678 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301679 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301680 }
1681
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001682 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1683 if (ret < 0)
1684 goto err_rs485;
1685
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301686 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301687 up->port.mapbase = mem->start;
Felipe Balbid044d232014-04-23 09:58:33 -05001688 up->port.membase = base;
Govindraj.Rb6126332010-09-27 20:20:49 +05301689 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301690 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301691 if (!up->port.uartclk) {
1692 up->port.uartclk = DEFAULT_CLK_SPEED;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001693 dev_warn(&pdev->dev,
Philippe Proulx80d86112013-10-31 09:39:58 -04001694 "No clock speed specified: using default: %d\n",
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001695 DEFAULT_CLK_SPEED);
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301696 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301697
Govindraj.R2fd14962011-11-09 17:41:21 +05301698 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1699 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1700 pm_qos_add_request(&up->pm_qos_request,
1701 PM_QOS_CPU_DMA_LATENCY, up->latency);
Govindraj.R2fd14962011-11-09 17:41:21 +05301702 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1703
Felipe Balbi93220dc2012-09-06 15:45:27 +03001704 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001705 if (omap_up_info->autosuspend_timeout == 0)
1706 omap_up_info->autosuspend_timeout = -1;
Felipe Balbi5b6acc72014-04-23 09:58:29 -05001707
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001708 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301709 pm_runtime_use_autosuspend(&pdev->dev);
1710 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301711 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301712
1713 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301714 pm_runtime_enable(&pdev->dev);
1715
Govindraj.Rfcdca752011-02-28 18:12:23 +05301716 pm_runtime_get_sync(&pdev->dev);
1717
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301718 omap_serial_fill_features_erratas(up);
1719
Rajendra Nayakba774332011-12-14 17:25:43 +05301720 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301721 serial_omap_add_console_port(up);
1722
1723 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1724 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301725 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301726
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001727 pm_runtime_mark_last_busy(up->dev);
1728 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301729 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301730
1731err_add_port:
1732 pm_runtime_put(&pdev->dev);
1733 pm_runtime_disable(&pdev->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001734err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301735err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301736 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1737 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301738 return ret;
1739}
1740
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001741static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301742{
1743 struct uart_omap_port *up = platform_get_drvdata(dev);
1744
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001745 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001746 pm_runtime_disable(up->dev);
1747 uart_remove_one_port(&serial_omap_reg, &up->port);
1748 pm_qos_remove_request(&up->pm_qos_request);
Sanjay Singh Rawat93a2e472014-03-21 13:55:10 +05301749 device_init_wakeup(&dev->dev, false);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301750
Govindraj.Rb6126332010-09-27 20:20:49 +05301751 return 0;
1752}
1753
Govindraj.R94734742011-11-07 19:00:33 +05301754/*
1755 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1756 * The access to uart register after MDR1 Access
1757 * causes UART to corrupt data.
1758 *
1759 * Need a delay =
1760 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1761 * give 10 times as much
1762 */
1763static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1764{
1765 u8 timeout = 255;
1766
1767 serial_out(up, UART_OMAP_MDR1, mdr1);
1768 udelay(2);
1769 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1770 UART_FCR_CLEAR_RCVR);
1771 /*
1772 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1773 * TX_FIFO_E bit is 1.
1774 */
1775 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1776 (UART_LSR_THRE | UART_LSR_DR))) {
1777 timeout--;
1778 if (!timeout) {
1779 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001780 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301781 serial_in(up, UART_LSR));
1782 break;
1783 }
1784 udelay(1);
1785 }
1786}
1787
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301788#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301789static void serial_omap_restore_context(struct uart_omap_port *up)
1790{
Govindraj.R94734742011-11-07 19:00:33 +05301791 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1792 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1793 else
1794 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1795
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301796 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1797 serial_out(up, UART_EFR, UART_EFR_ECB);
1798 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1799 serial_out(up, UART_IER, 0x0);
1800 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301801 serial_out(up, UART_DLL, up->dll);
1802 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301803 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1804 serial_out(up, UART_IER, up->ier);
1805 serial_out(up, UART_FCR, up->fcr);
1806 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1807 serial_out(up, UART_MCR, up->mcr);
1808 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301809 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301810 serial_out(up, UART_EFR, up->efr);
1811 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301812 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1813 serial_omap_mdr1_errataset(up, up->mdr1);
1814 else
1815 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001816 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301817}
1818
Govindraj.Rfcdca752011-02-28 18:12:23 +05301819static int serial_omap_runtime_suspend(struct device *dev)
1820{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301821 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301822
Wei Yongjun7f253012013-06-05 10:04:49 +08001823 if (!up)
1824 return -EINVAL;
1825
Sourav Poddarddd85e22013-05-15 21:05:38 +05301826 /*
1827 * When using 'no_console_suspend', the console UART must not be
1828 * suspended. Since driver suspend is managed by runtime suspend,
1829 * preventing runtime suspend (by returning error) will keep device
1830 * active during suspend.
1831 */
1832 if (up->is_suspending && !console_suspend_enabled &&
1833 uart_console(&up->port))
1834 return -EBUSY;
1835
Felipe Balbie5b57c02012-08-23 13:32:42 +03001836 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301837
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001838 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301839
Govindraj.R2fd14962011-11-09 17:41:21 +05301840 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1841 schedule_work(&up->qos_work);
1842
Govindraj.Rfcdca752011-02-28 18:12:23 +05301843 return 0;
1844}
1845
1846static int serial_omap_runtime_resume(struct device *dev)
1847{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301848 struct uart_omap_port *up = dev_get_drvdata(dev);
1849
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301850 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301851
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001852 serial_omap_enable_wakeup(up, false);
1853
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301854 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001855 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301856 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301857 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301858 } else if (up->context_loss_cnt != loss_cnt) {
1859 serial_omap_restore_context(up);
1860 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301861 up->latency = up->calc_latency;
1862 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301863
Govindraj.Rfcdca752011-02-28 18:12:23 +05301864 return 0;
1865}
1866#endif
1867
1868static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1869 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1870 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1871 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301872 .prepare = serial_omap_prepare,
1873 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301874};
1875
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301876#if defined(CONFIG_OF)
1877static const struct of_device_id omap_serial_of_match[] = {
1878 { .compatible = "ti,omap2-uart" },
1879 { .compatible = "ti,omap3-uart" },
1880 { .compatible = "ti,omap4-uart" },
1881 {},
1882};
1883MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1884#endif
1885
Govindraj.Rb6126332010-09-27 20:20:49 +05301886static struct platform_driver serial_omap_driver = {
1887 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001888 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301889 .driver = {
1890 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301891 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301892 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301893 },
1894};
1895
1896static int __init serial_omap_init(void)
1897{
1898 int ret;
1899
1900 ret = uart_register_driver(&serial_omap_reg);
1901 if (ret != 0)
1902 return ret;
1903 ret = platform_driver_register(&serial_omap_driver);
1904 if (ret != 0)
1905 uart_unregister_driver(&serial_omap_reg);
1906 return ret;
1907}
1908
1909static void __exit serial_omap_exit(void)
1910{
1911 platform_driver_unregister(&serial_omap_driver);
1912 uart_unregister_driver(&serial_omap_reg);
1913}
1914
1915module_init(serial_omap_init);
1916module_exit(serial_omap_exit);
1917
1918MODULE_DESCRIPTION("OMAP High Speed UART driver");
1919MODULE_LICENSE("GPL");
1920MODULE_AUTHOR("Texas Instruments Inc");