blob: 9087b1fccaeecb15e29dec35bf51c2c19a268602 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02003 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03004 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Sara Sharoneda50cd2016-09-28 17:16:53 +03005 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
Ron Rindjunsky1053d352008-05-05 10:22:43 +08006 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
Emmanuel Grumbachcb2f8272015-11-17 15:39:56 +020027 * Intel Linux Wireless <linuxwifi@intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080028 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080031#include <linux/etherdevice.h>
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +030032#include <linux/ieee80211.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070034#include <linux/sched.h>
Luca Coelho71b12302016-03-11 12:12:16 +020035#include <linux/pm_runtime.h>
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +030036#include <net/ip6_checksum.h>
37#include <net/tso.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070038
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070039#include "iwl-debug.h"
40#include "iwl-csr.h"
41#include "iwl-prph.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080042#include "iwl-io.h"
Avri Altman680073b2014-07-14 09:40:27 +030043#include "iwl-scd.h"
Emmanuel Grumbached277c92012-02-09 16:08:15 +020044#include "iwl-op-mode.h"
Johannes Berg6468a012012-05-16 19:13:54 +020045#include "internal.h"
Johannes Berg6238b002012-04-02 15:04:33 +020046/* FIXME: need to abstract out TX command (once we know what it looks like) */
Johannes Berg1023fdc2012-05-15 12:16:34 +020047#include "dvm/commands.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080048
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070049#define IWL_TX_CRC_SIZE 4
50#define IWL_TX_DELIMITER_SIZE 4
51
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020052/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
53 * DMA services
54 *
55 * Theory of operation
56 *
57 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
58 * of buffer descriptors, each of which points to one or more data buffers for
59 * the device to read from or fill. Driver and device exchange status of each
60 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
61 * entries in each circular buffer, to protect against confusing empty and full
62 * queue states.
63 *
64 * The device reads or writes the data in the queues via the device's several
65 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
66 *
67 * For Tx queue, there are low mark and high mark limits. If, after queuing
68 * the packet for Tx, free space become < low mark, Tx queue stopped. When
69 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
70 * Tx queue resumed.
71 *
72 ***************************************************/
Sara Sharone22744a2016-06-22 17:23:34 +030073
Sara Sharonab6c6442016-11-01 12:37:49 +020074int iwl_queue_space(const struct iwl_txq *q)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020075{
Ido Yariva9b29242013-07-15 11:51:48 -040076 unsigned int max;
77 unsigned int used;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020078
Ido Yariva9b29242013-07-15 11:51:48 -040079 /*
80 * To avoid ambiguity between empty and completely full queues, there
Johannes Berg83f32a42014-04-24 09:57:40 +020081 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
82 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
83 * to reserve any queue entries for this purpose.
Ido Yariva9b29242013-07-15 11:51:48 -040084 */
Johannes Berg83f32a42014-04-24 09:57:40 +020085 if (q->n_window < TFD_QUEUE_SIZE_MAX)
Ido Yariva9b29242013-07-15 11:51:48 -040086 max = q->n_window;
87 else
Johannes Berg83f32a42014-04-24 09:57:40 +020088 max = TFD_QUEUE_SIZE_MAX - 1;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +020089
Ido Yariva9b29242013-07-15 11:51:48 -040090 /*
Johannes Berg83f32a42014-04-24 09:57:40 +020091 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
92 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
Ido Yariva9b29242013-07-15 11:51:48 -040093 */
Johannes Berg83f32a42014-04-24 09:57:40 +020094 used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
Ido Yariva9b29242013-07-15 11:51:48 -040095
96 if (WARN_ON(used > max))
97 return 0;
98
99 return max - used;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200100}
101
102/*
103 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
104 */
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200105static int iwl_queue_init(struct iwl_txq *q, int slots_num)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200106{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200107 q->n_window = slots_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200108
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200109 /* slots_num must be power-of-two size, otherwise
110 * get_cmd_index is broken. */
111 if (WARN_ON(!is_power_of_2(slots_num)))
112 return -EINVAL;
113
114 q->low_mark = q->n_window / 4;
115 if (q->low_mark < 4)
116 q->low_mark = 4;
117
118 q->high_mark = q->n_window / 8;
119 if (q->high_mark < 2)
120 q->high_mark = 2;
121
122 q->write_ptr = 0;
123 q->read_ptr = 0;
124
125 return 0;
126}
127
Sara Sharon13a3a392016-11-29 13:49:59 +0200128int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
129 struct iwl_dma_ptr *ptr, size_t size)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200130{
131 if (WARN_ON(ptr->addr))
132 return -EINVAL;
133
134 ptr->addr = dma_alloc_coherent(trans->dev, size,
135 &ptr->dma, GFP_KERNEL);
136 if (!ptr->addr)
137 return -ENOMEM;
138 ptr->size = size;
139 return 0;
140}
141
Sara Sharon13a3a392016-11-29 13:49:59 +0200142void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200143{
144 if (unlikely(!ptr->addr))
145 return;
146
147 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
148 memset(ptr, 0, sizeof(*ptr));
149}
150
151static void iwl_pcie_txq_stuck_timer(unsigned long data)
152{
153 struct iwl_txq *txq = (void *)data;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200154 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
155 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200156
157 spin_lock(&txq->lock);
158 /* check if triggered erroneously */
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300159 if (txq->read_ptr == txq->write_ptr) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200160 spin_unlock(&txq->lock);
161 return;
162 }
163 spin_unlock(&txq->lock);
164
Sara Sharon38398ef2016-06-30 11:48:30 +0300165 iwl_trans_pcie_log_scd_error(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200166
Liad Kaufman4c9706d2014-04-27 16:46:09 +0300167 iwl_force_nmi(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200168}
169
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200170/*
171 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300172 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200173static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Sara Sharon4fe10bc2016-07-04 14:34:26 +0300174 struct iwl_txq *txq, u16 byte_cnt,
175 int num_tbs)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300176{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700177 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
Johannes Berg20d3b642012-05-16 22:54:29 +0200178 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300179 int write_ptr = txq->write_ptr;
180 int txq_id = txq->id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300181 u8 sec_ctl = 0;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300182 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
183 __le16 bc_ent;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700184 struct iwl_tx_cmd *tx_cmd =
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300185 (void *)txq->entries[txq->write_ptr].cmd->payload;
Sara Sharonab6c6442016-11-01 12:37:49 +0200186 u8 sta_id = tx_cmd->sta_id;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300187
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700188 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
189
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -0700190 sec_ctl = tx_cmd->sec_ctl;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300191
192 switch (sec_ctl & TX_CMD_SEC_MSK) {
193 case TX_CMD_SEC_CCM:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200194 len += IEEE80211_CCMP_MIC_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300195 break;
196 case TX_CMD_SEC_TKIP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200197 len += IEEE80211_TKIP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300198 break;
199 case TX_CMD_SEC_WEP:
Johannes Berg4325f6c2013-05-08 13:09:08 +0200200 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300201 break;
202 }
Emmanuel Grumbach046db342012-12-05 15:07:54 +0200203 if (trans_pcie->bc_table_dword)
204 len = DIV_ROUND_UP(len, 4);
205
Emmanuel Grumbach31f920b2015-07-02 14:53:02 +0300206 if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
207 return;
208
Sara Sharonab6c6442016-11-01 12:37:49 +0200209 bc_ent = cpu_to_le16(len | (sta_id << 12));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300210
211 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
212
213 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
214 scd_bc_tbl[txq_id].
215 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
216}
217
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200218static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
219 struct iwl_txq *txq)
220{
221 struct iwl_trans_pcie *trans_pcie =
222 IWL_TRANS_GET_PCIE_TRANS(trans);
223 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300224 int txq_id = txq->id;
225 int read_ptr = txq->read_ptr;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200226 u8 sta_id = 0;
227 __le16 bc_ent;
228 struct iwl_tx_cmd *tx_cmd =
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300229 (void *)txq->entries[read_ptr].cmd->payload;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200230
231 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
232
233 if (txq_id != trans_pcie->cmd_queue)
234 sta_id = tx_cmd->sta_id;
235
236 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Sara Sharon4fe10bc2016-07-04 14:34:26 +0300237
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200238 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
239
240 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
241 scd_bc_tbl[txq_id].
242 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
243}
244
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200245/*
246 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800247 */
Johannes Bergea68f462014-02-27 14:36:55 +0100248static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
249 struct iwl_txq *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800250{
Emmanuel Grumbach23e76d12014-01-20 09:50:29 +0200251 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800252 u32 reg = 0;
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300253 int txq_id = txq->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800254
Johannes Bergea68f462014-02-27 14:36:55 +0100255 lockdep_assert_held(&txq->lock);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800256
Eliad Peller50453882014-02-05 19:12:24 +0200257 /*
258 * explicitly wake up the NIC if:
259 * 1. shadow registers aren't enabled
260 * 2. NIC is woken up for CMD regardless of shadow outside this function
261 * 3. there is a chance that the NIC is asleep
262 */
263 if (!trans->cfg->base_params->shadow_reg_enable &&
264 txq_id != trans_pcie->cmd_queue &&
265 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800266 /*
Eliad Peller50453882014-02-05 19:12:24 +0200267 * wake up nic if it's powered down ...
268 * uCode will wake up, and interrupt us again, so next
269 * time we'll skip this part.
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800270 */
Eliad Peller50453882014-02-05 19:12:24 +0200271 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
272
273 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
274 IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
275 txq_id, reg);
276 iwl_set_bit(trans, CSR_GP_CNTRL,
277 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergea68f462014-02-27 14:36:55 +0100278 txq->need_update = true;
Eliad Peller50453882014-02-05 19:12:24 +0200279 return;
280 }
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800281 }
Eliad Peller50453882014-02-05 19:12:24 +0200282
283 /*
284 * if not in power-save mode, uCode will never sleep when we're
285 * trying to tx (during RFKILL, we're not trying to tx).
286 */
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300287 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
Emmanuel Grumbach0cd58ea2015-11-24 13:24:24 +0200288 if (!txq->block)
289 iwl_write32(trans, HBUS_TARG_WRPTR,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300290 txq->write_ptr | (txq_id << 8));
Johannes Bergea68f462014-02-27 14:36:55 +0100291}
Eliad Peller50453882014-02-05 19:12:24 +0200292
Johannes Bergea68f462014-02-27 14:36:55 +0100293void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
294{
295 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
296 int i;
297
298 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200299 struct iwl_txq *txq = trans_pcie->txq[i];
Johannes Bergea68f462014-02-27 14:36:55 +0100300
Emmanuel Grumbachd090f872014-05-13 08:10:51 +0300301 spin_lock_bh(&txq->lock);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200302 if (txq->need_update) {
Johannes Bergea68f462014-02-27 14:36:55 +0100303 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200304 txq->need_update = false;
Johannes Bergea68f462014-02-27 14:36:55 +0100305 }
Emmanuel Grumbachd090f872014-05-13 08:10:51 +0300306 spin_unlock_bh(&txq->lock);
Johannes Bergea68f462014-02-27 14:36:55 +0100307 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800308}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800309
Sara Sharon6983ba62016-06-26 13:17:56 +0300310static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200311 void *_tfd, u8 idx)
Sara Sharon6983ba62016-06-26 13:17:56 +0300312{
Sara Sharon6983ba62016-06-26 13:17:56 +0300313
314 if (trans->cfg->use_tfh) {
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200315 struct iwl_tfh_tfd *tfd = _tfd;
316 struct iwl_tfh_tb *tb = &tfd->tbs[idx];
Sara Sharon6983ba62016-06-26 13:17:56 +0300317
318 return (dma_addr_t)(le64_to_cpu(tb->addr));
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200319 } else {
320 struct iwl_tfd *tfd = _tfd;
321 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
322 dma_addr_t addr = get_unaligned_le32(&tb->lo);
323 dma_addr_t hi_len;
324
325 if (sizeof(dma_addr_t) <= sizeof(u32))
326 return addr;
327
328 hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
329
330 /*
331 * shift by 16 twice to avoid warnings on 32-bit
332 * (where this code never runs anyway due to the
333 * if statement above)
334 */
335 return addr | ((hi_len << 16) << 16);
Sara Sharon6983ba62016-06-26 13:17:56 +0300336 }
Johannes Berg214d14d2011-05-04 07:50:44 -0700337}
338
Sara Sharon6983ba62016-06-26 13:17:56 +0300339static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
340 u8 idx, dma_addr_t addr, u16 len)
Johannes Berg214d14d2011-05-04 07:50:44 -0700341{
Sara Sharonca60da22016-12-08 13:22:55 +0200342 struct iwl_tfd *tfd_fh = (void *)tfd;
343 struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
Johannes Berg214d14d2011-05-04 07:50:44 -0700344
Sara Sharonca60da22016-12-08 13:22:55 +0200345 u16 hi_n_len = len << 4;
Johannes Berg214d14d2011-05-04 07:50:44 -0700346
Sara Sharonca60da22016-12-08 13:22:55 +0200347 put_unaligned_le32(addr, &tb->lo);
348 hi_n_len |= iwl_get_dma_hi_addr(addr);
Johannes Berg214d14d2011-05-04 07:50:44 -0700349
Sara Sharonca60da22016-12-08 13:22:55 +0200350 tb->hi_n_len = cpu_to_le16(hi_n_len);
Sara Sharon6983ba62016-06-26 13:17:56 +0300351
Sara Sharonca60da22016-12-08 13:22:55 +0200352 tfd_fh->num_tbs = idx + 1;
Johannes Berg214d14d2011-05-04 07:50:44 -0700353}
354
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200355static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
Johannes Berg214d14d2011-05-04 07:50:44 -0700356{
Sara Sharon6983ba62016-06-26 13:17:56 +0300357 if (trans->cfg->use_tfh) {
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200358 struct iwl_tfh_tfd *tfd = _tfd;
Sara Sharon6983ba62016-06-26 13:17:56 +0300359
Johannes Bergcc2f41f2016-09-09 09:34:46 +0200360 return le16_to_cpu(tfd->num_tbs) & 0x1f;
361 } else {
362 struct iwl_tfd *tfd = _tfd;
363
364 return tfd->num_tbs & 0x1f;
Sara Sharon6983ba62016-06-26 13:17:56 +0300365 }
Johannes Berg214d14d2011-05-04 07:50:44 -0700366}
367
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200368static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
Johannes Berg98891752013-02-26 11:28:19 +0100369 struct iwl_cmd_meta *meta,
Sara Sharon6983ba62016-06-26 13:17:56 +0300370 struct iwl_txq *txq, int index)
Johannes Berg214d14d2011-05-04 07:50:44 -0700371{
Sara Sharon3cd19802016-06-23 16:31:40 +0300372 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
373 int i, num_tbs;
Sara Sharon6983ba62016-06-26 13:17:56 +0300374 void *tfd = iwl_pcie_get_tfd(trans_pcie, txq, index);
Johannes Berg214d14d2011-05-04 07:50:44 -0700375
Johannes Berg214d14d2011-05-04 07:50:44 -0700376 /* Sanity check on number of chunks */
Sara Sharon6983ba62016-06-26 13:17:56 +0300377 num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700378
Sara Sharon3cd19802016-06-23 16:31:40 +0300379 if (num_tbs >= trans_pcie->max_tbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700380 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700381 /* @todo issue fatal error, it is quite serious situation */
382 return;
383 }
384
Sara Sharon8de437c2016-06-09 17:56:38 +0300385 /* first TB is never freed - it's the bidirectional DMA data */
Johannes Berg214d14d2011-05-04 07:50:44 -0700386
Johannes Berg206eea72015-04-17 16:38:31 +0200387 for (i = 1; i < num_tbs; i++) {
Sara Sharon3cd19802016-06-23 16:31:40 +0300388 if (meta->tbs & BIT(i))
Johannes Berg206eea72015-04-17 16:38:31 +0200389 dma_unmap_page(trans->dev,
Sara Sharon6983ba62016-06-26 13:17:56 +0300390 iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
391 iwl_pcie_tfd_tb_get_len(trans, tfd, i),
Johannes Berg206eea72015-04-17 16:38:31 +0200392 DMA_TO_DEVICE);
393 else
394 dma_unmap_single(trans->dev,
Sara Sharon6983ba62016-06-26 13:17:56 +0300395 iwl_pcie_tfd_tb_get_addr(trans, tfd,
396 i),
397 iwl_pcie_tfd_tb_get_len(trans, tfd,
398 i),
Johannes Berg206eea72015-04-17 16:38:31 +0200399 DMA_TO_DEVICE);
400 }
Sara Sharon6983ba62016-06-26 13:17:56 +0300401
402 if (trans->cfg->use_tfh) {
403 struct iwl_tfh_tfd *tfd_fh = (void *)tfd;
404
405 tfd_fh->num_tbs = 0;
406 } else {
407 struct iwl_tfd *tfd_fh = (void *)tfd;
408
409 tfd_fh->num_tbs = 0;
410 }
411
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700412}
413
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200414/*
415 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700416 * @trans - transport private data
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700417 * @txq - tx queue
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200418 * @dma_dir - the direction of the DMA mapping
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700419 *
420 * Does NOT advance any TFD circular buffer read/write indexes
421 * Does NOT free the TFD itself (which is within circular buffer)
422 */
Sara Sharon6b35ff92016-09-29 14:36:19 +0300423void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700424{
Johannes Berg83f32a42014-04-24 09:57:40 +0200425 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
426 * idx is bounded by n_window
427 */
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300428 int rd_ptr = txq->read_ptr;
429 int idx = get_cmd_index(txq, rd_ptr);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200430
Johannes Berg015c15e2012-03-05 11:24:24 -0800431 lockdep_assert_held(&txq->lock);
432
Johannes Berg83f32a42014-04-24 09:57:40 +0200433 /* We have only q->n_window txq->entries, but we use
434 * TFD_QUEUE_SIZE_MAX tfds
435 */
Sara Sharon6983ba62016-06-26 13:17:56 +0300436 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
Johannes Berg214d14d2011-05-04 07:50:44 -0700437
438 /* free SKB */
Johannes Bergbf8440e2012-03-19 17:12:06 +0100439 if (txq->entries) {
Johannes Berg214d14d2011-05-04 07:50:44 -0700440 struct sk_buff *skb;
441
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200442 skb = txq->entries[idx].skb;
Johannes Berg214d14d2011-05-04 07:50:44 -0700443
Emmanuel Grumbach909e9b22011-09-15 11:46:30 -0700444 /* Can be called from irqs-disabled context
445 * If skb is not NULL, it means that the whole queue is being
446 * freed and that the queue is not empty - free the skb
447 */
Johannes Berg214d14d2011-05-04 07:50:44 -0700448 if (skb) {
Emmanuel Grumbached277c92012-02-09 16:08:15 +0200449 iwl_op_mode_free_skb(trans->op_mode, skb);
Emmanuel Grumbachebed6332012-05-16 22:35:58 +0200450 txq->entries[idx].skb = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700451 }
452 }
453}
454
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200455static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
Johannes Berg6d6e68f2014-04-23 19:00:56 +0200456 dma_addr_t addr, u16 len, bool reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700457{
Sara Sharon3cd19802016-06-23 16:31:40 +0300458 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon6983ba62016-06-26 13:17:56 +0300459 void *tfd;
Johannes Berg214d14d2011-05-04 07:50:44 -0700460 u32 num_tbs;
461
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300462 tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
Johannes Berg214d14d2011-05-04 07:50:44 -0700463
464 if (reset)
Sara Sharon6983ba62016-06-26 13:17:56 +0300465 memset(tfd, 0, trans_pcie->tfd_size);
Johannes Berg214d14d2011-05-04 07:50:44 -0700466
Sara Sharon6983ba62016-06-26 13:17:56 +0300467 num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
Johannes Berg214d14d2011-05-04 07:50:44 -0700468
Sara Sharon6983ba62016-06-26 13:17:56 +0300469 /* Each TFD can point to a maximum max_tbs Tx buffers */
Sara Sharon3cd19802016-06-23 16:31:40 +0300470 if (num_tbs >= trans_pcie->max_tbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700471 IWL_ERR(trans, "Error can not send more than %d chunks\n",
Sara Sharon3cd19802016-06-23 16:31:40 +0300472 trans_pcie->max_tbs);
Johannes Berg214d14d2011-05-04 07:50:44 -0700473 return -EINVAL;
474 }
475
Eliad Peller1092b9b2013-07-16 17:53:43 +0300476 if (WARN(addr & ~IWL_TX_DMA_MASK,
477 "Unaligned address = %llx\n", (unsigned long long)addr))
Johannes Berg214d14d2011-05-04 07:50:44 -0700478 return -EINVAL;
479
Sara Sharon6983ba62016-06-26 13:17:56 +0300480 iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
Johannes Berg214d14d2011-05-04 07:50:44 -0700481
Johannes Berg206eea72015-04-17 16:38:31 +0200482 return num_tbs;
Johannes Berg214d14d2011-05-04 07:50:44 -0700483}
484
Sara Sharon13a3a392016-11-29 13:49:59 +0200485int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200486 int slots_num, bool cmd_queue)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800487{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200488 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharon6983ba62016-06-26 13:17:56 +0300489 size_t tfd_sz = trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX;
Sara Sharon8de437c2016-06-09 17:56:38 +0300490 size_t tb0_buf_sz;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200491 int i;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800492
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200493 if (WARN_ON(txq->entries || txq->tfds))
494 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800495
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200496 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
497 (unsigned long)txq);
498 txq->trans_pcie = trans_pcie;
499
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300500 txq->n_window = slots_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200501
502 txq->entries = kcalloc(slots_num,
503 sizeof(struct iwl_pcie_txq_entry),
504 GFP_KERNEL);
505
506 if (!txq->entries)
507 goto error;
508
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200509 if (cmd_queue)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200510 for (i = 0; i < slots_num; i++) {
511 txq->entries[i].cmd =
512 kmalloc(sizeof(struct iwl_device_cmd),
513 GFP_KERNEL);
514 if (!txq->entries[i].cmd)
515 goto error;
516 }
517
518 /* Circular buffer of transmit frame descriptors (TFDs),
519 * shared with device */
520 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300521 &txq->dma_addr, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +0000522 if (!txq->tfds)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200523 goto error;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100524
Sara Sharon8de437c2016-06-09 17:56:38 +0300525 BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
Johannes Berg38c0f3342013-02-27 13:18:50 +0100526
Sara Sharon8de437c2016-06-09 17:56:38 +0300527 tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100528
Sara Sharon8de437c2016-06-09 17:56:38 +0300529 txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
530 &txq->first_tb_dma,
Johannes Berg38c0f3342013-02-27 13:18:50 +0100531 GFP_KERNEL);
Sara Sharon8de437c2016-06-09 17:56:38 +0300532 if (!txq->first_tb_bufs)
Johannes Berg38c0f3342013-02-27 13:18:50 +0100533 goto err_free_tfds;
534
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200535 return 0;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100536err_free_tfds:
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300537 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200538error:
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200539 if (txq->entries && cmd_queue)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200540 for (i = 0; i < slots_num; i++)
541 kfree(txq->entries[i].cmd);
542 kfree(txq->entries);
543 txq->entries = NULL;
544
545 return -ENOMEM;
546
547}
548
Sara Sharon13a3a392016-11-29 13:49:59 +0200549int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200550 int slots_num, bool cmd_queue)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200551{
552 int ret;
553
Johannes Berg43aa6162014-02-27 14:24:36 +0100554 txq->need_update = false;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200555
556 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
557 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
558 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
559
560 /* Initialize queue's high/low-water marks, and head/tail indexes */
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200561 ret = iwl_queue_init(txq, slots_num);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200562 if (ret)
563 return ret;
564
565 spin_lock_init(&txq->lock);
Johannes Bergfaead412016-09-22 10:31:41 +0200566
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200567 if (cmd_queue) {
Johannes Bergfaead412016-09-22 10:31:41 +0200568 static struct lock_class_key iwl_pcie_cmd_queue_lock_class;
569
570 lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
571 }
572
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200573 __skb_queue_head_init(&txq->overflow_q);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200574
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200575 return 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800576}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800577
Johannes Berg21cb3222016-06-21 13:11:48 +0200578static void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
579 struct sk_buff *skb)
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300580{
Johannes Berg21cb3222016-06-21 13:11:48 +0200581 struct page **page_ptr;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300582
Johannes Berg21cb3222016-06-21 13:11:48 +0200583 page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300584
Johannes Berg21cb3222016-06-21 13:11:48 +0200585 if (*page_ptr) {
586 __free_page(*page_ptr);
587 *page_ptr = NULL;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300588 }
589}
590
Sara Sharon01d11cd2016-03-09 17:38:47 +0200591static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
592{
593 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
594
595 lockdep_assert_held(&trans_pcie->reg_lock);
596
597 if (trans_pcie->ref_cmd_in_flight) {
598 trans_pcie->ref_cmd_in_flight = false;
599 IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
Luca Coelhoc24c7f52016-03-30 20:59:27 +0300600 iwl_trans_unref(trans);
Sara Sharon01d11cd2016-03-09 17:38:47 +0200601 }
602
603 if (!trans->cfg->base_params->apmg_wake_up_wa)
604 return;
605 if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
606 return;
607
608 trans_pcie->cmd_hold_nic_awake = false;
609 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
610 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
611}
612
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200613/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200614 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800615 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200616static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800617{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200618 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200619 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800620
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200621 spin_lock_bh(&txq->lock);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300622 while (txq->write_ptr != txq->read_ptr) {
Emmanuel Grumbachb9676132013-06-13 11:45:59 +0300623 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300624 txq_id, txq->read_ptr);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300625
626 if (txq_id != trans_pcie->cmd_queue) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300627 struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300628
629 if (WARN_ON_ONCE(!skb))
630 continue;
631
Johannes Berg21cb3222016-06-21 13:11:48 +0200632 iwl_pcie_free_tso_page(trans_pcie, skb);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +0300633 }
Johannes Berg98891752013-02-26 11:28:19 +0100634 iwl_pcie_txq_free_tfd(trans, txq);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300635 txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr);
Sara Sharon01d11cd2016-03-09 17:38:47 +0200636
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300637 if (txq->read_ptr == txq->write_ptr) {
Sara Sharon01d11cd2016-03-09 17:38:47 +0200638 unsigned long flags;
639
640 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
641 if (txq_id != trans_pcie->cmd_queue) {
642 IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300643 txq->id);
Luca Coelhoc24c7f52016-03-30 20:59:27 +0300644 iwl_trans_unref(trans);
Sara Sharon01d11cd2016-03-09 17:38:47 +0200645 } else {
646 iwl_pcie_clear_cmd_in_flight(trans);
647 }
648 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
649 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200650 }
Emmanuel Grumbach39555252016-01-14 09:39:21 +0200651
652 while (!skb_queue_empty(&txq->overflow_q)) {
653 struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);
654
655 iwl_op_mode_free_skb(trans->op_mode, skb);
656 }
657
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200658 spin_unlock_bh(&txq->lock);
Emmanuel Grumbach8a487b12013-06-13 13:10:00 +0300659
660 /* just in case - this queue may have been stopped */
661 iwl_wake_queue(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200662}
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800663
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200664/*
665 * iwl_pcie_txq_free - Deallocate DMA queue.
666 * @txq: Transmit queue to deallocate.
667 *
668 * Empty queue by removing and destroying all BD's.
669 * Free all buffers.
670 * 0-fill, but do not free "txq" descriptor structure.
671 */
672static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
673{
674 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200675 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200676 struct device *dev = trans->dev;
677 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800678
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200679 if (WARN_ON(!txq))
680 return;
681
682 iwl_pcie_txq_unmap(trans, txq_id);
683
684 /* De-alloc array of command/tx buffers */
685 if (txq_id == trans_pcie->cmd_queue)
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300686 for (i = 0; i < txq->n_window; i++) {
Johannes Berg5d4185a2014-09-09 21:16:06 +0200687 kzfree(txq->entries[i].cmd);
688 kzfree(txq->entries[i].free_buf);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200689 }
690
691 /* De-alloc circular buffer of TFDs */
Johannes Berg83f32a42014-04-24 09:57:40 +0200692 if (txq->tfds) {
693 dma_free_coherent(dev,
Sara Sharon6983ba62016-06-26 13:17:56 +0300694 trans_pcie->tfd_size * TFD_QUEUE_SIZE_MAX,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300695 txq->tfds, txq->dma_addr);
696 txq->dma_addr = 0;
Johannes Berg83f32a42014-04-24 09:57:40 +0200697 txq->tfds = NULL;
Johannes Berg38c0f3342013-02-27 13:18:50 +0100698
699 dma_free_coherent(dev,
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300700 sizeof(*txq->first_tb_bufs) * txq->n_window,
Sara Sharon8de437c2016-06-09 17:56:38 +0300701 txq->first_tb_bufs, txq->first_tb_dma);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200702 }
703
704 kfree(txq->entries);
705 txq->entries = NULL;
706
707 del_timer_sync(&txq->stuck_timer);
708
709 /* 0-fill queue descriptor structure */
710 memset(txq, 0, sizeof(*txq));
711}
712
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200713void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
714{
715 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg22dc3c92013-01-09 00:47:07 +0100716 int nq = trans->cfg->base_params->num_of_queues;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200717 int chan;
718 u32 reg_val;
Johannes Berg22dc3c92013-01-09 00:47:07 +0100719 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
720 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200721
722 /* make sure all queue are not stopped/used */
723 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
724 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
725
726 trans_pcie->scd_base_addr =
727 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
728
729 WARN_ON(scd_base_addr != 0 &&
730 scd_base_addr != trans_pcie->scd_base_addr);
731
Johannes Berg22dc3c92013-01-09 00:47:07 +0100732 /* reset context data, TX status and translation data */
733 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
734 SCD_CONTEXT_MEM_LOWER_BOUND,
735 NULL, clear_dwords);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200736
737 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
738 trans_pcie->scd_bc_tbls.dma >> 10);
739
740 /* The chain extension of the SCD doesn't work well. This feature is
741 * enabled by default by the HW, so we need to disable it manually.
742 */
Emmanuel Grumbache03bbb62014-04-13 10:49:16 +0300743 if (trans->cfg->base_params->scd_chain_ext_wa)
744 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200745
746 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +0200747 trans_pcie->cmd_fifo,
748 trans_pcie->cmd_q_wdg_timeout);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200749
750 /* Activate all Tx DMA/FIFO channels */
Avri Altman680073b2014-07-14 09:40:27 +0300751 iwl_scd_activate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200752
753 /* Enable DMA channel */
754 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
755 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
756 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
757 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
758
759 /* Update FH chicken bits */
760 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
761 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
762 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
763
764 /* Enable L1-Active */
Sara Sharon6e584872017-03-22 14:07:50 +0200765 if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
Eran Harary3073d8c2013-12-29 14:09:59 +0200766 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
767 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200768}
769
Johannes Bergddaf5a52013-01-08 11:25:44 +0100770void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
771{
772 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
773 int txq_id;
774
Sara Sharon13a3a392016-11-29 13:49:59 +0200775 /*
776 * we should never get here in gen2 trans mode return early to avoid
777 * having invalid accesses
778 */
779 if (WARN_ON_ONCE(trans->cfg->gen2))
780 return;
781
Johannes Bergddaf5a52013-01-08 11:25:44 +0100782 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
783 txq_id++) {
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200784 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Sara Sharone22744a2016-06-22 17:23:34 +0300785 if (trans->cfg->use_tfh)
786 iwl_write_direct64(trans,
787 FH_MEM_CBBC_QUEUE(trans, txq_id),
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300788 txq->dma_addr);
Sara Sharone22744a2016-06-22 17:23:34 +0300789 else
790 iwl_write_direct32(trans,
791 FH_MEM_CBBC_QUEUE(trans, txq_id),
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300792 txq->dma_addr >> 8);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100793 iwl_pcie_txq_unmap(trans, txq_id);
Sara Sharonbb98ecd2016-07-07 18:17:45 +0300794 txq->read_ptr = 0;
795 txq->write_ptr = 0;
Johannes Bergddaf5a52013-01-08 11:25:44 +0100796 }
797
798 /* Tell NIC where to find the "keep warm" buffer */
799 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
800 trans_pcie->kw.dma >> 4);
801
Emmanuel Grumbachcd8f4382015-01-29 21:34:00 +0200802 /*
803 * Send 0 as the scd_base_addr since the device may have be reset
804 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
805 * contain garbage.
806 */
807 iwl_pcie_tx_start(trans, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100808}
809
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200810static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
811{
812 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
813 unsigned long flags;
814 int ch, ret;
815 u32 mask = 0;
816
817 spin_lock(&trans_pcie->irq_lock);
818
Emmanuel Grumbach23ba9342015-12-17 11:55:13 +0200819 if (!iwl_trans_grab_nic_access(trans, &flags))
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200820 goto out;
821
822 /* Stop each Tx DMA channel */
823 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
824 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
825 mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
826 }
827
828 /* Wait for DMA channels to be idle */
829 ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
830 if (ret < 0)
831 IWL_ERR(trans,
832 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
833 ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
834
835 iwl_trans_release_nic_access(trans, &flags);
836
837out:
838 spin_unlock(&trans_pcie->irq_lock);
839}
840
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200841/*
842 * iwl_pcie_tx_stop - Stop all Tx DMA channels
843 */
844int iwl_pcie_tx_stop(struct iwl_trans *trans)
845{
846 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200847 int txq_id;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200848
849 /* Turn off all Tx DMA fifos */
Avri Altman680073b2014-07-14 09:40:27 +0300850 iwl_scd_deactivate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200851
Emmanuel Grumbach36277232015-02-25 15:49:39 +0200852 /* Turn off all Tx DMA channels */
853 iwl_pcie_tx_stop_fh(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200854
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +0200855 /*
856 * This function can be called before the op_mode disabled the
857 * queues. This happens when we have an rfkill interrupt.
858 * Since we stop Tx altogether - mark the queues as stopped.
859 */
860 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
861 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
862
863 /* This can happen: start_hw, stop_device */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200864 if (!trans_pcie->txq_memory)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200865 return 0;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200866
867 /* Unmap DMA from host system and free skb's */
868 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
869 txq_id++)
870 iwl_pcie_txq_unmap(trans, txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800871
872 return 0;
873}
874
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200875/*
876 * iwl_trans_tx_free - Free TXQ Context
877 *
878 * Destroy all TX DMA queues and structures
879 */
880void iwl_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300881{
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200882 int txq_id;
883 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300884
Sara Sharonde74c452016-09-29 14:31:24 +0300885 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
886
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200887 /* Tx queues */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200888 if (trans_pcie->txq_memory) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200889 for (txq_id = 0;
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200890 txq_id < trans->cfg->base_params->num_of_queues;
891 txq_id++) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200892 iwl_pcie_txq_free(trans, txq_id);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200893 trans_pcie->txq[txq_id] = NULL;
894 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200895 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300896
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200897 kfree(trans_pcie->txq_memory);
898 trans_pcie->txq_memory = NULL;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300899
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200900 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300901
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200902 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300903}
904
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200905/*
906 * iwl_pcie_tx_alloc - allocate TX context
907 * Allocate all Tx DMA structures and initialize them
908 */
909static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
910{
911 int ret;
912 int txq_id, slots_num;
913 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
914
915 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
916 sizeof(struct iwlagn_scd_bc_tbl);
917
918 /*It is not allowed to alloc twice, so warn when this happens.
919 * We cannot rely on the previous allocation, so free and fail */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200920 if (WARN_ON(trans_pcie->txq_memory)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200921 ret = -EINVAL;
922 goto error;
923 }
924
925 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
926 scd_bc_tbls_size);
927 if (ret) {
928 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
929 goto error;
930 }
931
932 /* Alloc keep-warm buffer */
933 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
934 if (ret) {
935 IWL_ERR(trans, "Keep Warm allocation failed\n");
936 goto error;
937 }
938
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200939 trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
940 sizeof(struct iwl_txq), GFP_KERNEL);
941 if (!trans_pcie->txq_memory) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200942 IWL_ERR(trans, "Not enough memory for txq\n");
Dan Carpenter2ab9ba02013-08-11 02:03:21 +0300943 ret = -ENOMEM;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200944 goto error;
945 }
946
947 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
948 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
949 txq_id++) {
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200950 bool cmd_queue = (txq_id == trans_pcie->cmd_queue);
951
952 slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200953 trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
954 ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200955 slots_num, cmd_queue);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200956 if (ret) {
957 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
958 goto error;
959 }
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200960 trans_pcie->txq[txq_id]->id = txq_id;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200961 }
962
963 return 0;
964
965error:
966 iwl_pcie_tx_free(trans);
967
968 return ret;
969}
Sara Sharoneda50cd2016-09-28 17:16:53 +0300970
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200971int iwl_pcie_tx_init(struct iwl_trans *trans)
972{
973 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
974 int ret;
975 int txq_id, slots_num;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200976 bool alloc = false;
977
Sara Sharonb2a3b1c2016-12-11 11:36:38 +0200978 if (!trans_pcie->txq_memory) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200979 ret = iwl_pcie_tx_alloc(trans);
980 if (ret)
981 goto error;
982 alloc = true;
983 }
984
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200985 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200986
987 /* Turn off all Tx DMA fifos */
Avri Altman680073b2014-07-14 09:40:27 +0300988 iwl_scd_deactivate_fifos(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200989
990 /* Tell NIC where to find the "keep warm" buffer */
991 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
992 trans_pcie->kw.dma >> 4);
993
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200994 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200995
996 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
997 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
998 txq_id++) {
Sara Sharonb8e8d7c2017-01-17 14:14:29 +0200999 bool cmd_queue = (txq_id == trans_pcie->cmd_queue);
1000
1001 slots_num = cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001002 ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
Sara Sharonb8e8d7c2017-01-17 14:14:29 +02001003 slots_num, cmd_queue);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001004 if (ret) {
1005 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
1006 goto error;
1007 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001008
Sara Sharoneda50cd2016-09-28 17:16:53 +03001009 /*
1010 * Tell nic where to find circular buffer of TFDs for a
1011 * given Tx queue, and enable the DMA channel used for that
1012 * queue.
1013 * Circular buffer (TFD queue in DRAM) physical base address
1014 */
1015 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001016 trans_pcie->txq[txq_id]->dma_addr >> 8);
Sara Sharonae797852016-06-30 16:36:24 +03001017 }
Sara Sharone22744a2016-06-22 17:23:34 +03001018
Haim Dreyfuss94ce9e52015-06-14 11:17:07 +03001019 iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +02001020 if (trans->cfg->base_params->num_of_queues > 20)
1021 iwl_set_bits_prph(trans, SCD_GP_CTRL,
1022 SCD_GP_CTRL_ENABLE_31_QUEUES);
1023
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001024 return 0;
1025error:
1026 /*Upon error, free only if we allocated something */
1027 if (alloc)
1028 iwl_pcie_tx_free(trans);
1029 return ret;
1030}
1031
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001032static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001033{
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001034 lockdep_assert_held(&txq->lock);
1035
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001036 if (!txq->wd_timeout)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001037 return;
1038
1039 /*
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001040 * station is asleep and we send data - that must
1041 * be uAPSD or PS-Poll. Don't rearm the timer.
1042 */
1043 if (txq->frozen)
1044 return;
1045
1046 /*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001047 * if empty delete timer, otherwise move timer forward
1048 * since we're making progress on this queue
1049 */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001050 if (txq->read_ptr == txq->write_ptr)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001051 del_timer(&txq->stuck_timer);
1052 else
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001053 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001054}
1055
1056/* Frees buffers until index _not_ inclusive */
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001057void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1058 struct sk_buff_head *skbs)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001059{
1060 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001061 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Johannes Berg83f32a42014-04-24 09:57:40 +02001062 int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001063 int last_to_free;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001064
1065 /* This function is not meant to release cmd queue*/
1066 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001067 return;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001068
Johannes Berg2bfb5092012-12-27 21:43:48 +01001069 spin_lock_bh(&txq->lock);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001070
Sara Sharonde74c452016-09-29 14:31:24 +03001071 if (!test_bit(txq_id, trans_pcie->queue_used)) {
Emmanuel Grumbachb9676132013-06-13 11:45:59 +03001072 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
1073 txq_id, ssn);
1074 goto out;
1075 }
1076
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001077 if (txq->read_ptr == tfd_num)
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001078 goto out;
1079
1080 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001081 txq_id, txq->read_ptr, tfd_num, ssn);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001082
1083 /*Since we free until index _not_ inclusive, the one before index is
1084 * the last we will free. This one must be used */
Johannes Berg83f32a42014-04-24 09:57:40 +02001085 last_to_free = iwl_queue_dec_wrap(tfd_num);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001086
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001087 if (!iwl_queue_used(txq, last_to_free)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001088 IWL_ERR(trans,
1089 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
Johannes Berg83f32a42014-04-24 09:57:40 +02001090 __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001091 txq->write_ptr, txq->read_ptr);
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001092 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001093 }
1094
1095 if (WARN_ON(!skb_queue_empty(skbs)))
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001096 goto out;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001097
1098 for (;
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001099 txq->read_ptr != tfd_num;
1100 txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
1101 struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001102
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001103 if (WARN_ON_ONCE(!skb))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001104 continue;
1105
Johannes Berg21cb3222016-06-21 13:11:48 +02001106 iwl_pcie_free_tso_page(trans_pcie, skb);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03001107
1108 __skb_queue_tail(skbs, skb);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001109
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001110 txq->entries[txq->read_ptr].skb = NULL;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001111
Sara Sharon4fe10bc2016-07-04 14:34:26 +03001112 if (!trans->cfg->use_tfh)
1113 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001114
Johannes Berg98891752013-02-26 11:28:19 +01001115 iwl_pcie_txq_free_tfd(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001116 }
1117
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001118 iwl_pcie_txq_progress(txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001119
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001120 if (iwl_queue_space(txq) > txq->low_mark &&
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001121 test_bit(txq_id, trans_pcie->queue_stopped)) {
Emmanuel Grumbach685b3462016-02-23 11:34:17 +02001122 struct sk_buff_head overflow_skbs;
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001123
Emmanuel Grumbach685b3462016-02-23 11:34:17 +02001124 __skb_queue_head_init(&overflow_skbs);
1125 skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001126
1127 /*
1128 * This is tricky: we are in reclaim path which is non
1129 * re-entrant, so noone will try to take the access the
1130 * txq data from that path. We stopped tx, so we can't
1131 * have tx as well. Bottom line, we can unlock and re-lock
1132 * later.
1133 */
1134 spin_unlock_bh(&txq->lock);
1135
Emmanuel Grumbach685b3462016-02-23 11:34:17 +02001136 while (!skb_queue_empty(&overflow_skbs)) {
1137 struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
Johannes Berg21cb3222016-06-21 13:11:48 +02001138 struct iwl_device_cmd *dev_cmd_ptr;
1139
1140 dev_cmd_ptr = *(void **)((u8 *)skb->cb +
1141 trans_pcie->dev_cmd_offs);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001142
1143 /*
1144 * Note that we can very well be overflowing again.
1145 * In that case, iwl_queue_space will be small again
1146 * and we won't wake mac80211's queue.
1147 */
Johannes Berg21cb3222016-06-21 13:11:48 +02001148 iwl_trans_pcie_tx(trans, skb, dev_cmd_ptr, txq_id);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001149 }
1150 spin_lock_bh(&txq->lock);
1151
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001152 if (iwl_queue_space(txq) > txq->low_mark)
Emmanuel Grumbach39555252016-01-14 09:39:21 +02001153 iwl_wake_queue(trans, txq);
1154 }
Eliad Peller7616f332014-11-20 17:33:43 +02001155
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001156 if (txq->read_ptr == txq->write_ptr) {
1157 IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
Luca Coelhoc24c7f52016-03-30 20:59:27 +03001158 iwl_trans_unref(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02001159 }
1160
Emmanuel Grumbachf6d497c2012-11-14 23:32:57 +02001161out:
Johannes Berg2bfb5092012-12-27 21:43:48 +01001162 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001163}
1164
Eliad Peller7616f332014-11-20 17:33:43 +02001165static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1166 const struct iwl_host_cmd *cmd)
Eliad Peller804d4c52014-11-20 14:36:26 +02001167{
1168 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1169 int ret;
1170
1171 lockdep_assert_held(&trans_pcie->reg_lock);
1172
Eliad Peller7616f332014-11-20 17:33:43 +02001173 if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1174 !trans_pcie->ref_cmd_in_flight) {
1175 trans_pcie->ref_cmd_in_flight = true;
1176 IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
Luca Coelhoc24c7f52016-03-30 20:59:27 +03001177 iwl_trans_ref(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02001178 }
1179
Eliad Peller804d4c52014-11-20 14:36:26 +02001180 /*
1181 * wake up the NIC to make sure that the firmware will see the host
1182 * command - we will let the NIC sleep once all the host commands
1183 * returned. This needs to be done only on NICs that have
1184 * apmg_wake_up_wa set.
1185 */
Ilan Peerfc8a3502015-05-13 14:34:07 +03001186 if (trans->cfg->base_params->apmg_wake_up_wa &&
1187 !trans_pcie->cmd_hold_nic_awake) {
Eliad Peller804d4c52014-11-20 14:36:26 +02001188 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1189 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Eliad Peller804d4c52014-11-20 14:36:26 +02001190
1191 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1192 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1193 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1194 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1195 15000);
1196 if (ret < 0) {
1197 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1198 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Eliad Peller804d4c52014-11-20 14:36:26 +02001199 IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1200 return -EIO;
1201 }
Ilan Peerfc8a3502015-05-13 14:34:07 +03001202 trans_pcie->cmd_hold_nic_awake = true;
Eliad Peller804d4c52014-11-20 14:36:26 +02001203 }
1204
1205 return 0;
1206}
1207
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001208/*
1209 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1210 *
1211 * When FW advances 'R' index, all entries between old and new 'R' index
1212 * need to be reclaimed. As result, some free space forms. If there is
1213 * enough free space (> low mark), wake the stack that feeds us.
1214 */
1215static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1216{
1217 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001218 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001219 unsigned long flags;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001220 int nfreed = 0;
1221
1222 lockdep_assert_held(&txq->lock);
1223
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001224 if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(txq, idx))) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001225 IWL_ERR(trans,
1226 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
Johannes Berg83f32a42014-04-24 09:57:40 +02001227 __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001228 txq->write_ptr, txq->read_ptr);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001229 return;
1230 }
1231
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001232 for (idx = iwl_queue_inc_wrap(idx); txq->read_ptr != idx;
1233 txq->read_ptr = iwl_queue_inc_wrap(txq->read_ptr)) {
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001234
1235 if (nfreed++ > 0) {
1236 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001237 idx, txq->write_ptr, txq->read_ptr);
Liad Kaufman4c9706d2014-04-27 16:46:09 +03001238 iwl_force_nmi(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001239 }
1240 }
1241
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001242 if (txq->read_ptr == txq->write_ptr) {
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001243 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Eliad Peller804d4c52014-11-20 14:36:26 +02001244 iwl_pcie_clear_cmd_in_flight(trans);
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001245 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1246 }
1247
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001248 iwl_pcie_txq_progress(txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001249}
1250
1251static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001252 u16 txq_id)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001253{
Johannes Berg20d3b642012-05-16 22:54:29 +02001254 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001255 u32 tbl_dw_addr;
1256 u32 tbl_dw;
1257 u16 scd_q2ratid;
1258
1259 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1260
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001261 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001262 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1263
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001264 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001265
1266 if (txq_id & 0x1)
1267 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1268 else
1269 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1270
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001271 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001272
1273 return 0;
1274}
1275
Emmanuel Grumbachbd5f6a32013-04-28 14:05:22 +03001276/* Receiver address (actually, Rx station's index into station table),
1277 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1278#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1279
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001280bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001281 const struct iwl_trans_txq_scd_cfg *cfg,
1282 unsigned int wdg_timeout)
Johannes Berg70a18c52012-03-05 11:24:44 -08001283{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001284 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001285 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Johannes Bergd4578ea2014-08-01 12:17:40 +02001286 int fifo = -1;
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001287 bool scd_bug = false;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001288
Johannes Berg9eae88f2012-03-15 13:26:52 -07001289 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1290 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001291
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001292 txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1293
Johannes Bergd4578ea2014-08-01 12:17:40 +02001294 if (cfg) {
1295 fifo = cfg->fifo;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001296
Avri Altman002a9e22014-07-24 19:25:10 +03001297 /* Disable the scheduler prior configuring the cmd queue */
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001298 if (txq_id == trans_pcie->cmd_queue &&
1299 trans_pcie->scd_set_active)
Avri Altman002a9e22014-07-24 19:25:10 +03001300 iwl_scd_enable_set_active(trans, 0);
1301
Johannes Bergd4578ea2014-08-01 12:17:40 +02001302 /* Stop this Tx queue before configuring it */
1303 iwl_scd_txq_set_inactive(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001304
Johannes Bergd4578ea2014-08-01 12:17:40 +02001305 /* Set this queue as a chain-building queue unless it is CMD */
1306 if (txq_id != trans_pcie->cmd_queue)
1307 iwl_scd_txq_set_chain(trans, txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001308
Johannes Berg64ba8932014-08-01 13:33:46 +02001309 if (cfg->aggregate) {
Johannes Bergd4578ea2014-08-01 12:17:40 +02001310 u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001311
Johannes Bergd4578ea2014-08-01 12:17:40 +02001312 /* Map receiver-address / traffic-ID to this queue */
1313 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
Emmanuel Grumbachf4772522013-07-24 14:15:21 +03001314
Johannes Bergd4578ea2014-08-01 12:17:40 +02001315 /* enable aggregations for the queue */
1316 iwl_scd_txq_enable_agg(trans, txq_id);
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001317 txq->ampdu = true;
Johannes Bergd4578ea2014-08-01 12:17:40 +02001318 } else {
1319 /*
1320 * disable aggregations for the queue, this will also
1321 * make the ra_tid mapping configuration irrelevant
1322 * since it is now a non-AGG queue.
1323 */
1324 iwl_scd_txq_disable_agg(trans, txq_id);
1325
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001326 ssn = txq->read_ptr;
Johannes Bergd4578ea2014-08-01 12:17:40 +02001327 }
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001328 } else {
1329 /*
1330 * If we need to move the SCD write pointer by steps of
1331 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
1332 * the op_mode know by returning true later.
1333 * Do this only in case cfg is NULL since this trick can
1334 * be done only if we have DQA enabled which is true for mvm
1335 * only. And mvm never sets a cfg pointer.
1336 * This is really ugly, but this is the easiest way out for
1337 * this sad hardware issue.
1338 * This bug has been fixed on devices 9000 and up.
1339 */
1340 scd_bug = !trans->cfg->mq_rx_supported &&
1341 !((ssn - txq->write_ptr) & 0x3f) &&
1342 (ssn != txq->write_ptr);
1343 if (scd_bug)
1344 ssn++;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001345 }
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001346
1347 /* Place first TFD at index corresponding to start sequence number.
1348 * Assumes that ssn_idx is valid (!= 0xFFF) */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001349 txq->read_ptr = (ssn & 0xff);
1350 txq->write_ptr = (ssn & 0xff);
Emmanuel Grumbach0294d9e2015-01-05 16:52:55 +02001351 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1352 (ssn & 0xff) | (txq_id << 8));
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001353
Johannes Bergd4578ea2014-08-01 12:17:40 +02001354 if (cfg) {
1355 u8 frame_limit = cfg->frame_limit;
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001356
Johannes Bergd4578ea2014-08-01 12:17:40 +02001357 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1358
1359 /* Set up Tx window size and frame limit for this queue */
1360 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1361 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1362 iwl_trans_write_mem32(trans,
1363 trans_pcie->scd_base_addr +
Johannes Berg9eae88f2012-03-15 13:26:52 -07001364 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
Johannes Bergf3779f42017-03-09 11:22:54 +01001365 SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
1366 SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001367
Johannes Bergd4578ea2014-08-01 12:17:40 +02001368 /* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1369 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1370 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1371 (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1372 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1373 SCD_QUEUE_STTS_REG_MSK);
Avri Altman002a9e22014-07-24 19:25:10 +03001374
1375 /* enable the scheduler for this queue (only) */
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001376 if (txq_id == trans_pcie->cmd_queue &&
1377 trans_pcie->scd_set_active)
Avri Altman002a9e22014-07-24 19:25:10 +03001378 iwl_scd_enable_set_active(trans, BIT(txq_id));
Emmanuel Grumbach0294d9e2015-01-05 16:52:55 +02001379
1380 IWL_DEBUG_TX_QUEUES(trans,
1381 "Activate queue %d on FIFO %d WrPtr: %d\n",
1382 txq_id, fifo, ssn & 0xff);
1383 } else {
1384 IWL_DEBUG_TX_QUEUES(trans,
1385 "Activate queue %d WrPtr: %d\n",
1386 txq_id, ssn & 0xff);
Johannes Bergd4578ea2014-08-01 12:17:40 +02001387 }
Emmanuel Grumbachdcfbd672017-05-07 15:00:31 +03001388
1389 return scd_bug;
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03001390}
1391
Liad Kaufman42db09c2016-05-02 14:01:14 +03001392void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
1393 bool shared_mode)
1394{
1395 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001396 struct iwl_txq *txq = trans_pcie->txq[txq_id];
Liad Kaufman42db09c2016-05-02 14:01:14 +03001397
1398 txq->ampdu = !shared_mode;
1399}
1400
Johannes Bergd4578ea2014-08-01 12:17:40 +02001401void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1402 bool configure_scd)
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001403{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001404 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001405 u32 stts_addr = trans_pcie->scd_base_addr +
1406 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1407 static const u32 zero_val[4] = {};
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001408
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001409 trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
1410 trans_pcie->txq[txq_id]->frozen = false;
Emmanuel Grumbache0b8d402015-01-20 17:02:40 +02001411
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +02001412 /*
1413 * Upon HW Rfkill - we stop the device, and then stop the queues
1414 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1415 * allow the op_mode to call txq_disable after it already called
1416 * stop_device.
1417 */
Johannes Berg9eae88f2012-03-15 13:26:52 -07001418 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
Emmanuel Grumbachfba1c622013-12-19 22:19:17 +02001419 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1420 "queue %d not used", txq_id);
Johannes Berg9eae88f2012-03-15 13:26:52 -07001421 return;
Emmanuel Grumbachbc237732011-11-21 13:25:31 +02001422 }
1423
Johannes Bergd4578ea2014-08-01 12:17:40 +02001424 if (configure_scd) {
1425 iwl_scd_txq_set_inactive(trans, txq_id);
Emmanuel Grumbachac928f82012-10-14 16:36:36 +02001426
Johannes Bergd4578ea2014-08-01 12:17:40 +02001427 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1428 ARRAY_SIZE(zero_val));
1429 }
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +02001430
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001431 iwl_pcie_txq_unmap(trans, txq_id);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001432 trans_pcie->txq[txq_id]->ampdu = false;
Emmanuel Grumbach6c3fd3f2012-10-18 12:38:37 +02001433
Emmanuel Grumbach1ce86582012-06-04 16:48:17 +03001434 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +03001435}
1436
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001437/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1438
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001439/*
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001440 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001441 * @priv: device private data point
Eliad Pellere89044d2013-07-16 17:33:26 +03001442 * @cmd: a pointer to the ucode command structure
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001443 *
Eliad Pellere89044d2013-07-16 17:33:26 +03001444 * The function returns < 0 values to indicate the operation
1445 * failed. On success, it returns the index (>= 0) of command in the
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001446 * command queue.
1447 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001448static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1449 struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001450{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001451 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001452 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergc2acea82009-07-24 11:13:05 -07001453 struct iwl_device_cmd *out_cmd;
1454 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001455 unsigned long flags;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001456 void *dup_buf = NULL;
Tomas Winklerf3674222008-08-04 16:00:44 +08001457 dma_addr_t phys_addr;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001458 int idx;
Sara Sharon8de437c2016-06-09 17:56:38 +03001459 u16 copy_size, cmd_size, tb0_size;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001460 bool had_nocopy = false;
Aviya Erenfeldab021652015-06-09 16:45:52 +03001461 u8 group_id = iwl_cmd_groupid(cmd->id);
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001462 int i, ret;
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001463 u32 cmd_pos;
Johannes Berg1afbfb62013-02-26 11:32:26 +01001464 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1465 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001466
Sara Sharon5b887922016-08-15 17:36:47 +03001467 if (WARN(!trans->wide_cmd_header &&
Johannes Berg88742c92015-06-30 15:31:22 +02001468 group_id > IWL_ALWAYS_LONG_GROUP,
Aviya Erenfeldab021652015-06-09 16:45:52 +03001469 "unsupported wide command %#x\n", cmd->id))
1470 return -EINVAL;
1471
1472 if (group_id != 0) {
1473 copy_size = sizeof(struct iwl_cmd_header_wide);
1474 cmd_size = sizeof(struct iwl_cmd_header_wide);
1475 } else {
1476 copy_size = sizeof(struct iwl_cmd_header);
1477 cmd_size = sizeof(struct iwl_cmd_header);
1478 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001479
1480 /* need one for the header if the first is NOCOPY */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001481 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001482
Johannes Berg1afbfb62013-02-26 11:32:26 +01001483 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001484 cmddata[i] = cmd->data[i];
1485 cmdlen[i] = cmd->len[i];
1486
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001487 if (!cmd->len[i])
1488 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001489
Sara Sharon8de437c2016-06-09 17:56:38 +03001490 /* need at least IWL_FIRST_TB_SIZE copied */
1491 if (copy_size < IWL_FIRST_TB_SIZE) {
1492 int copy = IWL_FIRST_TB_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001493
1494 if (copy > cmdlen[i])
1495 copy = cmdlen[i];
1496 cmdlen[i] -= copy;
1497 cmddata[i] += copy;
1498 copy_size += copy;
1499 }
1500
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001501 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1502 had_nocopy = true;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001503 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1504 idx = -EINVAL;
1505 goto free_dup_buf;
1506 }
1507 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1508 /*
1509 * This is also a chunk that isn't copied
1510 * to the static buffer so set had_nocopy.
1511 */
1512 had_nocopy = true;
1513
1514 /* only allowed once */
1515 if (WARN_ON(dup_buf)) {
1516 idx = -EINVAL;
1517 goto free_dup_buf;
1518 }
1519
Johannes Berg8a964f42013-02-25 16:01:34 +01001520 dup_buf = kmemdup(cmddata[i], cmdlen[i],
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001521 GFP_ATOMIC);
1522 if (!dup_buf)
1523 return -ENOMEM;
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001524 } else {
1525 /* NOCOPY must not be followed by normal! */
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001526 if (WARN_ON(had_nocopy)) {
1527 idx = -EINVAL;
1528 goto free_dup_buf;
1529 }
Johannes Berg8a964f42013-02-25 16:01:34 +01001530 copy_size += cmdlen[i];
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001531 }
1532 cmd_size += cmd->len[i];
1533 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001534
Johannes Berg3e41ace2011-04-18 09:12:37 -07001535 /*
1536 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001537 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1538 * allocated into separate TFDs, then we will need to
1539 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -07001540 */
Johannes Berg2a79e452012-09-26 13:32:13 +02001541 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1542 "Command %s (%#x) is too large (%d bytes)\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001543 iwl_get_cmd_string(trans, cmd->id),
1544 cmd->id, copy_size)) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001545 idx = -EINVAL;
1546 goto free_dup_buf;
1547 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001548
Johannes Berg015c15e2012-03-05 11:24:24 -08001549 spin_lock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001550
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001551 if (iwl_queue_space(txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Johannes Berg015c15e2012-03-05 11:24:24 -08001552 spin_unlock_bh(&txq->lock);
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001553
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001554 IWL_ERR(trans, "No space in command queue\n");
Johannes Berg0e781842012-03-06 13:30:49 -08001555 iwl_op_mode_cmd_queue_full(trans->op_mode);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001556 idx = -ENOSPC;
1557 goto free_dup_buf;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001558 }
1559
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001560 idx = get_cmd_index(txq, txq->write_ptr);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001561 out_cmd = txq->entries[idx].cmd;
1562 out_meta = &txq->entries[idx].meta;
Johannes Bergc2acea82009-07-24 11:13:05 -07001563
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001564 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001565 if (cmd->flags & CMD_WANT_SKB)
1566 out_meta->source = cmd;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001567
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001568 /* set up the header */
Aviya Erenfeldab021652015-06-09 16:45:52 +03001569 if (group_id != 0) {
1570 out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
1571 out_cmd->hdr_wide.group_id = group_id;
1572 out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
1573 out_cmd->hdr_wide.length =
1574 cpu_to_le16(cmd_size -
1575 sizeof(struct iwl_cmd_header_wide));
1576 out_cmd->hdr_wide.reserved = 0;
1577 out_cmd->hdr_wide.sequence =
1578 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001579 INDEX_TO_SEQ(txq->write_ptr));
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001580
Aviya Erenfeldab021652015-06-09 16:45:52 +03001581 cmd_pos = sizeof(struct iwl_cmd_header_wide);
1582 copy_size = sizeof(struct iwl_cmd_header_wide);
1583 } else {
1584 out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
1585 out_cmd->hdr.sequence =
1586 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001587 INDEX_TO_SEQ(txq->write_ptr));
Aviya Erenfeldab021652015-06-09 16:45:52 +03001588 out_cmd->hdr.group_id = 0;
1589
1590 cmd_pos = sizeof(struct iwl_cmd_header);
1591 copy_size = sizeof(struct iwl_cmd_header);
1592 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001593
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001594 /* and copy the data that needs to be copied */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001595 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg4d075002014-04-24 10:41:31 +02001596 int copy;
Johannes Berg8a964f42013-02-25 16:01:34 +01001597
Emmanuel Grumbachcc904c72013-03-14 08:35:06 +02001598 if (!cmd->len[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001599 continue;
Johannes Berg8a964f42013-02-25 16:01:34 +01001600
Johannes Berg4d075002014-04-24 10:41:31 +02001601 /* copy everything if not nocopy/dup */
1602 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1603 IWL_HCMD_DFL_DUP))) {
1604 copy = cmd->len[i];
1605
1606 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1607 cmd_pos += copy;
1608 copy_size += copy;
1609 continue;
1610 }
1611
1612 /*
Sara Sharon8de437c2016-06-09 17:56:38 +03001613 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
1614 * in total (for bi-directional DMA), but copy up to what
Johannes Berg4d075002014-04-24 10:41:31 +02001615 * we can fit into the payload for debug dump purposes.
1616 */
1617 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1618
1619 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1620 cmd_pos += copy;
1621
1622 /* However, treat copy_size the proper way, we need it below */
Sara Sharon8de437c2016-06-09 17:56:38 +03001623 if (copy_size < IWL_FIRST_TB_SIZE) {
1624 copy = IWL_FIRST_TB_SIZE - copy_size;
Johannes Berg8a964f42013-02-25 16:01:34 +01001625
1626 if (copy > cmd->len[i])
1627 copy = cmd->len[i];
Johannes Berg8a964f42013-02-25 16:01:34 +01001628 copy_size += copy;
1629 }
Emmanuel Grumbach96791422012-07-24 01:58:32 +03001630 }
1631
Johannes Bergd9fb6462012-03-26 08:23:39 -07001632 IWL_DEBUG_HC(trans,
Aviya Erenfeldab021652015-06-09 16:45:52 +03001633 "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001634 iwl_get_cmd_string(trans, cmd->id),
Aviya Erenfeldab021652015-06-09 16:45:52 +03001635 group_id, out_cmd->hdr.cmd,
1636 le16_to_cpu(out_cmd->hdr.sequence),
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001637 cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001638
Sara Sharon8de437c2016-06-09 17:56:38 +03001639 /* start the TFD with the minimum copy bytes */
1640 tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
1641 memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
Johannes Berg38c0f3342013-02-27 13:18:50 +01001642 iwl_pcie_txq_build_tfd(trans, txq,
Sara Sharon8de437c2016-06-09 17:56:38 +03001643 iwl_pcie_get_first_tb_dma(txq, idx),
1644 tb0_size, true);
Johannes Berg8a964f42013-02-25 16:01:34 +01001645
Johannes Berg38c0f3342013-02-27 13:18:50 +01001646 /* map first command fragment, if any remains */
Sara Sharon8de437c2016-06-09 17:56:38 +03001647 if (copy_size > tb0_size) {
Johannes Berg38c0f3342013-02-27 13:18:50 +01001648 phys_addr = dma_map_single(trans->dev,
Sara Sharon8de437c2016-06-09 17:56:38 +03001649 ((u8 *)&out_cmd->hdr) + tb0_size,
1650 copy_size - tb0_size,
Johannes Berg38c0f3342013-02-27 13:18:50 +01001651 DMA_TO_DEVICE);
1652 if (dma_mapping_error(trans->dev, phys_addr)) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001653 iwl_pcie_tfd_unmap(trans, out_meta, txq,
1654 txq->write_ptr);
Johannes Berg38c0f3342013-02-27 13:18:50 +01001655 idx = -ENOMEM;
1656 goto out;
1657 }
1658
1659 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
Sara Sharon8de437c2016-06-09 17:56:38 +03001660 copy_size - tb0_size, false);
Johannes Berg2c46f722011-04-28 07:27:10 -07001661 }
1662
Johannes Berg8a964f42013-02-25 16:01:34 +01001663 /* map the remaining (adjusted) nocopy/dup fragments */
Johannes Berg1afbfb62013-02-26 11:32:26 +01001664 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
Johannes Berg8a964f42013-02-25 16:01:34 +01001665 const void *data = cmddata[i];
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001666
Johannes Berg8a964f42013-02-25 16:01:34 +01001667 if (!cmdlen[i])
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001668 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001669 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1670 IWL_HCMD_DFL_DUP)))
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001671 continue;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001672 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1673 data = dup_buf;
1674 phys_addr = dma_map_single(trans->dev, (void *)data,
Johannes Berg98891752013-02-26 11:28:19 +01001675 cmdlen[i], DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001676 if (dma_mapping_error(trans->dev, phys_addr)) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001677 iwl_pcie_tfd_unmap(trans, out_meta, txq,
1678 txq->write_ptr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001679 idx = -ENOMEM;
1680 goto out;
1681 }
1682
Johannes Berg6d6e68f2014-04-23 19:00:56 +02001683 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
Johannes Berg4ce7cc22011-05-13 11:57:40 -07001684 }
Reinette Chatredf833b12009-04-21 10:55:48 -07001685
Sara Sharon3cd19802016-06-23 16:31:40 +03001686 BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -07001687 out_meta->flags = cmd->flags;
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001688 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
Johannes Berg5d4185a2014-09-09 21:16:06 +02001689 kzfree(txq->entries[idx].free_buf);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001690 txq->entries[idx].free_buf = dup_buf;
Johannes Berg2c46f722011-04-28 07:27:10 -07001691
Aviya Erenfeldab021652015-06-09 16:45:52 +03001692 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
Reinette Chatredf833b12009-04-21 10:55:48 -07001693
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001694 /* start timer if queue currently empty */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001695 if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001696 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001697
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001698 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Eliad Peller7616f332014-11-20 17:33:43 +02001699 ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
Eliad Peller804d4c52014-11-20 14:36:26 +02001700 if (ret < 0) {
1701 idx = ret;
1702 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1703 goto out;
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001704 }
1705
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001706 /* Increment and update queue's write index */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001707 txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001708 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001709
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001710 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1711
Johannes Berg2c46f722011-04-28 07:27:10 -07001712 out:
Johannes Berg015c15e2012-03-05 11:24:24 -08001713 spin_unlock_bh(&txq->lock);
Johannes Bergf4feb8a2012-10-19 14:24:43 +02001714 free_dup_buf:
1715 if (idx < 0)
1716 kfree(dup_buf);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -08001717 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001718}
1719
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001720/*
1721 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
Tomas Winkler17b88922008-05-29 16:35:12 +08001722 * @rxb: Rx buffer to reclaim
Tomas Winkler17b88922008-05-29 16:35:12 +08001723 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001724void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
Johannes Bergf7e64692015-06-23 21:58:17 +02001725 struct iwl_rx_cmd_buffer *rxb)
Tomas Winkler17b88922008-05-29 16:35:12 +08001726{
Zhu Yi2f301222009-10-09 17:19:45 +08001727 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001728 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
Johannes Bergd490e092017-05-03 12:16:48 +02001729 u8 group_id;
Sharon Dvir39bdb172015-10-15 18:18:09 +03001730 u32 cmd_id;
Tomas Winkler17b88922008-05-29 16:35:12 +08001731 int txq_id = SEQ_TO_QUEUE(sequence);
1732 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001733 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -07001734 struct iwl_device_cmd *cmd;
1735 struct iwl_cmd_meta *meta;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001736 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001737 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +08001738
1739 /* If a Tx command is being handled and it isn't in the actual
1740 * command queue then there a command routing bug has been introduced
1741 * in the queue management code. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001742 if (WARN(txq_id != trans_pcie->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +02001743 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001744 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
1745 txq->write_ptr)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001746 iwl_print_hex_error(trans, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001747 return;
Winkler, Tomas01ef93232008-11-07 09:58:45 -08001748 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001749
Johannes Berg2bfb5092012-12-27 21:43:48 +01001750 spin_lock_bh(&txq->lock);
Johannes Berg015c15e2012-03-05 11:24:24 -08001751
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001752 cmd_index = get_cmd_index(txq, index);
Johannes Bergbf8440e2012-03-19 17:12:06 +01001753 cmd = txq->entries[cmd_index].cmd;
1754 meta = &txq->entries[cmd_index].meta;
Johannes Bergd490e092017-05-03 12:16:48 +02001755 group_id = cmd->hdr.group_id;
Sharon Dvir39bdb172015-10-15 18:18:09 +03001756 cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
Tomas Winkler17b88922008-05-29 16:35:12 +08001757
Sara Sharon6983ba62016-06-26 13:17:56 +03001758 iwl_pcie_tfd_unmap(trans, meta, txq, index);
Reinette Chatrec33de622009-10-30 14:36:10 -07001759
Tomas Winkler17b88922008-05-29 16:35:12 +08001760 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001761 if (meta->flags & CMD_WANT_SKB) {
Johannes Berg48a2d662012-03-05 11:24:39 -08001762 struct page *p = rxb_steal_page(rxb);
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001763
Johannes Berg65b94a42012-03-05 11:24:38 -08001764 meta->source->resp_pkt = pkt;
1765 meta->source->_rx_page_addr = (unsigned long)page_address(p);
Johannes Bergb2cf4102012-04-09 17:46:51 -07001766 meta->source->_rx_page_order = trans_pcie->rx_page_order;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +02001767 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001768
Emmanuel Grumbachdcbb4742015-11-24 15:17:37 +02001769 if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
1770 iwl_op_mode_async_cb(trans->op_mode, cmd);
1771
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001772 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001773
Johannes Bergc2acea82009-07-24 11:13:05 -07001774 if (!(meta->flags & CMD_ASYNC)) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001775 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001776 IWL_WARN(trans,
1777 "HCMD_ACTIVE already clear for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001778 iwl_get_cmd_string(trans, cmd_id));
Wey-Yi Guy05c89b92011-10-10 07:26:48 -07001779 }
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001780 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001781 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001782 iwl_get_cmd_string(trans, cmd_id));
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001783 wake_up(&trans_pcie->wait_command_queue);
Tomas Winkler17b88922008-05-29 16:35:12 +08001784 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001785
Luciano Coelho4cbb8e502015-08-18 16:02:38 +03001786 if (meta->flags & CMD_MAKE_TRANS_IDLE) {
1787 IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
1788 iwl_get_cmd_string(trans, cmd->hdr.cmd));
1789 set_bit(STATUS_TRANS_IDLE, &trans->status);
1790 wake_up(&trans_pcie->d0i3_waitq);
1791 }
1792
1793 if (meta->flags & CMD_WAKE_UP_TRANS) {
1794 IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
1795 iwl_get_cmd_string(trans, cmd->hdr.cmd));
1796 clear_bit(STATUS_TRANS_IDLE, &trans->status);
1797 wake_up(&trans_pcie->d0i3_waitq);
1798 }
1799
Zhu Yidd487442010-03-22 02:28:41 -07001800 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +02001801
Johannes Berg2bfb5092012-12-27 21:43:48 +01001802 spin_unlock_bh(&txq->lock);
Tomas Winkler17b88922008-05-29 16:35:12 +08001803}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001804
Johannes Berg9439eac2013-10-09 09:59:25 +02001805#define HOST_COMPLETE_TIMEOUT (2 * HZ)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001806
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001807static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1808 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001809{
1810 int ret;
1811
1812 /* An asynchronous command can not expect an SKB to be set. */
1813 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1814 return -EINVAL;
1815
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001816 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001817 if (ret < 0) {
Johannes Berg721c32f2012-03-06 13:30:40 -08001818 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001819 "Error sending %s: enqueue_hcmd failed: %d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001820 iwl_get_cmd_string(trans, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001821 return ret;
1822 }
1823 return 0;
1824}
1825
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001826static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1827 struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001828{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001829 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001830 struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001831 int cmd_idx;
1832 int ret;
1833
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001834 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001835 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001836
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001837 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1838 &trans->status),
Johannes Bergbcbb8c92013-10-28 15:50:55 +01001839 "Command %s: a command is already active!\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001840 iwl_get_cmd_string(trans, cmd->id)))
Johannes Berg2cc39c92012-03-06 13:30:41 -08001841 return -EIO;
Johannes Berg2cc39c92012-03-06 13:30:41 -08001842
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001843 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001844 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001845
Luca Coelho71b12302016-03-11 12:12:16 +02001846 if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
1847 ret = wait_event_timeout(trans_pcie->d0i3_waitq,
1848 pm_runtime_active(&trans_pcie->pci_dev->dev),
1849 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
1850 if (!ret) {
1851 IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
1852 return -ETIMEDOUT;
1853 }
1854 }
1855
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001856 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001857 if (cmd_idx < 0) {
1858 ret = cmd_idx;
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001859 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Johannes Berg721c32f2012-03-06 13:30:40 -08001860 IWL_ERR(trans,
Todd Previteb36b1102011-11-10 06:55:02 -08001861 "Error sending %s: enqueue_hcmd failed: %d\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001862 iwl_get_cmd_string(trans, cmd->id), ret);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001863 return ret;
1864 }
1865
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001866 ret = wait_event_timeout(trans_pcie->wait_command_queue,
1867 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1868 &trans->status),
1869 HOST_COMPLETE_TIMEOUT);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001870 if (!ret) {
Johannes Berg6dde8c42013-10-31 18:30:38 +01001871 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001872 iwl_get_cmd_string(trans, cmd->id),
Johannes Berg6dde8c42013-10-31 18:30:38 +01001873 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001874
Johannes Berg6dde8c42013-10-31 18:30:38 +01001875 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001876 txq->read_ptr, txq->write_ptr);
Wey-Yi Guyd10630a2011-10-10 07:26:46 -07001877
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001878 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Johannes Berg6dde8c42013-10-31 18:30:38 +01001879 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001880 iwl_get_cmd_string(trans, cmd->id));
Johannes Berg6dde8c42013-10-31 18:30:38 +01001881 ret = -ETIMEDOUT;
Emmanuel Grumbach42550a52013-09-11 14:16:20 +03001882
Liad Kaufman4c9706d2014-04-27 16:46:09 +03001883 iwl_force_nmi(trans);
Arik Nemtsov2a988e92013-12-01 13:50:40 +02001884 iwl_trans_fw_error(trans);
Emmanuel Grumbach42550a52013-09-11 14:16:20 +03001885
Johannes Berg6dde8c42013-10-31 18:30:38 +01001886 goto cancel;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001887 }
1888
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001889 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
Johannes Bergd18aa872012-11-06 16:36:21 +01001890 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001891 iwl_get_cmd_string(trans, cmd->id));
Johannes Bergb656fa32013-05-03 11:56:17 +02001892 dump_stack();
Johannes Bergd18aa872012-11-06 16:36:21 +01001893 ret = -EIO;
1894 goto cancel;
1895 }
1896
Eran Harary1094fa22013-06-02 12:40:34 +03001897 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
Johannes Berg326477e2017-04-25 13:41:20 +02001898 test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001899 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1900 ret = -ERFKILL;
1901 goto cancel;
1902 }
1903
Johannes Berg65b94a42012-03-05 11:24:38 -08001904 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001905 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
Sharon Dvir39bdb172015-10-15 18:18:09 +03001906 iwl_get_cmd_string(trans, cmd->id));
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001907 ret = -EIO;
1908 goto cancel;
1909 }
1910
1911 return 0;
1912
1913cancel:
1914 if (cmd->flags & CMD_WANT_SKB) {
1915 /*
1916 * Cancel the CMD_WANT_SKB flag for the cmd in the
1917 * TX cmd queue. Otherwise in case the cmd comes
1918 * in later, it will possibly set an invalid
1919 * address (cmd->meta.source).
1920 */
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02001921 txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001922 }
Emmanuel Grumbach9cac4942011-11-10 06:55:20 -08001923
Johannes Berg65b94a42012-03-05 11:24:38 -08001924 if (cmd->resp_pkt) {
1925 iwl_free_resp(cmd);
1926 cmd->resp_pkt = NULL;
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001927 }
1928
1929 return ret;
1930}
1931
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001932int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001933{
Eran Harary4f593342013-05-13 07:53:26 +03001934 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
Johannes Berg326477e2017-04-25 13:41:20 +02001935 test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001936 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1937 cmd->id);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001938 return -ERFKILL;
Emmanuel Grumbach754d7d92013-03-13 22:16:20 +02001939 }
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001940
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001941 if (cmd->flags & CMD_ASYNC)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001942 return iwl_pcie_send_hcmd_async(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001943
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001944 /* We still can fail on RFKILL that can be asserted while we wait */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001945 return iwl_pcie_send_hcmd_sync(trans, cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001946}
1947
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001948static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
1949 struct iwl_txq *txq, u8 hdr_len,
1950 struct iwl_cmd_meta *out_meta,
1951 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
1952{
Sara Sharon6983ba62016-06-26 13:17:56 +03001953 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001954 u16 tb2_len;
1955 int i;
1956
1957 /*
1958 * Set up TFD's third entry to point directly to remainder
1959 * of skb's head, if any
1960 */
1961 tb2_len = skb_headlen(skb) - hdr_len;
1962
1963 if (tb2_len > 0) {
1964 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1965 skb->data + hdr_len,
1966 tb2_len, DMA_TO_DEVICE);
1967 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001968 iwl_pcie_tfd_unmap(trans, out_meta, txq,
1969 txq->write_ptr);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001970 return -EINVAL;
1971 }
1972 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
1973 }
1974
1975 /* set up the remaining entries to point to the data */
1976 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1977 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1978 dma_addr_t tb_phys;
1979 int tb_idx;
1980
1981 if (!skb_frag_size(frag))
1982 continue;
1983
1984 tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
1985 skb_frag_size(frag), DMA_TO_DEVICE);
1986
1987 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001988 iwl_pcie_tfd_unmap(trans, out_meta, txq,
1989 txq->write_ptr);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001990 return -EINVAL;
1991 }
1992 tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
1993 skb_frag_size(frag), false);
1994
Sara Sharon3cd19802016-06-23 16:31:40 +03001995 out_meta->tbs |= BIT(tb_idx);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03001996 }
1997
1998 trace_iwlwifi_dev_tx(trans->dev, skb,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03001999 iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr),
Sara Sharon6983ba62016-06-26 13:17:56 +03002000 trans_pcie->tfd_size,
Sara Sharon8de437c2016-06-09 17:56:38 +03002001 &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
Johannes Berg8790fce2017-05-03 13:04:40 +02002002 hdr_len);
Johannes Berg78c1acf32017-05-03 12:53:22 +02002003 trace_iwlwifi_dev_tx_data(trans->dev, skb, hdr_len);
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002004 return 0;
2005}
2006
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002007#ifdef CONFIG_INET
Sara Sharon6ffe5de2017-03-16 11:06:41 +02002008struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002009{
2010 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2011 struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);
2012
2013 if (!p->page)
2014 goto alloc;
2015
2016 /* enough room on this page */
2017 if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
2018 return p;
2019
2020 /* We don't have enough room on this page, get a new one. */
2021 __free_page(p->page);
2022
2023alloc:
2024 p->page = alloc_page(GFP_ATOMIC);
2025 if (!p->page)
2026 return NULL;
2027 p->pos = page_address(p->page);
2028 return p;
2029}
2030
2031static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
2032 bool ipv6, unsigned int len)
2033{
2034 if (ipv6) {
2035 struct ipv6hdr *iphv6 = iph;
2036
2037 tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
2038 len + tcph->doff * 4,
2039 IPPROTO_TCP, 0);
2040 } else {
2041 struct iphdr *iphv4 = iph;
2042
2043 ip_send_check(iphv4);
2044 tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
2045 len + tcph->doff * 4,
2046 IPPROTO_TCP, 0);
2047 }
2048}
2049
Sara Sharon066fd292017-01-24 14:53:11 +02002050static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2051 struct iwl_txq *txq, u8 hdr_len,
2052 struct iwl_cmd_meta *out_meta,
2053 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002054{
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002055 struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002056 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
2057 struct ieee80211_hdr *hdr = (void *)skb->data;
2058 unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
2059 unsigned int mss = skb_shinfo(skb)->gso_size;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002060 u16 length, iv_len, amsdu_pad;
2061 u8 *start_hdr;
2062 struct iwl_tso_hdr_page *hdr_page;
Johannes Berg21cb3222016-06-21 13:11:48 +02002063 struct page **page_ptr;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002064 int ret;
2065 struct tso_t tso;
2066
2067 /* if the packet is protected, then it must be CCMP or GCMP */
2068 BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
2069 iv_len = ieee80211_has_protected(hdr->frame_control) ?
2070 IEEE80211_CCMP_HDR_LEN : 0;
2071
2072 trace_iwlwifi_dev_tx(trans->dev, skb,
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002073 iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr),
Sara Sharon6983ba62016-06-26 13:17:56 +03002074 trans_pcie->tfd_size,
Johannes Berg8790fce2017-05-03 13:04:40 +02002075 &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002076
2077 ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
2078 snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
2079 total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
2080 amsdu_pad = 0;
2081
2082 /* total amount of header we may need for this A-MSDU */
2083 hdr_room = DIV_ROUND_UP(total_len, mss) *
2084 (3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;
2085
2086 /* Our device supports 9 segments at most, it will fit in 1 page */
2087 hdr_page = get_page_hdr(trans, hdr_room);
2088 if (!hdr_page)
2089 return -ENOMEM;
2090
2091 get_page(hdr_page->page);
2092 start_hdr = hdr_page->pos;
Johannes Berg21cb3222016-06-21 13:11:48 +02002093 page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
2094 *page_ptr = hdr_page->page;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002095 memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
2096 hdr_page->pos += iv_len;
2097
2098 /*
2099 * Pull the ieee80211 header + IV to be able to use TSO core,
2100 * we will restore it for the tx_status flow.
2101 */
2102 skb_pull(skb, hdr_len + iv_len);
2103
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002104 /*
2105 * Remove the length of all the headers that we don't actually
2106 * have in the MPDU by themselves, but that we duplicate into
2107 * all the different MSDUs inside the A-MSDU.
2108 */
2109 le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);
2110
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002111 tso_start(skb, &tso);
2112
2113 while (total_len) {
2114 /* this is the data left for this subframe */
2115 unsigned int data_left =
2116 min_t(unsigned int, mss, total_len);
2117 struct sk_buff *csum_skb = NULL;
2118 unsigned int hdr_tb_len;
2119 dma_addr_t hdr_tb_phys;
2120 struct tcphdr *tcph;
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002121 u8 *iph, *subf_hdrs_start = hdr_page->pos;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002122
2123 total_len -= data_left;
2124
2125 memset(hdr_page->pos, 0, amsdu_pad);
2126 hdr_page->pos += amsdu_pad;
2127 amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
2128 data_left)) & 0x3;
2129 ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
2130 hdr_page->pos += ETH_ALEN;
2131 ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
2132 hdr_page->pos += ETH_ALEN;
2133
2134 length = snap_ip_tcp_hdrlen + data_left;
2135 *((__be16 *)hdr_page->pos) = cpu_to_be16(length);
2136 hdr_page->pos += sizeof(length);
2137
2138 /*
2139 * This will copy the SNAP as well which will be considered
2140 * as MAC header.
2141 */
2142 tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
2143 iph = hdr_page->pos + 8;
2144 tcph = (void *)(iph + ip_hdrlen);
2145
2146 /* For testing on current hardware only */
2147 if (trans_pcie->sw_csum_tx) {
2148 csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
2149 GFP_ATOMIC);
2150 if (!csum_skb) {
2151 ret = -ENOMEM;
2152 goto out_unmap;
2153 }
2154
2155 iwl_compute_pseudo_hdr_csum(iph, tcph,
2156 skb->protocol ==
2157 htons(ETH_P_IPV6),
2158 data_left);
2159
2160 memcpy(skb_put(csum_skb, tcp_hdrlen(skb)),
2161 tcph, tcp_hdrlen(skb));
Zhang Shengjua52a8a42016-12-02 09:51:06 +08002162 skb_reset_transport_header(csum_skb);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002163 csum_skb->csum_start =
2164 (unsigned char *)tcp_hdr(csum_skb) -
2165 csum_skb->head;
2166 }
2167
2168 hdr_page->pos += snap_ip_tcp_hdrlen;
2169
2170 hdr_tb_len = hdr_page->pos - start_hdr;
2171 hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
2172 hdr_tb_len, DMA_TO_DEVICE);
2173 if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
2174 dev_kfree_skb(csum_skb);
2175 ret = -EINVAL;
2176 goto out_unmap;
2177 }
2178 iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
2179 hdr_tb_len, false);
2180 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
2181 hdr_tb_len);
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002182 /* add this subframe's headers' length to the tx_cmd */
2183 le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002184
2185 /* prepare the start_hdr for the next subframe */
2186 start_hdr = hdr_page->pos;
2187
2188 /* put the payload */
2189 while (data_left) {
2190 unsigned int size = min_t(unsigned int, tso.size,
2191 data_left);
2192 dma_addr_t tb_phys;
2193
2194 if (trans_pcie->sw_csum_tx)
2195 memcpy(skb_put(csum_skb, size), tso.data, size);
2196
2197 tb_phys = dma_map_single(trans->dev, tso.data,
2198 size, DMA_TO_DEVICE);
2199 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
2200 dev_kfree_skb(csum_skb);
2201 ret = -EINVAL;
2202 goto out_unmap;
2203 }
2204
2205 iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
2206 size, false);
2207 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
2208 size);
2209
2210 data_left -= size;
2211 tso_build_data(skb, &tso, size);
2212 }
2213
2214 /* For testing on early hardware only */
2215 if (trans_pcie->sw_csum_tx) {
2216 __wsum csum;
2217
2218 csum = skb_checksum(csum_skb,
2219 skb_checksum_start_offset(csum_skb),
2220 csum_skb->len -
2221 skb_checksum_start_offset(csum_skb),
2222 0);
2223 dev_kfree_skb(csum_skb);
2224 dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
2225 hdr_tb_len, DMA_TO_DEVICE);
2226 tcph->check = csum_fold(csum);
2227 dma_sync_single_for_device(trans->dev, hdr_tb_phys,
2228 hdr_tb_len, DMA_TO_DEVICE);
2229 }
2230 }
2231
2232 /* re -add the WiFi header and IV */
2233 skb_push(skb, hdr_len + iv_len);
2234
2235 return 0;
2236
2237out_unmap:
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002238 iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002239 return ret;
2240}
2241#else /* CONFIG_INET */
2242static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2243 struct iwl_txq *txq, u8 hdr_len,
2244 struct iwl_cmd_meta *out_meta,
2245 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2246{
2247 /* No A-MSDU without CONFIG_INET */
2248 WARN_ON(1);
2249
2250 return -1;
2251}
2252#endif /* CONFIG_INET */
2253
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002254int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
2255 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002256{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07002257 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Berg206eea72015-04-17 16:38:31 +02002258 struct ieee80211_hdr *hdr;
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002259 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
2260 struct iwl_cmd_meta *out_meta;
2261 struct iwl_txq *txq;
Johannes Berg38c0f3342013-02-27 13:18:50 +01002262 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
2263 void *tb1_addr;
Sara Sharon4fe10bc2016-07-04 14:34:26 +03002264 void *tfd;
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002265 u16 len, tb1_len;
Johannes Bergea68f462014-02-27 14:36:55 +01002266 bool wait_write_ptr;
Johannes Berg206eea72015-04-17 16:38:31 +02002267 __le16 fc;
2268 u8 hdr_len;
Johannes Berg68972c42013-06-11 19:05:27 +02002269 u16 wifi_seq;
Sara Sharonc772a3d32016-03-13 17:19:38 +02002270 bool amsdu;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002271
Sara Sharonb2a3b1c2016-12-11 11:36:38 +02002272 txq = trans_pcie->txq[txq_id];
Emmanuel Grumbach39644e92011-09-15 11:46:29 -07002273
Johannes Berg961de6a2013-07-04 18:00:08 +02002274 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
2275 "TX on unused queue %d\n", txq_id))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002276 return -EINVAL;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002277
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03002278 if (unlikely(trans_pcie->sw_csum_tx &&
2279 skb->ip_summed == CHECKSUM_PARTIAL)) {
2280 int offs = skb_checksum_start_offset(skb);
2281 int csum_offs = offs + skb->csum_offset;
2282 __wsum csum;
2283
2284 if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
2285 return -1;
2286
2287 csum = skb_checksum(skb, offs, skb->len - offs, 0);
2288 *(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002289
2290 skb->ip_summed = CHECKSUM_UNNECESSARY;
Emmanuel Grumbach41837ca92015-10-21 09:00:07 +03002291 }
2292
Johannes Berg206eea72015-04-17 16:38:31 +02002293 if (skb_is_nonlinear(skb) &&
Sara Sharon3cd19802016-06-23 16:31:40 +03002294 skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
Johannes Berg206eea72015-04-17 16:38:31 +02002295 __skb_linearize(skb))
2296 return -ENOMEM;
2297
2298 /* mac80211 always puts the full header into the SKB's head,
2299 * so there's no need to check if it's readable there
2300 */
2301 hdr = (struct ieee80211_hdr *)skb->data;
2302 fc = hdr->frame_control;
2303 hdr_len = ieee80211_hdrlen(fc);
2304
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002305 spin_lock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002306
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002307 if (iwl_queue_space(txq) < txq->high_mark) {
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002308 iwl_stop_queue(trans, txq);
2309
2310 /* don't put the packet on the ring, if there is no room */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002311 if (unlikely(iwl_queue_space(txq) < 3)) {
Johannes Berg21cb3222016-06-21 13:11:48 +02002312 struct iwl_device_cmd **dev_cmd_ptr;
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002313
Johannes Berg21cb3222016-06-21 13:11:48 +02002314 dev_cmd_ptr = (void *)((u8 *)skb->cb +
2315 trans_pcie->dev_cmd_offs);
2316
2317 *dev_cmd_ptr = dev_cmd;
Emmanuel Grumbach39555252016-01-14 09:39:21 +02002318 __skb_queue_tail(&txq->overflow_q, skb);
2319
2320 spin_unlock(&txq->lock);
2321 return 0;
2322 }
2323 }
2324
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002325 /* In AGG mode, the index in the ring must correspond to the WiFi
2326 * sequence number. This is a HW requirements to help the SCD to parse
2327 * the BA.
2328 * Check here that the packets are in the right place on the ring.
2329 */
Johannes Berg9a886582013-02-15 19:25:00 +01002330 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
Eliad Peller1092b9b2013-07-16 17:53:43 +03002331 WARN_ONCE(txq->ampdu &&
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002332 (wifi_seq & 0xff) != txq->write_ptr,
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002333 "Q: %d WiFi Seq %d tfdNum %d",
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002334 txq_id, wifi_seq, txq->write_ptr);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002335
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002336 /* Set up driver data for this TFD */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002337 txq->entries[txq->write_ptr].skb = skb;
2338 txq->entries[txq->write_ptr].cmd = dev_cmd;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002339
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002340 dev_cmd->hdr.sequence =
2341 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002342 INDEX_TO_SEQ(txq->write_ptr)));
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002343
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002344 tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002345 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
2346 offsetof(struct iwl_tx_cmd, scratch);
2347
2348 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
2349 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
2350
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002351 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002352 out_meta = &txq->entries[txq->write_ptr].meta;
Johannes Berg206eea72015-04-17 16:38:31 +02002353 out_meta->flags = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002354
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002355 /*
Johannes Berg38c0f3342013-02-27 13:18:50 +01002356 * The second TB (tb1) points to the remainder of the TX command
2357 * and the 802.11 header - dword aligned size
2358 * (This calculation modifies the TX command, so do it before the
2359 * setup of the first TB)
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002360 */
Johannes Berg38c0f3342013-02-27 13:18:50 +01002361 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
Sara Sharon8de437c2016-06-09 17:56:38 +03002362 hdr_len - IWL_FIRST_TB_SIZE;
Sara Sharonc772a3d32016-03-13 17:19:38 +02002363 /* do not align A-MSDU to dword as the subframe header aligns it */
2364 amsdu = ieee80211_is_data_qos(fc) &&
2365 (*ieee80211_get_qos_ctl(hdr) &
2366 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
2367 if (trans_pcie->sw_csum_tx || !amsdu) {
2368 tb1_len = ALIGN(len, 4);
2369 /* Tell NIC about any 2-byte padding after MAC header */
2370 if (tb1_len != len)
2371 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
2372 } else {
2373 tb1_len = len;
2374 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002375
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002376 /*
2377 * The first TB points to bi-directional DMA data, we'll
2378 * memcpy the data into it later.
2379 */
Johannes Berg38c0f3342013-02-27 13:18:50 +01002380 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
Sara Sharon8de437c2016-06-09 17:56:38 +03002381 IWL_FIRST_TB_SIZE, true);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002382
2383 /* there must be data left over for TB1 or this code must be changed */
Sara Sharon8de437c2016-06-09 17:56:38 +03002384 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002385
2386 /* map the data for TB1 */
Sara Sharon8de437c2016-06-09 17:56:38 +03002387 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
Johannes Berg38c0f3342013-02-27 13:18:50 +01002388 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
2389 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002390 goto out_err;
Johannes Berg6d6e68f2014-04-23 19:00:56 +02002391 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002392
Sara Sharonc772a3d32016-03-13 17:19:38 +02002393 if (amsdu) {
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002394 if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
2395 out_meta, dev_cmd,
2396 tb1_len)))
2397 goto out_err;
2398 } else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
2399 out_meta, dev_cmd, tb1_len))) {
Emmanuel Grumbach3a0b2a42015-10-14 22:10:50 +03002400 goto out_err;
Emmanuel Grumbach6eb5e5292015-10-18 09:31:24 +03002401 }
Johannes Berg206eea72015-04-17 16:38:31 +02002402
Johannes Berg05e5a7e2016-12-02 10:04:49 +01002403 /* building the A-MSDU might have changed this data, so memcpy it now */
2404 memcpy(&txq->first_tb_bufs[txq->write_ptr], &dev_cmd->hdr,
2405 IWL_FIRST_TB_SIZE);
2406
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002407 tfd = iwl_pcie_get_tfd(trans_pcie, txq, txq->write_ptr);
Johannes Berg38c0f3342013-02-27 13:18:50 +01002408 /* Set up entry for this TFD in Tx byte-count array */
Sara Sharon4fe10bc2016-07-04 14:34:26 +03002409 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
2410 iwl_pcie_tfd_get_num_tbs(trans, tfd));
Johannes Berg38c0f3342013-02-27 13:18:50 +01002411
Johannes Bergea68f462014-02-27 14:36:55 +01002412 wait_write_ptr = ieee80211_has_morefrags(fc);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07002413
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002414 /* start timer if queue currently empty */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002415 if (txq->read_ptr == txq->write_ptr) {
Emmanuel Grumbachaecdc632015-07-29 23:06:41 +03002416 if (txq->wd_timeout) {
2417 /*
2418 * If the TXQ is active, then set the timer, if not,
2419 * set the timer in remainder so that the timer will
2420 * be armed with the right value when the station will
2421 * wake up.
2422 */
2423 if (!txq->frozen)
2424 mod_timer(&txq->stuck_timer,
2425 jiffies + txq->wd_timeout);
2426 else
2427 txq->frozen_expiry_remainder = txq->wd_timeout;
2428 }
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002429 IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
Luca Coelhoc24c7f52016-03-30 20:59:27 +03002430 iwl_trans_ref(trans);
Eliad Peller7616f332014-11-20 17:33:43 +02002431 }
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002432
2433 /* Tell device the write index *just past* this latest filled TFD */
Sara Sharonbb98ecd2016-07-07 18:17:45 +03002434 txq->write_ptr = iwl_queue_inc_wrap(txq->write_ptr);
Johannes Bergea68f462014-02-27 14:36:55 +01002435 if (!wait_write_ptr)
2436 iwl_pcie_txq_inc_wr_ptr(trans, txq);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002437
2438 /*
2439 * At this point the frame is "transmitted" successfully
Johannes Berg43aa6162014-02-27 14:24:36 +01002440 * and we will get a TX status notification eventually.
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002441 */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002442 spin_unlock(&txq->lock);
2443 return 0;
2444out_err:
2445 spin_unlock(&txq->lock);
2446 return -1;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002447}