blob: 66f6e7f654c3088fcd731c5a9ec92a51b59a83f7 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chandc187cb2011-03-14 15:00:12 -07003 * Copyright (c) 2004-2011 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
17#include <linux/kernel.h>
18#include <linux/timer.h>
19#include <linux/errno.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
22#include <linux/vmalloc.h>
23#include <linux/interrupt.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000039#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080040#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070042#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <linux/workqueue.h>
45#include <linux/crc32.h>
46#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080047#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070048#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070049#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000050#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chan4edd4732009-06-08 18:14:42 -070052#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
53#define BCM_CNIC 1
54#include "cnic_if.h"
55#endif
Michael Chanb6016b72005-05-26 13:03:09 -070056#include "bnx2.h"
57#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070058
Michael Chanb6016b72005-05-26 13:03:09 -070059#define DRV_MODULE_NAME "bnx2"
Michael Chan3aeb7d22011-07-20 14:55:25 +000060#define DRV_MODULE_VERSION "2.1.11"
61#define DRV_MODULE_RELDATE "July 20, 2011"
Michael Chan02681022010-12-31 11:04:02 -080062#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.1.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070063#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chandc187cb2011-03-14 15:00:12 -070064#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1a.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070065#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
66#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070067
68#define RUN_AT(x) (jiffies + (x))
69
70/* Time in jiffies before concluding the transmitter is hung. */
71#define TX_TIMEOUT (5*HZ)
72
Andrew Mortonfefa8642008-02-09 23:17:15 -080073static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070074 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
75
76MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070077MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070078MODULE_LICENSE("GPL");
79MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070080MODULE_FIRMWARE(FW_MIPS_FILE_06);
81MODULE_FIRMWARE(FW_RV2P_FILE_06);
82MODULE_FIRMWARE(FW_MIPS_FILE_09);
83MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070084MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070085
86static int disable_msi = 0;
87
88module_param(disable_msi, int, 0);
89MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
90
91typedef enum {
92 BCM5706 = 0,
93 NC370T,
94 NC370I,
95 BCM5706S,
96 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080097 BCM5708,
98 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080099 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700100 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700101 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800102 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700103} board_t;
104
105/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800106static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700107 char *name;
108} board_info[] __devinitdata = {
109 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
110 { "HP NC370T Multifunction Gigabit Server Adapter" },
111 { "HP NC370i Multifunction Gigabit Server Adapter" },
112 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
113 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
115 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800116 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700117 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700118 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800119 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700120 };
121
Michael Chan7bb0a042008-07-14 22:37:47 -0700122static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
124 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
126 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
132 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
133 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800135 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800137 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700139 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700141 { PCI_VENDOR_ID_BROADCOM, 0x163b,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800143 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700145 { 0, }
146};
147
Michael Chan0ced9d02009-08-21 16:20:49 +0000148static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700149{
Michael Chane30372c2007-07-16 18:26:23 -0700150#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
151#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700152 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800153 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700154 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700155 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
156 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800157 /* Expansion entry 0001 */
158 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700159 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800160 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
161 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700162 /* Saifun SA25F010 (non-buffered flash) */
163 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800164 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700165 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700166 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
167 "Non-buffered flash (128kB)"},
168 /* Saifun SA25F020 (non-buffered flash) */
169 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800170 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700171 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700172 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
173 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800174 /* Expansion entry 0100 */
175 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700176 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800177 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
178 "Entry 0100"},
179 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400180 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700181 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800182 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
183 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
184 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
185 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700186 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800187 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
188 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
189 /* Saifun SA25F005 (non-buffered flash) */
190 /* strap, cfg1, & write1 need updates */
191 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700192 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800193 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
194 "Non-buffered flash (64kB)"},
195 /* Fast EEPROM */
196 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700197 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800198 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
199 "EEPROM - fast"},
200 /* Expansion entry 1001 */
201 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700202 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800203 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
204 "Entry 1001"},
205 /* Expansion entry 1010 */
206 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700207 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800208 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
209 "Entry 1010"},
210 /* ATMEL AT45DB011B (buffered flash) */
211 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700212 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800213 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
214 "Buffered flash (128kB)"},
215 /* Expansion entry 1100 */
216 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700217 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800218 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
219 "Entry 1100"},
220 /* Expansion entry 1101 */
221 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700222 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800223 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
224 "Entry 1101"},
225 /* Ateml Expansion entry 1110 */
226 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700227 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800228 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
229 "Entry 1110 (Atmel)"},
230 /* ATMEL AT45DB021B (buffered flash) */
231 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700232 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800233 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
234 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700235};
236
Michael Chan0ced9d02009-08-21 16:20:49 +0000237static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700238 .flags = BNX2_NV_BUFFERED,
239 .page_bits = BCM5709_FLASH_PAGE_BITS,
240 .page_size = BCM5709_FLASH_PAGE_SIZE,
241 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
242 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
243 .name = "5709 Buffered flash (256kB)",
244};
245
Michael Chanb6016b72005-05-26 13:03:09 -0700246MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
247
Benjamin Li4327ba42010-03-23 13:13:11 +0000248static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000249static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000250
Michael Chan35e90102008-06-19 16:37:42 -0700251static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700252{
Michael Chan2f8af122006-08-15 01:39:10 -0700253 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700254
Michael Chan11848b962010-07-19 14:15:04 +0000255 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
256 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800257
258 /* The ring uses 256 indices for 255 entries, one of them
259 * needs to be skipped.
260 */
Michael Chan35e90102008-06-19 16:37:42 -0700261 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800262 if (unlikely(diff >= TX_DESC_CNT)) {
263 diff &= 0xffff;
264 if (diff == TX_DESC_CNT)
265 diff = MAX_TX_DESC_CNT;
266 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000267 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700268}
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270static u32
271bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
272{
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
275 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700276 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700277 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
278 spin_unlock_bh(&bp->indirect_lock);
279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Michael Chan1b8227c2007-05-03 13:24:05 -0700285 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700286 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
287 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700288 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700289}
290
291static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800292bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
293{
294 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
295}
296
297static u32
298bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
299{
Eric Dumazet807540b2010-09-23 05:40:09 +0000300 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800301}
302
303static void
Michael Chanb6016b72005-05-26 13:03:09 -0700304bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
305{
306 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700307 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800308 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
309 int i;
310
311 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
312 REG_WR(bp, BNX2_CTX_CTX_CTRL,
313 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
314 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800315 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
316 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
317 break;
318 udelay(5);
319 }
320 } else {
321 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
322 REG_WR(bp, BNX2_CTX_DATA, val);
323 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700324 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700325}
326
Michael Chan4edd4732009-06-08 18:14:42 -0700327#ifdef BCM_CNIC
328static int
329bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
330{
331 struct bnx2 *bp = netdev_priv(dev);
332 struct drv_ctl_io *io = &info->data.io;
333
334 switch (info->cmd) {
335 case DRV_CTL_IO_WR_CMD:
336 bnx2_reg_wr_ind(bp, io->offset, io->data);
337 break;
338 case DRV_CTL_IO_RD_CMD:
339 io->data = bnx2_reg_rd_ind(bp, io->offset);
340 break;
341 case DRV_CTL_CTX_WR_CMD:
342 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
343 break;
344 default:
345 return -EINVAL;
346 }
347 return 0;
348}
349
350static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
351{
352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
353 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
354 int sb_id;
355
356 if (bp->flags & BNX2_FLAG_USING_MSIX) {
357 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
358 bnapi->cnic_present = 0;
359 sb_id = bp->irq_nvecs;
360 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
361 } else {
362 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
363 bnapi->cnic_tag = bnapi->last_status_idx;
364 bnapi->cnic_present = 1;
365 sb_id = 0;
366 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
367 }
368
369 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
370 cp->irq_arr[0].status_blk = (void *)
371 ((unsigned long) bnapi->status_blk.msi +
372 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
373 cp->irq_arr[0].status_blk_num = sb_id;
374 cp->num_irq = 1;
375}
376
377static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
378 void *data)
379{
380 struct bnx2 *bp = netdev_priv(dev);
381 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
382
383 if (ops == NULL)
384 return -EINVAL;
385
386 if (cp->drv_state & CNIC_DRV_STATE_REGD)
387 return -EBUSY;
388
Michael Chan41c21782011-07-13 17:24:22 +0000389 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
390 return -ENODEV;
391
Michael Chan4edd4732009-06-08 18:14:42 -0700392 bp->cnic_data = data;
393 rcu_assign_pointer(bp->cnic_ops, ops);
394
395 cp->num_irq = 0;
396 cp->drv_state = CNIC_DRV_STATE_REGD;
397
398 bnx2_setup_cnic_irq_info(bp);
399
400 return 0;
401}
402
403static int bnx2_unregister_cnic(struct net_device *dev)
404{
405 struct bnx2 *bp = netdev_priv(dev);
406 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
407 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
408
Michael Chanc5a88952009-08-14 15:49:45 +0000409 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700410 cp->drv_state = 0;
411 bnapi->cnic_present = 0;
412 rcu_assign_pointer(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000413 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700414 synchronize_rcu();
415 return 0;
416}
417
418struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
419{
420 struct bnx2 *bp = netdev_priv(dev);
421 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
422
Michael Chan7625eb22011-06-08 19:29:36 +0000423 if (!cp->max_iscsi_conn)
424 return NULL;
425
Michael Chan4edd4732009-06-08 18:14:42 -0700426 cp->drv_owner = THIS_MODULE;
427 cp->chip_id = bp->chip_id;
428 cp->pdev = bp->pdev;
429 cp->io_base = bp->regview;
430 cp->drv_ctl = bnx2_drv_ctl;
431 cp->drv_register_cnic = bnx2_register_cnic;
432 cp->drv_unregister_cnic = bnx2_unregister_cnic;
433
434 return cp;
435}
436EXPORT_SYMBOL(bnx2_cnic_probe);
437
438static void
439bnx2_cnic_stop(struct bnx2 *bp)
440{
441 struct cnic_ops *c_ops;
442 struct cnic_ctl_info info;
443
Michael Chanc5a88952009-08-14 15:49:45 +0000444 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000445 c_ops = rcu_dereference_protected(bp->cnic_ops,
446 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700447 if (c_ops) {
448 info.cmd = CNIC_CTL_STOP_CMD;
449 c_ops->cnic_ctl(bp->cnic_data, &info);
450 }
Michael Chanc5a88952009-08-14 15:49:45 +0000451 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700452}
453
454static void
455bnx2_cnic_start(struct bnx2 *bp)
456{
457 struct cnic_ops *c_ops;
458 struct cnic_ctl_info info;
459
Michael Chanc5a88952009-08-14 15:49:45 +0000460 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000461 c_ops = rcu_dereference_protected(bp->cnic_ops,
462 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700463 if (c_ops) {
464 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
465 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
466
467 bnapi->cnic_tag = bnapi->last_status_idx;
468 }
469 info.cmd = CNIC_CTL_START_CMD;
470 c_ops->cnic_ctl(bp->cnic_data, &info);
471 }
Michael Chanc5a88952009-08-14 15:49:45 +0000472 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700473}
474
475#else
476
477static void
478bnx2_cnic_stop(struct bnx2 *bp)
479{
480}
481
482static void
483bnx2_cnic_start(struct bnx2 *bp)
484{
485}
486
487#endif
488
Michael Chanb6016b72005-05-26 13:03:09 -0700489static int
490bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
491{
492 u32 val1;
493 int i, ret;
494
Michael Chan583c28e2008-01-21 19:51:35 -0800495 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700496 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
497 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
498
499 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
500 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
501
502 udelay(40);
503 }
504
505 val1 = (bp->phy_addr << 21) | (reg << 16) |
506 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
507 BNX2_EMAC_MDIO_COMM_START_BUSY;
508 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
509
510 for (i = 0; i < 50; i++) {
511 udelay(10);
512
513 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
514 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
515 udelay(5);
516
517 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
518 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
519
520 break;
521 }
522 }
523
524 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
525 *val = 0x0;
526 ret = -EBUSY;
527 }
528 else {
529 *val = val1;
530 ret = 0;
531 }
532
Michael Chan583c28e2008-01-21 19:51:35 -0800533 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700534 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
535 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
536
537 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
538 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
539
540 udelay(40);
541 }
542
543 return ret;
544}
545
546static int
547bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
548{
549 u32 val1;
550 int i, ret;
551
Michael Chan583c28e2008-01-21 19:51:35 -0800552 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700553 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
554 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
555
556 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
557 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
558
559 udelay(40);
560 }
561
562 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
563 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
564 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
565 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400566
Michael Chanb6016b72005-05-26 13:03:09 -0700567 for (i = 0; i < 50; i++) {
568 udelay(10);
569
570 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
571 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
572 udelay(5);
573 break;
574 }
575 }
576
577 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
578 ret = -EBUSY;
579 else
580 ret = 0;
581
Michael Chan583c28e2008-01-21 19:51:35 -0800582 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700583 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
584 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
585
586 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
587 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
588
589 udelay(40);
590 }
591
592 return ret;
593}
594
595static void
596bnx2_disable_int(struct bnx2 *bp)
597{
Michael Chanb4b36042007-12-20 19:59:30 -0800598 int i;
599 struct bnx2_napi *bnapi;
600
601 for (i = 0; i < bp->irq_nvecs; i++) {
602 bnapi = &bp->bnx2_napi[i];
603 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
604 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
605 }
Michael Chanb6016b72005-05-26 13:03:09 -0700606 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
607}
608
609static void
610bnx2_enable_int(struct bnx2 *bp)
611{
Michael Chanb4b36042007-12-20 19:59:30 -0800612 int i;
613 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800614
Michael Chanb4b36042007-12-20 19:59:30 -0800615 for (i = 0; i < bp->irq_nvecs; i++) {
616 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800617
Michael Chanb4b36042007-12-20 19:59:30 -0800618 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
619 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
620 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
621 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700622
Michael Chanb4b36042007-12-20 19:59:30 -0800623 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
624 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
625 bnapi->last_status_idx);
626 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800627 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700628}
629
630static void
631bnx2_disable_int_sync(struct bnx2 *bp)
632{
Michael Chanb4b36042007-12-20 19:59:30 -0800633 int i;
634
Michael Chanb6016b72005-05-26 13:03:09 -0700635 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000636 if (!netif_running(bp->dev))
637 return;
638
Michael Chanb6016b72005-05-26 13:03:09 -0700639 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800640 for (i = 0; i < bp->irq_nvecs; i++)
641 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700642}
643
644static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800645bnx2_napi_disable(struct bnx2 *bp)
646{
Michael Chanb4b36042007-12-20 19:59:30 -0800647 int i;
648
649 for (i = 0; i < bp->irq_nvecs; i++)
650 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800651}
652
653static void
654bnx2_napi_enable(struct bnx2 *bp)
655{
Michael Chanb4b36042007-12-20 19:59:30 -0800656 int i;
657
658 for (i = 0; i < bp->irq_nvecs; i++)
659 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800660}
661
662static void
Michael Chan212f9932010-04-27 11:28:10 +0000663bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700664{
Michael Chan212f9932010-04-27 11:28:10 +0000665 if (stop_cnic)
666 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700667 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800668 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700669 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700670 }
Michael Chanb7466562009-12-20 18:40:18 -0800671 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700672 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700673}
674
675static void
Michael Chan212f9932010-04-27 11:28:10 +0000676bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700677{
678 if (atomic_dec_and_test(&bp->intr_sem)) {
679 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700680 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700681 spin_lock_bh(&bp->phy_lock);
682 if (bp->link_up)
683 netif_carrier_on(bp->dev);
684 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800685 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700686 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000687 if (start_cnic)
688 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700689 }
690 }
691}
692
693static void
Michael Chan35e90102008-06-19 16:37:42 -0700694bnx2_free_tx_mem(struct bnx2 *bp)
695{
696 int i;
697
698 for (i = 0; i < bp->num_tx_rings; i++) {
699 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
700 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
701
702 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000703 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
704 txr->tx_desc_ring,
705 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700706 txr->tx_desc_ring = NULL;
707 }
708 kfree(txr->tx_buf_ring);
709 txr->tx_buf_ring = NULL;
710 }
711}
712
Michael Chanbb4f98a2008-06-19 16:38:19 -0700713static void
714bnx2_free_rx_mem(struct bnx2 *bp)
715{
716 int i;
717
718 for (i = 0; i < bp->num_rx_rings; i++) {
719 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
720 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
721 int j;
722
723 for (j = 0; j < bp->rx_max_ring; j++) {
724 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000725 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
726 rxr->rx_desc_ring[j],
727 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700728 rxr->rx_desc_ring[j] = NULL;
729 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000730 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 rxr->rx_buf_ring = NULL;
732
733 for (j = 0; j < bp->rx_max_pg_ring; j++) {
734 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000735 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
736 rxr->rx_pg_desc_ring[j],
737 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800738 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700739 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000740 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700741 rxr->rx_pg_ring = NULL;
742 }
743}
744
Michael Chan35e90102008-06-19 16:37:42 -0700745static int
746bnx2_alloc_tx_mem(struct bnx2 *bp)
747{
748 int i;
749
750 for (i = 0; i < bp->num_tx_rings; i++) {
751 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
752 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
753
754 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
755 if (txr->tx_buf_ring == NULL)
756 return -ENOMEM;
757
758 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000759 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
760 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700761 if (txr->tx_desc_ring == NULL)
762 return -ENOMEM;
763 }
764 return 0;
765}
766
Michael Chanbb4f98a2008-06-19 16:38:19 -0700767static int
768bnx2_alloc_rx_mem(struct bnx2 *bp)
769{
770 int i;
771
772 for (i = 0; i < bp->num_rx_rings; i++) {
773 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
774 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
775 int j;
776
777 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000778 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700779 if (rxr->rx_buf_ring == NULL)
780 return -ENOMEM;
781
Michael Chanbb4f98a2008-06-19 16:38:19 -0700782 for (j = 0; j < bp->rx_max_ring; j++) {
783 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000784 dma_alloc_coherent(&bp->pdev->dev,
785 RXBD_RING_SIZE,
786 &rxr->rx_desc_mapping[j],
787 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700788 if (rxr->rx_desc_ring[j] == NULL)
789 return -ENOMEM;
790
791 }
792
793 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000794 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700795 bp->rx_max_pg_ring);
796 if (rxr->rx_pg_ring == NULL)
797 return -ENOMEM;
798
Michael Chanbb4f98a2008-06-19 16:38:19 -0700799 }
800
801 for (j = 0; j < bp->rx_max_pg_ring; j++) {
802 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000803 dma_alloc_coherent(&bp->pdev->dev,
804 RXBD_RING_SIZE,
805 &rxr->rx_pg_desc_mapping[j],
806 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700807 if (rxr->rx_pg_desc_ring[j] == NULL)
808 return -ENOMEM;
809
810 }
811 }
812 return 0;
813}
814
Michael Chan35e90102008-06-19 16:37:42 -0700815static void
Michael Chanb6016b72005-05-26 13:03:09 -0700816bnx2_free_mem(struct bnx2 *bp)
817{
Michael Chan13daffa2006-03-20 17:49:20 -0800818 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700819 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800820
Michael Chan35e90102008-06-19 16:37:42 -0700821 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700822 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700823
Michael Chan59b47d82006-11-19 14:10:45 -0800824 for (i = 0; i < bp->ctx_pages; i++) {
825 if (bp->ctx_blk[i]) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000826 dma_free_coherent(&bp->pdev->dev, BCM_PAGE_SIZE,
827 bp->ctx_blk[i],
828 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800829 bp->ctx_blk[i] = NULL;
830 }
831 }
Michael Chan43e80b82008-06-19 16:41:08 -0700832 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000833 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
834 bnapi->status_blk.msi,
835 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700836 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800837 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700838 }
Michael Chanb6016b72005-05-26 13:03:09 -0700839}
840
841static int
842bnx2_alloc_mem(struct bnx2 *bp)
843{
Michael Chan35e90102008-06-19 16:37:42 -0700844 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700845 struct bnx2_napi *bnapi;
846 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700847
Michael Chan0f31f992006-03-23 01:12:38 -0800848 /* Combine status and statistics blocks into one allocation. */
849 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800850 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800851 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
852 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800853 bp->status_stats_size = status_blk_size +
854 sizeof(struct statistics_block);
855
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000856 status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
857 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700858 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700859 goto alloc_mem_err;
860
Michael Chan43e80b82008-06-19 16:41:08 -0700861 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700862
Michael Chan43e80b82008-06-19 16:41:08 -0700863 bnapi = &bp->bnx2_napi[0];
864 bnapi->status_blk.msi = status_blk;
865 bnapi->hw_tx_cons_ptr =
866 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
867 bnapi->hw_rx_cons_ptr =
868 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800869 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000870 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700871 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800872
Michael Chan43e80b82008-06-19 16:41:08 -0700873 bnapi = &bp->bnx2_napi[i];
874
875 sblk = (void *) (status_blk +
876 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
877 bnapi->status_blk.msix = sblk;
878 bnapi->hw_tx_cons_ptr =
879 &sblk->status_tx_quick_consumer_index;
880 bnapi->hw_rx_cons_ptr =
881 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800882 bnapi->int_num = i << 24;
883 }
884 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800885
Michael Chan43e80b82008-06-19 16:41:08 -0700886 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700887
Michael Chan0f31f992006-03-23 01:12:38 -0800888 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700889
Michael Chan59b47d82006-11-19 14:10:45 -0800890 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
891 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
892 if (bp->ctx_pages == 0)
893 bp->ctx_pages = 1;
894 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000895 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan59b47d82006-11-19 14:10:45 -0800896 BCM_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000897 &bp->ctx_blk_mapping[i],
898 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800899 if (bp->ctx_blk[i] == NULL)
900 goto alloc_mem_err;
901 }
902 }
Michael Chan35e90102008-06-19 16:37:42 -0700903
Michael Chanbb4f98a2008-06-19 16:38:19 -0700904 err = bnx2_alloc_rx_mem(bp);
905 if (err)
906 goto alloc_mem_err;
907
Michael Chan35e90102008-06-19 16:37:42 -0700908 err = bnx2_alloc_tx_mem(bp);
909 if (err)
910 goto alloc_mem_err;
911
Michael Chanb6016b72005-05-26 13:03:09 -0700912 return 0;
913
914alloc_mem_err:
915 bnx2_free_mem(bp);
916 return -ENOMEM;
917}
918
919static void
Michael Chane3648b32005-11-04 08:51:21 -0800920bnx2_report_fw_link(struct bnx2 *bp)
921{
922 u32 fw_link_status = 0;
923
Michael Chan583c28e2008-01-21 19:51:35 -0800924 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700925 return;
926
Michael Chane3648b32005-11-04 08:51:21 -0800927 if (bp->link_up) {
928 u32 bmsr;
929
930 switch (bp->line_speed) {
931 case SPEED_10:
932 if (bp->duplex == DUPLEX_HALF)
933 fw_link_status = BNX2_LINK_STATUS_10HALF;
934 else
935 fw_link_status = BNX2_LINK_STATUS_10FULL;
936 break;
937 case SPEED_100:
938 if (bp->duplex == DUPLEX_HALF)
939 fw_link_status = BNX2_LINK_STATUS_100HALF;
940 else
941 fw_link_status = BNX2_LINK_STATUS_100FULL;
942 break;
943 case SPEED_1000:
944 if (bp->duplex == DUPLEX_HALF)
945 fw_link_status = BNX2_LINK_STATUS_1000HALF;
946 else
947 fw_link_status = BNX2_LINK_STATUS_1000FULL;
948 break;
949 case SPEED_2500:
950 if (bp->duplex == DUPLEX_HALF)
951 fw_link_status = BNX2_LINK_STATUS_2500HALF;
952 else
953 fw_link_status = BNX2_LINK_STATUS_2500FULL;
954 break;
955 }
956
957 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
958
959 if (bp->autoneg) {
960 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
961
Michael Chanca58c3a2007-05-03 13:22:52 -0700962 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
963 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800964
965 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800966 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800967 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
968 else
969 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
970 }
971 }
972 else
973 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
974
Michael Chan2726d6e2008-01-29 21:35:05 -0800975 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800976}
977
Michael Chan9b1084b2007-07-07 22:50:37 -0700978static char *
979bnx2_xceiver_str(struct bnx2 *bp)
980{
Eric Dumazet807540b2010-09-23 05:40:09 +0000981 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800982 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000983 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700984}
985
Michael Chane3648b32005-11-04 08:51:21 -0800986static void
Michael Chanb6016b72005-05-26 13:03:09 -0700987bnx2_report_link(struct bnx2 *bp)
988{
989 if (bp->link_up) {
990 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000991 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
992 bnx2_xceiver_str(bp),
993 bp->line_speed,
994 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700995
996 if (bp->flow_ctrl) {
997 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000998 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700999 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001001 }
1002 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001003 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001004 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001005 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001006 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001007 pr_cont("\n");
1008 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001009 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001010 netdev_err(bp->dev, "NIC %s Link is Down\n",
1011 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001012 }
Michael Chane3648b32005-11-04 08:51:21 -08001013
1014 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001015}
1016
1017static void
1018bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1019{
1020 u32 local_adv, remote_adv;
1021
1022 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001023 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001024 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1025
1026 if (bp->duplex == DUPLEX_FULL) {
1027 bp->flow_ctrl = bp->req_flow_ctrl;
1028 }
1029 return;
1030 }
1031
1032 if (bp->duplex != DUPLEX_FULL) {
1033 return;
1034 }
1035
Michael Chan583c28e2008-01-21 19:51:35 -08001036 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001037 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1038 u32 val;
1039
1040 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1041 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1042 bp->flow_ctrl |= FLOW_CTRL_TX;
1043 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1044 bp->flow_ctrl |= FLOW_CTRL_RX;
1045 return;
1046 }
1047
Michael Chanca58c3a2007-05-03 13:22:52 -07001048 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1049 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001050
Michael Chan583c28e2008-01-21 19:51:35 -08001051 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001052 u32 new_local_adv = 0;
1053 u32 new_remote_adv = 0;
1054
1055 if (local_adv & ADVERTISE_1000XPAUSE)
1056 new_local_adv |= ADVERTISE_PAUSE_CAP;
1057 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1058 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1059 if (remote_adv & ADVERTISE_1000XPAUSE)
1060 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1061 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1062 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1063
1064 local_adv = new_local_adv;
1065 remote_adv = new_remote_adv;
1066 }
1067
1068 /* See Table 28B-3 of 802.3ab-1999 spec. */
1069 if (local_adv & ADVERTISE_PAUSE_CAP) {
1070 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1071 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1072 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1073 }
1074 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1075 bp->flow_ctrl = FLOW_CTRL_RX;
1076 }
1077 }
1078 else {
1079 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1080 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1081 }
1082 }
1083 }
1084 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1085 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1086 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1087
1088 bp->flow_ctrl = FLOW_CTRL_TX;
1089 }
1090 }
1091}
1092
1093static int
Michael Chan27a005b2007-05-03 13:23:41 -07001094bnx2_5709s_linkup(struct bnx2 *bp)
1095{
1096 u32 val, speed;
1097
1098 bp->link_up = 1;
1099
1100 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1101 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1102 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1103
1104 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1105 bp->line_speed = bp->req_line_speed;
1106 bp->duplex = bp->req_duplex;
1107 return 0;
1108 }
1109 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1110 switch (speed) {
1111 case MII_BNX2_GP_TOP_AN_SPEED_10:
1112 bp->line_speed = SPEED_10;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_100:
1115 bp->line_speed = SPEED_100;
1116 break;
1117 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1118 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1119 bp->line_speed = SPEED_1000;
1120 break;
1121 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1122 bp->line_speed = SPEED_2500;
1123 break;
1124 }
1125 if (val & MII_BNX2_GP_TOP_AN_FD)
1126 bp->duplex = DUPLEX_FULL;
1127 else
1128 bp->duplex = DUPLEX_HALF;
1129 return 0;
1130}
1131
1132static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001133bnx2_5708s_linkup(struct bnx2 *bp)
1134{
1135 u32 val;
1136
1137 bp->link_up = 1;
1138 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1139 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1140 case BCM5708S_1000X_STAT1_SPEED_10:
1141 bp->line_speed = SPEED_10;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_100:
1144 bp->line_speed = SPEED_100;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_1G:
1147 bp->line_speed = SPEED_1000;
1148 break;
1149 case BCM5708S_1000X_STAT1_SPEED_2G5:
1150 bp->line_speed = SPEED_2500;
1151 break;
1152 }
1153 if (val & BCM5708S_1000X_STAT1_FD)
1154 bp->duplex = DUPLEX_FULL;
1155 else
1156 bp->duplex = DUPLEX_HALF;
1157
1158 return 0;
1159}
1160
1161static int
1162bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001163{
1164 u32 bmcr, local_adv, remote_adv, common;
1165
1166 bp->link_up = 1;
1167 bp->line_speed = SPEED_1000;
1168
Michael Chanca58c3a2007-05-03 13:22:52 -07001169 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001170 if (bmcr & BMCR_FULLDPLX) {
1171 bp->duplex = DUPLEX_FULL;
1172 }
1173 else {
1174 bp->duplex = DUPLEX_HALF;
1175 }
1176
1177 if (!(bmcr & BMCR_ANENABLE)) {
1178 return 0;
1179 }
1180
Michael Chanca58c3a2007-05-03 13:22:52 -07001181 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1182 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001183
1184 common = local_adv & remote_adv;
1185 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1186
1187 if (common & ADVERTISE_1000XFULL) {
1188 bp->duplex = DUPLEX_FULL;
1189 }
1190 else {
1191 bp->duplex = DUPLEX_HALF;
1192 }
1193 }
1194
1195 return 0;
1196}
1197
1198static int
1199bnx2_copper_linkup(struct bnx2 *bp)
1200{
1201 u32 bmcr;
1202
Michael Chanca58c3a2007-05-03 13:22:52 -07001203 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001204 if (bmcr & BMCR_ANENABLE) {
1205 u32 local_adv, remote_adv, common;
1206
1207 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1208 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1209
1210 common = local_adv & (remote_adv >> 2);
1211 if (common & ADVERTISE_1000FULL) {
1212 bp->line_speed = SPEED_1000;
1213 bp->duplex = DUPLEX_FULL;
1214 }
1215 else if (common & ADVERTISE_1000HALF) {
1216 bp->line_speed = SPEED_1000;
1217 bp->duplex = DUPLEX_HALF;
1218 }
1219 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001220 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1221 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001222
1223 common = local_adv & remote_adv;
1224 if (common & ADVERTISE_100FULL) {
1225 bp->line_speed = SPEED_100;
1226 bp->duplex = DUPLEX_FULL;
1227 }
1228 else if (common & ADVERTISE_100HALF) {
1229 bp->line_speed = SPEED_100;
1230 bp->duplex = DUPLEX_HALF;
1231 }
1232 else if (common & ADVERTISE_10FULL) {
1233 bp->line_speed = SPEED_10;
1234 bp->duplex = DUPLEX_FULL;
1235 }
1236 else if (common & ADVERTISE_10HALF) {
1237 bp->line_speed = SPEED_10;
1238 bp->duplex = DUPLEX_HALF;
1239 }
1240 else {
1241 bp->line_speed = 0;
1242 bp->link_up = 0;
1243 }
1244 }
1245 }
1246 else {
1247 if (bmcr & BMCR_SPEED100) {
1248 bp->line_speed = SPEED_100;
1249 }
1250 else {
1251 bp->line_speed = SPEED_10;
1252 }
1253 if (bmcr & BMCR_FULLDPLX) {
1254 bp->duplex = DUPLEX_FULL;
1255 }
1256 else {
1257 bp->duplex = DUPLEX_HALF;
1258 }
1259 }
1260
1261 return 0;
1262}
1263
Michael Chan83e3fc82008-01-29 21:37:17 -08001264static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001265bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001266{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001267 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001268
1269 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1270 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1271 val |= 0x02 << 8;
1272
Michael Chan22fa1592010-10-11 16:12:00 -07001273 if (bp->flow_ctrl & FLOW_CTRL_TX)
1274 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001275
Michael Chan83e3fc82008-01-29 21:37:17 -08001276 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1277}
1278
Michael Chanbb4f98a2008-06-19 16:38:19 -07001279static void
1280bnx2_init_all_rx_contexts(struct bnx2 *bp)
1281{
1282 int i;
1283 u32 cid;
1284
1285 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1286 if (i == 1)
1287 cid = RX_RSS_CID;
1288 bnx2_init_rx_context(bp, cid);
1289 }
1290}
1291
Benjamin Li344478d2008-09-18 16:38:24 -07001292static void
Michael Chanb6016b72005-05-26 13:03:09 -07001293bnx2_set_mac_link(struct bnx2 *bp)
1294{
1295 u32 val;
1296
1297 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1298 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1299 (bp->duplex == DUPLEX_HALF)) {
1300 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1301 }
1302
1303 /* Configure the EMAC mode register. */
1304 val = REG_RD(bp, BNX2_EMAC_MODE);
1305
1306 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001307 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001308 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001309
1310 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001311 switch (bp->line_speed) {
1312 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001313 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1314 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001315 break;
1316 }
1317 /* fall through */
1318 case SPEED_100:
1319 val |= BNX2_EMAC_MODE_PORT_MII;
1320 break;
1321 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001322 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001323 /* fall through */
1324 case SPEED_1000:
1325 val |= BNX2_EMAC_MODE_PORT_GMII;
1326 break;
1327 }
Michael Chanb6016b72005-05-26 13:03:09 -07001328 }
1329 else {
1330 val |= BNX2_EMAC_MODE_PORT_GMII;
1331 }
1332
1333 /* Set the MAC to operate in the appropriate duplex mode. */
1334 if (bp->duplex == DUPLEX_HALF)
1335 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1336 REG_WR(bp, BNX2_EMAC_MODE, val);
1337
1338 /* Enable/disable rx PAUSE. */
1339 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1340
1341 if (bp->flow_ctrl & FLOW_CTRL_RX)
1342 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1343 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1344
1345 /* Enable/disable tx PAUSE. */
1346 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1347 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1348
1349 if (bp->flow_ctrl & FLOW_CTRL_TX)
1350 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1351 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1352
1353 /* Acknowledge the interrupt. */
1354 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1355
Michael Chan22fa1592010-10-11 16:12:00 -07001356 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001357}
1358
Michael Chan27a005b2007-05-03 13:23:41 -07001359static void
1360bnx2_enable_bmsr1(struct bnx2 *bp)
1361{
Michael Chan583c28e2008-01-21 19:51:35 -08001362 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001363 (CHIP_NUM(bp) == CHIP_NUM_5709))
1364 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1365 MII_BNX2_BLK_ADDR_GP_STATUS);
1366}
1367
1368static void
1369bnx2_disable_bmsr1(struct bnx2 *bp)
1370{
Michael Chan583c28e2008-01-21 19:51:35 -08001371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001372 (CHIP_NUM(bp) == CHIP_NUM_5709))
1373 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1374 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1375}
1376
Michael Chanb6016b72005-05-26 13:03:09 -07001377static int
Michael Chan605a9e22007-05-03 13:23:13 -07001378bnx2_test_and_enable_2g5(struct bnx2 *bp)
1379{
1380 u32 up1;
1381 int ret = 1;
1382
Michael Chan583c28e2008-01-21 19:51:35 -08001383 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001384 return 0;
1385
1386 if (bp->autoneg & AUTONEG_SPEED)
1387 bp->advertising |= ADVERTISED_2500baseX_Full;
1388
Michael Chan27a005b2007-05-03 13:23:41 -07001389 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1390 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1391
Michael Chan605a9e22007-05-03 13:23:13 -07001392 bnx2_read_phy(bp, bp->mii_up1, &up1);
1393 if (!(up1 & BCM5708S_UP1_2G5)) {
1394 up1 |= BCM5708S_UP1_2G5;
1395 bnx2_write_phy(bp, bp->mii_up1, up1);
1396 ret = 0;
1397 }
1398
Michael Chan27a005b2007-05-03 13:23:41 -07001399 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1400 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1401 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1402
Michael Chan605a9e22007-05-03 13:23:13 -07001403 return ret;
1404}
1405
1406static int
1407bnx2_test_and_disable_2g5(struct bnx2 *bp)
1408{
1409 u32 up1;
1410 int ret = 0;
1411
Michael Chan583c28e2008-01-21 19:51:35 -08001412 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001413 return 0;
1414
Michael Chan27a005b2007-05-03 13:23:41 -07001415 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1416 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1417
Michael Chan605a9e22007-05-03 13:23:13 -07001418 bnx2_read_phy(bp, bp->mii_up1, &up1);
1419 if (up1 & BCM5708S_UP1_2G5) {
1420 up1 &= ~BCM5708S_UP1_2G5;
1421 bnx2_write_phy(bp, bp->mii_up1, up1);
1422 ret = 1;
1423 }
1424
Michael Chan27a005b2007-05-03 13:23:41 -07001425 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1426 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1427 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1428
Michael Chan605a9e22007-05-03 13:23:13 -07001429 return ret;
1430}
1431
1432static void
1433bnx2_enable_forced_2g5(struct bnx2 *bp)
1434{
Michael Chancbd68902010-06-08 07:21:30 +00001435 u32 uninitialized_var(bmcr);
1436 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001437
Michael Chan583c28e2008-01-21 19:51:35 -08001438 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001439 return;
1440
Michael Chan27a005b2007-05-03 13:23:41 -07001441 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1442 u32 val;
1443
1444 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1445 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001446 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1447 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1448 val |= MII_BNX2_SD_MISC1_FORCE |
1449 MII_BNX2_SD_MISC1_FORCE_2_5G;
1450 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1451 }
Michael Chan27a005b2007-05-03 13:23:41 -07001452
1453 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1454 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001455 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001456
1457 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001458 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1459 if (!err)
1460 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001461 } else {
1462 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001463 }
1464
Michael Chancbd68902010-06-08 07:21:30 +00001465 if (err)
1466 return;
1467
Michael Chan605a9e22007-05-03 13:23:13 -07001468 if (bp->autoneg & AUTONEG_SPEED) {
1469 bmcr &= ~BMCR_ANENABLE;
1470 if (bp->req_duplex == DUPLEX_FULL)
1471 bmcr |= BMCR_FULLDPLX;
1472 }
1473 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1474}
1475
1476static void
1477bnx2_disable_forced_2g5(struct bnx2 *bp)
1478{
Michael Chancbd68902010-06-08 07:21:30 +00001479 u32 uninitialized_var(bmcr);
1480 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001481
Michael Chan583c28e2008-01-21 19:51:35 -08001482 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001483 return;
1484
Michael Chan27a005b2007-05-03 13:23:41 -07001485 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1486 u32 val;
1487
1488 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1489 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001490 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1491 val &= ~MII_BNX2_SD_MISC1_FORCE;
1492 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1493 }
Michael Chan27a005b2007-05-03 13:23:41 -07001494
1495 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1496 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001497 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001498
1499 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001500 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1501 if (!err)
1502 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001503 } else {
1504 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001505 }
1506
Michael Chancbd68902010-06-08 07:21:30 +00001507 if (err)
1508 return;
1509
Michael Chan605a9e22007-05-03 13:23:13 -07001510 if (bp->autoneg & AUTONEG_SPEED)
1511 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1512 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1513}
1514
Michael Chanb2fadea2008-01-21 17:07:06 -08001515static void
1516bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1517{
1518 u32 val;
1519
1520 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1521 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1522 if (start)
1523 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1524 else
1525 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1526}
1527
Michael Chan605a9e22007-05-03 13:23:13 -07001528static int
Michael Chanb6016b72005-05-26 13:03:09 -07001529bnx2_set_link(struct bnx2 *bp)
1530{
1531 u32 bmsr;
1532 u8 link_up;
1533
Michael Chan80be4432006-11-19 14:07:28 -08001534 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001535 bp->link_up = 1;
1536 return 0;
1537 }
1538
Michael Chan583c28e2008-01-21 19:51:35 -08001539 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001540 return 0;
1541
Michael Chanb6016b72005-05-26 13:03:09 -07001542 link_up = bp->link_up;
1543
Michael Chan27a005b2007-05-03 13:23:41 -07001544 bnx2_enable_bmsr1(bp);
1545 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1546 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1547 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001548
Michael Chan583c28e2008-01-21 19:51:35 -08001549 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001550 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001551 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001552
Michael Chan583c28e2008-01-21 19:51:35 -08001553 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001554 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001555 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001556 }
Michael Chanb6016b72005-05-26 13:03:09 -07001557 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001558
1559 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1560 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1561 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1562
1563 if ((val & BNX2_EMAC_STATUS_LINK) &&
1564 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001565 bmsr |= BMSR_LSTATUS;
1566 else
1567 bmsr &= ~BMSR_LSTATUS;
1568 }
1569
1570 if (bmsr & BMSR_LSTATUS) {
1571 bp->link_up = 1;
1572
Michael Chan583c28e2008-01-21 19:51:35 -08001573 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001574 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1575 bnx2_5706s_linkup(bp);
1576 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1577 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001578 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1579 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001580 }
1581 else {
1582 bnx2_copper_linkup(bp);
1583 }
1584 bnx2_resolve_flow_ctrl(bp);
1585 }
1586 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001587 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001588 (bp->autoneg & AUTONEG_SPEED))
1589 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001590
Michael Chan583c28e2008-01-21 19:51:35 -08001591 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001592 u32 bmcr;
1593
1594 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1595 bmcr |= BMCR_ANENABLE;
1596 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1597
Michael Chan583c28e2008-01-21 19:51:35 -08001598 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001599 }
Michael Chanb6016b72005-05-26 13:03:09 -07001600 bp->link_up = 0;
1601 }
1602
1603 if (bp->link_up != link_up) {
1604 bnx2_report_link(bp);
1605 }
1606
1607 bnx2_set_mac_link(bp);
1608
1609 return 0;
1610}
1611
1612static int
1613bnx2_reset_phy(struct bnx2 *bp)
1614{
1615 int i;
1616 u32 reg;
1617
Michael Chanca58c3a2007-05-03 13:22:52 -07001618 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001619
1620#define PHY_RESET_MAX_WAIT 100
1621 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1622 udelay(10);
1623
Michael Chanca58c3a2007-05-03 13:22:52 -07001624 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001625 if (!(reg & BMCR_RESET)) {
1626 udelay(20);
1627 break;
1628 }
1629 }
1630 if (i == PHY_RESET_MAX_WAIT) {
1631 return -EBUSY;
1632 }
1633 return 0;
1634}
1635
1636static u32
1637bnx2_phy_get_pause_adv(struct bnx2 *bp)
1638{
1639 u32 adv = 0;
1640
1641 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1642 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1643
Michael Chan583c28e2008-01-21 19:51:35 -08001644 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001645 adv = ADVERTISE_1000XPAUSE;
1646 }
1647 else {
1648 adv = ADVERTISE_PAUSE_CAP;
1649 }
1650 }
1651 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001652 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001653 adv = ADVERTISE_1000XPSE_ASYM;
1654 }
1655 else {
1656 adv = ADVERTISE_PAUSE_ASYM;
1657 }
1658 }
1659 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001660 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001661 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1662 }
1663 else {
1664 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1665 }
1666 }
1667 return adv;
1668}
1669
Michael Chana2f13892008-07-14 22:38:23 -07001670static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001671
Michael Chanb6016b72005-05-26 13:03:09 -07001672static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001673bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001674__releases(&bp->phy_lock)
1675__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001676{
1677 u32 speed_arg = 0, pause_adv;
1678
1679 pause_adv = bnx2_phy_get_pause_adv(bp);
1680
1681 if (bp->autoneg & AUTONEG_SPEED) {
1682 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1683 if (bp->advertising & ADVERTISED_10baseT_Half)
1684 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1685 if (bp->advertising & ADVERTISED_10baseT_Full)
1686 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1687 if (bp->advertising & ADVERTISED_100baseT_Half)
1688 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1689 if (bp->advertising & ADVERTISED_100baseT_Full)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1691 if (bp->advertising & ADVERTISED_1000baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1693 if (bp->advertising & ADVERTISED_2500baseX_Full)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1695 } else {
1696 if (bp->req_line_speed == SPEED_2500)
1697 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1698 else if (bp->req_line_speed == SPEED_1000)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1700 else if (bp->req_line_speed == SPEED_100) {
1701 if (bp->req_duplex == DUPLEX_FULL)
1702 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1703 else
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1705 } else if (bp->req_line_speed == SPEED_10) {
1706 if (bp->req_duplex == DUPLEX_FULL)
1707 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1708 else
1709 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1710 }
1711 }
1712
1713 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1714 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001715 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001716 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1717
1718 if (port == PORT_TP)
1719 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1720 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1721
Michael Chan2726d6e2008-01-29 21:35:05 -08001722 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001723
1724 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001725 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001726 spin_lock_bh(&bp->phy_lock);
1727
1728 return 0;
1729}
1730
1731static int
1732bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001733__releases(&bp->phy_lock)
1734__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001735{
Michael Chan605a9e22007-05-03 13:23:13 -07001736 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001737 u32 new_adv = 0;
1738
Michael Chan583c28e2008-01-21 19:51:35 -08001739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001740 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001741
Michael Chanb6016b72005-05-26 13:03:09 -07001742 if (!(bp->autoneg & AUTONEG_SPEED)) {
1743 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001744 int force_link_down = 0;
1745
Michael Chan605a9e22007-05-03 13:23:13 -07001746 if (bp->req_line_speed == SPEED_2500) {
1747 if (!bnx2_test_and_enable_2g5(bp))
1748 force_link_down = 1;
1749 } else if (bp->req_line_speed == SPEED_1000) {
1750 if (bnx2_test_and_disable_2g5(bp))
1751 force_link_down = 1;
1752 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001753 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001754 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1755
Michael Chanca58c3a2007-05-03 13:22:52 -07001756 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001757 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001758 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001759
Michael Chan27a005b2007-05-03 13:23:41 -07001760 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1761 if (bp->req_line_speed == SPEED_2500)
1762 bnx2_enable_forced_2g5(bp);
1763 else if (bp->req_line_speed == SPEED_1000) {
1764 bnx2_disable_forced_2g5(bp);
1765 new_bmcr &= ~0x2000;
1766 }
1767
1768 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001769 if (bp->req_line_speed == SPEED_2500)
1770 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1771 else
1772 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001773 }
1774
Michael Chanb6016b72005-05-26 13:03:09 -07001775 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001776 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001777 new_bmcr |= BMCR_FULLDPLX;
1778 }
1779 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001780 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001781 new_bmcr &= ~BMCR_FULLDPLX;
1782 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001783 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001784 /* Force a link down visible on the other side */
1785 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001786 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001787 ~(ADVERTISE_1000XFULL |
1788 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001789 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001790 BMCR_ANRESTART | BMCR_ANENABLE);
1791
1792 bp->link_up = 0;
1793 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001794 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001795 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001796 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001797 bnx2_write_phy(bp, bp->mii_adv, adv);
1798 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001799 } else {
1800 bnx2_resolve_flow_ctrl(bp);
1801 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001802 }
1803 return 0;
1804 }
1805
Michael Chan605a9e22007-05-03 13:23:13 -07001806 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001807
Michael Chanb6016b72005-05-26 13:03:09 -07001808 if (bp->advertising & ADVERTISED_1000baseT_Full)
1809 new_adv |= ADVERTISE_1000XFULL;
1810
1811 new_adv |= bnx2_phy_get_pause_adv(bp);
1812
Michael Chanca58c3a2007-05-03 13:22:52 -07001813 bnx2_read_phy(bp, bp->mii_adv, &adv);
1814 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001815
1816 bp->serdes_an_pending = 0;
1817 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1818 /* Force a link down visible on the other side */
1819 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001820 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001821 spin_unlock_bh(&bp->phy_lock);
1822 msleep(20);
1823 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001824 }
1825
Michael Chanca58c3a2007-05-03 13:22:52 -07001826 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1827 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001828 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001829 /* Speed up link-up time when the link partner
1830 * does not autonegotiate which is very common
1831 * in blade servers. Some blade servers use
1832 * IPMI for kerboard input and it's important
1833 * to minimize link disruptions. Autoneg. involves
1834 * exchanging base pages plus 3 next pages and
1835 * normally completes in about 120 msec.
1836 */
Michael Chan40105c02008-11-12 16:02:45 -08001837 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001838 bp->serdes_an_pending = 1;
1839 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001840 } else {
1841 bnx2_resolve_flow_ctrl(bp);
1842 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001843 }
1844
1845 return 0;
1846}
1847
1848#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001849 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001850 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1851 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001852
1853#define ETHTOOL_ALL_COPPER_SPEED \
1854 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1855 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1856 ADVERTISED_1000baseT_Full)
1857
1858#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1859 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001860
Michael Chanb6016b72005-05-26 13:03:09 -07001861#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1862
Michael Chandeaf3912007-07-07 22:48:00 -07001863static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001864bnx2_set_default_remote_link(struct bnx2 *bp)
1865{
1866 u32 link;
1867
1868 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001869 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001870 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001871 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001872
1873 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1874 bp->req_line_speed = 0;
1875 bp->autoneg |= AUTONEG_SPEED;
1876 bp->advertising = ADVERTISED_Autoneg;
1877 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1878 bp->advertising |= ADVERTISED_10baseT_Half;
1879 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1880 bp->advertising |= ADVERTISED_10baseT_Full;
1881 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1882 bp->advertising |= ADVERTISED_100baseT_Half;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1884 bp->advertising |= ADVERTISED_100baseT_Full;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1886 bp->advertising |= ADVERTISED_1000baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1888 bp->advertising |= ADVERTISED_2500baseX_Full;
1889 } else {
1890 bp->autoneg = 0;
1891 bp->advertising = 0;
1892 bp->req_duplex = DUPLEX_FULL;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1894 bp->req_line_speed = SPEED_10;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1896 bp->req_duplex = DUPLEX_HALF;
1897 }
1898 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1899 bp->req_line_speed = SPEED_100;
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1901 bp->req_duplex = DUPLEX_HALF;
1902 }
1903 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1904 bp->req_line_speed = SPEED_1000;
1905 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1906 bp->req_line_speed = SPEED_2500;
1907 }
1908}
1909
1910static void
Michael Chandeaf3912007-07-07 22:48:00 -07001911bnx2_set_default_link(struct bnx2 *bp)
1912{
Harvey Harrisonab598592008-05-01 02:47:38 -07001913 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1914 bnx2_set_default_remote_link(bp);
1915 return;
1916 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001917
Michael Chandeaf3912007-07-07 22:48:00 -07001918 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1919 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001920 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001921 u32 reg;
1922
1923 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1924
Michael Chan2726d6e2008-01-29 21:35:05 -08001925 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001926 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1927 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1928 bp->autoneg = 0;
1929 bp->req_line_speed = bp->line_speed = SPEED_1000;
1930 bp->req_duplex = DUPLEX_FULL;
1931 }
1932 } else
1933 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1934}
1935
Michael Chan0d8a6572007-07-07 22:49:43 -07001936static void
Michael Chandf149d72007-07-07 22:51:36 -07001937bnx2_send_heart_beat(struct bnx2 *bp)
1938{
1939 u32 msg;
1940 u32 addr;
1941
1942 spin_lock(&bp->indirect_lock);
1943 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1944 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1945 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1946 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1947 spin_unlock(&bp->indirect_lock);
1948}
1949
1950static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001951bnx2_remote_phy_event(struct bnx2 *bp)
1952{
1953 u32 msg;
1954 u8 link_up = bp->link_up;
1955 u8 old_port;
1956
Michael Chan2726d6e2008-01-29 21:35:05 -08001957 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001958
Michael Chandf149d72007-07-07 22:51:36 -07001959 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1960 bnx2_send_heart_beat(bp);
1961
1962 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1963
Michael Chan0d8a6572007-07-07 22:49:43 -07001964 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1965 bp->link_up = 0;
1966 else {
1967 u32 speed;
1968
1969 bp->link_up = 1;
1970 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1971 bp->duplex = DUPLEX_FULL;
1972 switch (speed) {
1973 case BNX2_LINK_STATUS_10HALF:
1974 bp->duplex = DUPLEX_HALF;
1975 case BNX2_LINK_STATUS_10FULL:
1976 bp->line_speed = SPEED_10;
1977 break;
1978 case BNX2_LINK_STATUS_100HALF:
1979 bp->duplex = DUPLEX_HALF;
1980 case BNX2_LINK_STATUS_100BASE_T4:
1981 case BNX2_LINK_STATUS_100FULL:
1982 bp->line_speed = SPEED_100;
1983 break;
1984 case BNX2_LINK_STATUS_1000HALF:
1985 bp->duplex = DUPLEX_HALF;
1986 case BNX2_LINK_STATUS_1000FULL:
1987 bp->line_speed = SPEED_1000;
1988 break;
1989 case BNX2_LINK_STATUS_2500HALF:
1990 bp->duplex = DUPLEX_HALF;
1991 case BNX2_LINK_STATUS_2500FULL:
1992 bp->line_speed = SPEED_2500;
1993 break;
1994 default:
1995 bp->line_speed = 0;
1996 break;
1997 }
1998
Michael Chan0d8a6572007-07-07 22:49:43 -07001999 bp->flow_ctrl = 0;
2000 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2001 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2002 if (bp->duplex == DUPLEX_FULL)
2003 bp->flow_ctrl = bp->req_flow_ctrl;
2004 } else {
2005 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2006 bp->flow_ctrl |= FLOW_CTRL_TX;
2007 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2008 bp->flow_ctrl |= FLOW_CTRL_RX;
2009 }
2010
2011 old_port = bp->phy_port;
2012 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2013 bp->phy_port = PORT_FIBRE;
2014 else
2015 bp->phy_port = PORT_TP;
2016
2017 if (old_port != bp->phy_port)
2018 bnx2_set_default_link(bp);
2019
Michael Chan0d8a6572007-07-07 22:49:43 -07002020 }
2021 if (bp->link_up != link_up)
2022 bnx2_report_link(bp);
2023
2024 bnx2_set_mac_link(bp);
2025}
2026
2027static int
2028bnx2_set_remote_link(struct bnx2 *bp)
2029{
2030 u32 evt_code;
2031
Michael Chan2726d6e2008-01-29 21:35:05 -08002032 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002033 switch (evt_code) {
2034 case BNX2_FW_EVT_CODE_LINK_EVENT:
2035 bnx2_remote_phy_event(bp);
2036 break;
2037 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2038 default:
Michael Chandf149d72007-07-07 22:51:36 -07002039 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002040 break;
2041 }
2042 return 0;
2043}
2044
Michael Chanb6016b72005-05-26 13:03:09 -07002045static int
2046bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002047__releases(&bp->phy_lock)
2048__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002049{
2050 u32 bmcr;
2051 u32 new_bmcr;
2052
Michael Chanca58c3a2007-05-03 13:22:52 -07002053 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002054
2055 if (bp->autoneg & AUTONEG_SPEED) {
2056 u32 adv_reg, adv1000_reg;
2057 u32 new_adv_reg = 0;
2058 u32 new_adv1000_reg = 0;
2059
Michael Chanca58c3a2007-05-03 13:22:52 -07002060 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002061 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2062 ADVERTISE_PAUSE_ASYM);
2063
2064 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2065 adv1000_reg &= PHY_ALL_1000_SPEED;
2066
Matt Carlson28011cf2011-11-16 18:36:59 -05002067 new_adv_reg = ethtool_adv_to_mii_100bt(bp->advertising);
Michael Chanb6016b72005-05-26 13:03:09 -07002068 new_adv_reg |= ADVERTISE_CSMA;
Michael Chanb6016b72005-05-26 13:03:09 -07002069 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
2070
Matt Carlson28011cf2011-11-16 18:36:59 -05002071 new_adv1000_reg |= ethtool_adv_to_mii_1000T(bp->advertising);
2072
Michael Chanb6016b72005-05-26 13:03:09 -07002073 if ((adv1000_reg != new_adv1000_reg) ||
2074 (adv_reg != new_adv_reg) ||
2075 ((bmcr & BMCR_ANENABLE) == 0)) {
2076
Michael Chanca58c3a2007-05-03 13:22:52 -07002077 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002078 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07002079 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002080 BMCR_ANENABLE);
2081 }
2082 else if (bp->link_up) {
2083 /* Flow ctrl may have changed from auto to forced */
2084 /* or vice-versa. */
2085
2086 bnx2_resolve_flow_ctrl(bp);
2087 bnx2_set_mac_link(bp);
2088 }
2089 return 0;
2090 }
2091
2092 new_bmcr = 0;
2093 if (bp->req_line_speed == SPEED_100) {
2094 new_bmcr |= BMCR_SPEED100;
2095 }
2096 if (bp->req_duplex == DUPLEX_FULL) {
2097 new_bmcr |= BMCR_FULLDPLX;
2098 }
2099 if (new_bmcr != bmcr) {
2100 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002101
Michael Chanca58c3a2007-05-03 13:22:52 -07002102 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2103 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002104
Michael Chanb6016b72005-05-26 13:03:09 -07002105 if (bmsr & BMSR_LSTATUS) {
2106 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002107 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002108 spin_unlock_bh(&bp->phy_lock);
2109 msleep(50);
2110 spin_lock_bh(&bp->phy_lock);
2111
Michael Chanca58c3a2007-05-03 13:22:52 -07002112 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2113 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002114 }
2115
Michael Chanca58c3a2007-05-03 13:22:52 -07002116 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002117
2118 /* Normally, the new speed is setup after the link has
2119 * gone down and up again. In some cases, link will not go
2120 * down so we need to set up the new speed here.
2121 */
2122 if (bmsr & BMSR_LSTATUS) {
2123 bp->line_speed = bp->req_line_speed;
2124 bp->duplex = bp->req_duplex;
2125 bnx2_resolve_flow_ctrl(bp);
2126 bnx2_set_mac_link(bp);
2127 }
Michael Chan27a005b2007-05-03 13:23:41 -07002128 } else {
2129 bnx2_resolve_flow_ctrl(bp);
2130 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002131 }
2132 return 0;
2133}
2134
2135static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002136bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002137__releases(&bp->phy_lock)
2138__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002139{
2140 if (bp->loopback == MAC_LOOPBACK)
2141 return 0;
2142
Michael Chan583c28e2008-01-21 19:51:35 -08002143 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002144 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002145 }
2146 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002147 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002148 }
2149}
2150
2151static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002152bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002153{
2154 u32 val;
2155
2156 bp->mii_bmcr = MII_BMCR + 0x10;
2157 bp->mii_bmsr = MII_BMSR + 0x10;
2158 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2159 bp->mii_adv = MII_ADVERTISE + 0x10;
2160 bp->mii_lpa = MII_LPA + 0x10;
2161 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2162
2163 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2164 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2165
2166 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002167 if (reset_phy)
2168 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002169
2170 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2171
2172 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2173 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2174 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2175 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2176
2177 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2178 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002179 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002180 val |= BCM5708S_UP1_2G5;
2181 else
2182 val &= ~BCM5708S_UP1_2G5;
2183 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2184
2185 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2186 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2187 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2188 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2189
2190 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2191
2192 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2193 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2194 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2195
2196 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2197
2198 return 0;
2199}
2200
2201static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002202bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002203{
2204 u32 val;
2205
Michael Chan9a120bc2008-05-16 22:17:45 -07002206 if (reset_phy)
2207 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002208
2209 bp->mii_up1 = BCM5708S_UP1;
2210
Michael Chan5b0c76a2005-11-04 08:45:49 -08002211 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2212 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2213 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2214
2215 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2216 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2217 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2218
2219 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2220 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2221 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2222
Michael Chan583c28e2008-01-21 19:51:35 -08002223 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002224 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2225 val |= BCM5708S_UP1_2G5;
2226 bnx2_write_phy(bp, BCM5708S_UP1, val);
2227 }
2228
2229 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002230 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2231 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002232 /* increase tx signal amplitude */
2233 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2234 BCM5708S_BLK_ADDR_TX_MISC);
2235 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2236 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2237 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2238 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2239 }
2240
Michael Chan2726d6e2008-01-29 21:35:05 -08002241 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002242 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2243
2244 if (val) {
2245 u32 is_backplane;
2246
Michael Chan2726d6e2008-01-29 21:35:05 -08002247 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002248 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2249 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2250 BCM5708S_BLK_ADDR_TX_MISC);
2251 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2252 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2253 BCM5708S_BLK_ADDR_DIG);
2254 }
2255 }
2256 return 0;
2257}
2258
2259static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002260bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002261{
Michael Chan9a120bc2008-05-16 22:17:45 -07002262 if (reset_phy)
2263 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002264
Michael Chan583c28e2008-01-21 19:51:35 -08002265 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002266
Michael Chan59b47d82006-11-19 14:10:45 -08002267 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2268 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002269
2270 if (bp->dev->mtu > 1500) {
2271 u32 val;
2272
2273 /* Set extended packet length bit */
2274 bnx2_write_phy(bp, 0x18, 0x7);
2275 bnx2_read_phy(bp, 0x18, &val);
2276 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2277
2278 bnx2_write_phy(bp, 0x1c, 0x6c00);
2279 bnx2_read_phy(bp, 0x1c, &val);
2280 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2281 }
2282 else {
2283 u32 val;
2284
2285 bnx2_write_phy(bp, 0x18, 0x7);
2286 bnx2_read_phy(bp, 0x18, &val);
2287 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2288
2289 bnx2_write_phy(bp, 0x1c, 0x6c00);
2290 bnx2_read_phy(bp, 0x1c, &val);
2291 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2292 }
2293
2294 return 0;
2295}
2296
2297static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002298bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002299{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002300 u32 val;
2301
Michael Chan9a120bc2008-05-16 22:17:45 -07002302 if (reset_phy)
2303 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002304
Michael Chan583c28e2008-01-21 19:51:35 -08002305 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002306 bnx2_write_phy(bp, 0x18, 0x0c00);
2307 bnx2_write_phy(bp, 0x17, 0x000a);
2308 bnx2_write_phy(bp, 0x15, 0x310b);
2309 bnx2_write_phy(bp, 0x17, 0x201f);
2310 bnx2_write_phy(bp, 0x15, 0x9506);
2311 bnx2_write_phy(bp, 0x17, 0x401f);
2312 bnx2_write_phy(bp, 0x15, 0x14e2);
2313 bnx2_write_phy(bp, 0x18, 0x0400);
2314 }
2315
Michael Chan583c28e2008-01-21 19:51:35 -08002316 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002317 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2318 MII_BNX2_DSP_EXPAND_REG | 0x8);
2319 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2320 val &= ~(1 << 8);
2321 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2322 }
2323
Michael Chanb6016b72005-05-26 13:03:09 -07002324 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002325 /* Set extended packet length bit */
2326 bnx2_write_phy(bp, 0x18, 0x7);
2327 bnx2_read_phy(bp, 0x18, &val);
2328 bnx2_write_phy(bp, 0x18, val | 0x4000);
2329
2330 bnx2_read_phy(bp, 0x10, &val);
2331 bnx2_write_phy(bp, 0x10, val | 0x1);
2332 }
2333 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002334 bnx2_write_phy(bp, 0x18, 0x7);
2335 bnx2_read_phy(bp, 0x18, &val);
2336 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2337
2338 bnx2_read_phy(bp, 0x10, &val);
2339 bnx2_write_phy(bp, 0x10, val & ~0x1);
2340 }
2341
Michael Chan5b0c76a2005-11-04 08:45:49 -08002342 /* ethernet@wirespeed */
2343 bnx2_write_phy(bp, 0x18, 0x7007);
2344 bnx2_read_phy(bp, 0x18, &val);
2345 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002346 return 0;
2347}
2348
2349
2350static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002351bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002352__releases(&bp->phy_lock)
2353__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002354{
2355 u32 val;
2356 int rc = 0;
2357
Michael Chan583c28e2008-01-21 19:51:35 -08002358 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2359 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002360
Michael Chanca58c3a2007-05-03 13:22:52 -07002361 bp->mii_bmcr = MII_BMCR;
2362 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002363 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002364 bp->mii_adv = MII_ADVERTISE;
2365 bp->mii_lpa = MII_LPA;
2366
Michael Chanb6016b72005-05-26 13:03:09 -07002367 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2368
Michael Chan583c28e2008-01-21 19:51:35 -08002369 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002370 goto setup_phy;
2371
Michael Chanb6016b72005-05-26 13:03:09 -07002372 bnx2_read_phy(bp, MII_PHYSID1, &val);
2373 bp->phy_id = val << 16;
2374 bnx2_read_phy(bp, MII_PHYSID2, &val);
2375 bp->phy_id |= val & 0xffff;
2376
Michael Chan583c28e2008-01-21 19:51:35 -08002377 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002378 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002379 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002380 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002381 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002382 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002383 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002384 }
2385 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002386 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002387 }
2388
Michael Chan0d8a6572007-07-07 22:49:43 -07002389setup_phy:
2390 if (!rc)
2391 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002392
2393 return rc;
2394}
2395
2396static int
2397bnx2_set_mac_loopback(struct bnx2 *bp)
2398{
2399 u32 mac_mode;
2400
2401 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2402 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2403 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2404 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2405 bp->link_up = 1;
2406 return 0;
2407}
2408
Michael Chanbc5a0692006-01-23 16:13:22 -08002409static int bnx2_test_link(struct bnx2 *);
2410
2411static int
2412bnx2_set_phy_loopback(struct bnx2 *bp)
2413{
2414 u32 mac_mode;
2415 int rc, i;
2416
2417 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002418 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002419 BMCR_SPEED1000);
2420 spin_unlock_bh(&bp->phy_lock);
2421 if (rc)
2422 return rc;
2423
2424 for (i = 0; i < 10; i++) {
2425 if (bnx2_test_link(bp) == 0)
2426 break;
Michael Chan80be4432006-11-19 14:07:28 -08002427 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002428 }
2429
2430 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2431 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2432 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002433 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002434
2435 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2436 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2437 bp->link_up = 1;
2438 return 0;
2439}
2440
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002441static void
2442bnx2_dump_mcp_state(struct bnx2 *bp)
2443{
2444 struct net_device *dev = bp->dev;
2445 u32 mcp_p0, mcp_p1;
2446
2447 netdev_err(dev, "<--- start MCP states dump --->\n");
2448 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
2449 mcp_p0 = BNX2_MCP_STATE_P0;
2450 mcp_p1 = BNX2_MCP_STATE_P1;
2451 } else {
2452 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2453 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2454 }
2455 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2456 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2457 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2458 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2459 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2460 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2461 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2462 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2463 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2464 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2465 netdev_err(dev, "DEBUG: shmem states:\n");
2466 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2467 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2468 bnx2_shmem_rd(bp, BNX2_FW_MB),
2469 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2470 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2471 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2472 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2473 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2474 pr_cont(" condition[%08x]\n",
2475 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
2476 DP_SHMEM_LINE(bp, 0x3cc);
2477 DP_SHMEM_LINE(bp, 0x3dc);
2478 DP_SHMEM_LINE(bp, 0x3ec);
2479 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2480 netdev_err(dev, "<--- end MCP states dump --->\n");
2481}
2482
Michael Chanb6016b72005-05-26 13:03:09 -07002483static int
Michael Chana2f13892008-07-14 22:38:23 -07002484bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002485{
2486 int i;
2487 u32 val;
2488
Michael Chanb6016b72005-05-26 13:03:09 -07002489 bp->fw_wr_seq++;
2490 msg_data |= bp->fw_wr_seq;
2491
Michael Chan2726d6e2008-01-29 21:35:05 -08002492 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002493
Michael Chana2f13892008-07-14 22:38:23 -07002494 if (!ack)
2495 return 0;
2496
Michael Chanb6016b72005-05-26 13:03:09 -07002497 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002498 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002499 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002500
Michael Chan2726d6e2008-01-29 21:35:05 -08002501 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002502
2503 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2504 break;
2505 }
Michael Chanb090ae22006-01-23 16:07:10 -08002506 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2507 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002508
2509 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002510 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002511 msg_data &= ~BNX2_DRV_MSG_CODE;
2512 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2513
Michael Chan2726d6e2008-01-29 21:35:05 -08002514 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002515 if (!silent) {
2516 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2517 bnx2_dump_mcp_state(bp);
2518 }
Michael Chanb6016b72005-05-26 13:03:09 -07002519
Michael Chanb6016b72005-05-26 13:03:09 -07002520 return -EBUSY;
2521 }
2522
Michael Chanb090ae22006-01-23 16:07:10 -08002523 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2524 return -EIO;
2525
Michael Chanb6016b72005-05-26 13:03:09 -07002526 return 0;
2527}
2528
Michael Chan59b47d82006-11-19 14:10:45 -08002529static int
2530bnx2_init_5709_context(struct bnx2 *bp)
2531{
2532 int i, ret = 0;
2533 u32 val;
2534
2535 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2536 val |= (BCM_PAGE_BITS - 8) << 16;
2537 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002538 for (i = 0; i < 10; i++) {
2539 val = REG_RD(bp, BNX2_CTX_COMMAND);
2540 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2541 break;
2542 udelay(2);
2543 }
2544 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2545 return -EBUSY;
2546
Michael Chan59b47d82006-11-19 14:10:45 -08002547 for (i = 0; i < bp->ctx_pages; i++) {
2548 int j;
2549
Michael Chan352f7682008-05-02 16:57:26 -07002550 if (bp->ctx_blk[i])
2551 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2552 else
2553 return -ENOMEM;
2554
Michael Chan59b47d82006-11-19 14:10:45 -08002555 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2556 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2557 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2558 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2559 (u64) bp->ctx_blk_mapping[i] >> 32);
2560 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2561 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2562 for (j = 0; j < 10; j++) {
2563
2564 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2565 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2566 break;
2567 udelay(5);
2568 }
2569 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2570 ret = -EBUSY;
2571 break;
2572 }
2573 }
2574 return ret;
2575}
2576
Michael Chanb6016b72005-05-26 13:03:09 -07002577static void
2578bnx2_init_context(struct bnx2 *bp)
2579{
2580 u32 vcid;
2581
2582 vcid = 96;
2583 while (vcid) {
2584 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002585 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002586
2587 vcid--;
2588
2589 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2590 u32 new_vcid;
2591
2592 vcid_addr = GET_PCID_ADDR(vcid);
2593 if (vcid & 0x8) {
2594 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2595 }
2596 else {
2597 new_vcid = vcid;
2598 }
2599 pcid_addr = GET_PCID_ADDR(new_vcid);
2600 }
2601 else {
2602 vcid_addr = GET_CID_ADDR(vcid);
2603 pcid_addr = vcid_addr;
2604 }
2605
Michael Chan7947b202007-06-04 21:17:10 -07002606 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2607 vcid_addr += (i << PHY_CTX_SHIFT);
2608 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002609
Michael Chan5d5d0012007-12-12 11:17:43 -08002610 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002611 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2612
2613 /* Zero out the context. */
2614 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002615 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002616 }
Michael Chanb6016b72005-05-26 13:03:09 -07002617 }
2618}
2619
2620static int
2621bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2622{
2623 u16 *good_mbuf;
2624 u32 good_mbuf_cnt;
2625 u32 val;
2626
2627 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2628 if (good_mbuf == NULL) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00002629 pr_err("Failed to allocate memory in %s\n", __func__);
Michael Chanb6016b72005-05-26 13:03:09 -07002630 return -ENOMEM;
2631 }
2632
2633 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2634 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2635
2636 good_mbuf_cnt = 0;
2637
2638 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002639 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002640 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002641 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2642 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002643
Michael Chan2726d6e2008-01-29 21:35:05 -08002644 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002645
2646 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2647
2648 /* The addresses with Bit 9 set are bad memory blocks. */
2649 if (!(val & (1 << 9))) {
2650 good_mbuf[good_mbuf_cnt] = (u16) val;
2651 good_mbuf_cnt++;
2652 }
2653
Michael Chan2726d6e2008-01-29 21:35:05 -08002654 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002655 }
2656
2657 /* Free the good ones back to the mbuf pool thus discarding
2658 * all the bad ones. */
2659 while (good_mbuf_cnt) {
2660 good_mbuf_cnt--;
2661
2662 val = good_mbuf[good_mbuf_cnt];
2663 val = (val << 9) | val | 1;
2664
Michael Chan2726d6e2008-01-29 21:35:05 -08002665 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002666 }
2667 kfree(good_mbuf);
2668 return 0;
2669}
2670
2671static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002672bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002673{
2674 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002675
2676 val = (mac_addr[0] << 8) | mac_addr[1];
2677
Benjamin Li5fcaed02008-07-14 22:39:52 -07002678 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002679
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002680 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002681 (mac_addr[4] << 8) | mac_addr[5];
2682
Benjamin Li5fcaed02008-07-14 22:39:52 -07002683 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002684}
2685
2686static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002687bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002688{
2689 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002690 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002691 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002692 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002693 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002694
2695 if (!page)
2696 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002697 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002698 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002699 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002700 __free_page(page);
2701 return -EIO;
2702 }
2703
Michael Chan47bf4242007-12-12 11:19:12 -08002704 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002705 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002706 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2707 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2708 return 0;
2709}
2710
2711static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002712bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002713{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002714 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002715 struct page *page = rx_pg->page;
2716
2717 if (!page)
2718 return;
2719
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002720 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2721 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002722
2723 __free_page(page);
2724 rx_pg->page = NULL;
2725}
2726
2727static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002728bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002729{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002730 u8 *data;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002731 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002732 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002733 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002734
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002735 data = kmalloc(bp->rx_buf_size, gfp);
2736 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002737 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002738
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002739 mapping = dma_map_single(&bp->pdev->dev,
2740 get_l2_fhdr(data),
2741 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002742 PCI_DMA_FROMDEVICE);
2743 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002744 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002745 return -EIO;
2746 }
Michael Chanb6016b72005-05-26 13:03:09 -07002747
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002748 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002749 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002750
2751 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2752 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2753
Michael Chanbb4f98a2008-06-19 16:38:19 -07002754 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002755
2756 return 0;
2757}
2758
Michael Chanda3e4fb2007-05-03 13:24:23 -07002759static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002760bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002761{
Michael Chan43e80b82008-06-19 16:41:08 -07002762 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002763 u32 new_link_state, old_link_state;
2764 int is_set = 1;
2765
2766 new_link_state = sblk->status_attn_bits & event;
2767 old_link_state = sblk->status_attn_bits_ack & event;
2768 if (new_link_state != old_link_state) {
2769 if (new_link_state)
2770 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2771 else
2772 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2773 } else
2774 is_set = 0;
2775
2776 return is_set;
2777}
2778
Michael Chanb6016b72005-05-26 13:03:09 -07002779static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002780bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002781{
Michael Chan74ecc622008-05-02 16:56:16 -07002782 spin_lock(&bp->phy_lock);
2783
2784 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002785 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002786 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002787 bnx2_set_remote_link(bp);
2788
Michael Chan74ecc622008-05-02 16:56:16 -07002789 spin_unlock(&bp->phy_lock);
2790
Michael Chanb6016b72005-05-26 13:03:09 -07002791}
2792
Michael Chanead72702007-12-20 19:55:39 -08002793static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002794bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002795{
2796 u16 cons;
2797
Michael Chan43e80b82008-06-19 16:41:08 -07002798 /* Tell compiler that status block fields can change. */
2799 barrier();
2800 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002801 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002802 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2803 cons++;
2804 return cons;
2805}
2806
Michael Chan57851d82007-12-20 20:01:44 -08002807static int
2808bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002809{
Michael Chan35e90102008-06-19 16:37:42 -07002810 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002811 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002812 int tx_pkt = 0, index;
2813 struct netdev_queue *txq;
2814
2815 index = (bnapi - bp->bnx2_napi);
2816 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002817
Michael Chan35efa7c2007-12-20 19:56:37 -08002818 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002819 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002820
2821 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002822 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002823 struct sk_buff *skb;
2824 int i, last;
2825
2826 sw_ring_cons = TX_RING_IDX(sw_cons);
2827
Michael Chan35e90102008-06-19 16:37:42 -07002828 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002829 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002830
Eric Dumazetd62fda02009-05-12 20:48:02 +00002831 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2832 prefetch(&skb->end);
2833
Michael Chanb6016b72005-05-26 13:03:09 -07002834 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002835 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002836 u16 last_idx, last_ring_idx;
2837
Eric Dumazetd62fda02009-05-12 20:48:02 +00002838 last_idx = sw_cons + tx_buf->nr_frags + 1;
2839 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002840 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2841 last_idx++;
2842 }
2843 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2844 break;
2845 }
2846 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002847
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002848 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002849 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002850
2851 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002852 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002853
2854 for (i = 0; i < last; i++) {
2855 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002856
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002857 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002858 dma_unmap_addr(
Alexander Duycke95524a2009-12-02 16:47:57 +00002859 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2860 mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002861 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002862 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002863 }
2864
2865 sw_cons = NEXT_TX_BD(sw_cons);
2866
Michael Chan745720e2006-06-29 12:37:41 -07002867 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002868 tx_pkt++;
2869 if (tx_pkt == budget)
2870 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002871
Eric Dumazetd62fda02009-05-12 20:48:02 +00002872 if (hw_cons == sw_cons)
2873 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002874 }
2875
Michael Chan35e90102008-06-19 16:37:42 -07002876 txr->hw_tx_cons = hw_cons;
2877 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002878
Michael Chan2f8af122006-08-15 01:39:10 -07002879 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002880 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002881 * memory barrier, there is a small possibility that bnx2_start_xmit()
2882 * will miss it and cause the queue to be stopped forever.
2883 */
2884 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002885
Benjamin Li706bf242008-07-18 17:55:11 -07002886 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002887 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002888 __netif_tx_lock(txq, smp_processor_id());
2889 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002890 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002891 netif_tx_wake_queue(txq);
2892 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002893 }
Benjamin Li706bf242008-07-18 17:55:11 -07002894
Michael Chan57851d82007-12-20 20:01:44 -08002895 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002896}
2897
Michael Chan1db82f22007-12-12 11:19:35 -08002898static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002899bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002900 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002901{
2902 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2903 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002904 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002905 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002906 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002907
Benjamin Li3d16af82008-10-09 12:26:41 -07002908 cons_rx_pg = &rxr->rx_pg_ring[cons];
2909
2910 /* The caller was unable to allocate a new page to replace the
2911 * last one in the frags array, so we need to recycle that page
2912 * and then free the skb.
2913 */
2914 if (skb) {
2915 struct page *page;
2916 struct skb_shared_info *shinfo;
2917
2918 shinfo = skb_shinfo(skb);
2919 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002920 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2921 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002922
2923 cons_rx_pg->page = page;
2924 dev_kfree_skb(skb);
2925 }
2926
2927 hw_prod = rxr->rx_pg_prod;
2928
Michael Chan1db82f22007-12-12 11:19:35 -08002929 for (i = 0; i < count; i++) {
2930 prod = RX_PG_RING_IDX(hw_prod);
2931
Michael Chanbb4f98a2008-06-19 16:38:19 -07002932 prod_rx_pg = &rxr->rx_pg_ring[prod];
2933 cons_rx_pg = &rxr->rx_pg_ring[cons];
2934 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2935 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002936
Michael Chan1db82f22007-12-12 11:19:35 -08002937 if (prod != cons) {
2938 prod_rx_pg->page = cons_rx_pg->page;
2939 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002940 dma_unmap_addr_set(prod_rx_pg, mapping,
2941 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002942
2943 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2944 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2945
2946 }
2947 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2948 hw_prod = NEXT_RX_BD(hw_prod);
2949 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002950 rxr->rx_pg_prod = hw_prod;
2951 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002952}
2953
Michael Chanb6016b72005-05-26 13:03:09 -07002954static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002955bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2956 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002957{
Michael Chan236b6392006-03-20 17:49:02 -08002958 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2959 struct rx_bd *cons_bd, *prod_bd;
2960
Michael Chanbb4f98a2008-06-19 16:38:19 -07002961 cons_rx_buf = &rxr->rx_buf_ring[cons];
2962 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002963
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002964 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002965 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002966 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002967
Michael Chanbb4f98a2008-06-19 16:38:19 -07002968 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002969
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002970 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08002971
2972 if (cons == prod)
2973 return;
2974
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002975 dma_unmap_addr_set(prod_rx_buf, mapping,
2976 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002977
Michael Chanbb4f98a2008-06-19 16:38:19 -07002978 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2979 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002980 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2981 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002982}
2983
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002984static struct sk_buff *
2985bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08002986 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2987 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002988{
2989 int err;
2990 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002991 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08002992
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002993 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08002994 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002995 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
2996error:
Michael Chan1db82f22007-12-12 11:19:35 -08002997 if (hdr_len) {
2998 unsigned int raw_len = len + 4;
2999 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3000
Michael Chanbb4f98a2008-06-19 16:38:19 -07003001 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003002 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003003 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003004 }
3005
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003006 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003007 PCI_DMA_FROMDEVICE);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003008 skb = build_skb(data);
3009 if (!skb) {
3010 kfree(data);
3011 goto error;
3012 }
3013 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003014 if (hdr_len == 0) {
3015 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003016 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003017 } else {
3018 unsigned int i, frag_len, frag_size, pages;
3019 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003020 u16 pg_cons = rxr->rx_pg_cons;
3021 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003022
3023 frag_size = len + 4 - hdr_len;
3024 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3025 skb_put(skb, hdr_len);
3026
3027 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003028 dma_addr_t mapping_old;
3029
Michael Chan1db82f22007-12-12 11:19:35 -08003030 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3031 if (unlikely(frag_len <= 4)) {
3032 unsigned int tail = 4 - frag_len;
3033
Michael Chanbb4f98a2008-06-19 16:38:19 -07003034 rxr->rx_pg_cons = pg_cons;
3035 rxr->rx_pg_prod = pg_prod;
3036 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003037 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003038 skb->len -= tail;
3039 if (i == 0) {
3040 skb->tail -= tail;
3041 } else {
3042 skb_frag_t *frag =
3043 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003044 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003045 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003046 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003047 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003048 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003049 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003050
Benjamin Li3d16af82008-10-09 12:26:41 -07003051 /* Don't unmap yet. If we're unable to allocate a new
3052 * page, we need to recycle the page and the DMA addr.
3053 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003054 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003055 if (i == pages - 1)
3056 frag_len -= 4;
3057
3058 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3059 rx_pg->page = NULL;
3060
Michael Chanbb4f98a2008-06-19 16:38:19 -07003061 err = bnx2_alloc_rx_page(bp, rxr,
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003062 RX_PG_RING_IDX(pg_prod),
3063 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003064 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003065 rxr->rx_pg_cons = pg_cons;
3066 rxr->rx_pg_prod = pg_prod;
3067 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003068 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003069 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003070 }
3071
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003072 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003073 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3074
Michael Chan1db82f22007-12-12 11:19:35 -08003075 frag_size -= frag_len;
3076 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003077 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003078 skb->len += frag_len;
3079
3080 pg_prod = NEXT_RX_BD(pg_prod);
3081 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3082 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003083 rxr->rx_pg_prod = pg_prod;
3084 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003085 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003086 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003087}
3088
Michael Chanc09c2622007-12-10 17:18:37 -08003089static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003090bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003091{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003092 u16 cons;
3093
Michael Chan43e80b82008-06-19 16:41:08 -07003094 /* Tell compiler that status block fields can change. */
3095 barrier();
3096 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003097 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003098 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3099 cons++;
3100 return cons;
3101}
3102
Michael Chanb6016b72005-05-26 13:03:09 -07003103static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003104bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003105{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003106 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003107 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3108 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003109 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003110
Michael Chan35efa7c2007-12-20 19:56:37 -08003111 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003112 sw_cons = rxr->rx_cons;
3113 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003114
3115 /* Memory barrier necessary as speculative reads of the rx
3116 * buffer can be ahead of the index in the status block
3117 */
3118 rmb();
3119 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003120 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003121 u32 status;
Michael Chana33fa662010-05-06 08:58:13 +00003122 struct sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003123 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003124 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003125 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003126
3127 sw_ring_cons = RX_RING_IDX(sw_cons);
3128 sw_ring_prod = RX_RING_IDX(sw_prod);
3129
Michael Chanbb4f98a2008-06-19 16:38:19 -07003130 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003131 data = rx_buf->data;
3132 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003133
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003134 rx_hdr = get_l2_fhdr(data);
3135 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003136
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003137 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003138
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003139 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003140 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3141 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003142
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003143 next_rx_buf =
3144 &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
3145 prefetch(get_l2_fhdr(next_rx_buf->data));
3146
Michael Chan1db82f22007-12-12 11:19:35 -08003147 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003148 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003149
Michael Chan1db82f22007-12-12 11:19:35 -08003150 hdr_len = 0;
3151 if (status & L2_FHDR_STATUS_SPLIT) {
3152 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3153 pg_ring_used = 1;
3154 } else if (len > bp->rx_jumbo_thresh) {
3155 hdr_len = bp->rx_jumbo_thresh;
3156 pg_ring_used = 1;
3157 }
3158
Michael Chan990ec382009-02-12 16:54:13 -08003159 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3160 L2_FHDR_ERRORS_PHY_DECODE |
3161 L2_FHDR_ERRORS_ALIGNMENT |
3162 L2_FHDR_ERRORS_TOO_SHORT |
3163 L2_FHDR_ERRORS_GIANT_FRAME))) {
3164
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003165 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003166 sw_ring_prod);
3167 if (pg_ring_used) {
3168 int pages;
3169
3170 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3171
3172 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3173 }
3174 goto next_rx;
3175 }
3176
Michael Chan1db82f22007-12-12 11:19:35 -08003177 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003178
Michael Chan5d5d0012007-12-12 11:17:43 -08003179 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003180 skb = netdev_alloc_skb(bp->dev, len + 6);
3181 if (skb == NULL) {
3182 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003183 sw_ring_prod);
3184 goto next_rx;
3185 }
Michael Chanb6016b72005-05-26 13:03:09 -07003186
3187 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003188 memcpy(skb->data,
3189 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3190 len + 6);
3191 skb_reserve(skb, 6);
3192 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003193
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003194 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003195 sw_ring_cons, sw_ring_prod);
3196
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003197 } else {
3198 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3199 (sw_ring_cons << 16) | sw_ring_prod);
3200 if (!skb)
3201 goto next_rx;
3202 }
Michael Chanf22828e2008-08-14 15:30:14 -07003203 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003204 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
3205 __vlan_hwaccel_put_tag(skb, rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003206
Michael Chanb6016b72005-05-26 13:03:09 -07003207 skb->protocol = eth_type_trans(skb, bp->dev);
3208
3209 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003210 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003211
Michael Chan745720e2006-06-29 12:37:41 -07003212 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003213 goto next_rx;
3214
3215 }
3216
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003217 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003218 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003219 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3220 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3221
Michael Chanade2bfe2006-01-23 16:09:51 -08003222 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3223 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003224 skb->ip_summed = CHECKSUM_UNNECESSARY;
3225 }
Michael Chanfdc85412010-07-03 20:42:16 +00003226 if ((bp->dev->features & NETIF_F_RXHASH) &&
3227 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3228 L2_FHDR_STATUS_USE_RXHASH))
3229 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003230
David S. Miller0c8dfc82009-01-27 16:22:32 -08003231 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003232 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003233 rx_pkt++;
3234
3235next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003236 sw_cons = NEXT_RX_BD(sw_cons);
3237 sw_prod = NEXT_RX_BD(sw_prod);
3238
3239 if ((rx_pkt == budget))
3240 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003241
3242 /* Refresh hw_cons to see if there is new work */
3243 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003244 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003245 rmb();
3246 }
Michael Chanb6016b72005-05-26 13:03:09 -07003247 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003248 rxr->rx_cons = sw_cons;
3249 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003250
Michael Chan1db82f22007-12-12 11:19:35 -08003251 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003252 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003253
Michael Chanbb4f98a2008-06-19 16:38:19 -07003254 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003255
Michael Chanbb4f98a2008-06-19 16:38:19 -07003256 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003257
3258 mmiowb();
3259
3260 return rx_pkt;
3261
3262}
3263
3264/* MSI ISR - The only difference between this and the INTx ISR
3265 * is that the MSI interrupt is always serviced.
3266 */
3267static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003268bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003269{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003270 struct bnx2_napi *bnapi = dev_instance;
3271 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003272
Michael Chan43e80b82008-06-19 16:41:08 -07003273 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003274 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3275 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3276 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3277
3278 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003279 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3280 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003281
Ben Hutchings288379f2009-01-19 16:43:59 -08003282 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003283
Michael Chan73eef4c2005-08-25 15:39:15 -07003284 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003285}
3286
3287static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003288bnx2_msi_1shot(int irq, void *dev_instance)
3289{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003290 struct bnx2_napi *bnapi = dev_instance;
3291 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003292
Michael Chan43e80b82008-06-19 16:41:08 -07003293 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003294
3295 /* Return here if interrupt is disabled. */
3296 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3297 return IRQ_HANDLED;
3298
Ben Hutchings288379f2009-01-19 16:43:59 -08003299 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003300
3301 return IRQ_HANDLED;
3302}
3303
3304static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003305bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003306{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003307 struct bnx2_napi *bnapi = dev_instance;
3308 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003309 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003310
3311 /* When using INTx, it is possible for the interrupt to arrive
3312 * at the CPU before the status block posted prior to the
3313 * interrupt. Reading a register will flush the status block.
3314 * When using MSI, the MSI message will always complete after
3315 * the status block write.
3316 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003317 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003318 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3319 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003320 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003321
3322 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3323 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3324 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3325
Michael Chanb8a7ce72007-07-07 22:51:03 -07003326 /* Read back to deassert IRQ immediately to avoid too many
3327 * spurious interrupts.
3328 */
3329 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3330
Michael Chanb6016b72005-05-26 13:03:09 -07003331 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003332 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3333 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003334
Ben Hutchings288379f2009-01-19 16:43:59 -08003335 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003336 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003337 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003338 }
Michael Chanb6016b72005-05-26 13:03:09 -07003339
Michael Chan73eef4c2005-08-25 15:39:15 -07003340 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003341}
3342
Michael Chan43e80b82008-06-19 16:41:08 -07003343static inline int
3344bnx2_has_fast_work(struct bnx2_napi *bnapi)
3345{
3346 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3347 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3348
3349 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3350 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3351 return 1;
3352 return 0;
3353}
3354
Michael Chan0d8a6572007-07-07 22:49:43 -07003355#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3356 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003357
Michael Chanf4e418f2005-11-04 08:53:48 -08003358static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003359bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003360{
Michael Chan43e80b82008-06-19 16:41:08 -07003361 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003362
Michael Chan43e80b82008-06-19 16:41:08 -07003363 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003364 return 1;
3365
Michael Chan4edd4732009-06-08 18:14:42 -07003366#ifdef BCM_CNIC
3367 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3368 return 1;
3369#endif
3370
Michael Chanda3e4fb2007-05-03 13:24:23 -07003371 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3372 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003373 return 1;
3374
3375 return 0;
3376}
3377
Michael Chanefba0182008-12-03 00:36:15 -08003378static void
3379bnx2_chk_missed_msi(struct bnx2 *bp)
3380{
3381 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3382 u32 msi_ctrl;
3383
3384 if (bnx2_has_work(bnapi)) {
3385 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3386 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3387 return;
3388
3389 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3390 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3391 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3392 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3393 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3394 }
3395 }
3396
3397 bp->idle_chk_status_idx = bnapi->last_status_idx;
3398}
3399
Michael Chan4edd4732009-06-08 18:14:42 -07003400#ifdef BCM_CNIC
3401static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3402{
3403 struct cnic_ops *c_ops;
3404
3405 if (!bnapi->cnic_present)
3406 return;
3407
3408 rcu_read_lock();
3409 c_ops = rcu_dereference(bp->cnic_ops);
3410 if (c_ops)
3411 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3412 bnapi->status_blk.msi);
3413 rcu_read_unlock();
3414}
3415#endif
3416
Michael Chan43e80b82008-06-19 16:41:08 -07003417static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003418{
Michael Chan43e80b82008-06-19 16:41:08 -07003419 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003420 u32 status_attn_bits = sblk->status_attn_bits;
3421 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003422
Michael Chanda3e4fb2007-05-03 13:24:23 -07003423 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3424 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003425
Michael Chan35efa7c2007-12-20 19:56:37 -08003426 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003427
3428 /* This is needed to take care of transient status
3429 * during link changes.
3430 */
3431 REG_WR(bp, BNX2_HC_COMMAND,
3432 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3433 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003434 }
Michael Chan43e80b82008-06-19 16:41:08 -07003435}
3436
3437static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3438 int work_done, int budget)
3439{
3440 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3441 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003442
Michael Chan35e90102008-06-19 16:37:42 -07003443 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003444 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003445
Michael Chanbb4f98a2008-06-19 16:38:19 -07003446 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003447 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003448
David S. Miller6f535762007-10-11 18:08:29 -07003449 return work_done;
3450}
Michael Chanf4e418f2005-11-04 08:53:48 -08003451
Michael Chanf0ea2e62008-06-19 16:41:57 -07003452static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3453{
3454 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3455 struct bnx2 *bp = bnapi->bp;
3456 int work_done = 0;
3457 struct status_block_msix *sblk = bnapi->status_blk.msix;
3458
3459 while (1) {
3460 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3461 if (unlikely(work_done >= budget))
3462 break;
3463
3464 bnapi->last_status_idx = sblk->status_idx;
3465 /* status idx must be read before checking for more work. */
3466 rmb();
3467 if (likely(!bnx2_has_fast_work(bnapi))) {
3468
Ben Hutchings288379f2009-01-19 16:43:59 -08003469 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003470 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3471 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3472 bnapi->last_status_idx);
3473 break;
3474 }
3475 }
3476 return work_done;
3477}
3478
David S. Miller6f535762007-10-11 18:08:29 -07003479static int bnx2_poll(struct napi_struct *napi, int budget)
3480{
Michael Chan35efa7c2007-12-20 19:56:37 -08003481 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3482 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003483 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003484 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003485
3486 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003487 bnx2_poll_link(bp, bnapi);
3488
Michael Chan35efa7c2007-12-20 19:56:37 -08003489 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003490
Michael Chan4edd4732009-06-08 18:14:42 -07003491#ifdef BCM_CNIC
3492 bnx2_poll_cnic(bp, bnapi);
3493#endif
3494
Michael Chan35efa7c2007-12-20 19:56:37 -08003495 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003496 * much work has been processed, so we must read it before
3497 * checking for more work.
3498 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003499 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003500
3501 if (unlikely(work_done >= budget))
3502 break;
3503
Michael Chan6dee6422007-10-12 01:40:38 -07003504 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003505 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003506 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003507 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003508 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3509 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003510 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003511 break;
David S. Miller6f535762007-10-11 18:08:29 -07003512 }
3513 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3514 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3515 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003516 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003517
Michael Chan1269a8a2006-01-23 16:11:03 -08003518 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3519 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003520 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003521 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003522 }
Michael Chanb6016b72005-05-26 13:03:09 -07003523 }
3524
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003525 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003526}
3527
Herbert Xu932ff272006-06-09 12:20:56 -07003528/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003529 * from set_multicast.
3530 */
3531static void
3532bnx2_set_rx_mode(struct net_device *dev)
3533{
Michael Chan972ec0d2006-01-23 16:12:43 -08003534 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003535 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003536 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003537 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003538
Michael Chan9f52b562008-10-09 12:21:46 -07003539 if (!netif_running(dev))
3540 return;
3541
Michael Chanc770a652005-08-25 15:38:39 -07003542 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003543
3544 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3545 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3546 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Jesse Gross7d0fd212010-10-20 13:56:09 +00003547 if (!(dev->features & NETIF_F_HW_VLAN_RX) &&
3548 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003549 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003550 if (dev->flags & IFF_PROMISC) {
3551 /* Promiscuous mode. */
3552 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003553 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3554 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003555 }
3556 else if (dev->flags & IFF_ALLMULTI) {
3557 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3558 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3559 0xffffffff);
3560 }
3561 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3562 }
3563 else {
3564 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003565 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3566 u32 regidx;
3567 u32 bit;
3568 u32 crc;
3569
3570 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3571
Jiri Pirko22bedad32010-04-01 21:22:57 +00003572 netdev_for_each_mc_addr(ha, dev) {
3573 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003574 bit = crc & 0xff;
3575 regidx = (bit & 0xe0) >> 5;
3576 bit &= 0x1f;
3577 mc_filter[regidx] |= (1 << bit);
3578 }
3579
3580 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3581 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3582 mc_filter[i]);
3583 }
3584
3585 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3586 }
3587
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003588 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003589 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3590 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3591 BNX2_RPM_SORT_USER0_PROM_VLAN;
3592 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003593 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003594 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003595 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003596 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003597 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3598 sort_mode |= (1 <<
3599 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003600 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003601 }
3602
3603 }
3604
Michael Chanb6016b72005-05-26 13:03:09 -07003605 if (rx_mode != bp->rx_mode) {
3606 bp->rx_mode = rx_mode;
3607 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3608 }
3609
3610 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3611 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3612 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3613
Michael Chanc770a652005-08-25 15:38:39 -07003614 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003615}
3616
françois romieu7880b722011-09-30 00:36:52 +00003617static int
Michael Chan57579f72009-04-04 16:51:14 -07003618check_fw_section(const struct firmware *fw,
3619 const struct bnx2_fw_file_section *section,
3620 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003621{
Michael Chan57579f72009-04-04 16:51:14 -07003622 u32 offset = be32_to_cpu(section->offset);
3623 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003624
Michael Chan57579f72009-04-04 16:51:14 -07003625 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3626 return -EINVAL;
3627 if ((non_empty && len == 0) || len > fw->size - offset ||
3628 len & (alignment - 1))
3629 return -EINVAL;
3630 return 0;
3631}
3632
françois romieu7880b722011-09-30 00:36:52 +00003633static int
Michael Chan57579f72009-04-04 16:51:14 -07003634check_mips_fw_entry(const struct firmware *fw,
3635 const struct bnx2_mips_fw_file_entry *entry)
3636{
3637 if (check_fw_section(fw, &entry->text, 4, true) ||
3638 check_fw_section(fw, &entry->data, 4, false) ||
3639 check_fw_section(fw, &entry->rodata, 4, false))
3640 return -EINVAL;
3641 return 0;
3642}
3643
françois romieu7880b722011-09-30 00:36:52 +00003644static void bnx2_release_firmware(struct bnx2 *bp)
3645{
3646 if (bp->rv2p_firmware) {
3647 release_firmware(bp->mips_firmware);
3648 release_firmware(bp->rv2p_firmware);
3649 bp->rv2p_firmware = NULL;
3650 }
3651}
3652
3653static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003654{
3655 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003656 const struct bnx2_mips_fw_file *mips_fw;
3657 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003658 int rc;
3659
3660 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3661 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003662 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3663 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3664 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3665 else
3666 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003667 } else {
3668 mips_fw_file = FW_MIPS_FILE_06;
3669 rv2p_fw_file = FW_RV2P_FILE_06;
3670 }
3671
3672 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3673 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003674 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003675 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003676 }
3677
3678 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3679 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003680 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003681 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003682 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003683 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3684 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3685 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3686 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3687 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3688 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3689 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3690 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003691 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003692 rc = -EINVAL;
3693 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003694 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003695 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3696 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3697 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003698 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003699 rc = -EINVAL;
3700 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003701 }
françois romieu7880b722011-09-30 00:36:52 +00003702out:
3703 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003704
françois romieu7880b722011-09-30 00:36:52 +00003705err_release_firmware:
3706 release_firmware(bp->rv2p_firmware);
3707 bp->rv2p_firmware = NULL;
3708err_release_mips_firmware:
3709 release_firmware(bp->mips_firmware);
3710 goto out;
3711}
3712
3713static int bnx2_request_firmware(struct bnx2 *bp)
3714{
3715 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003716}
3717
3718static u32
3719rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3720{
3721 switch (idx) {
3722 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3723 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3724 rv2p_code |= RV2P_BD_PAGE_SIZE;
3725 break;
3726 }
3727 return rv2p_code;
3728}
3729
3730static int
3731load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3732 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3733{
3734 u32 rv2p_code_len, file_offset;
3735 __be32 *rv2p_code;
3736 int i;
3737 u32 val, cmd, addr;
3738
3739 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3740 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3741
3742 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3743
3744 if (rv2p_proc == RV2P_PROC1) {
3745 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3746 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3747 } else {
3748 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3749 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003750 }
Michael Chanb6016b72005-05-26 13:03:09 -07003751
3752 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003753 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003754 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003755 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003756 rv2p_code++;
3757
Michael Chan57579f72009-04-04 16:51:14 -07003758 val = (i / 8) | cmd;
3759 REG_WR(bp, addr, val);
3760 }
3761
3762 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3763 for (i = 0; i < 8; i++) {
3764 u32 loc, code;
3765
3766 loc = be32_to_cpu(fw_entry->fixup[i]);
3767 if (loc && ((loc * 4) < rv2p_code_len)) {
3768 code = be32_to_cpu(*(rv2p_code + loc - 1));
3769 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3770 code = be32_to_cpu(*(rv2p_code + loc));
3771 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3772 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3773
3774 val = (loc / 2) | cmd;
3775 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003776 }
3777 }
3778
3779 /* Reset the processor, un-stall is done later. */
3780 if (rv2p_proc == RV2P_PROC1) {
3781 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3782 }
3783 else {
3784 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3785 }
Michael Chan57579f72009-04-04 16:51:14 -07003786
3787 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003788}
3789
Michael Chanaf3ee512006-11-19 14:09:25 -08003790static int
Michael Chan57579f72009-04-04 16:51:14 -07003791load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3792 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003793{
Michael Chan57579f72009-04-04 16:51:14 -07003794 u32 addr, len, file_offset;
3795 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003796 u32 offset;
3797 u32 val;
3798
3799 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003800 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003801 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003802 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3803 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003804
3805 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003806 addr = be32_to_cpu(fw_entry->text.addr);
3807 len = be32_to_cpu(fw_entry->text.len);
3808 file_offset = be32_to_cpu(fw_entry->text.offset);
3809 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3810
3811 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3812 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003813 int j;
3814
Michael Chan57579f72009-04-04 16:51:14 -07003815 for (j = 0; j < (len / 4); j++, offset += 4)
3816 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003817 }
3818
3819 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003820 addr = be32_to_cpu(fw_entry->data.addr);
3821 len = be32_to_cpu(fw_entry->data.len);
3822 file_offset = be32_to_cpu(fw_entry->data.offset);
3823 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3824
3825 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3826 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003827 int j;
3828
Michael Chan57579f72009-04-04 16:51:14 -07003829 for (j = 0; j < (len / 4); j++, offset += 4)
3830 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003831 }
3832
3833 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003834 addr = be32_to_cpu(fw_entry->rodata.addr);
3835 len = be32_to_cpu(fw_entry->rodata.len);
3836 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3837 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3838
3839 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3840 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003841 int j;
3842
Michael Chan57579f72009-04-04 16:51:14 -07003843 for (j = 0; j < (len / 4); j++, offset += 4)
3844 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003845 }
3846
3847 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003848 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003849
3850 val = be32_to_cpu(fw_entry->start_addr);
3851 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003852
3853 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003854 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003855 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003856 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3857 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003858
3859 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003860}
3861
Michael Chanfba9fe92006-06-12 22:21:25 -07003862static int
Michael Chanb6016b72005-05-26 13:03:09 -07003863bnx2_init_cpus(struct bnx2 *bp)
3864{
Michael Chan57579f72009-04-04 16:51:14 -07003865 const struct bnx2_mips_fw_file *mips_fw =
3866 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3867 const struct bnx2_rv2p_fw_file *rv2p_fw =
3868 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3869 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003870
3871 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003872 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3873 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003874
3875 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003876 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003877 if (rc)
3878 goto init_cpu_err;
3879
Michael Chanb6016b72005-05-26 13:03:09 -07003880 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003881 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003882 if (rc)
3883 goto init_cpu_err;
3884
Michael Chanb6016b72005-05-26 13:03:09 -07003885 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003886 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003887 if (rc)
3888 goto init_cpu_err;
3889
Michael Chanb6016b72005-05-26 13:03:09 -07003890 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003891 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003892 if (rc)
3893 goto init_cpu_err;
3894
Michael Chand43584c2006-11-19 14:14:35 -08003895 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003896 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003897
Michael Chanfba9fe92006-06-12 22:21:25 -07003898init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003899 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003900}
3901
3902static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003903bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003904{
3905 u16 pmcsr;
3906
3907 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3908
3909 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003910 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003911 u32 val;
3912
3913 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3914 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3915 PCI_PM_CTRL_PME_STATUS);
3916
3917 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3918 /* delay required during transition out of D3hot */
3919 msleep(20);
3920
3921 val = REG_RD(bp, BNX2_EMAC_MODE);
3922 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3923 val &= ~BNX2_EMAC_MODE_MPKT;
3924 REG_WR(bp, BNX2_EMAC_MODE, val);
3925
3926 val = REG_RD(bp, BNX2_RPM_CONFIG);
3927 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3928 REG_WR(bp, BNX2_RPM_CONFIG, val);
3929 break;
3930 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003931 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003932 int i;
3933 u32 val, wol_msg;
3934
3935 if (bp->wol) {
3936 u32 advertising;
3937 u8 autoneg;
3938
3939 autoneg = bp->autoneg;
3940 advertising = bp->advertising;
3941
Michael Chan239cd342007-10-17 19:26:15 -07003942 if (bp->phy_port == PORT_TP) {
3943 bp->autoneg = AUTONEG_SPEED;
3944 bp->advertising = ADVERTISED_10baseT_Half |
3945 ADVERTISED_10baseT_Full |
3946 ADVERTISED_100baseT_Half |
3947 ADVERTISED_100baseT_Full |
3948 ADVERTISED_Autoneg;
3949 }
Michael Chanb6016b72005-05-26 13:03:09 -07003950
Michael Chan239cd342007-10-17 19:26:15 -07003951 spin_lock_bh(&bp->phy_lock);
3952 bnx2_setup_phy(bp, bp->phy_port);
3953 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003954
3955 bp->autoneg = autoneg;
3956 bp->advertising = advertising;
3957
Benjamin Li5fcaed02008-07-14 22:39:52 -07003958 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003959
3960 val = REG_RD(bp, BNX2_EMAC_MODE);
3961
3962 /* Enable port mode. */
3963 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003964 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003965 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003966 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003967 if (bp->phy_port == PORT_TP)
3968 val |= BNX2_EMAC_MODE_PORT_MII;
3969 else {
3970 val |= BNX2_EMAC_MODE_PORT_GMII;
3971 if (bp->line_speed == SPEED_2500)
3972 val |= BNX2_EMAC_MODE_25G_MODE;
3973 }
Michael Chanb6016b72005-05-26 13:03:09 -07003974
3975 REG_WR(bp, BNX2_EMAC_MODE, val);
3976
3977 /* receive all multicast */
3978 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3979 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3980 0xffffffff);
3981 }
3982 REG_WR(bp, BNX2_EMAC_RX_MODE,
3983 BNX2_EMAC_RX_MODE_SORT_MODE);
3984
3985 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3986 BNX2_RPM_SORT_USER0_MC_EN;
3987 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3988 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3989 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3990 BNX2_RPM_SORT_USER0_ENA);
3991
3992 /* Need to enable EMAC and RPM for WOL. */
3993 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3994 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3995 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3996 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3997
3998 val = REG_RD(bp, BNX2_RPM_CONFIG);
3999 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
4000 REG_WR(bp, BNX2_RPM_CONFIG, val);
4001
4002 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
4003 }
4004 else {
4005 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4006 }
4007
David S. Millerf86e82f2008-01-21 17:15:40 -08004008 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07004009 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
4010 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004011
4012 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4013 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
4014 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
4015
4016 if (bp->wol)
4017 pmcsr |= 3;
4018 }
4019 else {
4020 pmcsr |= 3;
4021 }
4022 if (bp->wol) {
4023 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4024 }
4025 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4026 pmcsr);
4027
4028 /* No more memory access after this point until
4029 * device is brought back to D0.
4030 */
4031 udelay(50);
4032 break;
4033 }
4034 default:
4035 return -EINVAL;
4036 }
4037 return 0;
4038}
4039
4040static int
4041bnx2_acquire_nvram_lock(struct bnx2 *bp)
4042{
4043 u32 val;
4044 int j;
4045
4046 /* Request access to the flash interface. */
4047 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4048 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4049 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4050 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4051 break;
4052
4053 udelay(5);
4054 }
4055
4056 if (j >= NVRAM_TIMEOUT_COUNT)
4057 return -EBUSY;
4058
4059 return 0;
4060}
4061
4062static int
4063bnx2_release_nvram_lock(struct bnx2 *bp)
4064{
4065 int j;
4066 u32 val;
4067
4068 /* Relinquish nvram interface. */
4069 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4070
4071 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4072 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4073 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4074 break;
4075
4076 udelay(5);
4077 }
4078
4079 if (j >= NVRAM_TIMEOUT_COUNT)
4080 return -EBUSY;
4081
4082 return 0;
4083}
4084
4085
4086static int
4087bnx2_enable_nvram_write(struct bnx2 *bp)
4088{
4089 u32 val;
4090
4091 val = REG_RD(bp, BNX2_MISC_CFG);
4092 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4093
Michael Chane30372c2007-07-16 18:26:23 -07004094 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004095 int j;
4096
4097 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4098 REG_WR(bp, BNX2_NVM_COMMAND,
4099 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4100
4101 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4102 udelay(5);
4103
4104 val = REG_RD(bp, BNX2_NVM_COMMAND);
4105 if (val & BNX2_NVM_COMMAND_DONE)
4106 break;
4107 }
4108
4109 if (j >= NVRAM_TIMEOUT_COUNT)
4110 return -EBUSY;
4111 }
4112 return 0;
4113}
4114
4115static void
4116bnx2_disable_nvram_write(struct bnx2 *bp)
4117{
4118 u32 val;
4119
4120 val = REG_RD(bp, BNX2_MISC_CFG);
4121 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4122}
4123
4124
4125static void
4126bnx2_enable_nvram_access(struct bnx2 *bp)
4127{
4128 u32 val;
4129
4130 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4131 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004132 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004133 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4134}
4135
4136static void
4137bnx2_disable_nvram_access(struct bnx2 *bp)
4138{
4139 u32 val;
4140
4141 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4142 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004143 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004144 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4145 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4146}
4147
4148static int
4149bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4150{
4151 u32 cmd;
4152 int j;
4153
Michael Chane30372c2007-07-16 18:26:23 -07004154 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004155 /* Buffered flash, no erase needed */
4156 return 0;
4157
4158 /* Build an erase command */
4159 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4160 BNX2_NVM_COMMAND_DOIT;
4161
4162 /* Need to clear DONE bit separately. */
4163 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4164
4165 /* Address of the NVRAM to read from. */
4166 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4167
4168 /* Issue an erase command. */
4169 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4170
4171 /* Wait for completion. */
4172 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4173 u32 val;
4174
4175 udelay(5);
4176
4177 val = REG_RD(bp, BNX2_NVM_COMMAND);
4178 if (val & BNX2_NVM_COMMAND_DONE)
4179 break;
4180 }
4181
4182 if (j >= NVRAM_TIMEOUT_COUNT)
4183 return -EBUSY;
4184
4185 return 0;
4186}
4187
4188static int
4189bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4190{
4191 u32 cmd;
4192 int j;
4193
4194 /* Build the command word. */
4195 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4196
Michael Chane30372c2007-07-16 18:26:23 -07004197 /* Calculate an offset of a buffered flash, not needed for 5709. */
4198 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004199 offset = ((offset / bp->flash_info->page_size) <<
4200 bp->flash_info->page_bits) +
4201 (offset % bp->flash_info->page_size);
4202 }
4203
4204 /* Need to clear DONE bit separately. */
4205 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4206
4207 /* Address of the NVRAM to read from. */
4208 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4209
4210 /* Issue a read command. */
4211 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4212
4213 /* Wait for completion. */
4214 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4215 u32 val;
4216
4217 udelay(5);
4218
4219 val = REG_RD(bp, BNX2_NVM_COMMAND);
4220 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004221 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4222 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004223 break;
4224 }
4225 }
4226 if (j >= NVRAM_TIMEOUT_COUNT)
4227 return -EBUSY;
4228
4229 return 0;
4230}
4231
4232
4233static int
4234bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4235{
Al Virob491edd2007-12-22 19:44:51 +00004236 u32 cmd;
4237 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004238 int j;
4239
4240 /* Build the command word. */
4241 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4242
Michael Chane30372c2007-07-16 18:26:23 -07004243 /* Calculate an offset of a buffered flash, not needed for 5709. */
4244 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004245 offset = ((offset / bp->flash_info->page_size) <<
4246 bp->flash_info->page_bits) +
4247 (offset % bp->flash_info->page_size);
4248 }
4249
4250 /* Need to clear DONE bit separately. */
4251 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4252
4253 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004254
4255 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004256 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004257
4258 /* Address of the NVRAM to write to. */
4259 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4260
4261 /* Issue the write command. */
4262 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4263
4264 /* Wait for completion. */
4265 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4266 udelay(5);
4267
4268 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4269 break;
4270 }
4271 if (j >= NVRAM_TIMEOUT_COUNT)
4272 return -EBUSY;
4273
4274 return 0;
4275}
4276
4277static int
4278bnx2_init_nvram(struct bnx2 *bp)
4279{
4280 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004281 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004282 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004283
Michael Chane30372c2007-07-16 18:26:23 -07004284 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4285 bp->flash_info = &flash_5709;
4286 goto get_flash_size;
4287 }
4288
Michael Chanb6016b72005-05-26 13:03:09 -07004289 /* Determine the selected interface. */
4290 val = REG_RD(bp, BNX2_NVM_CFG1);
4291
Denis Chengff8ac602007-09-02 18:30:18 +08004292 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004293
Michael Chanb6016b72005-05-26 13:03:09 -07004294 if (val & 0x40000000) {
4295
4296 /* Flash interface has been reconfigured */
4297 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004298 j++, flash++) {
4299 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4300 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004301 bp->flash_info = flash;
4302 break;
4303 }
4304 }
4305 }
4306 else {
Michael Chan37137702005-11-04 08:49:17 -08004307 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004308 /* Not yet been reconfigured */
4309
Michael Chan37137702005-11-04 08:49:17 -08004310 if (val & (1 << 23))
4311 mask = FLASH_BACKUP_STRAP_MASK;
4312 else
4313 mask = FLASH_STRAP_MASK;
4314
Michael Chanb6016b72005-05-26 13:03:09 -07004315 for (j = 0, flash = &flash_table[0]; j < entry_count;
4316 j++, flash++) {
4317
Michael Chan37137702005-11-04 08:49:17 -08004318 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004319 bp->flash_info = flash;
4320
4321 /* Request access to the flash interface. */
4322 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4323 return rc;
4324
4325 /* Enable access to flash interface */
4326 bnx2_enable_nvram_access(bp);
4327
4328 /* Reconfigure the flash interface */
4329 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4330 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4331 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4332 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4333
4334 /* Disable access to flash interface */
4335 bnx2_disable_nvram_access(bp);
4336 bnx2_release_nvram_lock(bp);
4337
4338 break;
4339 }
4340 }
4341 } /* if (val & 0x40000000) */
4342
4343 if (j == entry_count) {
4344 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004345 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004346 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004347 }
4348
Michael Chane30372c2007-07-16 18:26:23 -07004349get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004350 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004351 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4352 if (val)
4353 bp->flash_size = val;
4354 else
4355 bp->flash_size = bp->flash_info->total_size;
4356
Michael Chanb6016b72005-05-26 13:03:09 -07004357 return rc;
4358}
4359
4360static int
4361bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4362 int buf_size)
4363{
4364 int rc = 0;
4365 u32 cmd_flags, offset32, len32, extra;
4366
4367 if (buf_size == 0)
4368 return 0;
4369
4370 /* Request access to the flash interface. */
4371 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4372 return rc;
4373
4374 /* Enable access to flash interface */
4375 bnx2_enable_nvram_access(bp);
4376
4377 len32 = buf_size;
4378 offset32 = offset;
4379 extra = 0;
4380
4381 cmd_flags = 0;
4382
4383 if (offset32 & 3) {
4384 u8 buf[4];
4385 u32 pre_len;
4386
4387 offset32 &= ~3;
4388 pre_len = 4 - (offset & 3);
4389
4390 if (pre_len >= len32) {
4391 pre_len = len32;
4392 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4393 BNX2_NVM_COMMAND_LAST;
4394 }
4395 else {
4396 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4397 }
4398
4399 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4400
4401 if (rc)
4402 return rc;
4403
4404 memcpy(ret_buf, buf + (offset & 3), pre_len);
4405
4406 offset32 += 4;
4407 ret_buf += pre_len;
4408 len32 -= pre_len;
4409 }
4410 if (len32 & 3) {
4411 extra = 4 - (len32 & 3);
4412 len32 = (len32 + 4) & ~3;
4413 }
4414
4415 if (len32 == 4) {
4416 u8 buf[4];
4417
4418 if (cmd_flags)
4419 cmd_flags = BNX2_NVM_COMMAND_LAST;
4420 else
4421 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4422 BNX2_NVM_COMMAND_LAST;
4423
4424 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4425
4426 memcpy(ret_buf, buf, 4 - extra);
4427 }
4428 else if (len32 > 0) {
4429 u8 buf[4];
4430
4431 /* Read the first word. */
4432 if (cmd_flags)
4433 cmd_flags = 0;
4434 else
4435 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4436
4437 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4438
4439 /* Advance to the next dword. */
4440 offset32 += 4;
4441 ret_buf += 4;
4442 len32 -= 4;
4443
4444 while (len32 > 4 && rc == 0) {
4445 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4446
4447 /* Advance to the next dword. */
4448 offset32 += 4;
4449 ret_buf += 4;
4450 len32 -= 4;
4451 }
4452
4453 if (rc)
4454 return rc;
4455
4456 cmd_flags = BNX2_NVM_COMMAND_LAST;
4457 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4458
4459 memcpy(ret_buf, buf, 4 - extra);
4460 }
4461
4462 /* Disable access to flash interface */
4463 bnx2_disable_nvram_access(bp);
4464
4465 bnx2_release_nvram_lock(bp);
4466
4467 return rc;
4468}
4469
4470static int
4471bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4472 int buf_size)
4473{
4474 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004475 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004476 int rc = 0;
4477 int align_start, align_end;
4478
4479 buf = data_buf;
4480 offset32 = offset;
4481 len32 = buf_size;
4482 align_start = align_end = 0;
4483
4484 if ((align_start = (offset32 & 3))) {
4485 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004486 len32 += align_start;
4487 if (len32 < 4)
4488 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004489 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4490 return rc;
4491 }
4492
4493 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004494 align_end = 4 - (len32 & 3);
4495 len32 += align_end;
4496 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4497 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004498 }
4499
4500 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004501 align_buf = kmalloc(len32, GFP_KERNEL);
4502 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004503 return -ENOMEM;
4504 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004505 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004506 }
4507 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004508 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004509 }
Michael Chane6be7632007-01-08 19:56:13 -08004510 memcpy(align_buf + align_start, data_buf, buf_size);
4511 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004512 }
4513
Michael Chane30372c2007-07-16 18:26:23 -07004514 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004515 flash_buffer = kmalloc(264, GFP_KERNEL);
4516 if (flash_buffer == NULL) {
4517 rc = -ENOMEM;
4518 goto nvram_write_end;
4519 }
4520 }
4521
Michael Chanb6016b72005-05-26 13:03:09 -07004522 written = 0;
4523 while ((written < len32) && (rc == 0)) {
4524 u32 page_start, page_end, data_start, data_end;
4525 u32 addr, cmd_flags;
4526 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004527
4528 /* Find the page_start addr */
4529 page_start = offset32 + written;
4530 page_start -= (page_start % bp->flash_info->page_size);
4531 /* Find the page_end addr */
4532 page_end = page_start + bp->flash_info->page_size;
4533 /* Find the data_start addr */
4534 data_start = (written == 0) ? offset32 : page_start;
4535 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004536 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004537 (offset32 + len32) : page_end;
4538
4539 /* Request access to the flash interface. */
4540 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4541 goto nvram_write_end;
4542
4543 /* Enable access to flash interface */
4544 bnx2_enable_nvram_access(bp);
4545
4546 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004547 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004548 int j;
4549
4550 /* Read the whole page into the buffer
4551 * (non-buffer flash only) */
4552 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4553 if (j == (bp->flash_info->page_size - 4)) {
4554 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4555 }
4556 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004557 page_start + j,
4558 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004559 cmd_flags);
4560
4561 if (rc)
4562 goto nvram_write_end;
4563
4564 cmd_flags = 0;
4565 }
4566 }
4567
4568 /* Enable writes to flash interface (unlock write-protect) */
4569 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4570 goto nvram_write_end;
4571
Michael Chanb6016b72005-05-26 13:03:09 -07004572 /* Loop to write back the buffer data from page_start to
4573 * data_start */
4574 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004575 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004576 /* Erase the page */
4577 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4578 goto nvram_write_end;
4579
4580 /* Re-enable the write again for the actual write */
4581 bnx2_enable_nvram_write(bp);
4582
Michael Chanb6016b72005-05-26 13:03:09 -07004583 for (addr = page_start; addr < data_start;
4584 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004585
Michael Chanb6016b72005-05-26 13:03:09 -07004586 rc = bnx2_nvram_write_dword(bp, addr,
4587 &flash_buffer[i], cmd_flags);
4588
4589 if (rc != 0)
4590 goto nvram_write_end;
4591
4592 cmd_flags = 0;
4593 }
4594 }
4595
4596 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004597 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004598 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004599 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004600 (addr == data_end - 4))) {
4601
4602 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4603 }
4604 rc = bnx2_nvram_write_dword(bp, addr, buf,
4605 cmd_flags);
4606
4607 if (rc != 0)
4608 goto nvram_write_end;
4609
4610 cmd_flags = 0;
4611 buf += 4;
4612 }
4613
4614 /* Loop to write back the buffer data from data_end
4615 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004616 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004617 for (addr = data_end; addr < page_end;
4618 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004619
Michael Chanb6016b72005-05-26 13:03:09 -07004620 if (addr == page_end-4) {
4621 cmd_flags = BNX2_NVM_COMMAND_LAST;
4622 }
4623 rc = bnx2_nvram_write_dword(bp, addr,
4624 &flash_buffer[i], cmd_flags);
4625
4626 if (rc != 0)
4627 goto nvram_write_end;
4628
4629 cmd_flags = 0;
4630 }
4631 }
4632
4633 /* Disable writes to flash interface (lock write-protect) */
4634 bnx2_disable_nvram_write(bp);
4635
4636 /* Disable access to flash interface */
4637 bnx2_disable_nvram_access(bp);
4638 bnx2_release_nvram_lock(bp);
4639
4640 /* Increment written */
4641 written += data_end - data_start;
4642 }
4643
4644nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004645 kfree(flash_buffer);
4646 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004647 return rc;
4648}
4649
Michael Chan0d8a6572007-07-07 22:49:43 -07004650static void
Michael Chan7c62e832008-07-14 22:39:03 -07004651bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004652{
Michael Chan7c62e832008-07-14 22:39:03 -07004653 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004654
Michael Chan583c28e2008-01-21 19:51:35 -08004655 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004656 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4657
4658 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4659 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004660
Michael Chan2726d6e2008-01-29 21:35:05 -08004661 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004662 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4663 return;
4664
Michael Chan7c62e832008-07-14 22:39:03 -07004665 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4666 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4667 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4668 }
4669
4670 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4671 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4672 u32 link;
4673
Michael Chan583c28e2008-01-21 19:51:35 -08004674 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004675
Michael Chan7c62e832008-07-14 22:39:03 -07004676 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4677 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004678 bp->phy_port = PORT_FIBRE;
4679 else
4680 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004681
Michael Chan7c62e832008-07-14 22:39:03 -07004682 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4683 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004684 }
Michael Chan7c62e832008-07-14 22:39:03 -07004685
4686 if (netif_running(bp->dev) && sig)
4687 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004688}
4689
Michael Chanb4b36042007-12-20 19:59:30 -08004690static void
4691bnx2_setup_msix_tbl(struct bnx2 *bp)
4692{
4693 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4694
4695 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4696 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4697}
4698
Michael Chanb6016b72005-05-26 13:03:09 -07004699static int
4700bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4701{
4702 u32 val;
4703 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004704 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004705
4706 /* Wait for the current PCI transaction to complete before
4707 * issuing a reset. */
Eddie Waia5dac102010-11-24 13:48:54 +00004708 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
4709 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
4710 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4711 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4712 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4713 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4714 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4715 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4716 udelay(5);
4717 } else { /* 5709 */
4718 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4719 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4720 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4721 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4722
4723 for (i = 0; i < 100; i++) {
4724 msleep(1);
4725 val = REG_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
4726 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4727 break;
4728 }
4729 }
Michael Chanb6016b72005-05-26 13:03:09 -07004730
Michael Chanb090ae22006-01-23 16:07:10 -08004731 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004732 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004733
Michael Chanb6016b72005-05-26 13:03:09 -07004734 /* Deposit a driver reset signature so the firmware knows that
4735 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004736 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4737 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004738
Michael Chanb6016b72005-05-26 13:03:09 -07004739 /* Do a dummy read to force the chip to complete all current transaction
4740 * before we issue a reset. */
4741 val = REG_RD(bp, BNX2_MISC_ID);
4742
Michael Chan234754d2006-11-19 14:11:41 -08004743 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4744 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4745 REG_RD(bp, BNX2_MISC_COMMAND);
4746 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004747
Michael Chan234754d2006-11-19 14:11:41 -08004748 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4749 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004750
Michael Chanbe7ff1a2010-11-24 13:48:55 +00004751 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004752
Michael Chan234754d2006-11-19 14:11:41 -08004753 } else {
4754 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4755 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4756 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4757
4758 /* Chip reset. */
4759 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4760
Michael Chan594a9df2007-08-28 15:39:42 -07004761 /* Reading back any register after chip reset will hang the
4762 * bus on 5706 A0 and A1. The msleep below provides plenty
4763 * of margin for write posting.
4764 */
Michael Chan234754d2006-11-19 14:11:41 -08004765 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004766 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4767 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004768
Michael Chan234754d2006-11-19 14:11:41 -08004769 /* Reset takes approximate 30 usec */
4770 for (i = 0; i < 10; i++) {
4771 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4772 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4773 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4774 break;
4775 udelay(10);
4776 }
4777
4778 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4779 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004780 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004781 return -EBUSY;
4782 }
Michael Chanb6016b72005-05-26 13:03:09 -07004783 }
4784
4785 /* Make sure byte swapping is properly configured. */
4786 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4787 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004788 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004789 return -ENODEV;
4790 }
4791
Michael Chanb6016b72005-05-26 13:03:09 -07004792 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004793 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004794 if (rc)
4795 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004796
Michael Chan0d8a6572007-07-07 22:49:43 -07004797 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004798 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004799 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004800 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4801 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004802 bnx2_set_default_remote_link(bp);
4803 spin_unlock_bh(&bp->phy_lock);
4804
Michael Chanb6016b72005-05-26 13:03:09 -07004805 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4806 /* Adjust the voltage regular to two steps lower. The default
4807 * of this register is 0x0000000e. */
4808 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4809
4810 /* Remove bad rbuf memory from the free pool. */
4811 rc = bnx2_alloc_bad_rbuf(bp);
4812 }
4813
Michael Chanc441b8d2010-04-27 11:28:09 +00004814 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004815 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004816 /* Prevent MSIX table reads and write from timing out */
4817 REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
4818 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4819 }
Michael Chanb4b36042007-12-20 19:59:30 -08004820
Michael Chanb6016b72005-05-26 13:03:09 -07004821 return rc;
4822}
4823
4824static int
4825bnx2_init_chip(struct bnx2 *bp)
4826{
Michael Chand8026d92008-11-12 16:02:20 -08004827 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004828 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004829
4830 /* Make sure the interrupt is not active. */
4831 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4832
4833 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4834 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4835#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004836 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004837#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004838 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004839 DMA_READ_CHANS << 12 |
4840 DMA_WRITE_CHANS << 16;
4841
4842 val |= (0x2 << 20) | (1 << 11);
4843
David S. Millerf86e82f2008-01-21 17:15:40 -08004844 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004845 val |= (1 << 23);
4846
4847 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004848 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004849 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4850
4851 REG_WR(bp, BNX2_DMA_CONFIG, val);
4852
4853 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4854 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4855 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4856 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4857 }
4858
David S. Millerf86e82f2008-01-21 17:15:40 -08004859 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004860 u16 val16;
4861
4862 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4863 &val16);
4864 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4865 val16 & ~PCI_X_CMD_ERO);
4866 }
4867
4868 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4869 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4870 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4871 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4872
4873 /* Initialize context mapping and zero out the quick contexts. The
4874 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004875 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4876 rc = bnx2_init_5709_context(bp);
4877 if (rc)
4878 return rc;
4879 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004880 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004881
Michael Chanfba9fe92006-06-12 22:21:25 -07004882 if ((rc = bnx2_init_cpus(bp)) != 0)
4883 return rc;
4884
Michael Chanb6016b72005-05-26 13:03:09 -07004885 bnx2_init_nvram(bp);
4886
Benjamin Li5fcaed02008-07-14 22:39:52 -07004887 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004888
4889 val = REG_RD(bp, BNX2_MQ_CONFIG);
4890 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4891 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004892 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4893 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4894 if (CHIP_REV(bp) == CHIP_REV_Ax)
4895 val |= BNX2_MQ_CONFIG_HALT_DIS;
4896 }
Michael Chan68c9f752007-04-24 15:35:53 -07004897
Michael Chanb6016b72005-05-26 13:03:09 -07004898 REG_WR(bp, BNX2_MQ_CONFIG, val);
4899
4900 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4901 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4902 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4903
4904 val = (BCM_PAGE_BITS - 8) << 24;
4905 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4906
4907 /* Configure page size. */
4908 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4909 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4910 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4911 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4912
4913 val = bp->mac_addr[0] +
4914 (bp->mac_addr[1] << 8) +
4915 (bp->mac_addr[2] << 16) +
4916 bp->mac_addr[3] +
4917 (bp->mac_addr[4] << 8) +
4918 (bp->mac_addr[5] << 16);
4919 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4920
4921 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004922 mtu = bp->dev->mtu;
4923 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004924 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4925 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4926 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4927
Michael Chand8026d92008-11-12 16:02:20 -08004928 if (mtu < 1500)
4929 mtu = 1500;
4930
4931 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4932 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4933 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4934
Michael Chan155d5562009-08-21 16:20:43 +00004935 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004936 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4937 bp->bnx2_napi[i].last_status_idx = 0;
4938
Michael Chanefba0182008-12-03 00:36:15 -08004939 bp->idle_chk_status_idx = 0xffff;
4940
Michael Chanb6016b72005-05-26 13:03:09 -07004941 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4942
4943 /* Set up how to generate a link change interrupt. */
4944 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4945
4946 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4947 (u64) bp->status_blk_mapping & 0xffffffff);
4948 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4949
4950 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4951 (u64) bp->stats_blk_mapping & 0xffffffff);
4952 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4953 (u64) bp->stats_blk_mapping >> 32);
4954
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004955 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004956 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4957
4958 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4959 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4960
4961 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4962 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4963
4964 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4965
4966 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4967
4968 REG_WR(bp, BNX2_HC_COM_TICKS,
4969 (bp->com_ticks_int << 16) | bp->com_ticks);
4970
4971 REG_WR(bp, BNX2_HC_CMD_TICKS,
4972 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4973
Michael Chan61d9e3f2009-08-21 16:20:46 +00004974 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004975 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4976 else
Michael Chan7ea69202007-07-16 18:27:10 -07004977 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004978 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4979
4980 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004981 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004982 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004983 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4984 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004985 }
4986
Michael Chanefde73a2010-02-15 19:42:07 +00004987 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004988 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4989 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4990
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004991 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4992 }
4993
4994 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004995 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004996
4997 REG_WR(bp, BNX2_HC_CONFIG, val);
4998
Michael Chan22fa1592010-10-11 16:12:00 -07004999 if (bp->rx_ticks < 25)
5000 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5001 else
5002 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5003
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005004 for (i = 1; i < bp->irq_nvecs; i++) {
5005 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5006 BNX2_HC_SB_CONFIG_1;
5007
Michael Chan6f743ca2008-01-29 21:34:08 -08005008 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005009 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005010 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005011 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5012
Michael Chan6f743ca2008-01-29 21:34:08 -08005013 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005014 (bp->tx_quick_cons_trip_int << 16) |
5015 bp->tx_quick_cons_trip);
5016
Michael Chan6f743ca2008-01-29 21:34:08 -08005017 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005018 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5019
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005020 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5021 (bp->rx_quick_cons_trip_int << 16) |
5022 bp->rx_quick_cons_trip);
5023
5024 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
5025 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005026 }
5027
Michael Chanb6016b72005-05-26 13:03:09 -07005028 /* Clear internal stats counters. */
5029 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
5030
Michael Chanda3e4fb2007-05-03 13:24:23 -07005031 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005032
5033 /* Initialize the receive filter. */
5034 bnx2_set_rx_mode(bp->dev);
5035
Michael Chan0aa38df2007-06-04 21:23:06 -07005036 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5037 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
5038 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
5039 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
5040 }
Michael Chanb090ae22006-01-23 16:07:10 -08005041 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005042 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005043
Michael Chandf149d72007-07-07 22:51:36 -07005044 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07005045 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
5046
5047 udelay(20);
5048
Michael Chanbf5295b2006-03-23 01:11:56 -08005049 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
5050
Michael Chanb090ae22006-01-23 16:07:10 -08005051 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005052}
5053
Michael Chan59b47d82006-11-19 14:10:45 -08005054static void
Michael Chanc76c0472007-12-20 20:01:19 -08005055bnx2_clear_ring_states(struct bnx2 *bp)
5056{
5057 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005058 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005059 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005060 int i;
5061
5062 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5063 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005064 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005065 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005066
Michael Chan35e90102008-06-19 16:37:42 -07005067 txr->tx_cons = 0;
5068 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005069 rxr->rx_prod_bseq = 0;
5070 rxr->rx_prod = 0;
5071 rxr->rx_cons = 0;
5072 rxr->rx_pg_prod = 0;
5073 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005074 }
5075}
5076
5077static void
Michael Chan35e90102008-06-19 16:37:42 -07005078bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005079{
5080 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005081 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005082
5083 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5084 offset0 = BNX2_L2CTX_TYPE_XI;
5085 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5086 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5087 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5088 } else {
5089 offset0 = BNX2_L2CTX_TYPE;
5090 offset1 = BNX2_L2CTX_CMD_TYPE;
5091 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5092 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5093 }
5094 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005095 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005096
5097 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005098 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005099
Michael Chan35e90102008-06-19 16:37:42 -07005100 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005101 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005102
Michael Chan35e90102008-06-19 16:37:42 -07005103 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005104 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005105}
Michael Chanb6016b72005-05-26 13:03:09 -07005106
5107static void
Michael Chan35e90102008-06-19 16:37:42 -07005108bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005109{
5110 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005111 u32 cid = TX_CID;
5112 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005113 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005114
Michael Chan35e90102008-06-19 16:37:42 -07005115 bnapi = &bp->bnx2_napi[ring_num];
5116 txr = &bnapi->tx_ring;
5117
5118 if (ring_num == 0)
5119 cid = TX_CID;
5120 else
5121 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005122
Michael Chan2f8af122006-08-15 01:39:10 -07005123 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5124
Michael Chan35e90102008-06-19 16:37:42 -07005125 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005126
Michael Chan35e90102008-06-19 16:37:42 -07005127 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5128 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005129
Michael Chan35e90102008-06-19 16:37:42 -07005130 txr->tx_prod = 0;
5131 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005132
Michael Chan35e90102008-06-19 16:37:42 -07005133 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5134 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005135
Michael Chan35e90102008-06-19 16:37:42 -07005136 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005137}
5138
5139static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005140bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5141 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005142{
Michael Chanb6016b72005-05-26 13:03:09 -07005143 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005144 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005145
Michael Chan5d5d0012007-12-12 11:17:43 -08005146 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005147 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005148
Michael Chan5d5d0012007-12-12 11:17:43 -08005149 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005150 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005151 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005152 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5153 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005154 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005155 j = 0;
5156 else
5157 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005158 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5159 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005160 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005161}
5162
5163static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005164bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005165{
5166 int i;
5167 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005168 u32 cid, rx_cid_addr, val;
5169 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5170 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005171
Michael Chanbb4f98a2008-06-19 16:38:19 -07005172 if (ring_num == 0)
5173 cid = RX_CID;
5174 else
5175 cid = RX_RSS_CID + ring_num - 1;
5176
5177 rx_cid_addr = GET_CID_ADDR(cid);
5178
5179 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005180 bp->rx_buf_use_size, bp->rx_max_ring);
5181
Michael Chanbb4f98a2008-06-19 16:38:19 -07005182 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005183
5184 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5185 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5186 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5187 }
5188
Michael Chan62a83132008-01-29 21:35:40 -08005189 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005190 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005191 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5192 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005193 PAGE_SIZE, bp->rx_max_pg_ring);
5194 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005195 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5196 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005197 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005198
Michael Chanbb4f98a2008-06-19 16:38:19 -07005199 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005200 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005201
Michael Chanbb4f98a2008-06-19 16:38:19 -07005202 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005203 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005204
5205 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5206 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5207 }
Michael Chanb6016b72005-05-26 13:03:09 -07005208
Michael Chanbb4f98a2008-06-19 16:38:19 -07005209 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005210 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005211
Michael Chanbb4f98a2008-06-19 16:38:19 -07005212 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005213 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005214
Michael Chanbb4f98a2008-06-19 16:38:19 -07005215 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005216 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005217 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005218 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5219 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005220 break;
Michael Chanb929e532009-12-03 09:46:33 +00005221 }
Michael Chan47bf4242007-12-12 11:19:12 -08005222 prod = NEXT_RX_BD(prod);
5223 ring_prod = RX_PG_RING_IDX(prod);
5224 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005225 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005226
Michael Chanbb4f98a2008-06-19 16:38:19 -07005227 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005228 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005229 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005230 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5231 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005232 break;
Michael Chanb929e532009-12-03 09:46:33 +00005233 }
Michael Chanb6016b72005-05-26 13:03:09 -07005234 prod = NEXT_RX_BD(prod);
5235 ring_prod = RX_RING_IDX(prod);
5236 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005237 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005238
Michael Chanbb4f98a2008-06-19 16:38:19 -07005239 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5240 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5241 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005242
Michael Chanbb4f98a2008-06-19 16:38:19 -07005243 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5244 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5245
5246 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005247}
5248
Michael Chan35e90102008-06-19 16:37:42 -07005249static void
5250bnx2_init_all_rings(struct bnx2 *bp)
5251{
5252 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005253 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005254
5255 bnx2_clear_ring_states(bp);
5256
5257 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5258 for (i = 0; i < bp->num_tx_rings; i++)
5259 bnx2_init_tx_ring(bp, i);
5260
5261 if (bp->num_tx_rings > 1)
5262 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5263 (TX_TSS_CID << 7));
5264
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005265 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5266 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5267
Michael Chanbb4f98a2008-06-19 16:38:19 -07005268 for (i = 0; i < bp->num_rx_rings; i++)
5269 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005270
5271 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005272 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005273
5274 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005275 int shift = (i % 8) << 2;
5276
5277 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5278 if ((i % 8) == 7) {
5279 REG_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5280 REG_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
5281 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5282 BNX2_RLUP_RSS_COMMAND_WRITE |
5283 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5284 tbl_32 = 0;
5285 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005286 }
5287
5288 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5289 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5290
5291 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5292
5293 }
Michael Chan35e90102008-06-19 16:37:42 -07005294}
5295
Michael Chan5d5d0012007-12-12 11:17:43 -08005296static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005297{
Michael Chan5d5d0012007-12-12 11:17:43 -08005298 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005299
Michael Chan5d5d0012007-12-12 11:17:43 -08005300 while (ring_size > MAX_RX_DESC_CNT) {
5301 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005302 num_rings++;
5303 }
5304 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005305 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005306 while ((max & num_rings) == 0)
5307 max >>= 1;
5308
5309 if (num_rings != max)
5310 max <<= 1;
5311
Michael Chan5d5d0012007-12-12 11:17:43 -08005312 return max;
5313}
5314
5315static void
5316bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5317{
Michael Chan84eaa182007-12-12 11:19:57 -08005318 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005319
5320 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005321 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005322
Michael Chan84eaa182007-12-12 11:19:57 -08005323 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005324 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005325
Benjamin Li601d3d12008-05-16 22:19:35 -07005326 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005327 bp->rx_pg_ring_size = 0;
5328 bp->rx_max_pg_ring = 0;
5329 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005330 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005331 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5332
5333 jumbo_size = size * pages;
5334 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5335 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5336
5337 bp->rx_pg_ring_size = jumbo_size;
5338 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5339 MAX_RX_PG_RINGS);
5340 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005341 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005342 bp->rx_copy_thresh = 0;
5343 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005344
5345 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005346 /* hw alignment + build_skb() overhead*/
5347 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5348 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005349 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005350 bp->rx_ring_size = size;
5351 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005352 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5353}
5354
5355static void
Michael Chanb6016b72005-05-26 13:03:09 -07005356bnx2_free_tx_skbs(struct bnx2 *bp)
5357{
5358 int i;
5359
Michael Chan35e90102008-06-19 16:37:42 -07005360 for (i = 0; i < bp->num_tx_rings; i++) {
5361 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5362 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5363 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005364
Michael Chan35e90102008-06-19 16:37:42 -07005365 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005366 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005367
Michael Chan35e90102008-06-19 16:37:42 -07005368 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005369 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005370 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005371 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005372
5373 if (skb == NULL) {
5374 j++;
5375 continue;
5376 }
5377
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005378 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005379 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005380 skb_headlen(skb),
5381 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005382
Michael Chan35e90102008-06-19 16:37:42 -07005383 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005384
Alexander Duycke95524a2009-12-02 16:47:57 +00005385 last = tx_buf->nr_frags;
5386 j++;
5387 for (k = 0; k < last; k++, j++) {
5388 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005389 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005390 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005391 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005392 PCI_DMA_TODEVICE);
5393 }
Michael Chan35e90102008-06-19 16:37:42 -07005394 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005395 }
Michael Chanb6016b72005-05-26 13:03:09 -07005396 }
Michael Chanb6016b72005-05-26 13:03:09 -07005397}
5398
5399static void
5400bnx2_free_rx_skbs(struct bnx2 *bp)
5401{
5402 int i;
5403
Michael Chanbb4f98a2008-06-19 16:38:19 -07005404 for (i = 0; i < bp->num_rx_rings; i++) {
5405 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5406 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5407 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005408
Michael Chanbb4f98a2008-06-19 16:38:19 -07005409 if (rxr->rx_buf_ring == NULL)
5410 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005411
Michael Chanbb4f98a2008-06-19 16:38:19 -07005412 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5413 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005414 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005415
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005416 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005417 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005418
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005419 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005420 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005421 bp->rx_buf_use_size,
5422 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005423
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005424 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005425
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005426 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005427 }
5428 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5429 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005430 }
5431}
5432
5433static void
5434bnx2_free_skbs(struct bnx2 *bp)
5435{
5436 bnx2_free_tx_skbs(bp);
5437 bnx2_free_rx_skbs(bp);
5438}
5439
5440static int
5441bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5442{
5443 int rc;
5444
5445 rc = bnx2_reset_chip(bp, reset_code);
5446 bnx2_free_skbs(bp);
5447 if (rc)
5448 return rc;
5449
Michael Chanfba9fe92006-06-12 22:21:25 -07005450 if ((rc = bnx2_init_chip(bp)) != 0)
5451 return rc;
5452
Michael Chan35e90102008-06-19 16:37:42 -07005453 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005454 return 0;
5455}
5456
5457static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005458bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005459{
5460 int rc;
5461
5462 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5463 return rc;
5464
Michael Chan80be4432006-11-19 14:07:28 -08005465 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005466 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005467 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005468 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5469 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005470 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005471 return 0;
5472}
5473
5474static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005475bnx2_shutdown_chip(struct bnx2 *bp)
5476{
5477 u32 reset_code;
5478
5479 if (bp->flags & BNX2_FLAG_NO_WOL)
5480 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5481 else if (bp->wol)
5482 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5483 else
5484 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5485
5486 return bnx2_reset_chip(bp, reset_code);
5487}
5488
5489static int
Michael Chanb6016b72005-05-26 13:03:09 -07005490bnx2_test_registers(struct bnx2 *bp)
5491{
5492 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005493 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005494 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005495 u16 offset;
5496 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005497#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005498 u32 rw_mask;
5499 u32 ro_mask;
5500 } reg_tbl[] = {
5501 { 0x006c, 0, 0x00000000, 0x0000003f },
5502 { 0x0090, 0, 0xffffffff, 0x00000000 },
5503 { 0x0094, 0, 0x00000000, 0x00000000 },
5504
Michael Chan5bae30c2007-05-03 13:18:46 -07005505 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5506 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5507 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5508 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5509 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5510 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5511 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5512 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5513 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005514
Michael Chan5bae30c2007-05-03 13:18:46 -07005515 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5516 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5517 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5518 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5519 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5520 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005521
Michael Chan5bae30c2007-05-03 13:18:46 -07005522 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5523 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5524 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005525
5526 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005527 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005528
5529 { 0x1408, 0, 0x01c00800, 0x00000000 },
5530 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5531 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005532 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005533 { 0x14b0, 0, 0x00000002, 0x00000001 },
5534 { 0x14b8, 0, 0x00000000, 0x00000000 },
5535 { 0x14c0, 0, 0x00000000, 0x00000009 },
5536 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5537 { 0x14cc, 0, 0x00000000, 0x00000001 },
5538 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005539
5540 { 0x1800, 0, 0x00000000, 0x00000001 },
5541 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005542
5543 { 0x2800, 0, 0x00000000, 0x00000001 },
5544 { 0x2804, 0, 0x00000000, 0x00003f01 },
5545 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5546 { 0x2810, 0, 0xffff0000, 0x00000000 },
5547 { 0x2814, 0, 0xffff0000, 0x00000000 },
5548 { 0x2818, 0, 0xffff0000, 0x00000000 },
5549 { 0x281c, 0, 0xffff0000, 0x00000000 },
5550 { 0x2834, 0, 0xffffffff, 0x00000000 },
5551 { 0x2840, 0, 0x00000000, 0xffffffff },
5552 { 0x2844, 0, 0x00000000, 0xffffffff },
5553 { 0x2848, 0, 0xffffffff, 0x00000000 },
5554 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5555
5556 { 0x2c00, 0, 0x00000000, 0x00000011 },
5557 { 0x2c04, 0, 0x00000000, 0x00030007 },
5558
Michael Chanb6016b72005-05-26 13:03:09 -07005559 { 0x3c00, 0, 0x00000000, 0x00000001 },
5560 { 0x3c04, 0, 0x00000000, 0x00070000 },
5561 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5562 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5563 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5564 { 0x3c14, 0, 0x00000000, 0xffffffff },
5565 { 0x3c18, 0, 0x00000000, 0xffffffff },
5566 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5567 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005568
5569 { 0x5004, 0, 0x00000000, 0x0000007f },
5570 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005571
Michael Chanb6016b72005-05-26 13:03:09 -07005572 { 0x5c00, 0, 0x00000000, 0x00000001 },
5573 { 0x5c04, 0, 0x00000000, 0x0003000f },
5574 { 0x5c08, 0, 0x00000003, 0x00000000 },
5575 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5576 { 0x5c10, 0, 0x00000000, 0xffffffff },
5577 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5578 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5579 { 0x5c88, 0, 0x00000000, 0x00077373 },
5580 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5581
5582 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5583 { 0x680c, 0, 0xffffffff, 0x00000000 },
5584 { 0x6810, 0, 0xffffffff, 0x00000000 },
5585 { 0x6814, 0, 0xffffffff, 0x00000000 },
5586 { 0x6818, 0, 0xffffffff, 0x00000000 },
5587 { 0x681c, 0, 0xffffffff, 0x00000000 },
5588 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5589 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5590 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5591 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5592 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5593 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5594 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5595 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5596 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5597 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5598 { 0x684c, 0, 0xffffffff, 0x00000000 },
5599 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5600 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5601 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5602 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5603 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5604 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5605
5606 { 0xffff, 0, 0x00000000, 0x00000000 },
5607 };
5608
5609 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005610 is_5709 = 0;
5611 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5612 is_5709 = 1;
5613
Michael Chanb6016b72005-05-26 13:03:09 -07005614 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5615 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005616 u16 flags = reg_tbl[i].flags;
5617
5618 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5619 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005620
5621 offset = (u32) reg_tbl[i].offset;
5622 rw_mask = reg_tbl[i].rw_mask;
5623 ro_mask = reg_tbl[i].ro_mask;
5624
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005625 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005626
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005627 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005628
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005629 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005630 if ((val & rw_mask) != 0) {
5631 goto reg_test_err;
5632 }
5633
5634 if ((val & ro_mask) != (save_val & ro_mask)) {
5635 goto reg_test_err;
5636 }
5637
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005638 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005639
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005640 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005641 if ((val & rw_mask) != rw_mask) {
5642 goto reg_test_err;
5643 }
5644
5645 if ((val & ro_mask) != (save_val & ro_mask)) {
5646 goto reg_test_err;
5647 }
5648
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005649 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005650 continue;
5651
5652reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005653 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005654 ret = -ENODEV;
5655 break;
5656 }
5657 return ret;
5658}
5659
5660static int
5661bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5662{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005663 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005664 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5665 int i;
5666
5667 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5668 u32 offset;
5669
5670 for (offset = 0; offset < size; offset += 4) {
5671
Michael Chan2726d6e2008-01-29 21:35:05 -08005672 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005673
Michael Chan2726d6e2008-01-29 21:35:05 -08005674 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005675 test_pattern[i]) {
5676 return -ENODEV;
5677 }
5678 }
5679 }
5680 return 0;
5681}
5682
5683static int
5684bnx2_test_memory(struct bnx2 *bp)
5685{
5686 int ret = 0;
5687 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005688 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005689 u32 offset;
5690 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005691 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005692 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005693 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005694 { 0xe0000, 0x4000 },
5695 { 0x120000, 0x4000 },
5696 { 0x1a0000, 0x4000 },
5697 { 0x160000, 0x4000 },
5698 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005699 },
5700 mem_tbl_5709[] = {
5701 { 0x60000, 0x4000 },
5702 { 0xa0000, 0x3000 },
5703 { 0xe0000, 0x4000 },
5704 { 0x120000, 0x4000 },
5705 { 0x1a0000, 0x4000 },
5706 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005707 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005708 struct mem_entry *mem_tbl;
5709
5710 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5711 mem_tbl = mem_tbl_5709;
5712 else
5713 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005714
5715 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5716 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5717 mem_tbl[i].len)) != 0) {
5718 return ret;
5719 }
5720 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005721
Michael Chanb6016b72005-05-26 13:03:09 -07005722 return ret;
5723}
5724
Michael Chanbc5a0692006-01-23 16:13:22 -08005725#define BNX2_MAC_LOOPBACK 0
5726#define BNX2_PHY_LOOPBACK 1
5727
Michael Chanb6016b72005-05-26 13:03:09 -07005728static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005729bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005730{
5731 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005732 struct sk_buff *skb;
5733 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005734 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005735 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005736 dma_addr_t map;
5737 struct tx_bd *txbd;
5738 struct sw_bd *rx_buf;
5739 struct l2_fhdr *rx_hdr;
5740 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005741 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005742 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005743 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005744
5745 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005746
Michael Chan35e90102008-06-19 16:37:42 -07005747 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005748 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005749 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5750 bp->loopback = MAC_LOOPBACK;
5751 bnx2_set_mac_loopback(bp);
5752 }
5753 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005754 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005755 return 0;
5756
Michael Chan80be4432006-11-19 14:07:28 -08005757 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005758 bnx2_set_phy_loopback(bp);
5759 }
5760 else
5761 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005762
Michael Chan84eaa182007-12-12 11:19:57 -08005763 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005764 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005765 if (!skb)
5766 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005767 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005768 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005769 memset(packet + 6, 0x0, 8);
5770 for (i = 14; i < pkt_size; i++)
5771 packet[i] = (unsigned char) (i & 0xff);
5772
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005773 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5774 PCI_DMA_TODEVICE);
5775 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005776 dev_kfree_skb(skb);
5777 return -EIO;
5778 }
Michael Chanb6016b72005-05-26 13:03:09 -07005779
Michael Chanbf5295b2006-03-23 01:11:56 -08005780 REG_WR(bp, BNX2_HC_COMMAND,
5781 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5782
Michael Chanb6016b72005-05-26 13:03:09 -07005783 REG_RD(bp, BNX2_HC_COMMAND);
5784
5785 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005786 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005787
Michael Chanb6016b72005-05-26 13:03:09 -07005788 num_pkts = 0;
5789
Michael Chan35e90102008-06-19 16:37:42 -07005790 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005791
5792 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5793 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5794 txbd->tx_bd_mss_nbytes = pkt_size;
5795 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5796
5797 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005798 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5799 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005800
Michael Chan35e90102008-06-19 16:37:42 -07005801 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5802 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005803
5804 udelay(100);
5805
Michael Chanbf5295b2006-03-23 01:11:56 -08005806 REG_WR(bp, BNX2_HC_COMMAND,
5807 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5808
Michael Chanb6016b72005-05-26 13:03:09 -07005809 REG_RD(bp, BNX2_HC_COMMAND);
5810
5811 udelay(5);
5812
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005813 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005814 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005815
Michael Chan35e90102008-06-19 16:37:42 -07005816 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005817 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005818
Michael Chan35efa7c2007-12-20 19:56:37 -08005819 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005820 if (rx_idx != rx_start_idx + num_pkts) {
5821 goto loopback_test_done;
5822 }
5823
Michael Chanbb4f98a2008-06-19 16:38:19 -07005824 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005825 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005826
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005827 rx_hdr = get_l2_fhdr(data);
5828 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005829
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005830 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005831 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005832 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005833
Michael Chanade2bfe2006-01-23 16:09:51 -08005834 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005835 (L2_FHDR_ERRORS_BAD_CRC |
5836 L2_FHDR_ERRORS_PHY_DECODE |
5837 L2_FHDR_ERRORS_ALIGNMENT |
5838 L2_FHDR_ERRORS_TOO_SHORT |
5839 L2_FHDR_ERRORS_GIANT_FRAME)) {
5840
5841 goto loopback_test_done;
5842 }
5843
5844 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5845 goto loopback_test_done;
5846 }
5847
5848 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005849 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005850 goto loopback_test_done;
5851 }
5852 }
5853
5854 ret = 0;
5855
5856loopback_test_done:
5857 bp->loopback = 0;
5858 return ret;
5859}
5860
Michael Chanbc5a0692006-01-23 16:13:22 -08005861#define BNX2_MAC_LOOPBACK_FAILED 1
5862#define BNX2_PHY_LOOPBACK_FAILED 2
5863#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5864 BNX2_PHY_LOOPBACK_FAILED)
5865
5866static int
5867bnx2_test_loopback(struct bnx2 *bp)
5868{
5869 int rc = 0;
5870
5871 if (!netif_running(bp->dev))
5872 return BNX2_LOOPBACK_FAILED;
5873
5874 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5875 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005876 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005877 spin_unlock_bh(&bp->phy_lock);
5878 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5879 rc |= BNX2_MAC_LOOPBACK_FAILED;
5880 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5881 rc |= BNX2_PHY_LOOPBACK_FAILED;
5882 return rc;
5883}
5884
Michael Chanb6016b72005-05-26 13:03:09 -07005885#define NVRAM_SIZE 0x200
5886#define CRC32_RESIDUAL 0xdebb20e3
5887
5888static int
5889bnx2_test_nvram(struct bnx2 *bp)
5890{
Al Virob491edd2007-12-22 19:44:51 +00005891 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005892 u8 *data = (u8 *) buf;
5893 int rc = 0;
5894 u32 magic, csum;
5895
5896 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5897 goto test_nvram_done;
5898
5899 magic = be32_to_cpu(buf[0]);
5900 if (magic != 0x669955aa) {
5901 rc = -ENODEV;
5902 goto test_nvram_done;
5903 }
5904
5905 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5906 goto test_nvram_done;
5907
5908 csum = ether_crc_le(0x100, data);
5909 if (csum != CRC32_RESIDUAL) {
5910 rc = -ENODEV;
5911 goto test_nvram_done;
5912 }
5913
5914 csum = ether_crc_le(0x100, data + 0x100);
5915 if (csum != CRC32_RESIDUAL) {
5916 rc = -ENODEV;
5917 }
5918
5919test_nvram_done:
5920 return rc;
5921}
5922
5923static int
5924bnx2_test_link(struct bnx2 *bp)
5925{
5926 u32 bmsr;
5927
Michael Chan9f52b562008-10-09 12:21:46 -07005928 if (!netif_running(bp->dev))
5929 return -ENODEV;
5930
Michael Chan583c28e2008-01-21 19:51:35 -08005931 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005932 if (bp->link_up)
5933 return 0;
5934 return -ENODEV;
5935 }
Michael Chanc770a652005-08-25 15:38:39 -07005936 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005937 bnx2_enable_bmsr1(bp);
5938 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5939 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5940 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005941 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005942
Michael Chanb6016b72005-05-26 13:03:09 -07005943 if (bmsr & BMSR_LSTATUS) {
5944 return 0;
5945 }
5946 return -ENODEV;
5947}
5948
5949static int
5950bnx2_test_intr(struct bnx2 *bp)
5951{
5952 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005953 u16 status_idx;
5954
5955 if (!netif_running(bp->dev))
5956 return -ENODEV;
5957
5958 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5959
5960 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005961 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005962 REG_RD(bp, BNX2_HC_COMMAND);
5963
5964 for (i = 0; i < 10; i++) {
5965 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5966 status_idx) {
5967
5968 break;
5969 }
5970
5971 msleep_interruptible(10);
5972 }
5973 if (i < 10)
5974 return 0;
5975
5976 return -ENODEV;
5977}
5978
Michael Chan38ea3682008-02-23 19:48:57 -08005979/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005980static int
5981bnx2_5706_serdes_has_link(struct bnx2 *bp)
5982{
5983 u32 mode_ctl, an_dbg, exp;
5984
Michael Chan38ea3682008-02-23 19:48:57 -08005985 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5986 return 0;
5987
Michael Chanb2fadea2008-01-21 17:07:06 -08005988 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5989 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5990
5991 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5992 return 0;
5993
5994 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5995 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5996 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5997
Michael Chanf3014c0c2008-01-29 21:33:03 -08005998 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005999 return 0;
6000
6001 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6002 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6003 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6004
6005 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6006 return 0;
6007
6008 return 1;
6009}
6010
Michael Chanb6016b72005-05-26 13:03:09 -07006011static void
Michael Chan48b01e22006-11-19 14:08:00 -08006012bnx2_5706_serdes_timer(struct bnx2 *bp)
6013{
Michael Chanb2fadea2008-01-21 17:07:06 -08006014 int check_link = 1;
6015
Michael Chan48b01e22006-11-19 14:08:00 -08006016 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006017 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006018 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006019 check_link = 0;
6020 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006021 u32 bmcr;
6022
Benjamin Liac392ab2008-09-18 16:40:49 -07006023 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006024
Michael Chanca58c3a2007-05-03 13:22:52 -07006025 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006026
6027 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006028 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006029 bmcr &= ~BMCR_ANENABLE;
6030 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006031 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006032 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006033 }
6034 }
6035 }
6036 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006037 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006038 u32 phy2;
6039
6040 bnx2_write_phy(bp, 0x17, 0x0f01);
6041 bnx2_read_phy(bp, 0x15, &phy2);
6042 if (phy2 & 0x20) {
6043 u32 bmcr;
6044
Michael Chanca58c3a2007-05-03 13:22:52 -07006045 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006046 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006047 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006048
Michael Chan583c28e2008-01-21 19:51:35 -08006049 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006050 }
6051 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006052 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006053
Michael Chana2724e22008-02-23 19:47:44 -08006054 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006055 u32 val;
6056
6057 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6058 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6059 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6060
Michael Chana2724e22008-02-23 19:47:44 -08006061 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6062 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6063 bnx2_5706s_force_link_dn(bp, 1);
6064 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6065 } else
6066 bnx2_set_link(bp);
6067 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6068 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006069 }
Michael Chan48b01e22006-11-19 14:08:00 -08006070 spin_unlock(&bp->phy_lock);
6071}
6072
6073static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006074bnx2_5708_serdes_timer(struct bnx2 *bp)
6075{
Michael Chan583c28e2008-01-21 19:51:35 -08006076 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006077 return;
6078
Michael Chan583c28e2008-01-21 19:51:35 -08006079 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006080 bp->serdes_an_pending = 0;
6081 return;
6082 }
6083
6084 spin_lock(&bp->phy_lock);
6085 if (bp->serdes_an_pending)
6086 bp->serdes_an_pending--;
6087 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6088 u32 bmcr;
6089
Michael Chanca58c3a2007-05-03 13:22:52 -07006090 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006091 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006092 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006093 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006094 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006095 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006096 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006097 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006098 }
6099
6100 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006101 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006102
6103 spin_unlock(&bp->phy_lock);
6104}
6105
6106static void
Michael Chanb6016b72005-05-26 13:03:09 -07006107bnx2_timer(unsigned long data)
6108{
6109 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006110
Michael Chancd339a02005-08-25 15:35:24 -07006111 if (!netif_running(bp->dev))
6112 return;
6113
Michael Chanb6016b72005-05-26 13:03:09 -07006114 if (atomic_read(&bp->intr_sem) != 0)
6115 goto bnx2_restart_timer;
6116
Michael Chanefba0182008-12-03 00:36:15 -08006117 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6118 BNX2_FLAG_USING_MSI)
6119 bnx2_chk_missed_msi(bp);
6120
Michael Chandf149d72007-07-07 22:51:36 -07006121 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006122
Michael Chan2726d6e2008-01-29 21:35:05 -08006123 bp->stats_blk->stat_FwRxDrop =
6124 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006125
Michael Chan02537b062007-06-04 21:24:07 -07006126 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006127 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006128 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6129 BNX2_HC_COMMAND_STATS_NOW);
6130
Michael Chan583c28e2008-01-21 19:51:35 -08006131 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006132 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6133 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006134 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006135 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006136 }
6137
6138bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006139 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006140}
6141
Michael Chan8e6a72c2007-05-03 13:24:48 -07006142static int
6143bnx2_request_irq(struct bnx2 *bp)
6144{
Michael Chan6d866ff2007-12-20 19:56:09 -08006145 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006146 struct bnx2_irq *irq;
6147 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006148
David S. Millerf86e82f2008-01-21 17:15:40 -08006149 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006150 flags = 0;
6151 else
6152 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006153
6154 for (i = 0; i < bp->irq_nvecs; i++) {
6155 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006156 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006157 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006158 if (rc)
6159 break;
6160 irq->requested = 1;
6161 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006162 return rc;
6163}
6164
6165static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006166__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006167{
Michael Chanb4b36042007-12-20 19:59:30 -08006168 struct bnx2_irq *irq;
6169 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006170
Michael Chanb4b36042007-12-20 19:59:30 -08006171 for (i = 0; i < bp->irq_nvecs; i++) {
6172 irq = &bp->irq_tbl[i];
6173 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006174 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006175 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006176 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006177}
6178
6179static void
6180bnx2_free_irq(struct bnx2 *bp)
6181{
6182
6183 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006184 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006185 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006186 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006187 pci_disable_msix(bp->pdev);
6188
David S. Millerf86e82f2008-01-21 17:15:40 -08006189 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006190}
6191
6192static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006193bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006194{
Michael Chan379b39a2010-07-19 14:15:03 +00006195 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006196 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006197 struct net_device *dev = bp->dev;
6198 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006199
Michael Chanb4b36042007-12-20 19:59:30 -08006200 bnx2_setup_msix_tbl(bp);
6201 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6202 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6203 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006204
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006205 /* Need to flush the previous three writes to ensure MSI-X
6206 * is setup properly */
6207 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6208
Michael Chan57851d82007-12-20 20:01:44 -08006209 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6210 msix_ent[i].entry = i;
6211 msix_ent[i].vector = 0;
6212 }
6213
Michael Chan379b39a2010-07-19 14:15:03 +00006214 total_vecs = msix_vecs;
6215#ifdef BCM_CNIC
6216 total_vecs++;
6217#endif
6218 rc = -ENOSPC;
6219 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6220 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6221 if (rc <= 0)
6222 break;
6223 if (rc > 0)
6224 total_vecs = rc;
6225 }
6226
Michael Chan57851d82007-12-20 20:01:44 -08006227 if (rc != 0)
6228 return;
6229
Michael Chan379b39a2010-07-19 14:15:03 +00006230 msix_vecs = total_vecs;
6231#ifdef BCM_CNIC
6232 msix_vecs--;
6233#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006234 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006235 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006236 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006237 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006238 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6239 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6240 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006241}
6242
Ben Hutchings657d92f2010-09-27 08:25:16 +00006243static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006244bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6245{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006246 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07006247 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006248
Michael Chan6d866ff2007-12-20 19:56:09 -08006249 bp->irq_tbl[0].handler = bnx2_interrupt;
6250 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006251 bp->irq_nvecs = 1;
6252 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006253
Michael Chan3d5f3a72010-07-03 20:42:15 +00006254 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006255 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006256
David S. Millerf86e82f2008-01-21 17:15:40 -08006257 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6258 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006259 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006260 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006261 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006262 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006263 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6264 } else
6265 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006266
6267 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006268 }
6269 }
Benjamin Li706bf242008-07-18 17:55:11 -07006270
6271 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
Ben Hutchings657d92f2010-09-27 08:25:16 +00006272 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006273
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006274 bp->num_rx_rings = bp->irq_nvecs;
Ben Hutchings657d92f2010-09-27 08:25:16 +00006275 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006276}
6277
Michael Chanb6016b72005-05-26 13:03:09 -07006278/* Called with rtnl_lock */
6279static int
6280bnx2_open(struct net_device *dev)
6281{
Michael Chan972ec0d2006-01-23 16:12:43 -08006282 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006283 int rc;
6284
françois romieu7880b722011-09-30 00:36:52 +00006285 rc = bnx2_request_firmware(bp);
6286 if (rc < 0)
6287 goto out;
6288
Michael Chan1b2f9222007-05-03 13:20:19 -07006289 netif_carrier_off(dev);
6290
Pavel Machek829ca9a2005-09-03 15:56:56 -07006291 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006292 bnx2_disable_int(bp);
6293
Ben Hutchings657d92f2010-09-27 08:25:16 +00006294 rc = bnx2_setup_int_mode(bp, disable_msi);
6295 if (rc)
6296 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006297 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006298 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006299 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006300 if (rc)
6301 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006302
Michael Chan8e6a72c2007-05-03 13:24:48 -07006303 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006304 if (rc)
6305 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006306
Michael Chan9a120bc2008-05-16 22:17:45 -07006307 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006308 if (rc)
6309 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006310
Michael Chancd339a02005-08-25 15:35:24 -07006311 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006312
6313 atomic_set(&bp->intr_sem, 0);
6314
Michael Chan354fcd72010-01-17 07:30:44 +00006315 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6316
Michael Chanb6016b72005-05-26 13:03:09 -07006317 bnx2_enable_int(bp);
6318
David S. Millerf86e82f2008-01-21 17:15:40 -08006319 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006320 /* Test MSI to make sure it is working
6321 * If MSI test fails, go back to INTx mode
6322 */
6323 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006324 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006325
6326 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006327 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006328
Michael Chan6d866ff2007-12-20 19:56:09 -08006329 bnx2_setup_int_mode(bp, 1);
6330
Michael Chan9a120bc2008-05-16 22:17:45 -07006331 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006332
Michael Chan8e6a72c2007-05-03 13:24:48 -07006333 if (!rc)
6334 rc = bnx2_request_irq(bp);
6335
Michael Chanb6016b72005-05-26 13:03:09 -07006336 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006337 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006338 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006339 }
6340 bnx2_enable_int(bp);
6341 }
6342 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006343 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006344 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006345 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006346 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006347
Benjamin Li706bf242008-07-18 17:55:11 -07006348 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006349out:
6350 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006351
6352open_err:
6353 bnx2_napi_disable(bp);
6354 bnx2_free_skbs(bp);
6355 bnx2_free_irq(bp);
6356 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006357 bnx2_del_napi(bp);
françois romieu7880b722011-09-30 00:36:52 +00006358 bnx2_release_firmware(bp);
6359 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006360}
6361
6362static void
David Howellsc4028952006-11-22 14:57:56 +00006363bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006364{
David Howellsc4028952006-11-22 14:57:56 +00006365 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006366 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006367
Michael Chan51bf6bb2009-12-03 09:46:31 +00006368 rtnl_lock();
6369 if (!netif_running(bp->dev)) {
6370 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006371 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006372 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006373
Michael Chan212f9932010-04-27 11:28:10 +00006374 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006375
Michael Chancd634012011-07-15 06:53:58 +00006376 rc = bnx2_init_nic(bp, 1);
6377 if (rc) {
6378 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6379 bnx2_napi_enable(bp);
6380 dev_close(bp->dev);
6381 rtnl_unlock();
6382 return;
6383 }
Michael Chanb6016b72005-05-26 13:03:09 -07006384
6385 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006386 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006387 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006388}
6389
6390static void
Michael Chan20175c52009-12-03 09:46:32 +00006391bnx2_dump_state(struct bnx2 *bp)
6392{
6393 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006394 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006395
Michael Chan5804a8f2010-07-03 20:42:17 +00006396 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6397 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6398 atomic_read(&bp->intr_sem), val1);
6399 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6400 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6401 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006402 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006403 REG_RD(bp, BNX2_EMAC_TX_STATUS),
Eddie Waib98eba52010-05-17 17:32:56 -07006404 REG_RD(bp, BNX2_EMAC_RX_STATUS));
6405 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006406 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006407 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6408 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006409 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006410 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6411 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006412}
6413
6414static void
Michael Chanb6016b72005-05-26 13:03:09 -07006415bnx2_tx_timeout(struct net_device *dev)
6416{
Michael Chan972ec0d2006-01-23 16:12:43 -08006417 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006418
Michael Chan20175c52009-12-03 09:46:32 +00006419 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006420 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006421
Michael Chanb6016b72005-05-26 13:03:09 -07006422 /* This allows the netif to be shutdown gracefully before resetting */
6423 schedule_work(&bp->reset_task);
6424}
6425
Herbert Xu932ff272006-06-09 12:20:56 -07006426/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006427 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6428 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006429 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006430static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006431bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6432{
Michael Chan972ec0d2006-01-23 16:12:43 -08006433 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006434 dma_addr_t mapping;
6435 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006436 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006437 u32 len, vlan_tag_flags, last_frag, mss;
6438 u16 prod, ring_prod;
6439 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006440 struct bnx2_napi *bnapi;
6441 struct bnx2_tx_ring_info *txr;
6442 struct netdev_queue *txq;
6443
6444 /* Determine which tx ring we will be placed on */
6445 i = skb_get_queue_mapping(skb);
6446 bnapi = &bp->bnx2_napi[i];
6447 txr = &bnapi->tx_ring;
6448 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006449
Michael Chan35e90102008-06-19 16:37:42 -07006450 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006451 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006452 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006453 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006454
6455 return NETDEV_TX_BUSY;
6456 }
6457 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006458 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006459 ring_prod = TX_RING_IDX(prod);
6460
6461 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006462 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006463 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6464 }
6465
Jesse Grosseab6d182010-10-20 13:56:03 +00006466 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006467 vlan_tag_flags |=
6468 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6469 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006470
Michael Chanfde82052007-05-03 17:23:35 -07006471 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006472 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006473 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006474
Michael Chanb6016b72005-05-26 13:03:09 -07006475 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6476
Michael Chan4666f872007-05-03 13:22:28 -07006477 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006478
Michael Chan4666f872007-05-03 13:22:28 -07006479 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6480 u32 tcp_off = skb_transport_offset(skb) -
6481 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006482
Michael Chan4666f872007-05-03 13:22:28 -07006483 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6484 TX_BD_FLAGS_SW_FLAGS;
6485 if (likely(tcp_off == 0))
6486 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6487 else {
6488 tcp_off >>= 3;
6489 vlan_tag_flags |= ((tcp_off & 0x3) <<
6490 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6491 ((tcp_off & 0x10) <<
6492 TX_BD_FLAGS_TCP6_OFF4_SHL);
6493 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6494 }
6495 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006496 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006497 if (tcp_opt_len || (iph->ihl > 5)) {
6498 vlan_tag_flags |= ((iph->ihl - 5) +
6499 (tcp_opt_len >> 2)) << 8;
6500 }
Michael Chanb6016b72005-05-26 13:03:09 -07006501 }
Michael Chan4666f872007-05-03 13:22:28 -07006502 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006503 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006504
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006505 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6506 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006507 dev_kfree_skb(skb);
6508 return NETDEV_TX_OK;
6509 }
6510
Michael Chan35e90102008-06-19 16:37:42 -07006511 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006512 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006513 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006514
Michael Chan35e90102008-06-19 16:37:42 -07006515 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006516
6517 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6518 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6519 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6520 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6521
6522 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006523 tx_buf->nr_frags = last_frag;
6524 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006525
6526 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006527 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006528
6529 prod = NEXT_TX_BD(prod);
6530 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006531 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006532
Eric Dumazet9e903e02011-10-18 21:00:24 +00006533 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006534 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006535 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006536 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006537 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006538 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006539 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006540
6541 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6542 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6543 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6544 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6545
6546 }
6547 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6548
6549 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006550 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006551
Michael Chan35e90102008-06-19 16:37:42 -07006552 REG_WR16(bp, txr->tx_bidx_addr, prod);
6553 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006554
6555 mmiowb();
6556
Michael Chan35e90102008-06-19 16:37:42 -07006557 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006558
Michael Chan35e90102008-06-19 16:37:42 -07006559 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006560 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006561
6562 /* netif_tx_stop_queue() must be done before checking
6563 * tx index in bnx2_tx_avail() below, because in
6564 * bnx2_tx_int(), we update tx index before checking for
6565 * netif_tx_queue_stopped().
6566 */
6567 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006568 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006569 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006570 }
6571
6572 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006573dma_error:
6574 /* save value of frag that failed */
6575 last_frag = i;
6576
6577 /* start back at beginning and unmap skb */
6578 prod = txr->tx_prod;
6579 ring_prod = TX_RING_IDX(prod);
6580 tx_buf = &txr->tx_buf_ring[ring_prod];
6581 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006582 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006583 skb_headlen(skb), PCI_DMA_TODEVICE);
6584
6585 /* unmap remaining mapped pages */
6586 for (i = 0; i < last_frag; i++) {
6587 prod = NEXT_TX_BD(prod);
6588 ring_prod = TX_RING_IDX(prod);
6589 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006590 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006591 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006592 PCI_DMA_TODEVICE);
6593 }
6594
6595 dev_kfree_skb(skb);
6596 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006597}
6598
6599/* Called with rtnl_lock */
6600static int
6601bnx2_close(struct net_device *dev)
6602{
Michael Chan972ec0d2006-01-23 16:12:43 -08006603 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006604
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006605 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006606 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006607 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006608 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006609 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006610 bnx2_free_skbs(bp);
6611 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006612 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006613 bp->link_up = 0;
6614 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006615 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006616 return 0;
6617}
6618
Michael Chan354fcd72010-01-17 07:30:44 +00006619static void
6620bnx2_save_stats(struct bnx2 *bp)
6621{
6622 u32 *hw_stats = (u32 *) bp->stats_blk;
6623 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6624 int i;
6625
6626 /* The 1st 10 counters are 64-bit counters */
6627 for (i = 0; i < 20; i += 2) {
6628 u32 hi;
6629 u64 lo;
6630
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006631 hi = temp_stats[i] + hw_stats[i];
6632 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006633 if (lo > 0xffffffff)
6634 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006635 temp_stats[i] = hi;
6636 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006637 }
6638
6639 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006640 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006641}
6642
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006643#define GET_64BIT_NET_STATS64(ctr) \
6644 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006645
Michael Chana4743052010-01-17 07:30:43 +00006646#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006647 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6648 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006649
Michael Chana4743052010-01-17 07:30:43 +00006650#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006651 (unsigned long) (bp->stats_blk->ctr + \
6652 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006653
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006654static struct rtnl_link_stats64 *
6655bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006656{
Michael Chan972ec0d2006-01-23 16:12:43 -08006657 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006658
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006659 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006660 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006661
Michael Chanb6016b72005-05-26 13:03:09 -07006662 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006663 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6664 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6665 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006666
6667 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006668 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6669 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6670 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006671
6672 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006673 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006674
6675 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006676 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006677
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006678 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006679 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006680
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006681 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006682 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006683
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006684 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006685 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6686 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006687
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006688 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006689 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6690 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006691
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006692 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006693 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006694
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006695 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006696 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006697
6698 net_stats->rx_errors = net_stats->rx_length_errors +
6699 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6700 net_stats->rx_crc_errors;
6701
6702 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006703 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6704 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006705
Michael Chan5b0c76a2005-11-04 08:45:49 -08006706 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6707 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006708 net_stats->tx_carrier_errors = 0;
6709 else {
6710 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006711 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006712 }
6713
6714 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006715 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006716 net_stats->tx_aborted_errors +
6717 net_stats->tx_carrier_errors;
6718
Michael Chancea94db2006-06-12 22:16:13 -07006719 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006720 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6721 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6722 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006723
Michael Chanb6016b72005-05-26 13:03:09 -07006724 return net_stats;
6725}
6726
6727/* All ethtool functions called with rtnl_lock */
6728
6729static int
6730bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6731{
Michael Chan972ec0d2006-01-23 16:12:43 -08006732 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006733 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006734
6735 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006736 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006737 support_serdes = 1;
6738 support_copper = 1;
6739 } else if (bp->phy_port == PORT_FIBRE)
6740 support_serdes = 1;
6741 else
6742 support_copper = 1;
6743
6744 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006745 cmd->supported |= SUPPORTED_1000baseT_Full |
6746 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006747 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006748 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006749
Michael Chanb6016b72005-05-26 13:03:09 -07006750 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006751 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006752 cmd->supported |= SUPPORTED_10baseT_Half |
6753 SUPPORTED_10baseT_Full |
6754 SUPPORTED_100baseT_Half |
6755 SUPPORTED_100baseT_Full |
6756 SUPPORTED_1000baseT_Full |
6757 SUPPORTED_TP;
6758
Michael Chanb6016b72005-05-26 13:03:09 -07006759 }
6760
Michael Chan7b6b8342007-07-07 22:50:15 -07006761 spin_lock_bh(&bp->phy_lock);
6762 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006763 cmd->advertising = bp->advertising;
6764
6765 if (bp->autoneg & AUTONEG_SPEED) {
6766 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006767 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006768 cmd->autoneg = AUTONEG_DISABLE;
6769 }
6770
6771 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006772 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006773 cmd->duplex = bp->duplex;
6774 }
6775 else {
David Decotigny70739492011-04-27 18:32:40 +00006776 ethtool_cmd_speed_set(cmd, -1);
Michael Chanb6016b72005-05-26 13:03:09 -07006777 cmd->duplex = -1;
6778 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006779 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006780
6781 cmd->transceiver = XCVR_INTERNAL;
6782 cmd->phy_address = bp->phy_addr;
6783
6784 return 0;
6785}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006786
Michael Chanb6016b72005-05-26 13:03:09 -07006787static int
6788bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6789{
Michael Chan972ec0d2006-01-23 16:12:43 -08006790 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006791 u8 autoneg = bp->autoneg;
6792 u8 req_duplex = bp->req_duplex;
6793 u16 req_line_speed = bp->req_line_speed;
6794 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006795 int err = -EINVAL;
6796
6797 spin_lock_bh(&bp->phy_lock);
6798
6799 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6800 goto err_out_unlock;
6801
Michael Chan583c28e2008-01-21 19:51:35 -08006802 if (cmd->port != bp->phy_port &&
6803 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006804 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006805
Michael Chand6b14482008-07-14 22:37:21 -07006806 /* If device is down, we can store the settings only if the user
6807 * is setting the currently active port.
6808 */
6809 if (!netif_running(dev) && cmd->port != bp->phy_port)
6810 goto err_out_unlock;
6811
Michael Chanb6016b72005-05-26 13:03:09 -07006812 if (cmd->autoneg == AUTONEG_ENABLE) {
6813 autoneg |= AUTONEG_SPEED;
6814
Michael Chanbeb499a2010-02-15 19:42:10 +00006815 advertising = cmd->advertising;
6816 if (cmd->port == PORT_TP) {
6817 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6818 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006819 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006820 } else {
6821 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6822 if (!advertising)
6823 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006824 }
6825 advertising |= ADVERTISED_Autoneg;
6826 }
6827 else {
David Decotigny25db0332011-04-27 18:32:39 +00006828 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006829 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006830 if ((speed != SPEED_1000 &&
6831 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006832 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006833 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006834
David Decotigny25db0332011-04-27 18:32:39 +00006835 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006836 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006837 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006838 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006839 goto err_out_unlock;
6840
Michael Chanb6016b72005-05-26 13:03:09 -07006841 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006842 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006843 req_duplex = cmd->duplex;
6844 advertising = 0;
6845 }
6846
6847 bp->autoneg = autoneg;
6848 bp->advertising = advertising;
6849 bp->req_line_speed = req_line_speed;
6850 bp->req_duplex = req_duplex;
6851
Michael Chand6b14482008-07-14 22:37:21 -07006852 err = 0;
6853 /* If device is down, the new settings will be picked up when it is
6854 * brought up.
6855 */
6856 if (netif_running(dev))
6857 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006858
Michael Chan7b6b8342007-07-07 22:50:15 -07006859err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006860 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006861
Michael Chan7b6b8342007-07-07 22:50:15 -07006862 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006863}
6864
6865static void
6866bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6867{
Michael Chan972ec0d2006-01-23 16:12:43 -08006868 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006869
Rick Jones68aad782011-11-07 13:29:27 +00006870 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6871 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6872 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
6873 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07006874}
6875
Michael Chan244ac4f2006-03-20 17:48:46 -08006876#define BNX2_REGDUMP_LEN (32 * 1024)
6877
6878static int
6879bnx2_get_regs_len(struct net_device *dev)
6880{
6881 return BNX2_REGDUMP_LEN;
6882}
6883
6884static void
6885bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6886{
6887 u32 *p = _p, i, offset;
6888 u8 *orig_p = _p;
6889 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08006890 static const u32 reg_boundaries[] = {
6891 0x0000, 0x0098, 0x0400, 0x045c,
6892 0x0800, 0x0880, 0x0c00, 0x0c10,
6893 0x0c30, 0x0d08, 0x1000, 0x101c,
6894 0x1040, 0x1048, 0x1080, 0x10a4,
6895 0x1400, 0x1490, 0x1498, 0x14f0,
6896 0x1500, 0x155c, 0x1580, 0x15dc,
6897 0x1600, 0x1658, 0x1680, 0x16d8,
6898 0x1800, 0x1820, 0x1840, 0x1854,
6899 0x1880, 0x1894, 0x1900, 0x1984,
6900 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6901 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6902 0x2000, 0x2030, 0x23c0, 0x2400,
6903 0x2800, 0x2820, 0x2830, 0x2850,
6904 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6905 0x3c00, 0x3c94, 0x4000, 0x4010,
6906 0x4080, 0x4090, 0x43c0, 0x4458,
6907 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6908 0x4fc0, 0x5010, 0x53c0, 0x5444,
6909 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6910 0x5fc0, 0x6000, 0x6400, 0x6428,
6911 0x6800, 0x6848, 0x684c, 0x6860,
6912 0x6888, 0x6910, 0x8000
6913 };
Michael Chan244ac4f2006-03-20 17:48:46 -08006914
6915 regs->version = 0;
6916
6917 memset(p, 0, BNX2_REGDUMP_LEN);
6918
6919 if (!netif_running(bp->dev))
6920 return;
6921
6922 i = 0;
6923 offset = reg_boundaries[0];
6924 p += offset;
6925 while (offset < BNX2_REGDUMP_LEN) {
6926 *p++ = REG_RD(bp, offset);
6927 offset += 4;
6928 if (offset == reg_boundaries[i + 1]) {
6929 offset = reg_boundaries[i + 2];
6930 p = (u32 *) (orig_p + offset);
6931 i += 2;
6932 }
6933 }
6934}
6935
Michael Chanb6016b72005-05-26 13:03:09 -07006936static void
6937bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6938{
Michael Chan972ec0d2006-01-23 16:12:43 -08006939 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006940
David S. Millerf86e82f2008-01-21 17:15:40 -08006941 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006942 wol->supported = 0;
6943 wol->wolopts = 0;
6944 }
6945 else {
6946 wol->supported = WAKE_MAGIC;
6947 if (bp->wol)
6948 wol->wolopts = WAKE_MAGIC;
6949 else
6950 wol->wolopts = 0;
6951 }
6952 memset(&wol->sopass, 0, sizeof(wol->sopass));
6953}
6954
6955static int
6956bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6957{
Michael Chan972ec0d2006-01-23 16:12:43 -08006958 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006959
6960 if (wol->wolopts & ~WAKE_MAGIC)
6961 return -EINVAL;
6962
6963 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006964 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006965 return -EINVAL;
6966
6967 bp->wol = 1;
6968 }
6969 else {
6970 bp->wol = 0;
6971 }
6972 return 0;
6973}
6974
6975static int
6976bnx2_nway_reset(struct net_device *dev)
6977{
Michael Chan972ec0d2006-01-23 16:12:43 -08006978 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006979 u32 bmcr;
6980
Michael Chan9f52b562008-10-09 12:21:46 -07006981 if (!netif_running(dev))
6982 return -EAGAIN;
6983
Michael Chanb6016b72005-05-26 13:03:09 -07006984 if (!(bp->autoneg & AUTONEG_SPEED)) {
6985 return -EINVAL;
6986 }
6987
Michael Chanc770a652005-08-25 15:38:39 -07006988 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006989
Michael Chan583c28e2008-01-21 19:51:35 -08006990 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006991 int rc;
6992
6993 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6994 spin_unlock_bh(&bp->phy_lock);
6995 return rc;
6996 }
6997
Michael Chanb6016b72005-05-26 13:03:09 -07006998 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006999 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007000 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007001 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007002
7003 msleep(20);
7004
Michael Chanc770a652005-08-25 15:38:39 -07007005 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007006
Michael Chan40105c02008-11-12 16:02:45 -08007007 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007008 bp->serdes_an_pending = 1;
7009 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007010 }
7011
Michael Chanca58c3a2007-05-03 13:22:52 -07007012 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007013 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007014 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007015
Michael Chanc770a652005-08-25 15:38:39 -07007016 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007017
7018 return 0;
7019}
7020
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007021static u32
7022bnx2_get_link(struct net_device *dev)
7023{
7024 struct bnx2 *bp = netdev_priv(dev);
7025
7026 return bp->link_up;
7027}
7028
Michael Chanb6016b72005-05-26 13:03:09 -07007029static int
7030bnx2_get_eeprom_len(struct net_device *dev)
7031{
Michael Chan972ec0d2006-01-23 16:12:43 -08007032 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007033
Michael Chan1122db72006-01-23 16:11:42 -08007034 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007035 return 0;
7036
Michael Chan1122db72006-01-23 16:11:42 -08007037 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007038}
7039
7040static int
7041bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7042 u8 *eebuf)
7043{
Michael Chan972ec0d2006-01-23 16:12:43 -08007044 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007045 int rc;
7046
Michael Chan9f52b562008-10-09 12:21:46 -07007047 if (!netif_running(dev))
7048 return -EAGAIN;
7049
John W. Linville1064e942005-11-10 12:58:24 -08007050 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007051
7052 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7053
7054 return rc;
7055}
7056
7057static int
7058bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7059 u8 *eebuf)
7060{
Michael Chan972ec0d2006-01-23 16:12:43 -08007061 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007062 int rc;
7063
Michael Chan9f52b562008-10-09 12:21:46 -07007064 if (!netif_running(dev))
7065 return -EAGAIN;
7066
John W. Linville1064e942005-11-10 12:58:24 -08007067 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007068
7069 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7070
7071 return rc;
7072}
7073
7074static int
7075bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7076{
Michael Chan972ec0d2006-01-23 16:12:43 -08007077 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007078
7079 memset(coal, 0, sizeof(struct ethtool_coalesce));
7080
7081 coal->rx_coalesce_usecs = bp->rx_ticks;
7082 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7083 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7084 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7085
7086 coal->tx_coalesce_usecs = bp->tx_ticks;
7087 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7088 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7089 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7090
7091 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7092
7093 return 0;
7094}
7095
7096static int
7097bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7098{
Michael Chan972ec0d2006-01-23 16:12:43 -08007099 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007100
7101 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7102 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7103
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007104 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007105 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7106
7107 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7108 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7109
7110 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7111 if (bp->rx_quick_cons_trip_int > 0xff)
7112 bp->rx_quick_cons_trip_int = 0xff;
7113
7114 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7115 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7116
7117 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7118 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7119
7120 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7121 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7122
7123 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7124 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7125 0xff;
7126
7127 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007128 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007129 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7130 bp->stats_ticks = USEC_PER_SEC;
7131 }
Michael Chan7ea69202007-07-16 18:27:10 -07007132 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7133 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7134 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007135
7136 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007137 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007138 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007139 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007140 }
7141
7142 return 0;
7143}
7144
7145static void
7146bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7147{
Michael Chan972ec0d2006-01-23 16:12:43 -08007148 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007149
Michael Chan13daffa2006-03-20 17:49:20 -08007150 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chan47bf4242007-12-12 11:19:12 -08007151 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007152
7153 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007154 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007155
7156 ering->tx_max_pending = MAX_TX_DESC_CNT;
7157 ering->tx_pending = bp->tx_ring_size;
7158}
7159
7160static int
Michael Chan5d5d0012007-12-12 11:17:43 -08007161bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07007162{
Michael Chan13daffa2006-03-20 17:49:20 -08007163 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007164 /* Reset will erase chipset stats; save them */
7165 bnx2_save_stats(bp);
7166
Michael Chan212f9932010-04-27 11:28:10 +00007167 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007168 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chana29ba9d2010-12-31 11:03:14 -08007169 __bnx2_free_irq(bp);
Michael Chan13daffa2006-03-20 17:49:20 -08007170 bnx2_free_skbs(bp);
7171 bnx2_free_mem(bp);
7172 }
7173
Michael Chan5d5d0012007-12-12 11:17:43 -08007174 bnx2_set_rx_ring_size(bp, rx);
7175 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007176
7177 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08007178 int rc;
7179
7180 rc = bnx2_alloc_mem(bp);
Michael Chan6fefb652009-08-21 16:20:45 +00007181 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007182 rc = bnx2_request_irq(bp);
7183
7184 if (!rc)
Michael Chan6fefb652009-08-21 16:20:45 +00007185 rc = bnx2_init_nic(bp, 0);
7186
7187 if (rc) {
7188 bnx2_napi_enable(bp);
7189 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007190 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007191 }
Michael Chane9f26c42010-02-15 19:42:08 +00007192#ifdef BCM_CNIC
7193 mutex_lock(&bp->cnic_lock);
7194 /* Let cnic know about the new status block. */
7195 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7196 bnx2_setup_cnic_irq_info(bp);
7197 mutex_unlock(&bp->cnic_lock);
7198#endif
Michael Chan212f9932010-04-27 11:28:10 +00007199 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007200 }
Michael Chanb6016b72005-05-26 13:03:09 -07007201 return 0;
7202}
7203
Michael Chan5d5d0012007-12-12 11:17:43 -08007204static int
7205bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7206{
7207 struct bnx2 *bp = netdev_priv(dev);
7208 int rc;
7209
7210 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7211 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7212 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7213
7214 return -EINVAL;
7215 }
7216 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
7217 return rc;
7218}
7219
Michael Chanb6016b72005-05-26 13:03:09 -07007220static void
7221bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7222{
Michael Chan972ec0d2006-01-23 16:12:43 -08007223 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007224
7225 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7226 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7227 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7228}
7229
7230static int
7231bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7232{
Michael Chan972ec0d2006-01-23 16:12:43 -08007233 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007234
7235 bp->req_flow_ctrl = 0;
7236 if (epause->rx_pause)
7237 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7238 if (epause->tx_pause)
7239 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7240
7241 if (epause->autoneg) {
7242 bp->autoneg |= AUTONEG_FLOW_CTRL;
7243 }
7244 else {
7245 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7246 }
7247
Michael Chan9f52b562008-10-09 12:21:46 -07007248 if (netif_running(dev)) {
7249 spin_lock_bh(&bp->phy_lock);
7250 bnx2_setup_phy(bp, bp->phy_port);
7251 spin_unlock_bh(&bp->phy_lock);
7252 }
Michael Chanb6016b72005-05-26 13:03:09 -07007253
7254 return 0;
7255}
7256
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007257static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007258 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007259} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007260 { "rx_bytes" },
7261 { "rx_error_bytes" },
7262 { "tx_bytes" },
7263 { "tx_error_bytes" },
7264 { "rx_ucast_packets" },
7265 { "rx_mcast_packets" },
7266 { "rx_bcast_packets" },
7267 { "tx_ucast_packets" },
7268 { "tx_mcast_packets" },
7269 { "tx_bcast_packets" },
7270 { "tx_mac_errors" },
7271 { "tx_carrier_errors" },
7272 { "rx_crc_errors" },
7273 { "rx_align_errors" },
7274 { "tx_single_collisions" },
7275 { "tx_multi_collisions" },
7276 { "tx_deferred" },
7277 { "tx_excess_collisions" },
7278 { "tx_late_collisions" },
7279 { "tx_total_collisions" },
7280 { "rx_fragments" },
7281 { "rx_jabbers" },
7282 { "rx_undersize_packets" },
7283 { "rx_oversize_packets" },
7284 { "rx_64_byte_packets" },
7285 { "rx_65_to_127_byte_packets" },
7286 { "rx_128_to_255_byte_packets" },
7287 { "rx_256_to_511_byte_packets" },
7288 { "rx_512_to_1023_byte_packets" },
7289 { "rx_1024_to_1522_byte_packets" },
7290 { "rx_1523_to_9022_byte_packets" },
7291 { "tx_64_byte_packets" },
7292 { "tx_65_to_127_byte_packets" },
7293 { "tx_128_to_255_byte_packets" },
7294 { "tx_256_to_511_byte_packets" },
7295 { "tx_512_to_1023_byte_packets" },
7296 { "tx_1024_to_1522_byte_packets" },
7297 { "tx_1523_to_9022_byte_packets" },
7298 { "rx_xon_frames" },
7299 { "rx_xoff_frames" },
7300 { "tx_xon_frames" },
7301 { "tx_xoff_frames" },
7302 { "rx_mac_ctrl_frames" },
7303 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007304 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007305 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007306 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007307};
7308
Michael Chan790dab22009-08-21 16:20:47 +00007309#define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
7310 sizeof(bnx2_stats_str_arr[0]))
7311
Michael Chanb6016b72005-05-26 13:03:09 -07007312#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7313
Arjan van de Venf71e1302006-03-03 21:33:57 -05007314static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007315 STATS_OFFSET32(stat_IfHCInOctets_hi),
7316 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7317 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7318 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7319 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7320 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7321 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7322 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7323 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7324 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7325 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007326 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7327 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7328 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7329 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7330 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7331 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7332 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7333 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7334 STATS_OFFSET32(stat_EtherStatsCollisions),
7335 STATS_OFFSET32(stat_EtherStatsFragments),
7336 STATS_OFFSET32(stat_EtherStatsJabbers),
7337 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7338 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7339 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7340 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7341 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7342 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7343 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7344 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7345 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7346 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7347 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7348 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7349 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7350 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7351 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7352 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7353 STATS_OFFSET32(stat_XonPauseFramesReceived),
7354 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7355 STATS_OFFSET32(stat_OutXonSent),
7356 STATS_OFFSET32(stat_OutXoffSent),
7357 STATS_OFFSET32(stat_MacControlFramesReceived),
7358 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007359 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007360 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007361 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007362};
7363
7364/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7365 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007366 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007367static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007368 8,0,8,8,8,8,8,8,8,8,
7369 4,0,4,4,4,4,4,4,4,4,
7370 4,4,4,4,4,4,4,4,4,4,
7371 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007372 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007373};
7374
Michael Chan5b0c76a2005-11-04 08:45:49 -08007375static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7376 8,0,8,8,8,8,8,8,8,8,
7377 4,4,4,4,4,4,4,4,4,4,
7378 4,4,4,4,4,4,4,4,4,4,
7379 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007380 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007381};
7382
Michael Chanb6016b72005-05-26 13:03:09 -07007383#define BNX2_NUM_TESTS 6
7384
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007385static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007386 char string[ETH_GSTRING_LEN];
7387} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7388 { "register_test (offline)" },
7389 { "memory_test (offline)" },
7390 { "loopback_test (offline)" },
7391 { "nvram_test (online)" },
7392 { "interrupt_test (online)" },
7393 { "link_test (online)" },
7394};
7395
7396static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007397bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007398{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007399 switch (sset) {
7400 case ETH_SS_TEST:
7401 return BNX2_NUM_TESTS;
7402 case ETH_SS_STATS:
7403 return BNX2_NUM_STATS;
7404 default:
7405 return -EOPNOTSUPP;
7406 }
Michael Chanb6016b72005-05-26 13:03:09 -07007407}
7408
7409static void
7410bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7411{
Michael Chan972ec0d2006-01-23 16:12:43 -08007412 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007413
Michael Chan9f52b562008-10-09 12:21:46 -07007414 bnx2_set_power_state(bp, PCI_D0);
7415
Michael Chanb6016b72005-05-26 13:03:09 -07007416 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7417 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007418 int i;
7419
Michael Chan212f9932010-04-27 11:28:10 +00007420 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007421 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7422 bnx2_free_skbs(bp);
7423
7424 if (bnx2_test_registers(bp) != 0) {
7425 buf[0] = 1;
7426 etest->flags |= ETH_TEST_FL_FAILED;
7427 }
7428 if (bnx2_test_memory(bp) != 0) {
7429 buf[1] = 1;
7430 etest->flags |= ETH_TEST_FL_FAILED;
7431 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007432 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007433 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007434
Michael Chan9f52b562008-10-09 12:21:46 -07007435 if (!netif_running(bp->dev))
7436 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007437 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007438 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007439 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007440 }
7441
7442 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007443 for (i = 0; i < 7; i++) {
7444 if (bp->link_up)
7445 break;
7446 msleep_interruptible(1000);
7447 }
Michael Chanb6016b72005-05-26 13:03:09 -07007448 }
7449
7450 if (bnx2_test_nvram(bp) != 0) {
7451 buf[3] = 1;
7452 etest->flags |= ETH_TEST_FL_FAILED;
7453 }
7454 if (bnx2_test_intr(bp) != 0) {
7455 buf[4] = 1;
7456 etest->flags |= ETH_TEST_FL_FAILED;
7457 }
7458
7459 if (bnx2_test_link(bp) != 0) {
7460 buf[5] = 1;
7461 etest->flags |= ETH_TEST_FL_FAILED;
7462
7463 }
Michael Chan9f52b562008-10-09 12:21:46 -07007464 if (!netif_running(bp->dev))
7465 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007466}
7467
7468static void
7469bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7470{
7471 switch (stringset) {
7472 case ETH_SS_STATS:
7473 memcpy(buf, bnx2_stats_str_arr,
7474 sizeof(bnx2_stats_str_arr));
7475 break;
7476 case ETH_SS_TEST:
7477 memcpy(buf, bnx2_tests_str_arr,
7478 sizeof(bnx2_tests_str_arr));
7479 break;
7480 }
7481}
7482
Michael Chanb6016b72005-05-26 13:03:09 -07007483static void
7484bnx2_get_ethtool_stats(struct net_device *dev,
7485 struct ethtool_stats *stats, u64 *buf)
7486{
Michael Chan972ec0d2006-01-23 16:12:43 -08007487 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007488 int i;
7489 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007490 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007491 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007492
7493 if (hw_stats == NULL) {
7494 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7495 return;
7496 }
7497
Michael Chan5b0c76a2005-11-04 08:45:49 -08007498 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7499 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7500 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7501 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007502 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007503 else
7504 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007505
7506 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007507 unsigned long offset;
7508
Michael Chanb6016b72005-05-26 13:03:09 -07007509 if (stats_len_arr[i] == 0) {
7510 /* skip this counter */
7511 buf[i] = 0;
7512 continue;
7513 }
Michael Chan354fcd72010-01-17 07:30:44 +00007514
7515 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007516 if (stats_len_arr[i] == 4) {
7517 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007518 buf[i] = (u64) *(hw_stats + offset) +
7519 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007520 continue;
7521 }
7522 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007523 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7524 *(hw_stats + offset + 1) +
7525 (((u64) *(temp_stats + offset)) << 32) +
7526 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007527 }
7528}
7529
7530static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007531bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007532{
Michael Chan972ec0d2006-01-23 16:12:43 -08007533 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007534
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007535 switch (state) {
7536 case ETHTOOL_ID_ACTIVE:
7537 bnx2_set_power_state(bp, PCI_D0);
Michael Chan9f52b562008-10-09 12:21:46 -07007538
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007539 bp->leds_save = REG_RD(bp, BNX2_MISC_CFG);
7540 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007541 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007542
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007543 case ETHTOOL_ID_ON:
7544 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7545 BNX2_EMAC_LED_1000MB_OVERRIDE |
7546 BNX2_EMAC_LED_100MB_OVERRIDE |
7547 BNX2_EMAC_LED_10MB_OVERRIDE |
7548 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7549 BNX2_EMAC_LED_TRAFFIC);
7550 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007551
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007552 case ETHTOOL_ID_OFF:
7553 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7554 break;
7555
7556 case ETHTOOL_ID_INACTIVE:
7557 REG_WR(bp, BNX2_EMAC_LED, 0);
7558 REG_WR(bp, BNX2_MISC_CFG, bp->leds_save);
7559
7560 if (!netif_running(dev))
7561 bnx2_set_power_state(bp, PCI_D3hot);
7562 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007563 }
Michael Chan9f52b562008-10-09 12:21:46 -07007564
Michael Chanb6016b72005-05-26 13:03:09 -07007565 return 0;
7566}
7567
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007568static netdev_features_t
7569bnx2_fix_features(struct net_device *dev, netdev_features_t features)
Michael Chan4666f872007-05-03 13:22:28 -07007570{
7571 struct bnx2 *bp = netdev_priv(dev);
7572
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007573 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
7574 features |= NETIF_F_HW_VLAN_RX;
7575
7576 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007577}
7578
Michael Chanfdc85412010-07-03 20:42:16 +00007579static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007580bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007581{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007582 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007583
Michael Chan7c810472011-01-24 12:59:02 +00007584 /* TSO with VLAN tag won't work with current firmware */
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007585 if (features & NETIF_F_HW_VLAN_TX)
7586 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7587 else
7588 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007589
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007590 if ((!!(features & NETIF_F_HW_VLAN_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007591 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7592 netif_running(dev)) {
7593 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007594 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007595 bnx2_set_rx_mode(dev);
7596 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7597 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007598 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007599 }
7600
7601 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007602}
7603
Jeff Garzik7282d492006-09-13 14:30:00 -04007604static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007605 .get_settings = bnx2_get_settings,
7606 .set_settings = bnx2_set_settings,
7607 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007608 .get_regs_len = bnx2_get_regs_len,
7609 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007610 .get_wol = bnx2_get_wol,
7611 .set_wol = bnx2_set_wol,
7612 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007613 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007614 .get_eeprom_len = bnx2_get_eeprom_len,
7615 .get_eeprom = bnx2_get_eeprom,
7616 .set_eeprom = bnx2_set_eeprom,
7617 .get_coalesce = bnx2_get_coalesce,
7618 .set_coalesce = bnx2_set_coalesce,
7619 .get_ringparam = bnx2_get_ringparam,
7620 .set_ringparam = bnx2_set_ringparam,
7621 .get_pauseparam = bnx2_get_pauseparam,
7622 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007623 .self_test = bnx2_self_test,
7624 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007625 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007626 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007627 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007628};
7629
7630/* Called with rtnl_lock */
7631static int
7632bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7633{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007634 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007635 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007636 int err;
7637
7638 switch(cmd) {
7639 case SIOCGMIIPHY:
7640 data->phy_id = bp->phy_addr;
7641
7642 /* fallthru */
7643 case SIOCGMIIREG: {
7644 u32 mii_regval;
7645
Michael Chan583c28e2008-01-21 19:51:35 -08007646 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007647 return -EOPNOTSUPP;
7648
Michael Chandad3e452007-05-03 13:18:03 -07007649 if (!netif_running(dev))
7650 return -EAGAIN;
7651
Michael Chanc770a652005-08-25 15:38:39 -07007652 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007653 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007654 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007655
7656 data->val_out = mii_regval;
7657
7658 return err;
7659 }
7660
7661 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007662 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007663 return -EOPNOTSUPP;
7664
Michael Chandad3e452007-05-03 13:18:03 -07007665 if (!netif_running(dev))
7666 return -EAGAIN;
7667
Michael Chanc770a652005-08-25 15:38:39 -07007668 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007669 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007670 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007671
7672 return err;
7673
7674 default:
7675 /* do nothing */
7676 break;
7677 }
7678 return -EOPNOTSUPP;
7679}
7680
7681/* Called with rtnl_lock */
7682static int
7683bnx2_change_mac_addr(struct net_device *dev, void *p)
7684{
7685 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007686 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007687
Michael Chan73eef4c2005-08-25 15:39:15 -07007688 if (!is_valid_ether_addr(addr->sa_data))
7689 return -EINVAL;
7690
Michael Chanb6016b72005-05-26 13:03:09 -07007691 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7692 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007693 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007694
7695 return 0;
7696}
7697
7698/* Called with rtnl_lock */
7699static int
7700bnx2_change_mtu(struct net_device *dev, int new_mtu)
7701{
Michael Chan972ec0d2006-01-23 16:12:43 -08007702 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007703
7704 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7705 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7706 return -EINVAL;
7707
7708 dev->mtu = new_mtu;
Eric Dumazet807540b2010-09-23 05:40:09 +00007709 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07007710}
7711
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007712#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007713static void
7714poll_bnx2(struct net_device *dev)
7715{
Michael Chan972ec0d2006-01-23 16:12:43 -08007716 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007717 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007718
Neil Hormanb2af2c12008-11-12 16:23:44 -08007719 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007720 struct bnx2_irq *irq = &bp->irq_tbl[i];
7721
7722 disable_irq(irq->vector);
7723 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7724 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007725 }
Michael Chanb6016b72005-05-26 13:03:09 -07007726}
7727#endif
7728
Michael Chan253c8b752007-01-08 19:56:01 -08007729static void __devinit
7730bnx2_get_5709_media(struct bnx2 *bp)
7731{
7732 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7733 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7734 u32 strap;
7735
7736 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7737 return;
7738 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007739 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007740 return;
7741 }
7742
7743 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7744 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7745 else
7746 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7747
7748 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7749 switch (strap) {
7750 case 0x4:
7751 case 0x5:
7752 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007753 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007754 return;
7755 }
7756 } else {
7757 switch (strap) {
7758 case 0x1:
7759 case 0x2:
7760 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007761 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007762 return;
7763 }
7764 }
7765}
7766
Michael Chan883e5152007-05-03 13:25:11 -07007767static void __devinit
7768bnx2_get_pci_speed(struct bnx2 *bp)
7769{
7770 u32 reg;
7771
7772 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7773 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7774 u32 clkreg;
7775
David S. Millerf86e82f2008-01-21 17:15:40 -08007776 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007777
7778 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7779
7780 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7781 switch (clkreg) {
7782 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7783 bp->bus_speed_mhz = 133;
7784 break;
7785
7786 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7787 bp->bus_speed_mhz = 100;
7788 break;
7789
7790 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7791 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7792 bp->bus_speed_mhz = 66;
7793 break;
7794
7795 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7796 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7797 bp->bus_speed_mhz = 50;
7798 break;
7799
7800 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7801 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7802 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7803 bp->bus_speed_mhz = 33;
7804 break;
7805 }
7806 }
7807 else {
7808 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7809 bp->bus_speed_mhz = 66;
7810 else
7811 bp->bus_speed_mhz = 33;
7812 }
7813
7814 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007815 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007816
7817}
7818
Michael Chan76d99062009-12-03 09:46:34 +00007819static void __devinit
7820bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7821{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007822 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007823 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007824 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007825
Michael Chan012093f2009-12-03 15:58:00 -08007826#define BNX2_VPD_NVRAM_OFFSET 0x300
7827#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007828#define BNX2_MAX_VER_SLEN 30
7829
7830 data = kmalloc(256, GFP_KERNEL);
7831 if (!data)
7832 return;
7833
Michael Chan012093f2009-12-03 15:58:00 -08007834 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7835 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007836 if (rc)
7837 goto vpd_done;
7838
Michael Chan012093f2009-12-03 15:58:00 -08007839 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7840 data[i] = data[i + BNX2_VPD_LEN + 3];
7841 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7842 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7843 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007844 }
7845
Matt Carlsondf25bc32010-02-26 14:04:44 +00007846 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7847 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007848 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007849
7850 rosize = pci_vpd_lrdt_size(&data[i]);
7851 i += PCI_VPD_LRDT_TAG_SIZE;
7852 block_end = i + rosize;
7853
7854 if (block_end > BNX2_VPD_LEN)
7855 goto vpd_done;
7856
7857 j = pci_vpd_find_info_keyword(data, i, rosize,
7858 PCI_VPD_RO_KEYWORD_MFR_ID);
7859 if (j < 0)
7860 goto vpd_done;
7861
7862 len = pci_vpd_info_field_size(&data[j]);
7863
7864 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7865 if (j + len > block_end || len != 4 ||
7866 memcmp(&data[j], "1028", 4))
7867 goto vpd_done;
7868
7869 j = pci_vpd_find_info_keyword(data, i, rosize,
7870 PCI_VPD_RO_KEYWORD_VENDOR0);
7871 if (j < 0)
7872 goto vpd_done;
7873
7874 len = pci_vpd_info_field_size(&data[j]);
7875
7876 j += PCI_VPD_INFO_FLD_HDR_SIZE;
7877 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
7878 goto vpd_done;
7879
7880 memcpy(bp->fw_version, &data[j], len);
7881 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00007882
7883vpd_done:
7884 kfree(data);
7885}
7886
Michael Chanb6016b72005-05-26 13:03:09 -07007887static int __devinit
7888bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7889{
7890 struct bnx2 *bp;
7891 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007892 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007893 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007894 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00007895 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07007896
Michael Chanb6016b72005-05-26 13:03:09 -07007897 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007898 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007899
7900 bp->flags = 0;
7901 bp->phy_flags = 0;
7902
Michael Chan354fcd72010-01-17 07:30:44 +00007903 bp->temp_stats_blk =
7904 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
7905
7906 if (bp->temp_stats_blk == NULL) {
7907 rc = -ENOMEM;
7908 goto err_out;
7909 }
7910
Michael Chanb6016b72005-05-26 13:03:09 -07007911 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7912 rc = pci_enable_device(pdev);
7913 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007914 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007915 goto err_out;
7916 }
7917
7918 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007919 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007920 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007921 rc = -ENODEV;
7922 goto err_out_disable;
7923 }
7924
7925 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7926 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007927 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007928 goto err_out_disable;
7929 }
7930
7931 pci_set_master(pdev);
7932
7933 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7934 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007935 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007936 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007937 rc = -EIO;
7938 goto err_out_release;
7939 }
7940
Michael Chanb6016b72005-05-26 13:03:09 -07007941 bp->dev = dev;
7942 bp->pdev = pdev;
7943
7944 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007945 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00007946#ifdef BCM_CNIC
7947 mutex_init(&bp->cnic_lock);
7948#endif
David Howellsc4028952006-11-22 14:57:56 +00007949 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007950
7951 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Michael Chan4edd4732009-06-08 18:14:42 -07007952 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007953 dev->mem_end = dev->mem_start + mem_len;
7954 dev->irq = pdev->irq;
7955
7956 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7957
7958 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00007959 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007960 rc = -ENOMEM;
7961 goto err_out_release;
7962 }
7963
Michael Chanbe7ff1a2010-11-24 13:48:55 +00007964 bnx2_set_power_state(bp, PCI_D0);
7965
Michael Chanb6016b72005-05-26 13:03:09 -07007966 /* Configure byte swap and enable write to the reg_window registers.
7967 * Rely on CPU to do target byte swapping on big endian systems
7968 * The chip's target access swapping will not swap all accesses
7969 */
Michael Chanbe7ff1a2010-11-24 13:48:55 +00007970 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG,
7971 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7972 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07007973
7974 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7975
Michael Chan883e5152007-05-03 13:25:11 -07007976 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00007977 if (!pci_is_pcie(pdev)) {
7978 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07007979 rc = -EIO;
7980 goto err_out_unmap;
7981 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007982 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007983 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007984 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07007985
7986 /* AER (Advanced Error Reporting) hooks */
7987 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00007988 if (!err)
7989 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07007990
Michael Chan883e5152007-05-03 13:25:11 -07007991 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007992 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7993 if (bp->pcix_cap == 0) {
7994 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00007995 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08007996 rc = -EIO;
7997 goto err_out_unmap;
7998 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00007999 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008000 }
8001
Michael Chanb4b36042007-12-20 19:59:30 -08008002 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
8003 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08008004 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008005 }
8006
Michael Chan8e6a72c2007-05-03 13:24:48 -07008007 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
8008 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08008009 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008010 }
8011
Michael Chan40453c82007-05-03 13:19:18 -07008012 /* 5708 cannot support DMA addresses > 40-bit. */
8013 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008014 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008015 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008016 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008017
8018 /* Configure DMA attributes. */
8019 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8020 dev->features |= NETIF_F_HIGHDMA;
8021 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8022 if (rc) {
8023 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008024 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008025 goto err_out_unmap;
8026 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008027 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008028 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008029 goto err_out_unmap;
8030 }
8031
David S. Millerf86e82f2008-01-21 17:15:40 -08008032 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008033 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008034
8035 /* 5706A0 may falsely detect SERR and PERR. */
8036 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8037 reg = REG_RD(bp, PCI_COMMAND);
8038 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
8039 REG_WR(bp, PCI_COMMAND, reg);
8040 }
8041 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008042 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008043
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008044 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008045 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008046 goto err_out_unmap;
8047 }
8048
8049 bnx2_init_nvram(bp);
8050
Michael Chan2726d6e2008-01-29 21:35:05 -08008051 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008052
8053 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008054 BNX2_SHM_HDR_SIGNATURE_SIG) {
8055 u32 off = PCI_FUNC(pdev->devfn) << 2;
8056
Michael Chan2726d6e2008-01-29 21:35:05 -08008057 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008058 } else
Michael Chane3648b32005-11-04 08:51:21 -08008059 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8060
Michael Chanb6016b72005-05-26 13:03:09 -07008061 /* Get the permanent MAC address. First we need to make sure the
8062 * firmware is actually running.
8063 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008064 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008065
8066 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8067 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008068 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008069 rc = -ENODEV;
8070 goto err_out_unmap;
8071 }
8072
Michael Chan76d99062009-12-03 09:46:34 +00008073 bnx2_read_vpd_fw_ver(bp);
8074
8075 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008076 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008077 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008078 u8 num, k, skip0;
8079
Michael Chan76d99062009-12-03 09:46:34 +00008080 if (i == 0) {
8081 bp->fw_version[j++] = 'b';
8082 bp->fw_version[j++] = 'c';
8083 bp->fw_version[j++] = ' ';
8084 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008085 num = (u8) (reg >> (24 - (i * 8)));
8086 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8087 if (num >= k || !skip0 || k == 1) {
8088 bp->fw_version[j++] = (num / k) + '0';
8089 skip0 = 0;
8090 }
8091 }
8092 if (i != 2)
8093 bp->fw_version[j++] = '.';
8094 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008095 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008096 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8097 bp->wol = 1;
8098
8099 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008100 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008101
8102 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008103 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008104 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8105 break;
8106 msleep(10);
8107 }
8108 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008109 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008110 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8111 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8112 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008113 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008114
Michael Chan76d99062009-12-03 09:46:34 +00008115 if (j < 32)
8116 bp->fw_version[j++] = ' ';
8117 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008118 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008119 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008120 memcpy(&bp->fw_version[j], &reg, 4);
8121 j += 4;
8122 }
8123 }
Michael Chanb6016b72005-05-26 13:03:09 -07008124
Michael Chan2726d6e2008-01-29 21:35:05 -08008125 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008126 bp->mac_addr[0] = (u8) (reg >> 8);
8127 bp->mac_addr[1] = (u8) reg;
8128
Michael Chan2726d6e2008-01-29 21:35:05 -08008129 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008130 bp->mac_addr[2] = (u8) (reg >> 24);
8131 bp->mac_addr[3] = (u8) (reg >> 16);
8132 bp->mac_addr[4] = (u8) (reg >> 8);
8133 bp->mac_addr[5] = (u8) reg;
8134
8135 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008136 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008137
Michael Chancf7474a2009-08-21 16:20:48 +00008138 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008139 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008140 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008141 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008142
Michael Chancf7474a2009-08-21 16:20:48 +00008143 bp->rx_quick_cons_trip_int = 2;
8144 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008145 bp->rx_ticks_int = 18;
8146 bp->rx_ticks = 18;
8147
Michael Chan7ea69202007-07-16 18:27:10 -07008148 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008149
Benjamin Liac392ab2008-09-18 16:40:49 -07008150 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008151
Michael Chan5b0c76a2005-11-04 08:45:49 -08008152 bp->phy_addr = 1;
8153
Michael Chanb6016b72005-05-26 13:03:09 -07008154 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b752007-01-08 19:56:01 -08008155 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8156 bnx2_get_5709_media(bp);
8157 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008158 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008159
Michael Chan0d8a6572007-07-07 22:49:43 -07008160 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008161 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008162 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008163 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008164 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008165 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008166 bp->wol = 0;
8167 }
Michael Chan38ea3682008-02-23 19:48:57 -08008168 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8169 /* Don't do parallel detect on this board because of
8170 * some board problems. The link will not go down
8171 * if we do parallel detect.
8172 */
8173 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8174 pdev->subsystem_device == 0x310c)
8175 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8176 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008177 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008178 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008179 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008180 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008181 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8182 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008183 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008184 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8185 (CHIP_REV(bp) == CHIP_REV_Ax ||
8186 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008187 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008188
Michael Chan7c62e832008-07-14 22:39:03 -07008189 bnx2_init_fw_cap(bp);
8190
Michael Chan16088272006-06-12 22:16:43 -07008191 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8192 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008193 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8194 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008195 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008196 bp->wol = 0;
8197 }
Michael Chandda1e392006-01-23 16:08:14 -08008198
Michael Chanb6016b72005-05-26 13:03:09 -07008199 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8200 bp->tx_quick_cons_trip_int =
8201 bp->tx_quick_cons_trip;
8202 bp->tx_ticks_int = bp->tx_ticks;
8203 bp->rx_quick_cons_trip_int =
8204 bp->rx_quick_cons_trip;
8205 bp->rx_ticks_int = bp->rx_ticks;
8206 bp->comp_prod_trip_int = bp->comp_prod_trip;
8207 bp->com_ticks_int = bp->com_ticks;
8208 bp->cmd_ticks_int = bp->cmd_ticks;
8209 }
8210
Michael Chanf9317a42006-09-29 17:06:23 -07008211 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8212 *
8213 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8214 * with byte enables disabled on the unused 32-bit word. This is legal
8215 * but causes problems on the AMD 8132 which will eventually stop
8216 * responding after a while.
8217 *
8218 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008219 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008220 */
8221 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8222 struct pci_dev *amd_8132 = NULL;
8223
8224 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8225 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8226 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008227
Auke Kok44c10132007-06-08 15:46:36 -07008228 if (amd_8132->revision >= 0x10 &&
8229 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008230 disable_msi = 1;
8231 pci_dev_put(amd_8132);
8232 break;
8233 }
8234 }
8235 }
8236
Michael Chandeaf3912007-07-07 22:48:00 -07008237 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008238 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8239
Michael Chancd339a02005-08-25 15:35:24 -07008240 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008241 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008242 bp->timer.data = (unsigned long) bp;
8243 bp->timer.function = bnx2_timer;
8244
Michael Chan7625eb22011-06-08 19:29:36 +00008245#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008246 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8247 bp->cnic_eth_dev.max_iscsi_conn =
8248 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8249 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan7625eb22011-06-08 19:29:36 +00008250#endif
Michael Chanc239f272010-10-11 16:12:28 -07008251 pci_save_state(pdev);
8252
Michael Chanb6016b72005-05-26 13:03:09 -07008253 return 0;
8254
8255err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008256 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008257 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008258 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8259 }
Michael Chanc239f272010-10-11 16:12:28 -07008260
Michael Chanb6016b72005-05-26 13:03:09 -07008261 if (bp->regview) {
8262 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07008263 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008264 }
8265
8266err_out_release:
8267 pci_release_regions(pdev);
8268
8269err_out_disable:
8270 pci_disable_device(pdev);
8271 pci_set_drvdata(pdev, NULL);
8272
8273err_out:
8274 return rc;
8275}
8276
Michael Chan883e5152007-05-03 13:25:11 -07008277static char * __devinit
8278bnx2_bus_string(struct bnx2 *bp, char *str)
8279{
8280 char *s = str;
8281
David S. Millerf86e82f2008-01-21 17:15:40 -08008282 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008283 s += sprintf(s, "PCI Express");
8284 } else {
8285 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008286 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008287 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008288 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008289 s += sprintf(s, " 32-bit");
8290 else
8291 s += sprintf(s, " 64-bit");
8292 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8293 }
8294 return str;
8295}
8296
Michael Chanf048fa92010-06-01 15:05:36 +00008297static void
8298bnx2_del_napi(struct bnx2 *bp)
8299{
8300 int i;
8301
8302 for (i = 0; i < bp->irq_nvecs; i++)
8303 netif_napi_del(&bp->bnx2_napi[i].napi);
8304}
8305
8306static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008307bnx2_init_napi(struct bnx2 *bp)
8308{
Michael Chanb4b36042007-12-20 19:59:30 -08008309 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008310
Benjamin Li4327ba42010-03-23 13:13:11 +00008311 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008312 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8313 int (*poll)(struct napi_struct *, int);
8314
8315 if (i == 0)
8316 poll = bnx2_poll;
8317 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008318 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008319
8320 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008321 bnapi->bp = bp;
8322 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008323}
8324
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008325static const struct net_device_ops bnx2_netdev_ops = {
8326 .ndo_open = bnx2_open,
8327 .ndo_start_xmit = bnx2_start_xmit,
8328 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008329 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008330 .ndo_set_rx_mode = bnx2_set_rx_mode,
8331 .ndo_do_ioctl = bnx2_ioctl,
8332 .ndo_validate_addr = eth_validate_addr,
8333 .ndo_set_mac_address = bnx2_change_mac_addr,
8334 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008335 .ndo_fix_features = bnx2_fix_features,
8336 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008337 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008338#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008339 .ndo_poll_controller = poll_bnx2,
8340#endif
8341};
8342
Michael Chan35efa7c2007-12-20 19:56:37 -08008343static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008344bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8345{
8346 static int version_printed = 0;
8347 struct net_device *dev = NULL;
8348 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008349 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008350 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008351
8352 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008353 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008354
8355 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008356 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008357
8358 if (!dev)
8359 return -ENOMEM;
8360
8361 rc = bnx2_init_board(pdev, dev);
8362 if (rc < 0) {
8363 free_netdev(dev);
8364 return rc;
8365 }
8366
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008367 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008368 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008369 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008370
Michael Chan972ec0d2006-01-23 16:12:43 -08008371 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008372
Michael Chan1b2f9222007-05-03 13:20:19 -07008373 pci_set_drvdata(pdev, dev);
8374
8375 memcpy(dev->dev_addr, bp->mac_addr, 6);
8376 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008377
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008378 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8379 NETIF_F_TSO | NETIF_F_TSO_ECN |
8380 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8381
8382 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8383 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8384
8385 dev->vlan_features = dev->hw_features;
8386 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8387 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008388 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008389
Michael Chanb6016b72005-05-26 13:03:09 -07008390 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008391 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008392 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008393 }
8394
Joe Perches3a9c6a42010-02-17 15:01:51 +00008395 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
8396 board_info[ent->driver_data].name,
8397 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8398 ((CHIP_ID(bp) & 0x0ff0) >> 4),
8399 bnx2_bus_string(bp, str),
8400 dev->base_addr,
8401 bp->pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008402
Michael Chanb6016b72005-05-26 13:03:09 -07008403 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008404
8405error:
Michael Chan57579f72009-04-04 16:51:14 -07008406 if (bp->regview)
8407 iounmap(bp->regview);
8408 pci_release_regions(pdev);
8409 pci_disable_device(pdev);
8410 pci_set_drvdata(pdev, NULL);
8411 free_netdev(dev);
8412 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008413}
8414
8415static void __devexit
8416bnx2_remove_one(struct pci_dev *pdev)
8417{
8418 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008419 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008420
8421 unregister_netdev(dev);
8422
Neil Horman8333a462011-04-26 10:30:11 +00008423 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008424 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008425
Michael Chanb6016b72005-05-26 13:03:09 -07008426 if (bp->regview)
8427 iounmap(bp->regview);
8428
Michael Chan354fcd72010-01-17 07:30:44 +00008429 kfree(bp->temp_stats_blk);
8430
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008431 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008432 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008433 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8434 }
John Feeneycd709aa2010-08-22 17:45:53 +00008435
françois romieu7880b722011-09-30 00:36:52 +00008436 bnx2_release_firmware(bp);
8437
Michael Chanc239f272010-10-11 16:12:28 -07008438 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008439
Michael Chanb6016b72005-05-26 13:03:09 -07008440 pci_release_regions(pdev);
8441 pci_disable_device(pdev);
8442 pci_set_drvdata(pdev, NULL);
8443}
8444
8445static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008446bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008447{
8448 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008449 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008450
Michael Chan6caebb02007-08-03 20:57:25 -07008451 /* PCI register 4 needs to be saved whether netif_running() or not.
8452 * MSI address and data need to be saved if using MSI and
8453 * netif_running().
8454 */
8455 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008456 if (!netif_running(dev))
8457 return 0;
8458
Tejun Heo23f333a2010-12-12 16:45:14 +01008459 cancel_work_sync(&bp->reset_task);
Michael Chan212f9932010-04-27 11:28:10 +00008460 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008461 netif_device_detach(dev);
8462 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008463 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008464 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008465 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008466 return 0;
8467}
8468
8469static int
8470bnx2_resume(struct pci_dev *pdev)
8471{
8472 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008473 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008474
Michael Chan6caebb02007-08-03 20:57:25 -07008475 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008476 if (!netif_running(dev))
8477 return 0;
8478
Pavel Machek829ca9a2005-09-03 15:56:56 -07008479 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008480 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008481 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008482 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008483 return 0;
8484}
8485
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008486/**
8487 * bnx2_io_error_detected - called when PCI error is detected
8488 * @pdev: Pointer to PCI device
8489 * @state: The current pci connection state
8490 *
8491 * This function is called after a PCI bus error affecting
8492 * this device has been detected.
8493 */
8494static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8495 pci_channel_state_t state)
8496{
8497 struct net_device *dev = pci_get_drvdata(pdev);
8498 struct bnx2 *bp = netdev_priv(dev);
8499
8500 rtnl_lock();
8501 netif_device_detach(dev);
8502
Dean Nelson2ec3de22009-07-31 09:13:18 +00008503 if (state == pci_channel_io_perm_failure) {
8504 rtnl_unlock();
8505 return PCI_ERS_RESULT_DISCONNECT;
8506 }
8507
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008508 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008509 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008510 del_timer_sync(&bp->timer);
8511 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8512 }
8513
8514 pci_disable_device(pdev);
8515 rtnl_unlock();
8516
8517 /* Request a slot slot reset. */
8518 return PCI_ERS_RESULT_NEED_RESET;
8519}
8520
8521/**
8522 * bnx2_io_slot_reset - called after the pci bus has been reset.
8523 * @pdev: Pointer to PCI device
8524 *
8525 * Restart the card from scratch, as if from a cold-boot.
8526 */
8527static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8528{
8529 struct net_device *dev = pci_get_drvdata(pdev);
8530 struct bnx2 *bp = netdev_priv(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008531 pci_ers_result_t result;
8532 int err;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008533
8534 rtnl_lock();
8535 if (pci_enable_device(pdev)) {
8536 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008537 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008538 result = PCI_ERS_RESULT_DISCONNECT;
8539 } else {
8540 pci_set_master(pdev);
8541 pci_restore_state(pdev);
8542 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008543
John Feeneycd709aa2010-08-22 17:45:53 +00008544 if (netif_running(dev)) {
8545 bnx2_set_power_state(bp, PCI_D0);
8546 bnx2_init_nic(bp, 1);
8547 }
8548 result = PCI_ERS_RESULT_RECOVERED;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008549 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008550 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008551
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008552 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008553 return result;
8554
John Feeneycd709aa2010-08-22 17:45:53 +00008555 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8556 if (err) {
8557 dev_err(&pdev->dev,
8558 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8559 err); /* non-fatal, continue */
8560 }
8561
8562 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008563}
8564
8565/**
8566 * bnx2_io_resume - called when traffic can start flowing again.
8567 * @pdev: Pointer to PCI device
8568 *
8569 * This callback is called when the error recovery driver tells us that
8570 * its OK to resume normal operation.
8571 */
8572static void bnx2_io_resume(struct pci_dev *pdev)
8573{
8574 struct net_device *dev = pci_get_drvdata(pdev);
8575 struct bnx2 *bp = netdev_priv(dev);
8576
8577 rtnl_lock();
8578 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008579 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008580
8581 netif_device_attach(dev);
8582 rtnl_unlock();
8583}
8584
8585static struct pci_error_handlers bnx2_err_handler = {
8586 .error_detected = bnx2_io_error_detected,
8587 .slot_reset = bnx2_io_slot_reset,
8588 .resume = bnx2_io_resume,
8589};
8590
Michael Chanb6016b72005-05-26 13:03:09 -07008591static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008592 .name = DRV_MODULE_NAME,
8593 .id_table = bnx2_pci_tbl,
8594 .probe = bnx2_init_one,
8595 .remove = __devexit_p(bnx2_remove_one),
8596 .suspend = bnx2_suspend,
8597 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008598 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008599};
8600
8601static int __init bnx2_init(void)
8602{
Jeff Garzik29917622006-08-19 17:48:59 -04008603 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008604}
8605
8606static void __exit bnx2_cleanup(void)
8607{
8608 pci_unregister_driver(&bnx2_pci_driver);
8609}
8610
8611module_init(bnx2_init);
8612module_exit(bnx2_cleanup);
8613
8614
8615