blob: 8855972303ecaac8b3862c86de7a208700f3bf9e [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Russell King97ac0e42016-10-19 11:28:27 +010018#include <drm/drm_of.h>
19
Rob Clarkc8afe682013-06-26 12:44:06 -040020#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040021#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040022#include "msm_fence.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040023#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050024#include "msm_kms.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040025
Rob Clarka8d854c2016-06-01 14:02:02 -040026
27/*
28 * MSM driver version:
29 * - 1.0.0 - initial interface
30 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040031 * - 1.2.0 - adds explicit fence support for submit ioctl
Rob Clarka8d854c2016-06-01 14:02:02 -040032 */
33#define MSM_VERSION_MAJOR 1
Rob Clark7a3bcc02016-09-16 18:37:44 -040034#define MSM_VERSION_MINOR 2
Rob Clarka8d854c2016-06-01 14:02:02 -040035#define MSM_VERSION_PATCHLEVEL 0
36
Rob Clarkc8afe682013-06-26 12:44:06 -040037static void msm_fb_output_poll_changed(struct drm_device *dev)
38{
39 struct msm_drm_private *priv = dev->dev_private;
40 if (priv->fbdev)
41 drm_fb_helper_hotplug_event(priv->fbdev);
42}
43
44static const struct drm_mode_config_funcs mode_config_funcs = {
45 .fb_create = msm_framebuffer_create,
46 .output_poll_changed = msm_fb_output_poll_changed,
Daniel Vetterb4274fb2014-11-26 17:02:18 +010047 .atomic_check = msm_atomic_check,
Rob Clarkcf3a7e42014-11-08 13:21:06 -050048 .atomic_commit = msm_atomic_commit,
Rob Clarkc8afe682013-06-26 12:44:06 -040049};
50
Rob Clark871d8122013-11-16 12:56:06 -050051int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu)
Rob Clarkc8afe682013-06-26 12:44:06 -040052{
53 struct msm_drm_private *priv = dev->dev_private;
Rob Clark871d8122013-11-16 12:56:06 -050054 int idx = priv->num_mmus++;
Rob Clarkc8afe682013-06-26 12:44:06 -040055
Rob Clark871d8122013-11-16 12:56:06 -050056 if (WARN_ON(idx >= ARRAY_SIZE(priv->mmus)))
Rob Clarkc8afe682013-06-26 12:44:06 -040057 return -EINVAL;
58
Rob Clark871d8122013-11-16 12:56:06 -050059 priv->mmus[idx] = mmu;
Rob Clarkc8afe682013-06-26 12:44:06 -040060
61 return idx;
62}
63
Rob Clarkc8afe682013-06-26 12:44:06 -040064#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
65static bool reglog = false;
66MODULE_PARM_DESC(reglog, "Enable register read/write logging");
67module_param(reglog, bool, 0600);
68#else
69#define reglog 0
70#endif
71
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053072#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050073static bool fbdev = true;
74MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
75module_param(fbdev, bool, 0600);
76#endif
77
Rob Clark3a10ba82014-09-08 14:24:57 -040078static char *vram = "16m";
Rob Clark4313c742016-02-03 14:02:04 -050079MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050080module_param(vram, charp, 0);
81
Rob Clark060530f2014-03-03 14:19:12 -050082/*
83 * Util/helpers:
84 */
85
Rob Clarkc8afe682013-06-26 12:44:06 -040086void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
87 const char *dbgname)
88{
89 struct resource *res;
90 unsigned long size;
91 void __iomem *ptr;
92
93 if (name)
94 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
95 else
96 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
97
98 if (!res) {
99 dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
100 return ERR_PTR(-EINVAL);
101 }
102
103 size = resource_size(res);
104
105 ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
106 if (!ptr) {
107 dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
108 return ERR_PTR(-ENOMEM);
109 }
110
111 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200112 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400113
114 return ptr;
115}
116
117void msm_writel(u32 data, void __iomem *addr)
118{
119 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200120 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400121 writel(data, addr);
122}
123
124u32 msm_readl(const void __iomem *addr)
125{
126 u32 val = readl(addr);
127 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200128 printk(KERN_ERR "IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400129 return val;
130}
131
Hai Li78b1d472015-07-27 13:49:45 -0400132struct vblank_event {
133 struct list_head node;
134 int crtc_id;
135 bool enable;
136};
137
138static void vblank_ctrl_worker(struct work_struct *work)
139{
140 struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
141 struct msm_vblank_ctrl, work);
142 struct msm_drm_private *priv = container_of(vbl_ctrl,
143 struct msm_drm_private, vblank_ctrl);
144 struct msm_kms *kms = priv->kms;
145 struct vblank_event *vbl_ev, *tmp;
146 unsigned long flags;
147
148 spin_lock_irqsave(&vbl_ctrl->lock, flags);
149 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
150 list_del(&vbl_ev->node);
151 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
152
153 if (vbl_ev->enable)
154 kms->funcs->enable_vblank(kms,
155 priv->crtcs[vbl_ev->crtc_id]);
156 else
157 kms->funcs->disable_vblank(kms,
158 priv->crtcs[vbl_ev->crtc_id]);
159
160 kfree(vbl_ev);
161
162 spin_lock_irqsave(&vbl_ctrl->lock, flags);
163 }
164
165 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
166}
167
168static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
169 int crtc_id, bool enable)
170{
171 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
172 struct vblank_event *vbl_ev;
173 unsigned long flags;
174
175 vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
176 if (!vbl_ev)
177 return -ENOMEM;
178
179 vbl_ev->crtc_id = crtc_id;
180 vbl_ev->enable = enable;
181
182 spin_lock_irqsave(&vbl_ctrl->lock, flags);
183 list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
184 spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
185
186 queue_work(priv->wq, &vbl_ctrl->work);
187
188 return 0;
189}
190
Archit Taneja2b669872016-05-02 11:05:54 +0530191static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400192{
Archit Taneja2b669872016-05-02 11:05:54 +0530193 struct platform_device *pdev = to_platform_device(dev);
194 struct drm_device *ddev = platform_get_drvdata(pdev);
195 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400196 struct msm_kms *kms = priv->kms;
Rob Clark7198e6b2013-07-19 12:59:32 -0400197 struct msm_gpu *gpu = priv->gpu;
Hai Li78b1d472015-07-27 13:49:45 -0400198 struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
199 struct vblank_event *vbl_ev, *tmp;
200
201 /* We must cancel and cleanup any pending vblank enable/disable
202 * work before drm_irq_uninstall() to avoid work re-enabling an
203 * irq after uninstall has disabled it.
204 */
205 cancel_work_sync(&vbl_ctrl->work);
206 list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
207 list_del(&vbl_ev->node);
208 kfree(vbl_ev);
209 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400210
Rob Clark68209392016-05-17 16:19:32 -0400211 msm_gem_shrinker_cleanup(ddev);
212
Archit Taneja2b669872016-05-02 11:05:54 +0530213 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530214
Archit Taneja2b669872016-05-02 11:05:54 +0530215 drm_dev_unregister(ddev);
Archit Taneja8208ed92016-05-02 11:05:53 +0530216
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530217#ifdef CONFIG_DRM_FBDEV_EMULATION
218 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530219 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530220#endif
Archit Taneja2b669872016-05-02 11:05:54 +0530221 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400222
Archit Taneja2b669872016-05-02 11:05:54 +0530223 pm_runtime_get_sync(dev);
224 drm_irq_uninstall(ddev);
225 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400226
227 flush_workqueue(priv->wq);
228 destroy_workqueue(priv->wq);
229
Rob Clarkba00c3f2016-03-16 18:18:17 -0400230 flush_workqueue(priv->atomic_wq);
231 destroy_workqueue(priv->atomic_wq);
232
Archit Tanejacd792722016-06-15 18:04:31 +0530233 if (kms)
Rob Clarkc8afe682013-06-26 12:44:06 -0400234 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400235
Rob Clark7198e6b2013-07-19 12:59:32 -0400236 if (gpu) {
Archit Taneja2b669872016-05-02 11:05:54 +0530237 mutex_lock(&ddev->struct_mutex);
Rob Clark7198e6b2013-07-19 12:59:32 -0400238 gpu->funcs->pm_suspend(gpu);
Archit Taneja2b669872016-05-02 11:05:54 +0530239 mutex_unlock(&ddev->struct_mutex);
Rob Clark774449e2015-05-15 09:19:36 -0400240 gpu->funcs->destroy(gpu);
Rob Clark7198e6b2013-07-19 12:59:32 -0400241 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400242
Rob Clark871d8122013-11-16 12:56:06 -0500243 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700244 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500245 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530246 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700247 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500248 }
249
Archit Taneja2b669872016-05-02 11:05:54 +0530250 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500251
Archit Taneja0a6030d2016-05-08 21:36:28 +0530252 msm_mdss_destroy(ddev);
253
Archit Taneja2b669872016-05-02 11:05:54 +0530254 ddev->dev_private = NULL;
255 drm_dev_unref(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400256
257 kfree(priv);
258
259 return 0;
260}
261
Rob Clark06c0dd92013-11-30 17:51:47 -0500262static int get_mdp_ver(struct platform_device *pdev)
263{
Rob Clark06c0dd92013-11-30 17:51:47 -0500264 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530265
266 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500267}
268
Rob Clark072f1f92015-03-03 15:04:25 -0500269#include <linux/of_address.h>
270
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500271static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400272{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500273 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530274 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500275 unsigned long size = 0;
276 int ret = 0;
277
Rob Clark072f1f92015-03-03 15:04:25 -0500278 /* In the device-tree world, we could have a 'memory-region'
279 * phandle, which gives us a link to our "vram". Allocating
280 * is all nicely abstracted behind the dma api, but we need
281 * to know the entire size to allocate it all in one go. There
282 * are two cases:
283 * 1) device with no IOMMU, in which case we need exclusive
284 * access to a VRAM carveout big enough for all gpu
285 * buffers
286 * 2) device with IOMMU, but where the bootloader puts up
287 * a splash screen. In this case, the VRAM carveout
288 * need only be large enough for fbdev fb. But we need
289 * exclusive access to the buffer to avoid the kernel
290 * using those pages for other purposes (which appears
291 * as corruption on screen before we have a chance to
292 * load and do initial modeset)
293 */
Rob Clark072f1f92015-03-03 15:04:25 -0500294
295 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
296 if (node) {
297 struct resource r;
298 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800299 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500300 if (ret)
301 return ret;
302 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200303 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400304
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530305 /* if we have no IOMMU, then we need to use carveout allocator.
306 * Grab the entire CMA chunk carved out in early startup in
307 * mach-msm:
308 */
309 } else if (!iommu_present(&platform_bus_type)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500310 DRM_INFO("using %s VRAM carveout\n", vram);
311 size = memparse(vram, NULL);
312 }
313
314 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700315 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500316 void *p;
317
Rob Clark871d8122013-11-16 12:56:06 -0500318 priv->vram.size = size;
319
320 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
321
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700322 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
323 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500324
325 /* note that for no-kernel-mapping, the vaddr returned
326 * is bogus, but non-null if allocation succeeded:
327 */
328 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700329 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500330 if (!p) {
331 dev_err(dev->dev, "failed to allocate VRAM\n");
332 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500333 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500334 }
335
336 dev_info(dev->dev, "VRAM: %08x->%08x\n",
337 (uint32_t)priv->vram.paddr,
338 (uint32_t)(priv->vram.paddr + size));
339 }
340
Rob Clark072f1f92015-03-03 15:04:25 -0500341 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500342}
343
Archit Taneja2b669872016-05-02 11:05:54 +0530344static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500345{
Archit Taneja2b669872016-05-02 11:05:54 +0530346 struct platform_device *pdev = to_platform_device(dev);
347 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500348 struct msm_drm_private *priv;
349 struct msm_kms *kms;
350 int ret;
351
Archit Taneja2b669872016-05-02 11:05:54 +0530352 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200353 if (IS_ERR(ddev)) {
Archit Taneja2b669872016-05-02 11:05:54 +0530354 dev_err(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200355 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500356 }
357
Archit Taneja2b669872016-05-02 11:05:54 +0530358 platform_set_drvdata(pdev, ddev);
359 ddev->platformdev = pdev;
360
361 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
362 if (!priv) {
363 drm_dev_unref(ddev);
364 return -ENOMEM;
365 }
366
367 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400368 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500369
Archit Taneja0a6030d2016-05-08 21:36:28 +0530370 ret = msm_mdss_init(ddev);
371 if (ret) {
372 kfree(priv);
373 drm_dev_unref(ddev);
374 return ret;
375 }
376
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500377 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clarkba00c3f2016-03-16 18:18:17 -0400378 priv->atomic_wq = alloc_ordered_workqueue("msm:atomic", 0);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500379 init_waitqueue_head(&priv->pending_crtcs_event);
380
381 INIT_LIST_HEAD(&priv->inactive_list);
Hai Li78b1d472015-07-27 13:49:45 -0400382 INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
383 INIT_WORK(&priv->vblank_ctrl.work, vblank_ctrl_worker);
384 spin_lock_init(&priv->vblank_ctrl.lock);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500385
Archit Taneja2b669872016-05-02 11:05:54 +0530386 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500387
388 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530389 ret = component_bind_all(dev, ddev);
390 if (ret) {
Archit Taneja0a6030d2016-05-08 21:36:28 +0530391 msm_mdss_destroy(ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530392 kfree(priv);
393 drm_dev_unref(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500394 return ret;
Archit Taneja2b669872016-05-02 11:05:54 +0530395 }
Rob Clark060530f2014-03-03 14:19:12 -0500396
Archit Taneja2b669872016-05-02 11:05:54 +0530397 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400398 if (ret)
399 goto fail;
400
Rob Clark68209392016-05-17 16:19:32 -0400401 msm_gem_shrinker_init(ddev);
402
Rob Clark06c0dd92013-11-30 17:51:47 -0500403 switch (get_mdp_ver(pdev)) {
404 case 4:
Archit Taneja2b669872016-05-02 11:05:54 +0530405 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530406 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500407 break;
408 case 5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530409 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500410 break;
411 default:
412 kms = ERR_PTR(-ENODEV);
413 break;
414 }
415
Rob Clarkc8afe682013-06-26 12:44:06 -0400416 if (IS_ERR(kms)) {
417 /*
418 * NOTE: once we have GPU support, having no kms should not
419 * be considered fatal.. ideally we would still support gpu
420 * and (for example) use dmabuf/prime to share buffers with
421 * imx drm driver on iMX5
422 */
Archit Taneja2b669872016-05-02 11:05:54 +0530423 dev_err(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200424 ret = PTR_ERR(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400425 goto fail;
426 }
427
Rob Clarkc8afe682013-06-26 12:44:06 -0400428 if (kms) {
Rob Clarkc8afe682013-06-26 12:44:06 -0400429 ret = kms->funcs->hw_init(kms);
430 if (ret) {
Archit Taneja2b669872016-05-02 11:05:54 +0530431 dev_err(dev, "kms hw init failed: %d\n", ret);
Rob Clarkc8afe682013-06-26 12:44:06 -0400432 goto fail;
433 }
434 }
435
Archit Taneja2b669872016-05-02 11:05:54 +0530436 ddev->mode_config.funcs = &mode_config_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400437
Archit Taneja2b669872016-05-02 11:05:54 +0530438 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400439 if (ret < 0) {
Archit Taneja2b669872016-05-02 11:05:54 +0530440 dev_err(dev, "failed to initialize vblank\n");
Rob Clarkc8afe682013-06-26 12:44:06 -0400441 goto fail;
442 }
443
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530444 if (kms) {
445 pm_runtime_get_sync(dev);
446 ret = drm_irq_install(ddev, kms->irq);
447 pm_runtime_put_sync(dev);
448 if (ret < 0) {
449 dev_err(dev, "failed to install IRQ handler\n");
450 goto fail;
451 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400452 }
453
Archit Taneja2b669872016-05-02 11:05:54 +0530454 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400455 if (ret)
456 goto fail;
457
Archit Taneja2b669872016-05-02 11:05:54 +0530458 drm_mode_config_reset(ddev);
459
460#ifdef CONFIG_DRM_FBDEV_EMULATION
461 if (fbdev)
462 priv->fbdev = msm_fbdev_init(ddev);
463#endif
464
465 ret = msm_debugfs_late_init(ddev);
466 if (ret)
467 goto fail;
468
469 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400470
471 return 0;
472
473fail:
Archit Taneja2b669872016-05-02 11:05:54 +0530474 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400475 return ret;
476}
477
Archit Taneja2b669872016-05-02 11:05:54 +0530478/*
479 * DRM operations:
480 */
481
Rob Clark7198e6b2013-07-19 12:59:32 -0400482static void load_gpu(struct drm_device *dev)
483{
Rob Clarka1ad3522014-07-11 11:59:22 -0400484 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400485 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400486
Rob Clarka1ad3522014-07-11 11:59:22 -0400487 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400488
Rob Clarke2550b72014-09-05 13:30:27 -0400489 if (!priv->gpu)
490 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400491
Rob Clarka1ad3522014-07-11 11:59:22 -0400492 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400493}
494
495static int msm_open(struct drm_device *dev, struct drm_file *file)
496{
497 struct msm_file_private *ctx;
498
499 /* For now, load gpu on open.. to avoid the requirement of having
500 * firmware in the initrd.
501 */
502 load_gpu(dev);
503
504 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
505 if (!ctx)
506 return -ENOMEM;
507
508 file->driver_priv = ctx;
509
510 return 0;
511}
512
Rob Clarkc8afe682013-06-26 12:44:06 -0400513static void msm_preclose(struct drm_device *dev, struct drm_file *file)
514{
515 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400516 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400517
Rob Clark7198e6b2013-07-19 12:59:32 -0400518 mutex_lock(&dev->struct_mutex);
519 if (ctx == priv->lastctx)
520 priv->lastctx = NULL;
521 mutex_unlock(&dev->struct_mutex);
522
523 kfree(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400524}
525
526static void msm_lastclose(struct drm_device *dev)
527{
528 struct msm_drm_private *priv = dev->dev_private;
Rob Clark5ea1f752014-05-30 12:29:48 -0400529 if (priv->fbdev)
530 drm_fb_helper_restore_fbdev_mode_unlocked(priv->fbdev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400531}
532
Daniel Vettere9f0d762013-12-11 11:34:42 +0100533static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400534{
535 struct drm_device *dev = arg;
536 struct msm_drm_private *priv = dev->dev_private;
537 struct msm_kms *kms = priv->kms;
538 BUG_ON(!kms);
539 return kms->funcs->irq(kms);
540}
541
542static void msm_irq_preinstall(struct drm_device *dev)
543{
544 struct msm_drm_private *priv = dev->dev_private;
545 struct msm_kms *kms = priv->kms;
546 BUG_ON(!kms);
547 kms->funcs->irq_preinstall(kms);
548}
549
550static int msm_irq_postinstall(struct drm_device *dev)
551{
552 struct msm_drm_private *priv = dev->dev_private;
553 struct msm_kms *kms = priv->kms;
554 BUG_ON(!kms);
555 return kms->funcs->irq_postinstall(kms);
556}
557
558static void msm_irq_uninstall(struct drm_device *dev)
559{
560 struct msm_drm_private *priv = dev->dev_private;
561 struct msm_kms *kms = priv->kms;
562 BUG_ON(!kms);
563 kms->funcs->irq_uninstall(kms);
564}
565
Thierry Reding88e72712015-09-24 18:35:31 +0200566static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400567{
568 struct msm_drm_private *priv = dev->dev_private;
569 struct msm_kms *kms = priv->kms;
570 if (!kms)
571 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200572 DBG("dev=%p, crtc=%u", dev, pipe);
573 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400574}
575
Thierry Reding88e72712015-09-24 18:35:31 +0200576static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
Rob Clarkc8afe682013-06-26 12:44:06 -0400577{
578 struct msm_drm_private *priv = dev->dev_private;
579 struct msm_kms *kms = priv->kms;
580 if (!kms)
581 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200582 DBG("dev=%p, crtc=%u", dev, pipe);
583 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400584}
585
586/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400587 * DRM ioctls:
588 */
589
590static int msm_ioctl_get_param(struct drm_device *dev, void *data,
591 struct drm_file *file)
592{
593 struct msm_drm_private *priv = dev->dev_private;
594 struct drm_msm_param *args = data;
595 struct msm_gpu *gpu;
596
597 /* for now, we just have 3d pipe.. eventually this would need to
598 * be more clever to dispatch to appropriate gpu module:
599 */
600 if (args->pipe != MSM_PIPE_3D0)
601 return -EINVAL;
602
603 gpu = priv->gpu;
604
605 if (!gpu)
606 return -ENXIO;
607
608 return gpu->funcs->get_param(gpu, args->param, &args->value);
609}
610
611static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
612 struct drm_file *file)
613{
614 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500615
616 if (args->flags & ~MSM_BO_FLAGS) {
617 DRM_ERROR("invalid flags: %08x\n", args->flags);
618 return -EINVAL;
619 }
620
Rob Clark7198e6b2013-07-19 12:59:32 -0400621 return msm_gem_new_handle(dev, file, args->size,
622 args->flags, &args->handle);
623}
624
Rob Clark56c2da82015-05-11 11:50:03 -0400625static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
626{
627 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
628}
Rob Clark7198e6b2013-07-19 12:59:32 -0400629
630static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
631 struct drm_file *file)
632{
633 struct drm_msm_gem_cpu_prep *args = data;
634 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400635 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400636 int ret;
637
Rob Clark93ddb0d2014-03-03 09:42:33 -0500638 if (args->op & ~MSM_PREP_FLAGS) {
639 DRM_ERROR("invalid op: %08x\n", args->op);
640 return -EINVAL;
641 }
642
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100643 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400644 if (!obj)
645 return -ENOENT;
646
Rob Clark56c2da82015-05-11 11:50:03 -0400647 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400648
649 drm_gem_object_unreference_unlocked(obj);
650
651 return ret;
652}
653
654static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
655 struct drm_file *file)
656{
657 struct drm_msm_gem_cpu_fini *args = data;
658 struct drm_gem_object *obj;
659 int ret;
660
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100661 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400662 if (!obj)
663 return -ENOENT;
664
665 ret = msm_gem_cpu_fini(obj);
666
667 drm_gem_object_unreference_unlocked(obj);
668
669 return ret;
670}
671
672static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
673 struct drm_file *file)
674{
675 struct drm_msm_gem_info *args = data;
676 struct drm_gem_object *obj;
677 int ret = 0;
678
679 if (args->pad)
680 return -EINVAL;
681
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100682 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400683 if (!obj)
684 return -ENOENT;
685
686 args->offset = msm_gem_mmap_offset(obj);
687
688 drm_gem_object_unreference_unlocked(obj);
689
690 return ret;
691}
692
693static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
694 struct drm_file *file)
695{
Rob Clarkca762a82016-03-15 17:22:13 -0400696 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400697 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400698 ktime_t timeout = to_ktime(args->timeout);
Rob Clark93ddb0d2014-03-03 09:42:33 -0500699
700 if (args->pad) {
701 DRM_ERROR("invalid pad: %08x\n", args->pad);
702 return -EINVAL;
703 }
704
Rob Clarkca762a82016-03-15 17:22:13 -0400705 if (!priv->gpu)
706 return 0;
707
708 return msm_wait_fence(priv->gpu->fctx, args->fence, &timeout, true);
Rob Clark7198e6b2013-07-19 12:59:32 -0400709}
710
Rob Clark4cd33c42016-05-17 15:44:49 -0400711static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
712 struct drm_file *file)
713{
714 struct drm_msm_gem_madvise *args = data;
715 struct drm_gem_object *obj;
716 int ret;
717
718 switch (args->madv) {
719 case MSM_MADV_DONTNEED:
720 case MSM_MADV_WILLNEED:
721 break;
722 default:
723 return -EINVAL;
724 }
725
726 ret = mutex_lock_interruptible(&dev->struct_mutex);
727 if (ret)
728 return ret;
729
730 obj = drm_gem_object_lookup(file, args->handle);
731 if (!obj) {
732 ret = -ENOENT;
733 goto unlock;
734 }
735
736 ret = msm_gem_madvise(obj, args->madv);
737 if (ret >= 0) {
738 args->retained = ret;
739 ret = 0;
740 }
741
742 drm_gem_object_unreference(obj);
743
744unlock:
745 mutex_unlock(&dev->struct_mutex);
746 return ret;
747}
748
Rob Clark7198e6b2013-07-19 12:59:32 -0400749static const struct drm_ioctl_desc msm_ioctls[] = {
Daniel Vetterf8c47142015-09-08 13:56:30 +0200750 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
751 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
752 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
753 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
754 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
755 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
756 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark4cd33c42016-05-17 15:44:49 -0400757 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400758};
759
Rob Clarkc8afe682013-06-26 12:44:06 -0400760static const struct vm_operations_struct vm_ops = {
761 .fault = msm_gem_fault,
762 .open = drm_gem_vm_open,
763 .close = drm_gem_vm_close,
764};
765
766static const struct file_operations fops = {
767 .owner = THIS_MODULE,
768 .open = drm_open,
769 .release = drm_release,
770 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400771 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400772 .poll = drm_poll,
773 .read = drm_read,
774 .llseek = no_llseek,
775 .mmap = msm_gem_mmap,
776};
777
778static struct drm_driver msm_driver = {
Rob Clark05b84912013-09-28 11:28:35 -0400779 .driver_features = DRIVER_HAVE_IRQ |
780 DRIVER_GEM |
781 DRIVER_PRIME |
Rob Clarkb4b15c82013-09-28 12:01:25 -0400782 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -0400783 DRIVER_ATOMIC |
Rob Clark05b84912013-09-28 11:28:35 -0400784 DRIVER_MODESET,
Rob Clark7198e6b2013-07-19 12:59:32 -0400785 .open = msm_open,
Rob Clarkc8afe682013-06-26 12:44:06 -0400786 .preclose = msm_preclose,
787 .lastclose = msm_lastclose,
788 .irq_handler = msm_irq,
789 .irq_preinstall = msm_irq_preinstall,
790 .irq_postinstall = msm_irq_postinstall,
791 .irq_uninstall = msm_irq_uninstall,
Ville Syrjäläb44f8402015-09-30 16:46:48 +0300792 .get_vblank_counter = drm_vblank_no_hw_counter,
Rob Clarkc8afe682013-06-26 12:44:06 -0400793 .enable_vblank = msm_enable_vblank,
794 .disable_vblank = msm_disable_vblank,
795 .gem_free_object = msm_gem_free_object,
796 .gem_vm_ops = &vm_ops,
797 .dumb_create = msm_gem_dumb_create,
798 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark30600a92013-09-28 10:13:04 -0400799 .dumb_destroy = drm_gem_dumb_destroy,
Rob Clark05b84912013-09-28 11:28:35 -0400800 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
801 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
802 .gem_prime_export = drm_gem_prime_export,
803 .gem_prime_import = drm_gem_prime_import,
804 .gem_prime_pin = msm_gem_prime_pin,
805 .gem_prime_unpin = msm_gem_prime_unpin,
806 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
807 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
808 .gem_prime_vmap = msm_gem_prime_vmap,
809 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +0000810 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -0400811#ifdef CONFIG_DEBUG_FS
812 .debugfs_init = msm_debugfs_init,
813 .debugfs_cleanup = msm_debugfs_cleanup,
814#endif
Rob Clark7198e6b2013-07-19 12:59:32 -0400815 .ioctls = msm_ioctls,
816 .num_ioctls = DRM_MSM_NUM_IOCTLS,
Rob Clarkc8afe682013-06-26 12:44:06 -0400817 .fops = &fops,
818 .name = "msm",
819 .desc = "MSM Snapdragon DRM",
820 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -0400821 .major = MSM_VERSION_MAJOR,
822 .minor = MSM_VERSION_MINOR,
823 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -0400824};
825
826#ifdef CONFIG_PM_SLEEP
827static int msm_pm_suspend(struct device *dev)
828{
829 struct drm_device *ddev = dev_get_drvdata(dev);
830
831 drm_kms_helper_poll_disable(ddev);
832
833 return 0;
834}
835
836static int msm_pm_resume(struct device *dev)
837{
838 struct drm_device *ddev = dev_get_drvdata(dev);
839
840 drm_kms_helper_poll_enable(ddev);
841
842 return 0;
843}
844#endif
845
846static const struct dev_pm_ops msm_pm_ops = {
847 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
848};
849
850/*
Rob Clark060530f2014-03-03 14:19:12 -0500851 * Componentized driver support:
852 */
853
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530854/*
855 * NOTE: duplication of the same code as exynos or imx (or probably any other).
856 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -0500857 */
858static int compare_of(struct device *dev, void *data)
859{
860 return dev->of_node == data;
861}
Rob Clark41e69772013-12-15 16:23:05 -0500862
Archit Taneja812070e2016-05-19 10:38:39 +0530863/*
864 * Identify what components need to be added by parsing what remote-endpoints
865 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
866 * is no external component that we need to add since LVDS is within MDP4
867 * itself.
868 */
869static int add_components_mdp(struct device *mdp_dev,
870 struct component_match **matchptr)
871{
872 struct device_node *np = mdp_dev->of_node;
873 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +0530874 struct device *master_dev;
875
876 /*
877 * on MDP4 based platforms, the MDP platform device is the component
878 * master that adds other display interface components to itself.
879 *
880 * on MDP5 based platforms, the MDSS platform device is the component
881 * master that adds MDP5 and other display interface components to
882 * itself.
883 */
884 if (of_device_is_compatible(np, "qcom,mdp4"))
885 master_dev = mdp_dev;
886 else
887 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +0530888
889 for_each_endpoint_of_node(np, ep_node) {
890 struct device_node *intf;
891 struct of_endpoint ep;
892 int ret;
893
894 ret = of_graph_parse_endpoint(ep_node, &ep);
895 if (ret) {
896 dev_err(mdp_dev, "unable to parse port endpoint\n");
897 of_node_put(ep_node);
898 return ret;
899 }
900
901 /*
902 * The LCDC/LVDS port on MDP4 is a speacial case where the
903 * remote-endpoint isn't a component that we need to add
904 */
905 if (of_device_is_compatible(np, "qcom,mdp4") &&
906 ep.port == 0) {
907 of_node_put(ep_node);
908 continue;
909 }
910
911 /*
912 * It's okay if some of the ports don't have a remote endpoint
913 * specified. It just means that the port isn't connected to
914 * any external interface.
915 */
916 intf = of_graph_get_remote_port_parent(ep_node);
917 if (!intf) {
918 of_node_put(ep_node);
919 continue;
920 }
921
Russell King97ac0e42016-10-19 11:28:27 +0100922 drm_of_component_match_add(master_dev, matchptr, compare_of,
923 intf);
Archit Taneja812070e2016-05-19 10:38:39 +0530924 of_node_put(intf);
925 of_node_put(ep_node);
926 }
927
928 return 0;
929}
930
Archit Taneja54011e22016-06-06 13:45:34 +0530931static int compare_name_mdp(struct device *dev, void *data)
932{
933 return (strstr(dev_name(dev), "mdp") != NULL);
934}
935
Archit Taneja7d526fcf2016-05-19 10:33:57 +0530936static int add_display_components(struct device *dev,
937 struct component_match **matchptr)
938{
Archit Taneja54011e22016-06-06 13:45:34 +0530939 struct device *mdp_dev;
940 int ret;
941
942 /*
943 * MDP5 based devices don't have a flat hierarchy. There is a top level
944 * parent: MDSS, and children: MDP5, DSI, HDMI, eDP etc. Populate the
945 * children devices, find the MDP5 node, and then add the interfaces
946 * to our components list.
947 */
948 if (of_device_is_compatible(dev->of_node, "qcom,mdss")) {
949 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
950 if (ret) {
951 dev_err(dev, "failed to populate children devices\n");
952 return ret;
953 }
954
955 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
956 if (!mdp_dev) {
957 dev_err(dev, "failed to find MDSS MDP node\n");
958 of_platform_depopulate(dev);
959 return -ENODEV;
960 }
961
962 put_device(mdp_dev);
963
964 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +0100965 drm_of_component_match_add(dev, matchptr, compare_of,
966 mdp_dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +0530967 } else {
968 /* MDP4 */
969 mdp_dev = dev;
970 }
971
972 ret = add_components_mdp(mdp_dev, matchptr);
973 if (ret)
974 of_platform_depopulate(dev);
975
976 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +0530977}
978
Archit Tanejadc3ea262016-05-19 13:33:52 +0530979/*
980 * We don't know what's the best binding to link the gpu with the drm device.
981 * Fow now, we just hunt for all the possible gpus that we support, and add them
982 * as components.
983 */
984static const struct of_device_id msm_gpu_match[] = {
985 { .compatible = "qcom,adreno-3xx" },
986 { .compatible = "qcom,kgsl-3d0" },
987 { },
988};
989
Archit Taneja7d526fcf2016-05-19 10:33:57 +0530990static int add_gpu_components(struct device *dev,
991 struct component_match **matchptr)
992{
Archit Tanejadc3ea262016-05-19 13:33:52 +0530993 struct device_node *np;
994
995 np = of_find_matching_node(NULL, msm_gpu_match);
996 if (!np)
997 return 0;
998
Russell King97ac0e42016-10-19 11:28:27 +0100999 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301000
1001 of_node_put(np);
1002
1003 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301004}
1005
Russell King84448282014-04-19 11:20:42 +01001006static int msm_drm_bind(struct device *dev)
1007{
Archit Taneja2b669872016-05-02 11:05:54 +05301008 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001009}
1010
1011static void msm_drm_unbind(struct device *dev)
1012{
Archit Taneja2b669872016-05-02 11:05:54 +05301013 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001014}
1015
1016static const struct component_master_ops msm_drm_ops = {
1017 .bind = msm_drm_bind,
1018 .unbind = msm_drm_unbind,
1019};
1020
1021/*
1022 * Platform driver:
1023 */
1024
1025static int msm_pdev_probe(struct platform_device *pdev)
1026{
1027 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301028 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301029
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301030 ret = add_display_components(&pdev->dev, &match);
1031 if (ret)
1032 return ret;
1033
1034 ret = add_gpu_components(&pdev->dev, &match);
1035 if (ret)
1036 return ret;
Rob Clark060530f2014-03-03 14:19:12 -05001037
Rob Clark871d8122013-11-16 12:56:06 -05001038 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
Russell King84448282014-04-19 11:20:42 +01001039 return component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
Rob Clarkc8afe682013-06-26 12:44:06 -04001040}
1041
1042static int msm_pdev_remove(struct platform_device *pdev)
1043{
Rob Clark060530f2014-03-03 14:19:12 -05001044 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301045 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001046
1047 return 0;
1048}
1049
Rob Clark06c0dd92013-11-30 17:51:47 -05001050static const struct of_device_id dt_match[] = {
Archit Taneja96a611b2016-05-30 17:02:00 +05301051 { .compatible = "qcom,mdp4", .data = (void *)4 }, /* MDP4 */
1052 { .compatible = "qcom,mdss", .data = (void *)5 }, /* MDP5 MDSS */
Rob Clark06c0dd92013-11-30 17:51:47 -05001053 {}
1054};
1055MODULE_DEVICE_TABLE(of, dt_match);
1056
Rob Clarkc8afe682013-06-26 12:44:06 -04001057static struct platform_driver msm_platform_driver = {
1058 .probe = msm_pdev_probe,
1059 .remove = msm_pdev_remove,
1060 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001061 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001062 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001063 .pm = &msm_pm_ops,
1064 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001065};
1066
1067static int __init msm_drm_register(void)
1068{
1069 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301070 msm_mdp_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001071 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001072 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001073 msm_hdmi_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001074 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001075 return platform_driver_register(&msm_platform_driver);
1076}
1077
1078static void __exit msm_drm_unregister(void)
1079{
1080 DBG("fini");
1081 platform_driver_unregister(&msm_platform_driver);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001082 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001083 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001084 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001085 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301086 msm_mdp_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001087}
1088
1089module_init(msm_drm_register);
1090module_exit(msm_drm_unregister);
1091
1092MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1093MODULE_DESCRIPTION("MSM DRM Driver");
1094MODULE_LICENSE("GPL");