blob: 3ce9c0ac2614205b272934b83ea8a365b05764b7 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Mathias Nymanddba5cd2014-05-08 19:26:00 +030023
24#include <linux/slab.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070025#include <asm/unaligned.h>
26
27#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030028#include "xhci-trace.h"
Sarah Sharp0f2a7932009-04-27 19:57:12 -070029
Andiry Xu9777e3c2010-10-14 07:23:03 -070030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
Sebastian Andrzej Siewior3415fc92012-08-22 15:12:06 +020034/* USB 3.0 BOS descriptor and a capability descriptor, combined */
Sarah Sharp48e82362011-10-06 11:54:23 -070035static u8 usb_bos_descriptor [] = {
36 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
37 USB_DT_BOS, /* __u8 bDescriptorType */
38 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
39 0x1, /* __u8 bNumDeviceCaps */
40 /* First device capability */
41 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
42 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
43 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
44 0x00, /* bmAttributes, LTM off by default */
45 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
46 0x03, /* bFunctionalitySupport,
47 USB 3.0 speed only */
48 0x00, /* bU1DevExitLat, set later. */
49 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
50};
51
52
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080053static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
54 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -070055{
Sarah Sharp0f2a7932009-04-27 19:57:12 -070056 u16 temp;
57
Sarah Sharp0f2a7932009-04-27 19:57:12 -070058 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
59 desc->bHubContrCurrent = 0;
60
61 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070062 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +053063 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -070064 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +053065 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070066 else
Aman Deepc8421142011-11-22 19:33:36 +053067 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070068 /* Bit 2 - root hubs are not part of a compound device */
69 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +053070 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070071 /* Bits 6:5 - no TTs in root ports */
72 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +110073 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -070074}
75
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080076/* Fill in the USB 2.0 roothub descriptor */
77static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
78 struct usb_hub_descriptor *desc)
79{
80 int ports;
81 u16 temp;
82 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
83 u32 portsc;
84 unsigned int i;
85
86 ports = xhci->num_usb2_ports;
87
88 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +053089 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080090 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +053091 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080092
93 /* The Device Removable bits are reported on a byte granularity.
94 * If the port doesn't exist within that byte, the bit is set to 0.
95 */
96 memset(port_removable, 0, sizeof(port_removable));
97 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020098 portsc = readl(xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080099 /* If a device is removable, PORTSC reports a 0, same as in the
100 * hub descriptor DeviceRemovable bits.
101 */
102 if (portsc & PORT_DEV_REMOVE)
103 /* This math is hairy because bit 0 of DeviceRemovable
104 * is reserved, and bit 1 is for port 1, etc.
105 */
106 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
107 }
108
109 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
110 * ports on it. The USB 2.0 specification says that there are two
111 * variable length fields at the end of the hub descriptor:
112 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
113 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
114 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
115 * 0xFF, so we initialize the both arrays (DeviceRemovable and
116 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
117 * set of ports that actually exist.
118 */
119 memset(desc->u.hs.DeviceRemovable, 0xff,
120 sizeof(desc->u.hs.DeviceRemovable));
121 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
122 sizeof(desc->u.hs.PortPwrCtrlMask));
123
124 for (i = 0; i < (ports + 1 + 7) / 8; i++)
125 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
126 sizeof(__u8));
127}
128
129/* Fill in the USB 3.0 roothub descriptor */
130static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
131 struct usb_hub_descriptor *desc)
132{
133 int ports;
134 u16 port_removable;
135 u32 portsc;
136 unsigned int i;
137
138 ports = xhci->num_usb3_ports;
139 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530140 desc->bDescriptorType = USB_DT_SS_HUB;
141 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800142
143 /* header decode latency should be zero for roothubs,
144 * see section 4.23.5.2.
145 */
146 desc->u.ss.bHubHdrDecLat = 0;
147 desc->u.ss.wHubDelay = 0;
148
149 port_removable = 0;
150 /* bit 0 is reserved, bit 1 is for port 1, etc. */
151 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200152 portsc = readl(xhci->usb3_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800153 if (portsc & PORT_DEV_REMOVE)
154 port_removable |= 1 << (i + 1);
155 }
Lan Tianyu27c411c2012-10-15 15:38:35 +0800156
157 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800158}
159
160static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
161 struct usb_hub_descriptor *desc)
162{
163
164 if (hcd->speed == HCD_USB3)
165 xhci_usb3_hub_descriptor(hcd, xhci, desc);
166 else
167 xhci_usb2_hub_descriptor(hcd, xhci, desc);
168
169}
170
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700171static unsigned int xhci_port_speed(unsigned int port_status)
172{
173 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500174 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700175 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500176 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700177 /*
178 * FIXME: Yes, we should check for full speed, but the core uses that as
179 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500180 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700181 */
182 return 0;
183}
184
185/*
186 * These bits are Read Only (RO) and should be saved and written to the
187 * registers: 0, 3, 10:13, 30
188 * connect status, over-current status, port speed, and device removable.
189 * connect status and port speed are also sticky - meaning they're in
190 * the AUX well and they aren't changed by a hot, warm, or cold reset.
191 */
192#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
193/*
194 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
195 * bits 5:8, 9, 14:15, 25:27
196 * link state, port power, port indicator state, "wake on" enable state
197 */
198#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
199/*
200 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
201 * bit 4 (port reset)
202 */
203#define XHCI_PORT_RW1S ((1<<4))
204/*
205 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
206 * bits 1, 17, 18, 19, 20, 21, 22, 23
207 * port enable/disable, and
208 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
209 * over-current, reset, link state, and L1 change
210 */
211#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
212/*
213 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
214 * latched in
215 */
216#define XHCI_PORT_RW ((1<<16))
217/*
218 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
219 * bits 2, 24, 28:31
220 */
221#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
222
223/*
224 * Given a port state, this function returns a value that would result in the
225 * port being in the same state, if the value was written to the port status
226 * control register.
227 * Save Read Only (RO) bits and save read/write bits where
228 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
229 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
230 */
Andiry Xu56192532010-10-14 07:23:00 -0700231u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700232{
233 /* Save read-only status and port state */
234 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
235}
236
Andiry Xube88fe42010-10-14 07:22:57 -0700237/*
238 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800239 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700240 */
Sarah Sharp52336302010-12-16 10:49:09 -0800241int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
242 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700243{
244 int slot_id;
245 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800246 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700247
248 slot_id = 0;
249 for (i = 0; i < MAX_HC_SLOTS; i++) {
250 if (!xhci->devs[i])
251 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800252 speed = xhci->devs[i]->udev->speed;
253 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700254 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700255 slot_id = i;
256 break;
257 }
258 }
259
260 return slot_id;
261}
262
263/*
264 * Stop device
265 * It issues stop endpoint command for EP 0 to 30. And wait the last command
266 * to complete.
267 * suspend will set to 1, if suspend bit need to set in command.
268 */
269static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
270{
271 struct xhci_virt_device *virt_dev;
272 struct xhci_command *cmd;
273 unsigned long flags;
274 int timeleft;
275 int ret;
276 int i;
277
278 ret = 0;
279 virt_dev = xhci->devs[slot_id];
280 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
281 if (!cmd) {
282 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
283 return -ENOMEM;
284 }
285
286 spin_lock_irqsave(&xhci->lock, flags);
287 for (i = LAST_EP_INDEX; i > 0; i--) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300288 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
289 struct xhci_command *command;
290 command = xhci_alloc_command(xhci, false, false,
291 GFP_NOIO);
292 if (!command) {
293 spin_unlock_irqrestore(&xhci->lock, flags);
294 xhci_free_command(xhci, cmd);
295 return -ENOMEM;
296
297 }
298 xhci_queue_stop_endpoint(xhci, command, slot_id, i,
299 suspend);
300 }
Andiry Xube88fe42010-10-14 07:22:57 -0700301 }
Andiry Xube88fe42010-10-14 07:22:57 -0700302 list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300303 xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
Andiry Xube88fe42010-10-14 07:22:57 -0700304 xhci_ring_cmd_db(xhci);
305 spin_unlock_irqrestore(&xhci->lock, flags);
306
307 /* Wait for last stop endpoint command to finish */
308 timeleft = wait_for_completion_interruptible_timeout(
309 cmd->completion,
xiao jind194c032013-10-11 08:57:03 +0800310 XHCI_CMD_DEFAULT_TIMEOUT);
Andiry Xube88fe42010-10-14 07:22:57 -0700311 if (timeleft <= 0) {
312 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
313 timeleft == 0 ? "Timeout" : "Signal");
314 spin_lock_irqsave(&xhci->lock, flags);
315 /* The timeout might have raced with the event ring handler, so
316 * only delete from the list if the item isn't poisoned.
317 */
318 if (cmd->cmd_list.next != LIST_POISON1)
319 list_del(&cmd->cmd_list);
320 spin_unlock_irqrestore(&xhci->lock, flags);
321 ret = -ETIME;
322 goto command_cleanup;
323 }
324
325command_cleanup:
326 xhci_free_command(xhci, cmd);
327 return ret;
328}
329
330/*
331 * Ring device, it rings the all doorbells unconditionally.
332 */
Andiry Xu56192532010-10-14 07:23:00 -0700333void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700334{
335 int i;
336
337 for (i = 0; i < LAST_EP_INDEX + 1; i++)
338 if (xhci->devs[slot_id]->eps[i].ring &&
339 xhci->devs[slot_id]->eps[i].ring->dequeue)
340 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
341
342 return;
343}
344
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800345static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100346 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c0472009-12-09 15:59:11 -0800347{
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800348 /* Don't allow the USB core to disable SuperSpeed ports. */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800349 if (hcd->speed == HCD_USB3) {
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800350 xhci_dbg(xhci, "Ignoring request to disable "
351 "SuperSpeed port.\n");
352 return;
353 }
354
Sarah Sharp6219c0472009-12-09 15:59:11 -0800355 /* Write 1 to disable the port */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200356 writel(port_status | PORT_PE, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200357 port_status = readl(addr);
Sarah Sharp6219c0472009-12-09 15:59:11 -0800358 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
359 wIndex, port_status);
360}
361
Sarah Sharp34fb5622009-12-09 15:59:08 -0800362static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100363 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800364{
365 char *port_change_bit;
366 u32 status;
367
368 switch (wValue) {
369 case USB_PORT_FEAT_C_RESET:
370 status = PORT_RC;
371 port_change_bit = "reset";
372 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800373 case USB_PORT_FEAT_C_BH_PORT_RESET:
374 status = PORT_WRC;
375 port_change_bit = "warm(BH) reset";
376 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800377 case USB_PORT_FEAT_C_CONNECTION:
378 status = PORT_CSC;
379 port_change_bit = "connect";
380 break;
381 case USB_PORT_FEAT_C_OVER_CURRENT:
382 status = PORT_OCC;
383 port_change_bit = "over-current";
384 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -0800385 case USB_PORT_FEAT_C_ENABLE:
386 status = PORT_PEC;
387 port_change_bit = "enable/disable";
388 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700389 case USB_PORT_FEAT_C_SUSPEND:
390 status = PORT_PLC;
391 port_change_bit = "suspend/resume";
392 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800393 case USB_PORT_FEAT_C_PORT_LINK_STATE:
394 status = PORT_PLC;
395 port_change_bit = "link state";
396 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800397 default:
398 /* Should never happen */
399 return;
400 }
401 /* Change bits are all write 1 to clear */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200402 writel(port_status | status, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200403 port_status = readl(addr);
Sarah Sharp34fb5622009-12-09 15:59:08 -0800404 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
405 port_change_bit, wIndex, port_status);
406}
407
huajun lia0885922011-05-03 21:11:00 +0800408static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
409{
410 int max_ports;
411 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
412
413 if (hcd->speed == HCD_USB3) {
414 max_ports = xhci->num_usb3_ports;
415 *port_array = xhci->usb3_ports;
416 } else {
417 max_ports = xhci->num_usb2_ports;
418 *port_array = xhci->usb2_ports;
419 }
420
421 return max_ports;
422}
423
Andiry Xuc9682df2011-09-23 14:19:48 -0700424void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
425 int port_id, u32 link_state)
426{
427 u32 temp;
428
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200429 temp = readl(port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700430 temp = xhci_port_state_to_neutral(temp);
431 temp &= ~PORT_PLS_MASK;
432 temp |= PORT_LINK_STROBE | link_state;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200433 writel(temp, port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700434}
435
Felipe Balbied384bd2012-08-07 14:10:03 +0300436static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800437 __le32 __iomem **port_array, int port_id, u16 wake_mask)
438{
439 u32 temp;
440
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200441 temp = readl(port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800442 temp = xhci_port_state_to_neutral(temp);
443
444 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
445 temp |= PORT_WKCONN_E;
446 else
447 temp &= ~PORT_WKCONN_E;
448
449 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
450 temp |= PORT_WKDISC_E;
451 else
452 temp &= ~PORT_WKDISC_E;
453
454 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
455 temp |= PORT_WKOC_E;
456 else
457 temp &= ~PORT_WKOC_E;
458
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200459 writel(temp, port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800460}
461
Andiry Xud2f52c92011-09-23 14:19:49 -0700462/* Test and clear port RWC bit */
463void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
464 int port_id, u32 port_bit)
465{
466 u32 temp;
467
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200468 temp = readl(port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700469 if (temp & port_bit) {
470 temp = xhci_port_state_to_neutral(temp);
471 temp |= port_bit;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200472 writel(temp, port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700473 }
474}
475
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700476/* Updates Link Status for USB 2.1 port */
477static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
478{
479 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
480 *status |= USB_PORT_STAT_L1;
481}
482
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200483/* Updates Link Status for super Speed port */
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700484static void xhci_hub_report_usb3_link_state(u32 *status, u32 status_reg)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200485{
486 u32 pls = status_reg & PORT_PLS_MASK;
487
488 /* resume state is a xHCI internal state.
489 * Do not report it to usb core.
490 */
491 if (pls == XDEV_RESUME)
492 return;
493
494 /* When the CAS bit is set then warm reset
495 * should be performed on port
496 */
497 if (status_reg & PORT_CAS) {
498 /* The CAS bit can be set while the port is
499 * in any link state.
500 * Only roothubs have CAS bit, so we
501 * pretend to be in compliance mode
502 * unless we're already in compliance
503 * or the inactive state.
504 */
505 if (pls != USB_SS_PORT_LS_COMP_MOD &&
506 pls != USB_SS_PORT_LS_SS_INACTIVE) {
507 pls = USB_SS_PORT_LS_COMP_MOD;
508 }
509 /* Return also connection bit -
510 * hub state machine resets port
511 * when this bit is set.
512 */
513 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500514 } else {
515 /*
516 * If CAS bit isn't set but the Port is already at
517 * Compliance Mode, fake a connection so the USB core
518 * notices the Compliance state and resets the port.
519 * This resolves an issue generated by the SN65LVPE502CP
520 * in which sometimes the port enters compliance mode
521 * caused by a delay on the host-device negotiation.
522 */
523 if (pls == USB_SS_PORT_LS_COMP_MOD)
524 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200525 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500526
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200527 /* update status field */
528 *status |= pls;
529}
530
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500531/*
532 * Function for Compliance Mode Quirk.
533 *
534 * This Function verifies if all xhc USB3 ports have entered U0, if so,
535 * the compliance mode timer is deleted. A port won't enter
536 * compliance mode if it has previously entered U0.
537 */
Sachin Kamat5f20cf12013-09-16 12:01:34 +0530538static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
539 u16 wIndex)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500540{
541 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
542 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
543
544 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
545 return;
546
547 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
548 xhci->port_status_u0 |= 1 << wIndex;
549 if (xhci->port_status_u0 == all_ports_seen_u0) {
550 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300551 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
552 "All USB3 ports have entered U0 already!");
553 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
554 "Compliance Mode Recovery Timer Deleted.");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500555 }
556 }
557}
558
Sarah Sharpeae5b172013-04-02 08:42:20 -0700559/*
560 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
561 * 3.0 hubs use.
562 *
563 * Possible side effects:
564 * - Mark a port as being done with device resume,
565 * and ring the endpoint doorbells.
566 * - Stop the Synopsys redriver Compliance Mode polling.
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700567 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700568 */
569static u32 xhci_get_port_status(struct usb_hcd *hcd,
570 struct xhci_bus_state *bus_state,
571 __le32 __iomem **port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700572 u16 wIndex, u32 raw_port_status,
573 unsigned long flags)
574 __releases(&xhci->lock)
575 __acquires(&xhci->lock)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700576{
577 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
578 u32 status = 0;
579 int slot_id;
580
581 /* wPortChange bits */
582 if (raw_port_status & PORT_CSC)
583 status |= USB_PORT_STAT_C_CONNECTION << 16;
584 if (raw_port_status & PORT_PEC)
585 status |= USB_PORT_STAT_C_ENABLE << 16;
586 if ((raw_port_status & PORT_OCC))
587 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
588 if ((raw_port_status & PORT_RC))
589 status |= USB_PORT_STAT_C_RESET << 16;
590 /* USB3.0 only */
591 if (hcd->speed == HCD_USB3) {
592 if ((raw_port_status & PORT_PLC))
593 status |= USB_PORT_STAT_C_LINK_STATE << 16;
594 if ((raw_port_status & PORT_WRC))
595 status |= USB_PORT_STAT_C_BH_RESET << 16;
596 }
597
598 if (hcd->speed != HCD_USB3) {
599 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
600 && (raw_port_status & PORT_POWER))
601 status |= USB_PORT_STAT_SUSPEND;
602 }
603 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
604 !DEV_SUPERSPEED(raw_port_status)) {
605 if ((raw_port_status & PORT_RESET) ||
606 !(raw_port_status & PORT_PE))
607 return 0xffffffff;
608 if (time_after_eq(jiffies,
609 bus_state->resume_done[wIndex])) {
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700610 int time_left;
611
Sarah Sharpeae5b172013-04-02 08:42:20 -0700612 xhci_dbg(xhci, "Resume USB2 port %d\n",
613 wIndex + 1);
614 bus_state->resume_done[wIndex] = 0;
615 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700616
617 set_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700618 xhci_set_link_state(xhci, port_array, wIndex,
619 XDEV_U0);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700620
621 spin_unlock_irqrestore(&xhci->lock, flags);
622 time_left = wait_for_completion_timeout(
623 &bus_state->rexit_done[wIndex],
624 msecs_to_jiffies(
625 XHCI_MAX_REXIT_TIMEOUT));
626 spin_lock_irqsave(&xhci->lock, flags);
627
628 if (time_left) {
629 slot_id = xhci_find_slot_id_by_port(hcd,
630 xhci, wIndex + 1);
631 if (!slot_id) {
632 xhci_dbg(xhci, "slot_id is zero\n");
633 return 0xffffffff;
634 }
635 xhci_ring_device(xhci, slot_id);
636 } else {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200637 int port_status = readl(port_array[wIndex]);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700638 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
639 XHCI_MAX_REXIT_TIMEOUT,
640 port_status);
641 status |= USB_PORT_STAT_SUSPEND;
642 clear_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700643 }
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700644
Sarah Sharpeae5b172013-04-02 08:42:20 -0700645 bus_state->port_c_suspend |= 1 << wIndex;
646 bus_state->suspended_ports &= ~(1 << wIndex);
647 } else {
648 /*
649 * The resume has been signaling for less than
650 * 20ms. Report the port status as SUSPEND,
651 * let the usbcore check port status again
652 * and clear resume signaling later.
653 */
654 status |= USB_PORT_STAT_SUSPEND;
655 }
656 }
657 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
658 && (raw_port_status & PORT_POWER)
659 && (bus_state->suspended_ports & (1 << wIndex))) {
660 bus_state->suspended_ports &= ~(1 << wIndex);
661 if (hcd->speed != HCD_USB3)
662 bus_state->port_c_suspend |= 1 << wIndex;
663 }
664 if (raw_port_status & PORT_CONNECT) {
665 status |= USB_PORT_STAT_CONNECTION;
666 status |= xhci_port_speed(raw_port_status);
667 }
668 if (raw_port_status & PORT_PE)
669 status |= USB_PORT_STAT_ENABLE;
670 if (raw_port_status & PORT_OC)
671 status |= USB_PORT_STAT_OVERCURRENT;
672 if (raw_port_status & PORT_RESET)
673 status |= USB_PORT_STAT_RESET;
674 if (raw_port_status & PORT_POWER) {
675 if (hcd->speed == HCD_USB3)
676 status |= USB_SS_PORT_STAT_POWER;
677 else
678 status |= USB_PORT_STAT_POWER;
679 }
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700680 /* Update Port Link State */
Sarah Sharpeae5b172013-04-02 08:42:20 -0700681 if (hcd->speed == HCD_USB3) {
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700682 xhci_hub_report_usb3_link_state(&status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700683 /*
684 * Verify if all USB3 Ports Have entered U0 already.
685 * Delete Compliance Mode Timer if so.
686 */
687 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700688 } else {
689 xhci_hub_report_usb2_link_state(&status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700690 }
691 if (bus_state->port_c_suspend & (1 << wIndex))
692 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
693
694 return status;
695}
696
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700697int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
698 u16 wIndex, char *buf, u16 wLength)
699{
700 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800701 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700702 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700703 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700704 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100705 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700706 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800707 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800708 u16 link_state = 0;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800709 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800710 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700711
huajun lia0885922011-05-03 21:11:00 +0800712 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800713 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700714
715 spin_lock_irqsave(&xhci->lock, flags);
716 switch (typeReq) {
717 case GetHubStatus:
718 /* No power source, over-current reported per port */
719 memset(buf, 0, 4);
720 break;
721 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800722 /* Check to make sure userspace is asking for the USB 3.0 hub
723 * descriptor for the USB 3.0 roothub. If not, we stall the
724 * endpoint, like external hubs do.
725 */
726 if (hcd->speed == HCD_USB3 &&
727 (wLength < USB_DT_SS_HUB_SIZE ||
728 wValue != (USB_DT_SS_HUB << 8))) {
729 xhci_dbg(xhci, "Wrong hub descriptor type for "
730 "USB 3.0 roothub.\n");
731 goto error;
732 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800733 xhci_hub_descriptor(hcd, xhci,
734 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700735 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700736 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
737 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
738 goto error;
739
740 if (hcd->speed != HCD_USB3)
741 goto error;
742
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700743 /* Set the U1 and U2 exit latencies. */
Sarah Sharp48e82362011-10-06 11:54:23 -0700744 memcpy(buf, &usb_bos_descriptor,
745 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
Sarah Sharp25cd2882014-01-17 14:15:44 -0800746 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
747 temp = readl(&xhci->cap_regs->hcs_params3);
748 buf[12] = HCS_U1_LATENCY(temp);
749 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
750 }
Sarah Sharp48e82362011-10-06 11:54:23 -0700751
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700752 /* Indicate whether the host has LTM support. */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200753 temp = readl(&xhci->cap_regs->hcc_params);
Sarah Sharpaf3a23e2012-06-25 08:24:30 -0700754 if (HCC_LTC(temp))
755 buf[8] |= USB_LTM_SUPPORT;
756
Sarah Sharp48e82362011-10-06 11:54:23 -0700757 spin_unlock_irqrestore(&xhci->lock, flags);
758 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700759 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800760 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700761 goto error;
762 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200763 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700764 if (temp == 0xffffffff) {
765 retval = -ENODEV;
766 break;
767 }
Sarah Sharpeae5b172013-04-02 08:42:20 -0700768 status = xhci_get_port_status(hcd, bus_state, port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700769 wIndex, temp, flags);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700770 if (status == 0xffffffff)
771 goto error;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700772
Sarah Sharpeae5b172013-04-02 08:42:20 -0700773 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
774 wIndex, temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700775 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700776
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700777 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
778 break;
779 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800780 if (wValue == USB_PORT_FEAT_LINK_STATE)
781 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800782 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
783 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800784 /* The MSB of wIndex is the U1/U2 timeout */
785 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700786 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +0800787 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700788 goto error;
789 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200790 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700791 if (temp == 0xffffffff) {
792 retval = -ENODEV;
793 break;
794 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700795 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800796 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700797 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700798 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200799 temp = readl(port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -0700800 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
801 /* Resume the port to U0 first */
802 xhci_set_link_state(xhci, port_array, wIndex,
803 XDEV_U0);
804 spin_unlock_irqrestore(&xhci->lock, flags);
805 msleep(10);
806 spin_lock_irqsave(&xhci->lock, flags);
807 }
Andiry Xube88fe42010-10-14 07:22:57 -0700808 /* In spec software should not attempt to suspend
809 * a port unless the port reports that it is in the
810 * enabled (PED = ‘1’,PLS < ‘3’) state.
811 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200812 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700813 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
814 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
815 xhci_warn(xhci, "USB core suspending device "
816 "not in U0/U1/U2.\n");
817 goto error;
818 }
819
Sarah Sharp52336302010-12-16 10:49:09 -0800820 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
821 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700822 if (!slot_id) {
823 xhci_warn(xhci, "slot_id is zero\n");
824 goto error;
825 }
826 /* unlock to execute stop endpoint commands */
827 spin_unlock_irqrestore(&xhci->lock, flags);
828 xhci_stop_device(xhci, slot_id, 1);
829 spin_lock_irqsave(&xhci->lock, flags);
830
Andiry Xuc9682df2011-09-23 14:19:48 -0700831 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -0700832
833 spin_unlock_irqrestore(&xhci->lock, flags);
834 msleep(10); /* wait device to enter */
835 spin_lock_irqsave(&xhci->lock, flags);
836
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200837 temp = readl(port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800838 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700839 break;
Andiry Xu2c441782011-04-27 18:07:39 +0800840 case USB_PORT_FEAT_LINK_STATE:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200841 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -0800842
843 /* Disable port */
844 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
845 xhci_dbg(xhci, "Disable port %d\n", wIndex);
846 temp = xhci_port_state_to_neutral(temp);
847 /*
848 * Clear all change bits, so that we get a new
849 * connection event.
850 */
851 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
852 PORT_OCC | PORT_RC | PORT_PLC |
853 PORT_CEC;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200854 writel(temp | PORT_PE, port_array[wIndex]);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200855 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -0800856 break;
857 }
858
859 /* Put link in RxDetect (enable port) */
860 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
861 xhci_dbg(xhci, "Enable port %d\n", wIndex);
862 xhci_set_link_state(xhci, port_array, wIndex,
863 link_state);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200864 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -0800865 break;
866 }
867
Andiry Xu2c441782011-04-27 18:07:39 +0800868 /* Software should not attempt to set
Sarah Sharp41e7e052012-11-14 16:42:32 -0800869 * port link state above '3' (U3) and the port
Andiry Xu2c441782011-04-27 18:07:39 +0800870 * must be enabled.
871 */
872 if ((temp & PORT_PE) == 0 ||
Sarah Sharp41e7e052012-11-14 16:42:32 -0800873 (link_state > USB_SS_PORT_LS_U3)) {
Andiry Xu2c441782011-04-27 18:07:39 +0800874 xhci_warn(xhci, "Cannot set link state.\n");
875 goto error;
876 }
877
878 if (link_state == USB_SS_PORT_LS_U3) {
879 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
880 wIndex + 1);
881 if (slot_id) {
882 /* unlock to execute stop endpoint
883 * commands */
884 spin_unlock_irqrestore(&xhci->lock,
885 flags);
886 xhci_stop_device(xhci, slot_id, 1);
887 spin_lock_irqsave(&xhci->lock, flags);
888 }
889 }
890
Andiry Xuc9682df2011-09-23 14:19:48 -0700891 xhci_set_link_state(xhci, port_array, wIndex,
892 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +0800893
894 spin_unlock_irqrestore(&xhci->lock, flags);
895 msleep(20); /* wait device to enter */
896 spin_lock_irqsave(&xhci->lock, flags);
897
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200898 temp = readl(port_array[wIndex]);
Andiry Xu2c441782011-04-27 18:07:39 +0800899 if (link_state == USB_SS_PORT_LS_U3)
900 bus_state->suspended_ports |= 1 << wIndex;
901 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700902 case USB_PORT_FEAT_POWER:
903 /*
904 * Turn on ports, even if there isn't per-port switching.
905 * HC will report connect events even before this is set.
906 * However, khubd will ignore the roothub events until
907 * the roothub is registered.
908 */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200909 writel(temp | PORT_POWER, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700910
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200911 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700912 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800913
Lan Tianyu170ed802012-10-15 15:38:34 +0800914 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +0800915 temp = usb_acpi_power_manageable(hcd->self.root_hub,
916 wIndex);
917 if (temp)
918 usb_acpi_set_power_state(hcd->self.root_hub,
919 wIndex, true);
Lan Tianyu170ed802012-10-15 15:38:34 +0800920 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700921 break;
922 case USB_PORT_FEAT_RESET:
923 temp = (temp | PORT_RESET);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200924 writel(temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700925
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200926 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700927 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
928 break;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800929 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
930 xhci_set_remote_wake_mask(xhci, port_array,
931 wIndex, wake_mask);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200932 temp = readl(port_array[wIndex]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800933 xhci_dbg(xhci, "set port remote wake mask, "
934 "actual port %d status = 0x%x\n",
935 wIndex, temp);
936 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800937 case USB_PORT_FEAT_BH_PORT_RESET:
938 temp |= PORT_WR;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200939 writel(temp, port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +0800940
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200941 temp = readl(port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +0800942 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800943 case USB_PORT_FEAT_U1_TIMEOUT:
944 if (hcd->speed != HCD_USB3)
945 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200946 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800947 temp &= ~PORT_U1_TIMEOUT_MASK;
948 temp |= PORT_U1_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200949 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800950 break;
951 case USB_PORT_FEAT_U2_TIMEOUT:
952 if (hcd->speed != HCD_USB3)
953 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200954 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800955 temp &= ~PORT_U2_TIMEOUT_MASK;
956 temp |= PORT_U2_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200957 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800958 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700959 default:
960 goto error;
961 }
Sarah Sharp5308a912010-12-01 11:34:59 -0800962 /* unblock any posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200963 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700964 break;
965 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +0800966 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700967 goto error;
968 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200969 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700970 if (temp == 0xffffffff) {
971 retval = -ENODEV;
972 break;
973 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800974 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700975 temp = xhci_port_state_to_neutral(temp);
976 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700977 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200978 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700979 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
980 xhci_dbg(xhci, "PORTSC %04x\n", temp);
981 if (temp & PORT_RESET)
982 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +0800983 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -0700984 if ((temp & PORT_PE) == 0)
985 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -0700986
Andiry Xuc9682df2011-09-23 14:19:48 -0700987 xhci_set_link_state(xhci, port_array, wIndex,
988 XDEV_RESUME);
989 spin_unlock_irqrestore(&xhci->lock, flags);
Andiry Xua7114232011-04-27 18:07:50 +0800990 msleep(20);
991 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -0700992 xhci_set_link_state(xhci, port_array, wIndex,
993 XDEV_U0);
Andiry Xube88fe42010-10-14 07:22:57 -0700994 }
Andiry Xua7114232011-04-27 18:07:50 +0800995 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700996
Sarah Sharp52336302010-12-16 10:49:09 -0800997 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
998 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700999 if (!slot_id) {
1000 xhci_dbg(xhci, "slot_id is zero\n");
1001 goto error;
1002 }
1003 xhci_ring_device(xhci, slot_id);
1004 break;
1005 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001006 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001007 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +08001008 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001009 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001010 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c0472009-12-09 15:59:11 -08001011 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +08001012 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Sarah Sharp34fb5622009-12-09 15:59:08 -08001013 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001014 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001015 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -08001016 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001017 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001018 port_array[wIndex], temp);
Sarah Sharp6219c0472009-12-09 15:59:11 -08001019 break;
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001020 case USB_PORT_FEAT_POWER:
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001021 writel(temp & ~PORT_POWER, port_array[wIndex]);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001022
Lan Tianyu170ed802012-10-15 15:38:34 +08001023 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001024 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1025 wIndex);
1026 if (temp)
1027 usb_acpi_set_power_state(hcd->self.root_hub,
1028 wIndex, false);
Lan Tianyu170ed802012-10-15 15:38:34 +08001029 spin_lock_irqsave(&xhci->lock, flags);
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001030 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001031 default:
1032 goto error;
1033 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001034 break;
1035 default:
1036error:
1037 /* "stall" on error */
1038 retval = -EPIPE;
1039 }
1040 spin_unlock_irqrestore(&xhci->lock, flags);
1041 return retval;
1042}
1043
1044/*
1045 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1046 * Ports are 0-indexed from the HCD point of view,
1047 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001048 *
1049 * Note that the status change bits will be cleared as soon as a port status
1050 * change event is generated, so we use the saved status from that event.
1051 */
1052int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1053{
1054 unsigned long flags;
1055 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -07001056 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001057 int i, retval;
1058 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +08001059 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +11001060 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001061 struct xhci_bus_state *bus_state;
Sarah Sharpc52804a2012-11-27 12:30:23 -08001062 bool reset_change = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001063
huajun lia0885922011-05-03 21:11:00 +08001064 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001065 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001066
1067 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +08001068 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -07001069 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +08001070
1071 /*
1072 * Inform the usbcore about resume-in-progress by returning
1073 * a non-zero value even if there are no status changes.
1074 */
1075 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001076
Greg KH44f4c3e2011-09-19 16:05:11 -07001077 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
Andiry Xu56192532010-10-14 07:23:00 -07001078
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001079 spin_lock_irqsave(&xhci->lock, flags);
1080 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +08001081 for (i = 0; i < max_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001082 temp = readl(port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001083 if (temp == 0xffffffff) {
1084 retval = -ENODEV;
1085 break;
1086 }
Andiry Xu56192532010-10-14 07:23:00 -07001087 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001088 (bus_state->port_c_suspend & 1 << i) ||
1089 (bus_state->resume_done[i] && time_after_eq(
1090 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -07001091 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001092 status = 1;
1093 }
Sarah Sharpc52804a2012-11-27 12:30:23 -08001094 if ((temp & PORT_RC))
1095 reset_change = true;
1096 }
1097 if (!status && !reset_change) {
1098 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1099 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001100 }
1101 spin_unlock_irqrestore(&xhci->lock, flags);
1102 return status ? retval : 0;
1103}
Andiry Xu9777e3c2010-10-14 07:23:03 -07001104
1105#ifdef CONFIG_PM
1106
1107int xhci_bus_suspend(struct usb_hcd *hcd)
1108{
1109 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001110 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001111 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001112 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001113 unsigned long flags;
1114
huajun lia0885922011-05-03 21:11:00 +08001115 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001116 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001117
1118 spin_lock_irqsave(&xhci->lock, flags);
1119
1120 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xuf370b992012-04-14 02:54:30 +08001121 if (bus_state->resuming_ports) {
1122 spin_unlock_irqrestore(&xhci->lock, flags);
1123 xhci_dbg(xhci, "suspend failed because "
1124 "a port is resuming\n");
1125 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001126 }
1127 }
1128
Sarah Sharp518e8482010-12-15 11:56:29 -08001129 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001130 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -08001131 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001132 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001133 u32 t1, t2;
1134 int slot_id;
1135
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001136 t1 = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001137 t2 = xhci_port_state_to_neutral(t1);
1138
1139 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -08001140 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -08001141 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -08001142 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001143 if (slot_id) {
1144 spin_unlock_irqrestore(&xhci->lock, flags);
1145 xhci_stop_device(xhci, slot_id, 1);
1146 spin_lock_irqsave(&xhci->lock, flags);
1147 }
1148 t2 &= ~PORT_PLS_MASK;
1149 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001150 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001151 }
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001152 /* USB core sets remote wake mask for USB 3.0 hubs,
Alan Stern84ebc102013-03-27 16:14:46 -04001153 * including the USB 3.0 roothub, but only if CONFIG_PM_RUNTIME
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001154 * is enabled, so also enable remote wake here.
1155 */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001156 if (hcd->self.root_hub->do_remote_wakeup) {
1157 if (t1 & PORT_CONNECT) {
1158 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1159 t2 &= ~PORT_WKCONN_E;
1160 } else {
1161 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1162 t2 &= ~PORT_WKDISC_E;
1163 }
1164 } else
1165 t2 &= ~PORT_WAKE_BITS;
1166
1167 t1 = xhci_port_state_to_neutral(t1);
1168 if (t1 != t2)
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001169 writel(t2, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001170 }
1171 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001172 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001173 spin_unlock_irqrestore(&xhci->lock, flags);
1174 return 0;
1175}
1176
1177int xhci_bus_resume(struct usb_hcd *hcd)
1178{
1179 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001180 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001181 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001182 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001183 u32 temp;
1184 unsigned long flags;
1185
huajun lia0885922011-05-03 21:11:00 +08001186 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001187 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001188
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001189 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001190 msleep(5);
1191
1192 spin_lock_irqsave(&xhci->lock, flags);
1193 if (!HCD_HW_ACCESSIBLE(hcd)) {
1194 spin_unlock_irqrestore(&xhci->lock, flags);
1195 return -ESHUTDOWN;
1196 }
1197
1198 /* delay the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001199 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001200 temp &= ~CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001201 writel(temp, &xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001202
Sarah Sharp518e8482010-12-15 11:56:29 -08001203 port_index = max_ports;
1204 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001205 /* Check whether need resume ports. If needed
1206 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001207 u32 temp;
1208 int slot_id;
1209
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001210 temp = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001211 if (DEV_SUPERSPEED(temp))
1212 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1213 else
1214 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001215 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001216 (temp & PORT_PLS_MASK)) {
1217 if (DEV_SUPERSPEED(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001218 xhci_set_link_state(xhci, port_array,
1219 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001220 } else {
Andiry Xuc9682df2011-09-23 14:19:48 -07001221 xhci_set_link_state(xhci, port_array,
1222 port_index, XDEV_RESUME);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001223
1224 spin_unlock_irqrestore(&xhci->lock, flags);
1225 msleep(20);
1226 spin_lock_irqsave(&xhci->lock, flags);
1227
Andiry Xuc9682df2011-09-23 14:19:48 -07001228 xhci_set_link_state(xhci, port_array,
1229 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001230 }
Andiry Xu4f0871a2011-04-19 17:17:39 +08001231 /* wait for the port to enter U0 and report port link
1232 * state change.
1233 */
1234 spin_unlock_irqrestore(&xhci->lock, flags);
1235 msleep(20);
1236 spin_lock_irqsave(&xhci->lock, flags);
1237
1238 /* Clear PLC */
Andiry Xud2f52c92011-09-23 14:19:49 -07001239 xhci_test_and_clear_bit(xhci, port_array, port_index,
1240 PORT_PLC);
Andiry Xu4f0871a2011-04-19 17:17:39 +08001241
Sarah Sharp52336302010-12-16 10:49:09 -08001242 slot_id = xhci_find_slot_id_by_port(hcd,
1243 xhci, port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001244 if (slot_id)
1245 xhci_ring_device(xhci, slot_id);
1246 } else
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001247 writel(temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001248 }
1249
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001250 (void) readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001251
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001252 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001253 /* re-enable irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001254 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001255 temp |= CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001256 writel(temp, &xhci->op_regs->command);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001257 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001258
1259 spin_unlock_irqrestore(&xhci->lock, flags);
1260 return 0;
1261}
1262
Sarah Sharp436a3892010-10-15 14:59:15 -07001263#endif /* CONFIG_PM */