blob: a41059d47d31c52d377aa39694a0da3ba3e07af5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000010 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12#ifndef __ASM_CPU_INFO_H
13#define __ASM_CPU_INFO_H
14
Ralf Baechle294d6272017-03-21 22:40:43 +010015#include <linux/cache.h>
David Daney6aa35242008-09-23 00:05:54 -070016#include <linux/types.h>
17
Paul Burton856fbce2017-08-12 19:49:36 -070018#include <asm/mipsregs.h>
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/*
21 * Descriptor for a cache
22 */
23struct cache_desc {
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 unsigned int waysize; /* Bytes per way */
Ralf Baechle6f2c3fa2006-11-30 01:14:45 +000025 unsigned short sets; /* Number of lines per set */
26 unsigned char ways; /* Number of ways */
27 unsigned char linesz; /* Size of line in bytes */
28 unsigned char waybit; /* Bits to select in a cache set */
29 unsigned char flags; /* Flags describing cache properties */
Linus Torvalds1da177e2005-04-16 15:20:36 -070030};
31
James Hogan6ad816e2016-05-11 15:50:30 +010032struct guest_info {
33 unsigned long ases;
34 unsigned long ases_dyn;
35 unsigned long long options;
36 unsigned long long options_dyn;
James Hogan372582a2017-03-14 10:15:27 +000037 int tlbsize;
James Hogan6ad816e2016-05-11 15:50:30 +010038 u8 conf;
39 u8 kscratch_mask;
40};
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/*
43 * Flag definitions
44 */
45#define MIPS_CACHE_NOT_PRESENT 0x00000001
46#define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
47#define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
48#define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
49#define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
Atsushi Nemotode628932006-03-13 18:23:03 +090050#define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52struct cpuinfo_mips {
Ralf Baechlee5eb9252014-05-21 11:42:10 +020053 unsigned long asid_cache;
Paul Burton2db003a2016-05-06 14:36:24 +010054#ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
55 unsigned long asid_mask;
56#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
58 /*
59 * Capability and feature descriptor structure for MIPS CPU
60 */
Ralf Baechle41943182005-05-05 16:45:59 +000061 unsigned long ases;
Markos Chandras03a58772014-07-14 10:14:02 +010062 unsigned long long options;
Ralf Baechlee5eb9252014-05-21 11:42:10 +020063 unsigned int udelay_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 unsigned int processor_id;
65 unsigned int fpu_id;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +010066 unsigned int fpu_csr31;
67 unsigned int fpu_msk31;
Paul Burtona5e9a692014-01-27 15:23:10 +000068 unsigned int msa_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 unsigned int cputype;
70 int isa_level;
71 int tlbsize;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000072 int tlbsizevtlb;
73 int tlbsizeftlbsets;
74 int tlbsizeftlbways;
Ralf Baechle70342282013-01-22 12:59:30 +010075 struct cache_desc icache; /* Primary I-cache */
76 struct cache_desc dcache; /* Primary D or combined I/D cache */
Huacai Chenb2edcfc2016-03-03 09:45:09 +080077 struct cache_desc vcache; /* Victim cache, between pcache and scache */
Ralf Baechle70342282013-01-22 12:59:30 +010078 struct cache_desc scache; /* Secondary cache */
79 struct cache_desc tcache; /* Tertiary/split secondary cache */
80 int srsets; /* Shadow register sets */
Huacai Chenbda45842014-06-26 11:41:26 +080081 int package;/* physical package number */
Paul Burton856fbce2017-08-12 19:49:36 -070082 unsigned int globalnumber;
Guenter Roeck91dfc422010-02-02 08:52:20 -080083#ifdef CONFIG_64BIT
Ralf Baechle70342282013-01-22 12:59:30 +010084 int vmbits; /* Virtual memory size in bits */
Guenter Roeck91dfc422010-02-02 08:52:20 -080085#endif
Ralf Baechle70342282013-01-22 12:59:30 +010086 void *data; /* Additional data */
David Daney6aa35242008-09-23 00:05:54 -070087 unsigned int watch_reg_count; /* Number that exist */
88 unsigned int watch_reg_use_cnt; /* Usable by ptrace */
89#define NUM_WATCH_REGS 4
90 u16 watch_reg_masks[NUM_WATCH_REGS];
David Daneye77c32f2010-12-21 14:19:09 -080091 unsigned int kscratch_mask; /* Usable KScratch mask. */
Markos Chandras4f12b912014-07-18 10:51:32 +010092 /*
93 * Cache Coherency attribute for write-combine memory writes.
94 * (shifted by _CACHE_SHIFT)
95 */
96 unsigned int writecombine;
Markos Chandrased4cbc82015-01-26 13:04:33 +000097 /*
98 * Simple counter to prevent enabling HTW in nested
99 * htw_start/htw_stop calls
100 */
101 unsigned int htw_seq;
James Hogan6ad816e2016-05-11 15:50:30 +0100102
103 /* VZ & Guest features */
104 struct guest_info guest;
105 unsigned int gtoffset_mask;
106 unsigned int guestid_mask;
James Hoganc992a4f2017-03-14 10:15:31 +0000107 unsigned int guestid_cache;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108} __attribute__((aligned(SMP_CACHE_BYTES)));
109
110extern struct cpuinfo_mips cpu_data[];
111#define current_cpu_data cpu_data[smp_processor_id()]
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900112#define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
Ralf Baechlec5f66592013-09-17 13:58:12 +0200113#define boot_cpu_data cpu_data[0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115extern void cpu_probe(void);
116extern void cpu_report(void);
117
Ralf Baechle9966db252007-10-11 23:46:17 +0100118extern const char *__cpu_name[];
James Hogane95008a2016-01-25 16:06:59 +0000119#define cpu_name_string() __cpu_name[raw_smp_processor_id()]
Ralf Baechle9966db252007-10-11 23:46:17 +0100120
Ralf Baechled6d3c9a2013-10-16 17:10:07 +0200121struct seq_file;
122struct notifier_block;
123
124extern int register_proc_cpuinfo_notifier(struct notifier_block *nb);
125extern int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v);
126
127#define proc_cpuinfo_notifier(fn, pri) \
128({ \
129 static struct notifier_block fn##_nb = { \
130 .notifier_call = fn, \
131 .priority = pri \
132 }; \
133 \
134 register_proc_cpuinfo_notifier(&fn##_nb); \
135})
136
137struct proc_cpuinfo_notifier_args {
138 struct seq_file *m;
139 unsigned long n;
140};
141
Paul Burton56168972017-08-12 19:49:38 -0700142static inline unsigned int cpu_cluster(struct cpuinfo_mips *cpuinfo)
143{
144 /* Optimisation for systems where multiple clusters aren't used */
145 if (!IS_ENABLED(CONFIG_CPU_MIPSR6))
146 return 0;
147
148 return (cpuinfo->globalnumber & MIPS_GLOBALNUMBER_CLUSTER) >>
149 MIPS_GLOBALNUMBER_CLUSTER_SHF;
150}
151
Paul Burtonf875a8322017-08-12 19:49:35 -0700152static inline unsigned int cpu_core(struct cpuinfo_mips *cpuinfo)
153{
Paul Burton856fbce2017-08-12 19:49:36 -0700154 return (cpuinfo->globalnumber & MIPS_GLOBALNUMBER_CORE) >>
155 MIPS_GLOBALNUMBER_CORE_SHF;
Paul Burtonf875a8322017-08-12 19:49:35 -0700156}
157
158static inline unsigned int cpu_vpe_id(struct cpuinfo_mips *cpuinfo)
159{
Paul Burton856fbce2017-08-12 19:49:36 -0700160 /* Optimisation for systems where VP(E)s aren't used */
161 if (!IS_ENABLED(CONFIG_MIPS_MT_SMP) && !IS_ENABLED(CONFIG_CPU_MIPSR6))
162 return 0;
163
164 return (cpuinfo->globalnumber & MIPS_GLOBALNUMBER_VP) >>
165 MIPS_GLOBALNUMBER_VP_SHF;
Paul Burtonf875a8322017-08-12 19:49:35 -0700166}
167
Paul Burton56168972017-08-12 19:49:38 -0700168extern void cpu_set_cluster(struct cpuinfo_mips *cpuinfo, unsigned int cluster);
Paul Burton856fbce2017-08-12 19:49:36 -0700169extern void cpu_set_core(struct cpuinfo_mips *cpuinfo, unsigned int core);
170extern void cpu_set_vpe_id(struct cpuinfo_mips *cpuinfo, unsigned int vpe);
Paul Burtonb86c2242014-03-24 10:19:24 +0000171
Paul Burtonfe7a38c2017-08-12 19:49:37 -0700172static inline bool cpus_are_siblings(int cpua, int cpub)
173{
174 struct cpuinfo_mips *infoa = &cpu_data[cpua];
175 struct cpuinfo_mips *infob = &cpu_data[cpub];
176 unsigned int gnuma, gnumb;
177
178 if (infoa->package != infob->package)
179 return false;
180
181 gnuma = infoa->globalnumber & ~MIPS_GLOBALNUMBER_VP;
182 gnumb = infob->globalnumber & ~MIPS_GLOBALNUMBER_VP;
183 if (gnuma != gnumb)
184 return false;
185
186 return true;
187}
188
Paul Burton4edf00a2016-05-06 14:36:23 +0100189static inline unsigned long cpu_asid_inc(void)
190{
191 return 1 << CONFIG_MIPS_ASID_SHIFT;
192}
193
194static inline unsigned long cpu_asid_mask(struct cpuinfo_mips *cpuinfo)
195{
Paul Burton2db003a2016-05-06 14:36:24 +0100196#ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
197 return cpuinfo->asid_mask;
198#endif
Paul Burton4edf00a2016-05-06 14:36:23 +0100199 return ((1 << CONFIG_MIPS_ASID_BITS) - 1) << CONFIG_MIPS_ASID_SHIFT;
200}
201
Paul Burton2db003a2016-05-06 14:36:24 +0100202static inline void set_cpu_asid_mask(struct cpuinfo_mips *cpuinfo,
203 unsigned long asid_mask)
204{
205#ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
206 cpuinfo->asid_mask = asid_mask;
207#endif
208}
209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#endif /* __ASM_CPU_INFO_H */