blob: 6a69aa3b01291ee97c99dc78dd3c05d33e6d0127 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01002 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01003 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01004 * Copyright 2006-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
Ben Hutchings744093c2009-11-29 15:12:08 +000011#ifndef EFX_NIC_H
12#define EFX_NIC_H
Ben Hutchings8ceee662008-04-27 12:55:59 +010013
Stuart Hodgson7c236c42012-09-03 11:09:36 +010014#include <linux/net_tstamp.h>
Ben Hutchings5c16a962009-11-23 16:05:28 +000015#include <linux/i2c-algo-bit.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include "net_driver.h"
Ben Hutchings177dfcd2008-12-12 21:50:08 -080017#include "efx.h"
Ben Hutchings8880f4e2009-11-29 15:15:41 +000018#include "mcdi.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010019
Ben Hutchingsdaeda632009-11-28 05:36:04 +000020enum {
Edward Cree5a6681e2016-11-28 18:55:34 +000021 EFX_REV_SIENA_A0 = 0,
22 EFX_REV_HUNT_A0 = 1,
Ben Hutchings8ceee662008-04-27 12:55:59 +010023};
24
Ben Hutchingsdaeda632009-11-28 05:36:04 +000025static inline int efx_nic_rev(struct efx_nic *efx)
Ben Hutchings55668612008-05-16 21:16:10 +010026{
Ben Hutchingsdaeda632009-11-28 05:36:04 +000027 return efx->type->revision;
Ben Hutchings55668612008-05-16 21:16:10 +010028}
Ben Hutchings8ceee662008-04-27 12:55:59 +010029
Joe Perches00aef982013-09-23 11:37:59 -070030u32 efx_farch_fpga_ver(struct efx_nic *efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +000031
Ben Hutchings86094f72013-08-21 19:51:04 +010032/* Read the current event from the event queue */
33static inline efx_qword_t *efx_event(struct efx_channel *channel,
34 unsigned int index)
35{
36 return ((efx_qword_t *) (channel->eventq.buf.addr)) +
37 (index & channel->eventq_mask);
38}
39
40/* See if an event is present
41 *
42 * We check both the high and low dword of the event for all ones. We
43 * wrote all ones when we cleared the event, and no valid event can
44 * have all ones in either its high or low dwords. This approach is
45 * robust against reordering.
46 *
47 * Note that using a single 64-bit comparison is incorrect; even
48 * though the CPU read will be atomic, the DMA write may not be.
49 */
50static inline int efx_event_present(efx_qword_t *event)
51{
52 return !(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
53 EFX_DWORD_IS_ALL_ONES(event->dword[1]));
54}
55
56/* Returns a pointer to the specified transmit descriptor in the TX
57 * descriptor queue belonging to the specified channel.
58 */
59static inline efx_qword_t *
60efx_tx_desc(struct efx_tx_queue *tx_queue, unsigned int index)
61{
62 return ((efx_qword_t *) (tx_queue->txd.buf.addr)) + index;
63}
64
Edward Cree70b33fb2014-10-17 15:32:25 +010065/* Get partner of a TX queue, seen as part of the same net core queue */
66static struct efx_tx_queue *efx_tx_queue_partner(struct efx_tx_queue *tx_queue)
67{
68 if (tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD)
69 return tx_queue - EFX_TXQ_TYPE_OFFLOAD;
70 else
71 return tx_queue + EFX_TXQ_TYPE_OFFLOAD;
72}
73
74/* Report whether this TX queue would be empty for the given write_count.
75 * May return false negative.
Ben Hutchings306a2782013-06-28 21:47:15 +010076 */
77static inline bool __efx_nic_tx_is_empty(struct efx_tx_queue *tx_queue,
78 unsigned int write_count)
79{
80 unsigned int empty_read_count = ACCESS_ONCE(tx_queue->empty_read_count);
81
82 if (empty_read_count == 0)
83 return false;
84
85 return ((empty_read_count ^ write_count) & ~EFX_EMPTY_COUNT_VALID) == 0;
86}
87
Edward Creede1deff2017-01-13 21:20:14 +000088/* Report whether the NIC considers this TX queue empty, using
89 * packet_write_count (the write count recorded for the last completable
90 * doorbell push). May return false negative. EF10 only, which is OK
91 * because only EF10 supports PIO.
92 */
93static inline bool efx_nic_tx_is_empty(struct efx_tx_queue *tx_queue)
94{
95 EFX_WARN_ON_ONCE_PARANOID(!tx_queue->efx->type->option_descriptors);
96 return __efx_nic_tx_is_empty(tx_queue, tx_queue->packet_write_count);
97}
98
Edward Cree70b33fb2014-10-17 15:32:25 +010099/* Decide whether we can use TX PIO, ie. write packet data directly into
100 * a buffer on the device. This can reduce latency at the expense of
101 * throughput, so we only do this if both hardware and software TX rings
102 * are empty. This also ensures that only one packet at a time can be
103 * using the PIO buffer.
104 */
105static inline bool efx_nic_may_tx_pio(struct efx_tx_queue *tx_queue)
Ben Hutchings306a2782013-06-28 21:47:15 +0100106{
Edward Cree70b33fb2014-10-17 15:32:25 +0100107 struct efx_tx_queue *partner = efx_tx_queue_partner(tx_queue);
Edward Creede1deff2017-01-13 21:20:14 +0000108
109 return tx_queue->piobuf && efx_nic_tx_is_empty(tx_queue) &&
110 efx_nic_tx_is_empty(partner);
Ben Hutchings306a2782013-06-28 21:47:15 +0100111}
112
Ben Hutchings86094f72013-08-21 19:51:04 +0100113/* Decide whether to push a TX descriptor to the NIC vs merely writing
114 * the doorbell. This can reduce latency when we are adding a single
115 * descriptor to an empty queue, but is otherwise pointless. Further,
116 * Falcon and Siena have hardware bugs (SF bug 33851) that may be
117 * triggered if we don't check this.
Edward Cree70b33fb2014-10-17 15:32:25 +0100118 * We use the write_count used for the last doorbell push, to get the
119 * NIC's view of the tx queue.
Ben Hutchings86094f72013-08-21 19:51:04 +0100120 */
121static inline bool efx_nic_may_push_tx_desc(struct efx_tx_queue *tx_queue,
122 unsigned int write_count)
123{
Ben Hutchings306a2782013-06-28 21:47:15 +0100124 bool was_empty = __efx_nic_tx_is_empty(tx_queue, write_count);
Ben Hutchings86094f72013-08-21 19:51:04 +0100125
126 tx_queue->empty_read_count = 0;
Ben Hutchings306a2782013-06-28 21:47:15 +0100127 return was_empty && tx_queue->write_count - write_count == 1;
Ben Hutchings86094f72013-08-21 19:51:04 +0100128}
129
130/* Returns a pointer to the specified descriptor in the RX descriptor queue */
131static inline efx_qword_t *
132efx_rx_desc(struct efx_rx_queue *rx_queue, unsigned int index)
133{
134 return ((efx_qword_t *) (rx_queue->rxd.buf.addr)) + index;
135}
136
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000137enum {
138 PHY_TYPE_NONE = 0,
139 PHY_TYPE_TXC43128 = 1,
140 PHY_TYPE_88E1111 = 2,
141 PHY_TYPE_SFX7101 = 3,
142 PHY_TYPE_QT2022C2 = 4,
143 PHY_TYPE_PM8358 = 6,
144 PHY_TYPE_SFT9001A = 8,
145 PHY_TYPE_QT2025C = 9,
146 PHY_TYPE_SFT9001B = 10,
147};
148
Ben Hutchings5b6262d2012-02-02 21:21:15 +0000149/* Alignment of PCIe DMA boundaries (4KB) */
150#define EFX_PAGE_SIZE 4096
151/* Size and alignment of buffer table entries (same) */
152#define EFX_BUF_SIZE EFX_PAGE_SIZE
153
Edward Creee4d112e2014-07-15 11:58:12 +0100154/* NIC-generic software stats */
155enum {
156 GENERIC_STAT_rx_noskb_drops,
157 GENERIC_STAT_rx_nodesc_trunc,
158 GENERIC_STAT_COUNT
159};
160
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000161enum {
Edward Creee4d112e2014-07-15 11:58:12 +0100162 SIENA_STAT_tx_bytes = GENERIC_STAT_COUNT,
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000163 SIENA_STAT_tx_good_bytes,
164 SIENA_STAT_tx_bad_bytes,
165 SIENA_STAT_tx_packets,
166 SIENA_STAT_tx_bad,
167 SIENA_STAT_tx_pause,
168 SIENA_STAT_tx_control,
169 SIENA_STAT_tx_unicast,
170 SIENA_STAT_tx_multicast,
171 SIENA_STAT_tx_broadcast,
172 SIENA_STAT_tx_lt64,
173 SIENA_STAT_tx_64,
174 SIENA_STAT_tx_65_to_127,
175 SIENA_STAT_tx_128_to_255,
176 SIENA_STAT_tx_256_to_511,
177 SIENA_STAT_tx_512_to_1023,
178 SIENA_STAT_tx_1024_to_15xx,
179 SIENA_STAT_tx_15xx_to_jumbo,
180 SIENA_STAT_tx_gtjumbo,
181 SIENA_STAT_tx_collision,
182 SIENA_STAT_tx_single_collision,
183 SIENA_STAT_tx_multiple_collision,
184 SIENA_STAT_tx_excessive_collision,
185 SIENA_STAT_tx_deferred,
186 SIENA_STAT_tx_late_collision,
187 SIENA_STAT_tx_excessive_deferred,
188 SIENA_STAT_tx_non_tcpudp,
189 SIENA_STAT_tx_mac_src_error,
190 SIENA_STAT_tx_ip_src_error,
191 SIENA_STAT_rx_bytes,
192 SIENA_STAT_rx_good_bytes,
193 SIENA_STAT_rx_bad_bytes,
194 SIENA_STAT_rx_packets,
195 SIENA_STAT_rx_good,
196 SIENA_STAT_rx_bad,
197 SIENA_STAT_rx_pause,
198 SIENA_STAT_rx_control,
199 SIENA_STAT_rx_unicast,
200 SIENA_STAT_rx_multicast,
201 SIENA_STAT_rx_broadcast,
202 SIENA_STAT_rx_lt64,
203 SIENA_STAT_rx_64,
204 SIENA_STAT_rx_65_to_127,
205 SIENA_STAT_rx_128_to_255,
206 SIENA_STAT_rx_256_to_511,
207 SIENA_STAT_rx_512_to_1023,
208 SIENA_STAT_rx_1024_to_15xx,
209 SIENA_STAT_rx_15xx_to_jumbo,
210 SIENA_STAT_rx_gtjumbo,
211 SIENA_STAT_rx_bad_gtjumbo,
212 SIENA_STAT_rx_overflow,
213 SIENA_STAT_rx_false_carrier,
214 SIENA_STAT_rx_symbol_error,
215 SIENA_STAT_rx_align_error,
216 SIENA_STAT_rx_length_error,
217 SIENA_STAT_rx_internal_error,
218 SIENA_STAT_rx_nodesc_drop_cnt,
219 SIENA_STAT_COUNT
220};
221
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000222/**
223 * struct siena_nic_data - Siena NIC state
Shradha Shah2dc313e2014-11-05 12:16:18 +0000224 * @efx: Pointer back to main interface structure
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000225 * @wol_filter_id: Wake-on-LAN packet filter id
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000226 * @stats: Hardware statistics
Daniel Pieczkobf3d0152015-05-06 00:55:36 +0100227 * @vf: Array of &struct siena_vf objects
Shradha Shah2dc313e2014-11-05 12:16:18 +0000228 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
229 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
230 * @local_addr_list: List of local addresses. Protected by %local_lock.
231 * @local_page_list: List of DMA addressable pages used to broadcast
232 * %local_addr_list. Protected by %local_lock.
233 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
234 * @peer_work: Work item to broadcast peer addresses to VMs.
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000235 */
236struct siena_nic_data {
Shradha Shah2dc313e2014-11-05 12:16:18 +0000237 struct efx_nic *efx;
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000238 int wol_filter_id;
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000239 u64 stats[SIENA_STAT_COUNT];
Shradha Shah2dc313e2014-11-05 12:16:18 +0000240#ifdef CONFIG_SFC_SRIOV
Daniel Pieczkobf3d0152015-05-06 00:55:36 +0100241 struct siena_vf *vf;
Shradha Shah2dc313e2014-11-05 12:16:18 +0000242 struct efx_channel *vfdi_channel;
243 unsigned vf_buftbl_base;
244 struct efx_buffer vfdi_status;
245 struct list_head local_addr_list;
246 struct list_head local_page_list;
247 struct mutex local_lock;
248 struct work_struct peer_work;
249#endif
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000250};
251
Ben Hutchings8127d662013-08-29 19:19:29 +0100252enum {
Daniel Pieczkoe80ca0132015-06-02 11:38:34 +0100253 EF10_STAT_port_tx_bytes = GENERIC_STAT_COUNT,
254 EF10_STAT_port_tx_packets,
255 EF10_STAT_port_tx_pause,
256 EF10_STAT_port_tx_control,
257 EF10_STAT_port_tx_unicast,
258 EF10_STAT_port_tx_multicast,
259 EF10_STAT_port_tx_broadcast,
260 EF10_STAT_port_tx_lt64,
261 EF10_STAT_port_tx_64,
262 EF10_STAT_port_tx_65_to_127,
263 EF10_STAT_port_tx_128_to_255,
264 EF10_STAT_port_tx_256_to_511,
265 EF10_STAT_port_tx_512_to_1023,
266 EF10_STAT_port_tx_1024_to_15xx,
267 EF10_STAT_port_tx_15xx_to_jumbo,
268 EF10_STAT_port_rx_bytes,
269 EF10_STAT_port_rx_bytes_minus_good_bytes,
270 EF10_STAT_port_rx_good_bytes,
271 EF10_STAT_port_rx_bad_bytes,
272 EF10_STAT_port_rx_packets,
273 EF10_STAT_port_rx_good,
274 EF10_STAT_port_rx_bad,
275 EF10_STAT_port_rx_pause,
276 EF10_STAT_port_rx_control,
277 EF10_STAT_port_rx_unicast,
278 EF10_STAT_port_rx_multicast,
279 EF10_STAT_port_rx_broadcast,
280 EF10_STAT_port_rx_lt64,
281 EF10_STAT_port_rx_64,
282 EF10_STAT_port_rx_65_to_127,
283 EF10_STAT_port_rx_128_to_255,
284 EF10_STAT_port_rx_256_to_511,
285 EF10_STAT_port_rx_512_to_1023,
286 EF10_STAT_port_rx_1024_to_15xx,
287 EF10_STAT_port_rx_15xx_to_jumbo,
288 EF10_STAT_port_rx_gtjumbo,
289 EF10_STAT_port_rx_bad_gtjumbo,
290 EF10_STAT_port_rx_overflow,
291 EF10_STAT_port_rx_align_error,
292 EF10_STAT_port_rx_length_error,
293 EF10_STAT_port_rx_nodesc_drops,
294 EF10_STAT_port_rx_pm_trunc_bb_overflow,
295 EF10_STAT_port_rx_pm_discard_bb_overflow,
296 EF10_STAT_port_rx_pm_trunc_vfifo_full,
297 EF10_STAT_port_rx_pm_discard_vfifo_full,
298 EF10_STAT_port_rx_pm_trunc_qbb,
299 EF10_STAT_port_rx_pm_discard_qbb,
300 EF10_STAT_port_rx_pm_discard_mapping,
301 EF10_STAT_port_rx_dp_q_disabled_packets,
302 EF10_STAT_port_rx_dp_di_dropped_packets,
303 EF10_STAT_port_rx_dp_streaming_packets,
304 EF10_STAT_port_rx_dp_hlb_fetch,
305 EF10_STAT_port_rx_dp_hlb_wait,
Daniel Pieczko3c36a2a2015-06-02 11:39:06 +0100306 EF10_STAT_rx_unicast,
307 EF10_STAT_rx_unicast_bytes,
308 EF10_STAT_rx_multicast,
309 EF10_STAT_rx_multicast_bytes,
310 EF10_STAT_rx_broadcast,
311 EF10_STAT_rx_broadcast_bytes,
312 EF10_STAT_rx_bad,
313 EF10_STAT_rx_bad_bytes,
314 EF10_STAT_rx_overflow,
315 EF10_STAT_tx_unicast,
316 EF10_STAT_tx_unicast_bytes,
317 EF10_STAT_tx_multicast,
318 EF10_STAT_tx_multicast_bytes,
319 EF10_STAT_tx_broadcast,
320 EF10_STAT_tx_broadcast_bytes,
321 EF10_STAT_tx_bad,
322 EF10_STAT_tx_bad_bytes,
323 EF10_STAT_tx_overflow,
Ben Hutchings8127d662013-08-29 19:19:29 +0100324 EF10_STAT_COUNT
325};
326
Ben Hutchings183233b2013-06-28 21:47:12 +0100327/* Maximum number of TX PIO buffers we may allocate to a function.
328 * This matches the total number of buffers on each SFC9100-family
329 * controller.
330 */
331#define EF10_TX_PIOBUF_COUNT 16
332
Ben Hutchings8127d662013-08-29 19:19:29 +0100333/**
334 * struct efx_ef10_nic_data - EF10 architecture NIC state
335 * @mcdi_buf: DMA buffer for MCDI
336 * @warm_boot_count: Last seen MC warm boot count
337 * @vi_base: Absolute index of first VI in this function
338 * @n_allocated_vis: Number of VIs allocated to this function
339 * @must_realloc_vis: Flag: VIs have yet to be reallocated after MC reboot
340 * @must_restore_filters: Flag: filters have yet to be restored after MC reboot
Ben Hutchings183233b2013-06-28 21:47:12 +0100341 * @n_piobufs: Number of PIO buffers allocated to this function
342 * @wc_membase: Base address of write-combining mapping of the memory BAR
343 * @pio_write_base: Base address for writing PIO buffers
344 * @pio_write_vi_base: Relative VI number for @pio_write_base
345 * @piobuf_handle: Handle of each PIO buffer allocated
346 * @must_restore_piobufs: Flag: PIO buffers have yet to be restored after MC
347 * reboot
Ben Hutchings8127d662013-08-29 19:19:29 +0100348 * @rx_rss_context: Firmware handle for our RSS context
Jon Cooper267c0152015-05-06 00:59:38 +0100349 * @rx_rss_context_exclusive: Whether our RSS context is exclusive or shared
Ben Hutchings8127d662013-08-29 19:19:29 +0100350 * @stats: Hardware statistics
351 * @workaround_35388: Flag: firmware supports workaround for bug 35388
Daniel Pieczko46e612b2015-07-21 15:09:18 +0100352 * @workaround_26807: Flag: firmware supports workaround for bug 26807
Bert Kenward539de7c2016-08-11 13:02:09 +0100353 * @workaround_61265: Flag: firmware supports workaround for bug 61265
Ben Hutchingsa915ccc2013-09-05 22:51:55 +0100354 * @must_check_datapath_caps: Flag: @datapath_caps needs to be revalidated
355 * after MC reboot
Ben Hutchings8127d662013-08-29 19:19:29 +0100356 * @datapath_caps: Capabilities of datapath firmware (FLAGS1 field of
357 * %MC_CMD_GET_CAPABILITIES response)
Bert Kenwardca889a02016-08-11 13:01:35 +0100358 * @datapath_caps2: Further Capabilities of datapath firmware (FLAGS2 field of
359 * %MC_CMD_GET_CAPABILITIES response)
Daniel Pieczko8d9f9dd2015-05-06 00:56:55 +0100360 * @rx_dpcpu_fw_id: Firmware ID of the RxDPCPU
361 * @tx_dpcpu_fw_id: Firmware ID of the TxDPCPU
Daniel Pieczko45b24492015-05-06 00:57:14 +0100362 * @vport_id: The function's vport ID, only relevant for PFs
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +0100363 * @must_probe_vswitching: Flag: vswitching has yet to be setup after MC reboot
Daniel Pieczko1cd9ecb2015-05-06 00:57:53 +0100364 * @pf_index: The number for this PF, or the parent PF if this is a VF
Shradha Shah3c5eb872015-05-06 00:58:31 +0100365#ifdef CONFIG_SFC_SRIOV
366 * @vf: Pointer to VF data structure
367#endif
Andrew Rybchenko34813fe2016-06-15 17:48:14 +0100368 * @vport_mac: The MAC address on the vport, only for PFs; VFs will be zero
369 * @vlan_list: List of VLANs added over the interface. Serialised by vlan_lock.
370 * @vlan_lock: Lock to serialize access to vlan_list.
Ben Hutchings8127d662013-08-29 19:19:29 +0100371 */
372struct efx_ef10_nic_data {
373 struct efx_buffer mcdi_buf;
374 u16 warm_boot_count;
375 unsigned int vi_base;
376 unsigned int n_allocated_vis;
377 bool must_realloc_vis;
378 bool must_restore_filters;
Ben Hutchings183233b2013-06-28 21:47:12 +0100379 unsigned int n_piobufs;
380 void __iomem *wc_membase, *pio_write_base;
381 unsigned int pio_write_vi_base;
382 unsigned int piobuf_handle[EF10_TX_PIOBUF_COUNT];
383 bool must_restore_piobufs;
Ben Hutchings8127d662013-08-29 19:19:29 +0100384 u32 rx_rss_context;
Jon Cooper267c0152015-05-06 00:59:38 +0100385 bool rx_rss_context_exclusive;
Ben Hutchings8127d662013-08-29 19:19:29 +0100386 u64 stats[EF10_STAT_COUNT];
387 bool workaround_35388;
Daniel Pieczko46e612b2015-07-21 15:09:18 +0100388 bool workaround_26807;
Bert Kenward539de7c2016-08-11 13:02:09 +0100389 bool workaround_61265;
Ben Hutchingsa915ccc2013-09-05 22:51:55 +0100390 bool must_check_datapath_caps;
Ben Hutchings8127d662013-08-29 19:19:29 +0100391 u32 datapath_caps;
Bert Kenwardca889a02016-08-11 13:01:35 +0100392 u32 datapath_caps2;
Daniel Pieczko8d9f9dd2015-05-06 00:56:55 +0100393 unsigned int rx_dpcpu_fw_id;
394 unsigned int tx_dpcpu_fw_id;
Daniel Pieczko45b24492015-05-06 00:57:14 +0100395 unsigned int vport_id;
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +0100396 bool must_probe_vswitching;
Daniel Pieczko1cd9ecb2015-05-06 00:57:53 +0100397 unsigned int pf_index;
Shradha Shah1d051e02015-06-02 11:38:16 +0100398 u8 port_id[ETH_ALEN];
Shradha Shah3c5eb872015-05-06 00:58:31 +0100399#ifdef CONFIG_SFC_SRIOV
Shradha Shah88a37de2015-05-20 11:09:15 +0100400 unsigned int vf_index;
Shradha Shah3c5eb872015-05-06 00:58:31 +0100401 struct ef10_vf *vf;
402#endif
403 u8 vport_mac[ETH_ALEN];
Andrew Rybchenko34813fe2016-06-15 17:48:14 +0100404 struct list_head vlan_list;
405 struct mutex vlan_lock;
Ben Hutchings8127d662013-08-29 19:19:29 +0100406};
407
Joe Perches00aef982013-09-23 11:37:59 -0700408int efx_init_sriov(void);
Joe Perches00aef982013-09-23 11:37:59 -0700409void efx_fini_sriov(void);
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000410
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100411struct ethtool_ts_info;
Ben Hutchingsac36baf2013-10-15 17:54:56 +0100412int efx_ptp_probe(struct efx_nic *efx, struct efx_channel *channel);
413void efx_ptp_defer_probe_with_channel(struct efx_nic *efx);
414void efx_ptp_remove(struct efx_nic *efx);
Ben Hutchings433dc9b2013-11-14 01:26:21 +0000415int efx_ptp_set_ts_config(struct efx_nic *efx, struct ifreq *ifr);
416int efx_ptp_get_ts_config(struct efx_nic *efx, struct ifreq *ifr);
Joe Perches00aef982013-09-23 11:37:59 -0700417void efx_ptp_get_ts_info(struct efx_nic *efx, struct ethtool_ts_info *ts_info);
418bool efx_ptp_is_ptp_tx(struct efx_nic *efx, struct sk_buff *skb);
Daniel Pieczko9ec06592013-11-21 17:11:25 +0000419int efx_ptp_get_mode(struct efx_nic *efx);
420int efx_ptp_change_mode(struct efx_nic *efx, bool enable_wanted,
421 unsigned int new_mode);
Joe Perches00aef982013-09-23 11:37:59 -0700422int efx_ptp_tx(struct efx_nic *efx, struct sk_buff *skb);
423void efx_ptp_event(struct efx_nic *efx, efx_qword_t *ev);
Ben Hutchings99691c42013-12-11 02:36:08 +0000424size_t efx_ptp_describe_stats(struct efx_nic *efx, u8 *strings);
425size_t efx_ptp_update_stats(struct efx_nic *efx, u64 *stats);
Jon Cooperbd9a2652013-11-18 12:54:41 +0000426void efx_time_sync_event(struct efx_channel *channel, efx_qword_t *ev);
427void __efx_rx_skb_attach_timestamp(struct efx_channel *channel,
428 struct sk_buff *skb);
429static inline void efx_rx_skb_attach_timestamp(struct efx_channel *channel,
430 struct sk_buff *skb)
431{
432 if (channel->sync_events_state == SYNC_EVENTS_VALID)
433 __efx_rx_skb_attach_timestamp(channel, skb);
434}
Alexandre Rames2ea4dc22013-11-08 10:20:31 +0000435void efx_ptp_start_datapath(struct efx_nic *efx);
436void efx_ptp_stop_datapath(struct efx_nic *efx);
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100437
stephen hemminger6c8c2512011-04-14 05:50:12 +0000438extern const struct efx_nic_type falcon_a1_nic_type;
439extern const struct efx_nic_type falcon_b0_nic_type;
440extern const struct efx_nic_type siena_a0_nic_type;
Ben Hutchings8127d662013-08-29 19:19:29 +0100441extern const struct efx_nic_type efx_hunt_a0_nic_type;
Shradha Shah02246a72015-05-06 00:58:14 +0100442extern const struct efx_nic_type efx_hunt_a0_vf_nic_type;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100443
444/**************************************************************************
445 *
446 * Externs
447 *
448 **************************************************************************
449 */
450
Joe Perches00aef982013-09-23 11:37:59 -0700451int falcon_probe_board(struct efx_nic *efx, u16 revision_info);
Ben Hutchings5087b542009-10-23 08:29:51 +0000452
Ben Hutchings8ceee662008-04-27 12:55:59 +0100453/* TX data path */
Ben Hutchings86094f72013-08-21 19:51:04 +0100454static inline int efx_nic_probe_tx(struct efx_tx_queue *tx_queue)
455{
456 return tx_queue->efx->type->tx_probe(tx_queue);
457}
458static inline void efx_nic_init_tx(struct efx_tx_queue *tx_queue)
459{
460 tx_queue->efx->type->tx_init(tx_queue);
461}
462static inline void efx_nic_remove_tx(struct efx_tx_queue *tx_queue)
463{
464 tx_queue->efx->type->tx_remove(tx_queue);
465}
466static inline void efx_nic_push_buffers(struct efx_tx_queue *tx_queue)
467{
468 tx_queue->efx->type->tx_write(tx_queue);
469}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
471/* RX data path */
Ben Hutchings86094f72013-08-21 19:51:04 +0100472static inline int efx_nic_probe_rx(struct efx_rx_queue *rx_queue)
473{
474 return rx_queue->efx->type->rx_probe(rx_queue);
475}
476static inline void efx_nic_init_rx(struct efx_rx_queue *rx_queue)
477{
478 rx_queue->efx->type->rx_init(rx_queue);
479}
480static inline void efx_nic_remove_rx(struct efx_rx_queue *rx_queue)
481{
482 rx_queue->efx->type->rx_remove(rx_queue);
483}
484static inline void efx_nic_notify_rx_desc(struct efx_rx_queue *rx_queue)
485{
486 rx_queue->efx->type->rx_write(rx_queue);
487}
488static inline void efx_nic_generate_fill_event(struct efx_rx_queue *rx_queue)
489{
490 rx_queue->efx->type->rx_defer_refill(rx_queue);
491}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100492
493/* Event data path */
Ben Hutchings86094f72013-08-21 19:51:04 +0100494static inline int efx_nic_probe_eventq(struct efx_channel *channel)
495{
496 return channel->efx->type->ev_probe(channel);
497}
Jon Cooper261e4d92013-04-15 18:51:54 +0100498static inline int efx_nic_init_eventq(struct efx_channel *channel)
Ben Hutchings86094f72013-08-21 19:51:04 +0100499{
Jon Cooper261e4d92013-04-15 18:51:54 +0100500 return channel->efx->type->ev_init(channel);
Ben Hutchings86094f72013-08-21 19:51:04 +0100501}
502static inline void efx_nic_fini_eventq(struct efx_channel *channel)
503{
504 channel->efx->type->ev_fini(channel);
505}
506static inline void efx_nic_remove_eventq(struct efx_channel *channel)
507{
508 channel->efx->type->ev_remove(channel);
509}
510static inline int
511efx_nic_process_eventq(struct efx_channel *channel, int quota)
512{
513 return channel->efx->type->ev_process(channel, quota);
514}
515static inline void efx_nic_eventq_read_ack(struct efx_channel *channel)
516{
517 channel->efx->type->ev_read_ack(channel);
518}
Joe Perches00aef982013-09-23 11:37:59 -0700519void efx_nic_event_test_start(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +0100520
521/* Falcon/Siena queue operations */
Joe Perches00aef982013-09-23 11:37:59 -0700522int efx_farch_tx_probe(struct efx_tx_queue *tx_queue);
523void efx_farch_tx_init(struct efx_tx_queue *tx_queue);
524void efx_farch_tx_fini(struct efx_tx_queue *tx_queue);
525void efx_farch_tx_remove(struct efx_tx_queue *tx_queue);
526void efx_farch_tx_write(struct efx_tx_queue *tx_queue);
Bert Kenwarde9117e52016-11-17 10:51:54 +0000527unsigned int efx_farch_tx_limit_len(struct efx_tx_queue *tx_queue,
528 dma_addr_t dma_addr, unsigned int len);
Joe Perches00aef982013-09-23 11:37:59 -0700529int efx_farch_rx_probe(struct efx_rx_queue *rx_queue);
530void efx_farch_rx_init(struct efx_rx_queue *rx_queue);
531void efx_farch_rx_fini(struct efx_rx_queue *rx_queue);
532void efx_farch_rx_remove(struct efx_rx_queue *rx_queue);
533void efx_farch_rx_write(struct efx_rx_queue *rx_queue);
534void efx_farch_rx_defer_refill(struct efx_rx_queue *rx_queue);
535int efx_farch_ev_probe(struct efx_channel *channel);
536int efx_farch_ev_init(struct efx_channel *channel);
537void efx_farch_ev_fini(struct efx_channel *channel);
538void efx_farch_ev_remove(struct efx_channel *channel);
539int efx_farch_ev_process(struct efx_channel *channel, int quota);
540void efx_farch_ev_read_ack(struct efx_channel *channel);
541void efx_farch_ev_test_generate(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +0100542
Ben Hutchingsadd72472012-11-08 01:46:53 +0000543/* Falcon/Siena filter operations */
Joe Perches00aef982013-09-23 11:37:59 -0700544int efx_farch_filter_table_probe(struct efx_nic *efx);
545void efx_farch_filter_table_restore(struct efx_nic *efx);
546void efx_farch_filter_table_remove(struct efx_nic *efx);
547void efx_farch_filter_update_rx_scatter(struct efx_nic *efx);
548s32 efx_farch_filter_insert(struct efx_nic *efx, struct efx_filter_spec *spec,
549 bool replace);
550int efx_farch_filter_remove_safe(struct efx_nic *efx,
551 enum efx_filter_priority priority,
552 u32 filter_id);
553int efx_farch_filter_get_safe(struct efx_nic *efx,
554 enum efx_filter_priority priority, u32 filter_id,
555 struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +0000556int efx_farch_filter_clear_rx(struct efx_nic *efx,
557 enum efx_filter_priority priority);
Joe Perches00aef982013-09-23 11:37:59 -0700558u32 efx_farch_filter_count_rx_used(struct efx_nic *efx,
559 enum efx_filter_priority priority);
560u32 efx_farch_filter_get_rx_id_limit(struct efx_nic *efx);
561s32 efx_farch_filter_get_rx_ids(struct efx_nic *efx,
562 enum efx_filter_priority priority, u32 *buf,
563 u32 size);
Ben Hutchingsadd72472012-11-08 01:46:53 +0000564#ifdef CONFIG_RFS_ACCEL
Joe Perches00aef982013-09-23 11:37:59 -0700565s32 efx_farch_filter_rfs_insert(struct efx_nic *efx,
566 struct efx_filter_spec *spec);
567bool efx_farch_filter_rfs_expire_one(struct efx_nic *efx, u32 flow_id,
568 unsigned int index);
Ben Hutchingsadd72472012-11-08 01:46:53 +0000569#endif
Joe Perches00aef982013-09-23 11:37:59 -0700570void efx_farch_filter_sync_rx_mode(struct efx_nic *efx);
Ben Hutchingsadd72472012-11-08 01:46:53 +0000571
Joe Perches00aef982013-09-23 11:37:59 -0700572bool efx_nic_event_present(struct efx_channel *channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100573
Ben Hutchingsb7f514a2012-07-04 22:25:07 +0100574/* Some statistics are computed as A - B where A and B each increase
575 * linearly with some hardware counter(s) and the counters are read
576 * asynchronously. If the counters contributing to B are always read
577 * after those contributing to A, the computed value may be lower than
578 * the true value by some variable amount, and may decrease between
579 * subsequent computations.
580 *
581 * We should never allow statistics to decrease or to exceed the true
582 * value. Since the computed value will never be greater than the
583 * true value, we can achieve this by only storing the computed value
584 * when it increases.
585 */
586static inline void efx_update_diff_stat(u64 *stat, u64 diff)
587{
588 if ((s64)(diff - *stat) > 0)
589 *stat = diff;
590}
591
Ben Hutchings86094f72013-08-21 19:51:04 +0100592/* Interrupts */
Joe Perches00aef982013-09-23 11:37:59 -0700593int efx_nic_init_interrupt(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +0100594int efx_nic_irq_test_start(struct efx_nic *efx);
Joe Perches00aef982013-09-23 11:37:59 -0700595void efx_nic_fini_interrupt(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +0100596
597/* Falcon/Siena interrupts */
Joe Perches00aef982013-09-23 11:37:59 -0700598void efx_farch_irq_enable_master(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +0100599int efx_farch_irq_test_generate(struct efx_nic *efx);
Joe Perches00aef982013-09-23 11:37:59 -0700600void efx_farch_irq_disable_master(struct efx_nic *efx);
601irqreturn_t efx_farch_msi_interrupt(int irq, void *dev_id);
602irqreturn_t efx_farch_legacy_interrupt(int irq, void *dev_id);
603irqreturn_t efx_farch_fatal_interrupt(struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100604
Ben Hutchingseee6f6a2012-02-28 23:37:35 +0000605static inline int efx_nic_event_test_irq_cpu(struct efx_channel *channel)
606{
Ben Hutchingsdd407812012-02-28 23:40:21 +0000607 return ACCESS_ONCE(channel->event_test_cpu);
Ben Hutchingseee6f6a2012-02-28 23:37:35 +0000608}
609static inline int efx_nic_irq_test_irq_cpu(struct efx_nic *efx)
610{
611 return ACCESS_ONCE(efx->last_irq_cpu);
612}
613
Ben Hutchings8ceee662008-04-27 12:55:59 +0100614/* Global Resources */
Joe Perches00aef982013-09-23 11:37:59 -0700615int efx_nic_flush_queues(struct efx_nic *efx);
616void siena_prepare_flush(struct efx_nic *efx);
617int efx_farch_fini_dmaq(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +0100618void efx_farch_finish_flr(struct efx_nic *efx);
Joe Perches00aef982013-09-23 11:37:59 -0700619void siena_finish_flush(struct efx_nic *efx);
620void falcon_start_nic_stats(struct efx_nic *efx);
621void falcon_stop_nic_stats(struct efx_nic *efx);
622int falcon_reset_xaui(struct efx_nic *efx);
623void efx_farch_dimension_resources(struct efx_nic *efx, unsigned sram_lim_qw);
624void efx_farch_init_common(struct efx_nic *efx);
625void efx_ef10_handle_drain_event(struct efx_nic *efx);
Joe Perches00aef982013-09-23 11:37:59 -0700626void efx_farch_rx_push_indir_table(struct efx_nic *efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000627
628int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
Ben Hutchings0d19a542012-09-18 21:59:52 +0100629 unsigned int len, gfp_t gfp_flags);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000630void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100631
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100632/* Tests */
Ben Hutchings86094f72013-08-21 19:51:04 +0100633struct efx_farch_register_test {
Ben Hutchings152b6a62009-11-29 03:43:56 +0000634 unsigned address;
635 efx_oword_t mask;
636};
Joe Perches00aef982013-09-23 11:37:59 -0700637int efx_farch_test_registers(struct efx_nic *efx,
638 const struct efx_farch_register_test *regs,
639 size_t n_regs);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100640
Joe Perches00aef982013-09-23 11:37:59 -0700641size_t efx_nic_get_regs_len(struct efx_nic *efx);
642void efx_nic_get_regs(struct efx_nic *efx, void *buf);
Ben Hutchings5b98c1b2010-06-21 03:06:53 +0000643
Joe Perches00aef982013-09-23 11:37:59 -0700644size_t efx_nic_describe_stats(const struct efx_hw_stat_desc *desc, size_t count,
645 const unsigned long *mask, u8 *names);
646void efx_nic_update_stats(const struct efx_hw_stat_desc *desc, size_t count,
647 const unsigned long *mask, u64 *stats,
648 const void *dma_buf, bool accumulate);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +0100649void efx_nic_fix_nodesc_drop_stat(struct efx_nic *efx, u64 *stat);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000650
Ben Hutchingsab0115f2012-09-13 01:11:31 +0100651#define EFX_MAX_FLUSH_TIME 5000
Ben Hutchings8ceee662008-04-27 12:55:59 +0100652
Joe Perches00aef982013-09-23 11:37:59 -0700653void efx_farch_generate_event(struct efx_nic *efx, unsigned int evq,
654 efx_qword_t *event);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100655
Ben Hutchings744093c2009-11-29 15:12:08 +0000656#endif /* EFX_NIC_H */