blob: f36f1f85d7fda16288381cbc144c954fe782ce71 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
Alan Stern99ac5b12012-07-11 11:21:38 -040045 unsigned long iaa;
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
Alan Stern99ac5b12012-07-11 11:21:38 -040054 * ehci_hcd: async, unlink, periodic (and shadow), ...
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
Alan Sternc0c53db2012-07-11 11:21:48 -040065/*
66 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
67 * controller may be doing DMA. Lower values mean there's no DMA.
68 */
Alan Sterne8799902011-08-18 16:31:30 -040069enum ehci_rh_state {
70 EHCI_RH_HALTED,
71 EHCI_RH_SUSPENDED,
Alan Sternc0c53db2012-07-11 11:21:48 -040072 EHCI_RH_RUNNING,
73 EHCI_RH_STOPPING
Alan Sterne8799902011-08-18 16:31:30 -040074};
75
Alan Sternd58b4bc2012-07-11 11:21:54 -040076/*
77 * Timer events, ordered by increasing delay length.
78 * Always update event_delays_ns[] and event_handlers[] (defined in
79 * ehci-timer.c) in parallel with this list.
80 */
81enum ehci_hrtimer_event {
Alan Stern31446612012-07-11 11:22:21 -040082 EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040083 EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
Alan Sterndf202252012-07-11 11:22:26 -040084 EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040085 EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
Alan Stern31446612012-07-11 11:22:21 -040086 EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
Alan Sternd58b4bc2012-07-11 11:21:54 -040087 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
88};
89#define EHCI_HRTIMER_NO_EVENT 99
90
Linus Torvalds1da177e2005-04-16 15:20:36 -070091struct ehci_hcd { /* one per controller */
Alan Sternd58b4bc2012-07-11 11:21:54 -040092 /* timing support */
93 enum ehci_hrtimer_event next_hrtimer_event;
94 unsigned enabled_hrtimer_events;
95 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
96 struct hrtimer hrtimer;
97
Alan Stern3ca9aeb2012-07-11 11:22:05 -040098 int PSS_poll_count;
Alan Stern31446612012-07-11 11:22:21 -040099 int ASS_poll_count;
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400100
David Brownell56c1e262005-04-09 09:00:29 -0700101 /* glue to PCI and HCD framework */
102 struct ehci_caps __iomem *caps;
103 struct ehci_regs __iomem *regs;
104 struct ehci_dbg_port __iomem *debug;
105
106 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -0400108 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Alan Sterndf202252012-07-11 11:22:26 -0400110 /* general schedule support */
111 unsigned scanning:1;
112 bool intr_unlinking:1;
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 /* async schedule support */
115 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +0800116 struct ehci_qh *dummy; /* For AMD quirk use */
Alan Stern99ac5b12012-07-11 11:21:38 -0400117 struct ehci_qh *async_unlink;
Alan Stern2f5bb662012-07-11 11:21:43 -0400118 struct ehci_qh *async_unlink_last;
Alan Stern004c1962011-07-05 12:34:05 -0400119 struct ehci_qh *qh_scan_next;
Alan Stern31446612012-07-11 11:22:21 -0400120 unsigned async_count; /* async activity count */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 /* periodic schedule support */
123#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
124 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700125 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 dma_addr_t periodic_dma;
127 unsigned i_thresh; /* uframes HC might cache */
128
129 union ehci_shadow *pshadow; /* mirror hw periodic table */
Alan Sterndf202252012-07-11 11:22:26 -0400130 struct ehci_qh *intr_unlink;
131 struct ehci_qh *intr_unlink_last;
132 unsigned intr_unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 int next_uframe; /* scan periodic, start here */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400134 unsigned periodic_count; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +0400135 unsigned uframe_periodic_max; /* max periodic time per uframe */
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137
Alan Stern0e5f2312010-04-08 16:56:37 -0400138 /* list of itds & sitds completed while clock_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800139 struct list_head cached_itd_list;
Alan Stern0e5f2312010-04-08 16:56:37 -0400140 struct list_head cached_sitd_list;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800141 unsigned clock_frame;
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 /* per root hub port */
144 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400145
Alan Stern57e06c12007-01-16 11:59:45 -0500146 /* bit vectors (one bit per port) */
147 unsigned long bus_suspended; /* which ports were
148 already suspended at the start of a bus suspend */
149 unsigned long companion_ports; /* which ports are
150 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400151 unsigned long owned_ports; /* which ports are
152 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400153 unsigned long port_c_suspend; /* which ports have
154 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400155 unsigned long suspended_ports; /* which ports are
156 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400157 unsigned long resuming_ports; /* which ports have
158 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160 /* per-HC memory pools (could be per-bus, but ...) */
161 struct dma_pool *qh_pool; /* qh per active urb */
162 struct dma_pool *qtd_pool; /* one or more per qh */
163 struct dma_pool *itd_pool; /* itd per iso urb */
164 struct dma_pool *sitd_pool; /* sitd per split iso urb */
165
Alan Stern07d29b62007-12-11 16:05:30 -0500166 struct timer_list iaa_watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 struct timer_list watchdog;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 unsigned long actions;
Alan Stern1e12c912011-05-17 10:40:51 -0400169 unsigned periodic_stamp;
Alan Stern68335e82009-05-22 17:02:33 -0400170 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100172 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 u32 command;
174
Kumar Gala8cd42e92006-01-20 13:57:52 -0800175 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800176 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800177 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100178 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700179 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200180 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100181 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800182 unsigned need_io_watchdog:1;
Andiry Xuad935622011-03-01 14:57:05 +0800183 unsigned amd_pll_fix:1;
Alan Sternae68a832010-07-14 11:03:23 -0400184 unsigned fs_i_thresh:1; /* Intel iso scheduling */
Andiry Xu3d091a62010-11-08 17:58:35 +0800185 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200186 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400187 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100188
189 /* required for usb32 quirk */
190 #define OHCI_CTRL_HCFS (3 << 6)
191 #define OHCI_USB_OPER (2 << 6)
192 #define OHCI_USB_SUSPEND (3 << 6)
193
194 #define OHCI_HCCTRL_OFFSET 0x4
195 #define OHCI_HCCTRL_LEN 0x4
196 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800197 unsigned has_hostpc:1;
Alek Du48f24972010-06-04 15:47:55 +0800198 unsigned has_lpm:1; /* support link power management */
Alek Du5a9cdf32010-06-04 15:47:56 +0800199 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800200 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 /* irq statistics */
203#ifdef EHCI_STATS
204 struct ehci_stats stats;
205# define COUNT(x) do { (x)++; } while (0)
206#else
207# define COUNT(x) do {} while (0)
208#endif
Tony Jones694cc202007-09-11 14:07:31 -0700209
210 /* debug files */
211#ifdef DEBUG
212 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700213#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214};
215
David Brownell53bd6a62006-08-30 14:50:06 -0700216/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
218{
219 return (struct ehci_hcd *) (hcd->hcd_priv);
220}
221static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
222{
223 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
224}
225
226
Alan Stern07d29b62007-12-11 16:05:30 -0500227static inline void
228iaa_watchdog_start(struct ehci_hcd *ehci)
229{
230 WARN_ON(timer_pending(&ehci->iaa_watchdog));
231 mod_timer(&ehci->iaa_watchdog,
232 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
233}
234
235static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
236{
237 del_timer(&ehci->iaa_watchdog);
238}
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240enum ehci_timer_action {
241 TIMER_IO_WATCHDOG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 TIMER_ASYNC_SHRINK,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243};
244
245static inline void
246timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
247{
248 clear_bit (action, &ehci->actions);
249}
250
Alan Stern0e5f2312010-04-08 16:56:37 -0400251static void free_cached_lists(struct ehci_hcd *ehci);
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800252
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253/*-------------------------------------------------------------------------*/
254
Yinghai Lu0af36732008-07-24 17:27:57 -0700255#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
257/*-------------------------------------------------------------------------*/
258
Stefan Roese6dbd6822007-05-01 09:29:37 -0700259#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261/*
262 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700263 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
265 *
266 * These are associated only with "QH" (Queue Head) structures,
267 * used with control, bulk, and interrupt transfers.
268 */
269struct ehci_qtd {
270 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700271 __hc32 hw_next; /* see EHCI 3.5.1 */
272 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
273 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274#define QTD_TOGGLE (1 << 31) /* data toggle */
275#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
276#define QTD_IOC (1 << 15) /* interrupt on complete */
277#define QTD_CERR(tok) (((tok)>>10) & 0x3)
278#define QTD_PID(tok) (((tok)>>8) & 0x3)
279#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
280#define QTD_STS_HALT (1 << 6) /* halted on error */
281#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
282#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
283#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
284#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
285#define QTD_STS_STS (1 << 1) /* split transaction state */
286#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700287
288#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
289#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
290#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
291
292 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
293 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 /* the rest is HCD-private */
296 dma_addr_t qtd_dma; /* qtd address */
297 struct list_head qtd_list; /* sw qtd list */
298 struct urb *urb; /* qtd's urb */
299 size_t length; /* length of buffer */
300} __attribute__ ((aligned (32)));
301
302/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700303#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
305#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
306
307/*-------------------------------------------------------------------------*/
308
309/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700310#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Stefan Roese6dbd6822007-05-01 09:29:37 -0700312/*
313 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800314 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700315 * "dynamic" switching between be and le support, so that the driver
316 * can be used on one system with SoC EHCI controller using big-endian
317 * descriptors as well as a normal little-endian PCI EHCI controller.
318 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700320#define Q_TYPE_ITD (0 << 1)
321#define Q_TYPE_QH (1 << 1)
322#define Q_TYPE_SITD (2 << 1)
323#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700326#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
328/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700329#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331/*
332 * Entries in periodic shadow table are pointers to one of four kinds
333 * of data structure. That's dictated by the hardware; a type tag is
334 * encoded in the low bits of the hardware's periodic schedule. Use
335 * Q_NEXT_TYPE to get the tag.
336 *
337 * For entries in the async schedule, the type tag always says "qh".
338 */
339union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700340 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 struct ehci_itd *itd; /* Q_TYPE_ITD */
342 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
343 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700344 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 void *ptr;
346};
347
348/*-------------------------------------------------------------------------*/
349
350/*
351 * EHCI Specification 0.95 Section 3.6
352 * QH: describes control/bulk/interrupt endpoints
353 * See Fig 3-7 "Queue Head Structure Layout".
354 *
355 * These appear in both the async and (for interrupt) periodic schedules.
356 */
357
Alek Du3807e262009-07-14 07:23:29 +0800358/* first part defined by EHCI spec */
359struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700360 __hc32 hw_next; /* see EHCI 3.6.1 */
361 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400362#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
363#define QH_HEAD (1 << 15) /* Head of async reclamation list */
364#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
365#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
366#define QH_LOW_SPEED (1 << 12)
367#define QH_FULL_SPEED (0 << 12)
368#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700369 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700370#define QH_SMASK 0x000000ff
371#define QH_CMASK 0x0000ff00
372#define QH_HUBADDR 0x007f0000
373#define QH_HUBPORT 0x3f800000
374#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700375 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700378 __hc32 hw_qtd_next;
379 __hc32 hw_alt_next;
380 __hc32 hw_token;
381 __hc32 hw_buf [5];
382 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800383} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Alek Du3807e262009-07-14 07:23:29 +0800385struct ehci_qh {
386 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 /* the rest is HCD-private */
388 dma_addr_t qh_dma; /* address of qh */
389 union ehci_shadow qh_next; /* ptr to qh; or periodic */
390 struct list_head qtd_list; /* sw qtd list */
391 struct ehci_qtd *dummy;
Alan Stern99ac5b12012-07-11 11:21:38 -0400392 struct ehci_qh *unlink_next; /* next on unlink list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Alan Stern004c1962011-07-05 12:34:05 -0400394 unsigned long unlink_time;
Alan Sterndf202252012-07-11 11:22:26 -0400395 unsigned unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 unsigned stamp;
397
Alan Stern3a444942009-08-19 12:22:06 -0400398 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 u8 qh_state;
400#define QH_STATE_LINKED 1 /* HC sees this */
401#define QH_STATE_UNLINK 2 /* HC may still see this */
402#define QH_STATE_IDLE 3 /* HC doesn't see this */
Alan Stern99ac5b12012-07-11 11:21:38 -0400403#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
405
Alan Sterna2c27062009-02-10 10:16:58 -0500406 u8 xacterrs; /* XactErr retry counter */
407#define QH_XACTERR_MAX 32 /* XactErr retry limit */
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 /* periodic schedule info */
410 u8 usecs; /* intr bandwidth */
411 u8 gap_uf; /* uframes split/csplit gap */
412 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700413 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 unsigned short period; /* polling interval */
415 unsigned short start; /* where polling starts */
416#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400417
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400419 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400420 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800421};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423/*-------------------------------------------------------------------------*/
424
425/* description of one iso transaction (up to 3 KB data if highspeed) */
426struct ehci_iso_packet {
427 /* These will be copied to iTD when scheduling */
428 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700429 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 u8 cross; /* buf crosses pages */
431 /* for full speed OUT splits */
432 u32 buf1;
433};
434
435/* temporary schedule data for packets from iso urbs (both speeds)
436 * each packet is one logical usb transaction to the device (not TT),
437 * beginning at stream->next_uframe
438 */
439struct ehci_iso_sched {
440 struct list_head td_list;
441 unsigned span;
442 struct ehci_iso_packet packet [0];
443};
444
445/*
446 * ehci_iso_stream - groups all (s)itds for this endpoint.
447 * acts like a qh would, if EHCI had them for ISO.
448 */
449struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100450 /* first field matches ehci_hq, but is NULL */
451 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 u32 refcount;
454 u8 bEndpointAddress;
455 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 struct list_head td_list; /* queued itds/sitds */
457 struct list_head free_list; /* list of unused itds/sitds */
458 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700459 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460
461 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700463 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
465 /* the rest is derived from the endpoint descriptor,
466 * trusting urb->interval == f(epdesc->bInterval) and
467 * including the extra info for hw_bufp[0..2]
468 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800470 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700471 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 u16 maxp;
473 u16 raw_mask;
474 unsigned bandwidth;
475
476 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700477 __hc32 buf0;
478 __hc32 buf1;
479 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700482 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483};
484
485/*-------------------------------------------------------------------------*/
486
487/*
488 * EHCI Specification 0.95 Section 3.3
489 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
490 *
491 * Schedule records for high speed iso xfers
492 */
493struct ehci_itd {
494 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700495 __hc32 hw_next; /* see EHCI 3.3.1 */
496 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
498#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
499#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
500#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
501#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
502#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
503
Stefan Roese6dbd6822007-05-01 09:29:37 -0700504#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Stefan Roese6dbd6822007-05-01 09:29:37 -0700506 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
507 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509 /* the rest is HCD-private */
510 dma_addr_t itd_dma; /* for this itd */
511 union ehci_shadow itd_next; /* ptr to periodic q entry */
512
513 struct urb *urb;
514 struct ehci_iso_stream *stream; /* endpoint's queue */
515 struct list_head itd_list; /* list of stream's itds */
516
517 /* any/all hw_transactions here may be used by that urb */
518 unsigned frame; /* where scheduled */
519 unsigned pg;
520 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521} __attribute__ ((aligned (32)));
522
523/*-------------------------------------------------------------------------*/
524
525/*
David Brownell53bd6a62006-08-30 14:50:06 -0700526 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 * siTD, aka split-transaction isochronous Transfer Descriptor
528 * ... describe full speed iso xfers through TT in hubs
529 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
530 */
531struct ehci_sitd {
532 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700533 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700535 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
536 __hc32 hw_uframe; /* EHCI table 3-10 */
537 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538#define SITD_IOC (1 << 31) /* interrupt on completion */
539#define SITD_PAGE (1 << 30) /* buffer 0/1 */
540#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
541#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
542#define SITD_STS_ERR (1 << 6) /* error from TT */
543#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
544#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
545#define SITD_STS_XACT (1 << 3) /* illegal IN response */
546#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
547#define SITD_STS_STS (1 << 1) /* split transaction state */
548
Stefan Roese6dbd6822007-05-01 09:29:37 -0700549#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Stefan Roese6dbd6822007-05-01 09:29:37 -0700551 __hc32 hw_buf [2]; /* EHCI table 3-12 */
552 __hc32 hw_backpointer; /* EHCI table 3-13 */
553 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
555 /* the rest is HCD-private */
556 dma_addr_t sitd_dma;
557 union ehci_shadow sitd_next; /* ptr to periodic q entry */
558
559 struct urb *urb;
560 struct ehci_iso_stream *stream; /* endpoint's queue */
561 struct list_head sitd_list; /* list of stream's sitds */
562 unsigned frame;
563 unsigned index;
564} __attribute__ ((aligned (32)));
565
566/*-------------------------------------------------------------------------*/
567
568/*
569 * EHCI Specification 0.96 Section 3.7
570 * Periodic Frame Span Traversal Node (FSTN)
571 *
572 * Manages split interrupt transactions (using TT) that span frame boundaries
573 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
574 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
575 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
576 */
577struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700578 __hc32 hw_next; /* any periodic q entry */
579 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
581 /* the rest is HCD-private */
582 dma_addr_t fstn_dma;
583 union ehci_shadow fstn_next; /* ptr to periodic q entry */
584} __attribute__ ((aligned (32)));
585
586/*-------------------------------------------------------------------------*/
587
Alan Stern16032c42010-05-12 18:21:35 -0400588/* Prepare the PORTSC wakeup flags during controller suspend/resume */
589
Alan Stern41472002010-06-25 14:02:14 -0400590#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
591 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400592
Alan Stern41472002010-06-25 14:02:14 -0400593#define ehci_prepare_ports_for_controller_resume(ehci) \
594 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400595
596/*-------------------------------------------------------------------------*/
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
599
600/*
601 * Some EHCI controllers have a Transaction Translator built into the
602 * root hub. This is a non-standard feature. Each controller will need
603 * to add code to the following inline functions, and call them as
604 * needed (mostly in root hub code).
605 */
606
Alan Sterna8e51772008-05-20 16:58:11 -0400607#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
609/* Returns the speed of a device attached to a port on the root hub. */
610static inline unsigned int
611ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
612{
613 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800614 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 case 0:
616 return 0;
617 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500618 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 case 2:
620 default:
Alan Stern288ead42010-03-04 11:32:30 -0500621 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 }
623 }
Alan Stern288ead42010-03-04 11:32:30 -0500624 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625}
626
627#else
628
629#define ehci_is_TDI(e) (0)
630
Alan Stern288ead42010-03-04 11:32:30 -0500631#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632#endif
633
634/*-------------------------------------------------------------------------*/
635
Kumar Gala8cd42e92006-01-20 13:57:52 -0800636#ifdef CONFIG_PPC_83xx
637/* Some Freescale processors have an erratum in which the TT
638 * port number in the queue head was 0..N-1 instead of 1..N.
639 */
640#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
641#else
642#define ehci_has_fsl_portno_bug(e) (0)
643#endif
644
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100645/*
646 * While most USB host controllers implement their registers in
647 * little-endian format, a minority (celleb companion chip) implement
648 * them in big endian format.
649 *
650 * This attempts to support either format at compile time without a
651 * runtime penalty, or both formats with the additional overhead
652 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200653 *
654 * ehci_big_endian_capbase is a special quirk for controllers that
655 * implement the HC capability registers as separate registers and not
656 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100657 */
658
659#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
660#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200661#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100662#else
663#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200664#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100665#endif
666
Stefan Roese6dbd6822007-05-01 09:29:37 -0700667/*
668 * Big-endian read/write functions are arch-specific.
669 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700670 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800671#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
672#define readl_be(addr) __raw_readl((__force unsigned *)addr)
673#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
674#endif
675
Stefan Roese6dbd6822007-05-01 09:29:37 -0700676static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
677 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100678{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100679#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100680 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000681 readl_be(regs) :
682 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100683#else
Al Viro68f50e52007-02-09 16:40:00 +0000684 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100685#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100686}
687
Stefan Roese6dbd6822007-05-01 09:29:37 -0700688static inline void ehci_writel(const struct ehci_hcd *ehci,
689 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100690{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100691#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100692 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000693 writel_be(val, regs) :
694 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100695#else
Al Viro68f50e52007-02-09 16:40:00 +0000696 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100697#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100698}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800699
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100700/*
701 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
702 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300703 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100704 */
705#ifdef CONFIG_44x
706static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
707{
708 u32 hc_control;
709
710 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
711 if (operational)
712 hc_control |= OHCI_USB_OPER;
713 else
714 hc_control |= OHCI_USB_SUSPEND;
715
716 writel_be(hc_control, ehci->ohci_hcctrl_reg);
717 (void) readl_be(ehci->ohci_hcctrl_reg);
718}
719#else
720static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
721{ }
722#endif
723
Kumar Gala8cd42e92006-01-20 13:57:52 -0800724/*-------------------------------------------------------------------------*/
725
Stefan Roese6dbd6822007-05-01 09:29:37 -0700726/*
727 * The AMCC 440EPx not only implements its EHCI registers in big-endian
728 * format, but also its DMA data structures (descriptors).
729 *
730 * EHCI controllers accessed through PCI work normally (little-endian
731 * everywhere), so we won't bother supporting a BE-only mode for now.
732 */
733#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
734#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
735
736/* cpu to ehci */
737static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
738{
739 return ehci_big_endian_desc(ehci)
740 ? (__force __hc32)cpu_to_be32(x)
741 : (__force __hc32)cpu_to_le32(x);
742}
743
744/* ehci to cpu */
745static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
746{
747 return ehci_big_endian_desc(ehci)
748 ? be32_to_cpu((__force __be32)x)
749 : le32_to_cpu((__force __le32)x);
750}
751
752static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
753{
754 return ehci_big_endian_desc(ehci)
755 ? be32_to_cpup((__force __be32 *)x)
756 : le32_to_cpup((__force __le32 *)x);
757}
758
759#else
760
761/* cpu to ehci */
762static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
763{
764 return cpu_to_le32(x);
765}
766
767/* ehci to cpu */
768static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
769{
770 return le32_to_cpu(x);
771}
772
773static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
774{
775 return le32_to_cpup(x);
776}
777
778#endif
779
780/*-------------------------------------------------------------------------*/
781
Alan Stern68aa95d2011-10-12 10:39:14 -0400782#ifdef CONFIG_PCI
783
784/* For working around the MosChip frame-index-register bug */
785static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
786
787#else
788
789static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
790{
791 return ehci_readl(ehci, &ehci->regs->frame_index);
792}
793
794#endif
795
796/*-------------------------------------------------------------------------*/
797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798#ifndef DEBUG
799#define STUB_DEBUG_FILES
800#endif /* DEBUG */
801
802/*-------------------------------------------------------------------------*/
803
804#endif /* __LINUX_EHCI_HCD_H */