Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sub license, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 14 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 16 | * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, |
| 17 | * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR |
| 18 | * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE |
| 19 | * USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 20 | * |
| 21 | * The above copyright notice and this permission notice (including the |
| 22 | * next paragraph) shall be included in all copies or substantial portions |
| 23 | * of the Software. |
| 24 | * |
| 25 | */ |
| 26 | /* |
| 27 | * Authors: |
| 28 | * Jerome Glisse <glisse@freedesktop.org> |
| 29 | * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com> |
| 30 | * Dave Airlie |
| 31 | */ |
| 32 | #include <linux/list.h> |
| 33 | #include <linux/slab.h> |
| 34 | #include <drm/drmP.h> |
| 35 | #include <drm/amdgpu_drm.h> |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 36 | #include <drm/drm_cache.h> |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 37 | #include "amdgpu.h" |
| 38 | #include "amdgpu_trace.h" |
| 39 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 40 | static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo) |
| 41 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 42 | struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 43 | struct amdgpu_bo *bo; |
| 44 | |
| 45 | bo = container_of(tbo, struct amdgpu_bo, tbo); |
| 46 | |
Christian König | 6375bbb | 2017-07-11 17:25:49 +0200 | [diff] [blame] | 47 | amdgpu_bo_kunmap(bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 48 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 49 | drm_gem_object_release(&bo->gem_base); |
Christian König | 82b9c55 | 2015-11-27 16:49:00 +0100 | [diff] [blame] | 50 | amdgpu_bo_unref(&bo->parent); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 51 | if (!list_empty(&bo->shadow_list)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 52 | mutex_lock(&adev->shadow_list_lock); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 53 | list_del_init(&bo->shadow_list); |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 54 | mutex_unlock(&adev->shadow_list_lock); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 55 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 56 | kfree(bo->metadata); |
| 57 | kfree(bo); |
| 58 | } |
| 59 | |
| 60 | bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo) |
| 61 | { |
| 62 | if (bo->destroy == &amdgpu_ttm_bo_destroy) |
| 63 | return true; |
| 64 | return false; |
| 65 | } |
| 66 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 67 | void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 68 | { |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 69 | struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev); |
| 70 | struct ttm_placement *placement = &abo->placement; |
| 71 | struct ttm_place *places = abo->placements; |
| 72 | u64 flags = abo->flags; |
Christian König | 6369f6f | 2016-08-15 14:08:54 +0200 | [diff] [blame] | 73 | u32 c = 0; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 74 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 75 | if (domain & AMDGPU_GEM_DOMAIN_VRAM) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 76 | unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT; |
| 77 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 78 | places[c].fpfn = 0; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 79 | places[c].lpfn = 0; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 80 | places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 81 | TTM_PL_FLAG_VRAM; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 82 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 83 | if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) |
| 84 | places[c].lpfn = visible_pfn; |
| 85 | else |
| 86 | places[c].flags |= TTM_PL_FLAG_TOPDOWN; |
Christian König | 89bb575 | 2017-03-29 13:41:57 +0200 | [diff] [blame] | 87 | |
| 88 | if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS) |
| 89 | places[c].flags |= TTM_PL_FLAG_CONTIGUOUS; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 90 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 91 | } |
| 92 | |
| 93 | if (domain & AMDGPU_GEM_DOMAIN_GTT) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 94 | places[c].fpfn = 0; |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 95 | if (flags & AMDGPU_GEM_CREATE_SHADOW) |
| 96 | places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT; |
| 97 | else |
| 98 | places[c].lpfn = 0; |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 99 | places[c].flags = TTM_PL_FLAG_TT; |
| 100 | if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 101 | places[c].flags |= TTM_PL_FLAG_WC | |
| 102 | TTM_PL_FLAG_UNCACHED; |
| 103 | else |
| 104 | places[c].flags |= TTM_PL_FLAG_CACHED; |
| 105 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 106 | } |
| 107 | |
| 108 | if (domain & AMDGPU_GEM_DOMAIN_CPU) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 109 | places[c].fpfn = 0; |
| 110 | places[c].lpfn = 0; |
| 111 | places[c].flags = TTM_PL_FLAG_SYSTEM; |
| 112 | if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 113 | places[c].flags |= TTM_PL_FLAG_WC | |
| 114 | TTM_PL_FLAG_UNCACHED; |
| 115 | else |
| 116 | places[c].flags |= TTM_PL_FLAG_CACHED; |
| 117 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | if (domain & AMDGPU_GEM_DOMAIN_GDS) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 121 | places[c].fpfn = 0; |
| 122 | places[c].lpfn = 0; |
| 123 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS; |
| 124 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 125 | } |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 126 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 127 | if (domain & AMDGPU_GEM_DOMAIN_GWS) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 128 | places[c].fpfn = 0; |
| 129 | places[c].lpfn = 0; |
| 130 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS; |
| 131 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 132 | } |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 133 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 134 | if (domain & AMDGPU_GEM_DOMAIN_OA) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 135 | places[c].fpfn = 0; |
| 136 | places[c].lpfn = 0; |
| 137 | places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA; |
| 138 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 139 | } |
| 140 | |
| 141 | if (!c) { |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 142 | places[c].fpfn = 0; |
| 143 | places[c].lpfn = 0; |
| 144 | places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM; |
| 145 | c++; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 146 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 147 | |
Christian König | faceaf6 | 2016-08-15 14:06:50 +0200 | [diff] [blame] | 148 | placement->num_placement = c; |
| 149 | placement->placement = places; |
| 150 | |
| 151 | placement->num_busy_placement = c; |
| 152 | placement->busy_placement = places; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 153 | } |
| 154 | |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 155 | /** |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 156 | * amdgpu_bo_create_reserved - create reserved BO for kernel use |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 157 | * |
| 158 | * @adev: amdgpu device object |
| 159 | * @size: size for the new BO |
| 160 | * @align: alignment for the new BO |
| 161 | * @domain: where to place it |
| 162 | * @bo_ptr: resulting BO |
| 163 | * @gpu_addr: GPU addr of the pinned BO |
| 164 | * @cpu_addr: optional CPU address mapping |
| 165 | * |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 166 | * Allocates and pins a BO for kernel internal use, and returns it still |
| 167 | * reserved. |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 168 | * |
| 169 | * Returns 0 on success, negative error code otherwise. |
| 170 | */ |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 171 | int amdgpu_bo_create_reserved(struct amdgpu_device *adev, |
| 172 | unsigned long size, int align, |
| 173 | u32 domain, struct amdgpu_bo **bo_ptr, |
| 174 | u64 *gpu_addr, void **cpu_addr) |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 175 | { |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 176 | bool free = false; |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 177 | int r; |
| 178 | |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 179 | if (!*bo_ptr) { |
| 180 | r = amdgpu_bo_create(adev, size, align, true, domain, |
| 181 | AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED | |
| 182 | AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 183 | NULL, NULL, 0, bo_ptr); |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 184 | if (r) { |
| 185 | dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", |
| 186 | r); |
| 187 | return r; |
| 188 | } |
| 189 | free = true; |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 190 | } |
| 191 | |
| 192 | r = amdgpu_bo_reserve(*bo_ptr, false); |
| 193 | if (r) { |
| 194 | dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r); |
| 195 | goto error_free; |
| 196 | } |
| 197 | |
| 198 | r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr); |
| 199 | if (r) { |
| 200 | dev_err(adev->dev, "(%d) kernel bo pin failed\n", r); |
| 201 | goto error_unreserve; |
| 202 | } |
| 203 | |
| 204 | if (cpu_addr) { |
| 205 | r = amdgpu_bo_kmap(*bo_ptr, cpu_addr); |
| 206 | if (r) { |
| 207 | dev_err(adev->dev, "(%d) kernel bo map failed\n", r); |
| 208 | goto error_unreserve; |
| 209 | } |
| 210 | } |
| 211 | |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 212 | return 0; |
| 213 | |
| 214 | error_unreserve: |
| 215 | amdgpu_bo_unreserve(*bo_ptr); |
| 216 | |
| 217 | error_free: |
Christian König | 53766e5 | 2017-07-27 14:52:53 +0200 | [diff] [blame] | 218 | if (free) |
| 219 | amdgpu_bo_unref(bo_ptr); |
Christian König | 7c20488 | 2015-12-14 13:18:01 +0100 | [diff] [blame] | 220 | |
| 221 | return r; |
| 222 | } |
| 223 | |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 224 | /** |
Christian König | 9d903cb | 2017-07-27 17:08:54 +0200 | [diff] [blame] | 225 | * amdgpu_bo_create_kernel - create BO for kernel use |
| 226 | * |
| 227 | * @adev: amdgpu device object |
| 228 | * @size: size for the new BO |
| 229 | * @align: alignment for the new BO |
| 230 | * @domain: where to place it |
| 231 | * @bo_ptr: resulting BO |
| 232 | * @gpu_addr: GPU addr of the pinned BO |
| 233 | * @cpu_addr: optional CPU address mapping |
| 234 | * |
| 235 | * Allocates and pins a BO for kernel internal use. |
| 236 | * |
| 237 | * Returns 0 on success, negative error code otherwise. |
| 238 | */ |
| 239 | int amdgpu_bo_create_kernel(struct amdgpu_device *adev, |
| 240 | unsigned long size, int align, |
| 241 | u32 domain, struct amdgpu_bo **bo_ptr, |
| 242 | u64 *gpu_addr, void **cpu_addr) |
| 243 | { |
| 244 | int r; |
| 245 | |
| 246 | r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr, |
| 247 | gpu_addr, cpu_addr); |
| 248 | |
| 249 | if (r) |
| 250 | return r; |
| 251 | |
| 252 | amdgpu_bo_unreserve(*bo_ptr); |
| 253 | |
| 254 | return 0; |
| 255 | } |
| 256 | |
| 257 | /** |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 258 | * amdgpu_bo_free_kernel - free BO for kernel use |
| 259 | * |
| 260 | * @bo: amdgpu BO to free |
| 261 | * |
| 262 | * unmaps and unpin a BO for kernel internal use. |
| 263 | */ |
| 264 | void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr, |
| 265 | void **cpu_addr) |
| 266 | { |
| 267 | if (*bo == NULL) |
| 268 | return; |
| 269 | |
Alex Xie | f3aa745 | 2017-04-24 14:27:00 -0400 | [diff] [blame] | 270 | if (likely(amdgpu_bo_reserve(*bo, true) == 0)) { |
Junwei Zhang | aa1d562 | 2016-09-08 10:13:32 +0800 | [diff] [blame] | 271 | if (cpu_addr) |
| 272 | amdgpu_bo_kunmap(*bo); |
| 273 | |
| 274 | amdgpu_bo_unpin(*bo); |
| 275 | amdgpu_bo_unreserve(*bo); |
| 276 | } |
| 277 | amdgpu_bo_unref(bo); |
| 278 | |
| 279 | if (gpu_addr) |
| 280 | *gpu_addr = 0; |
| 281 | |
| 282 | if (cpu_addr) |
| 283 | *cpu_addr = NULL; |
| 284 | } |
| 285 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 286 | static int amdgpu_bo_do_create(struct amdgpu_device *adev, |
| 287 | unsigned long size, int byte_align, |
| 288 | bool kernel, u32 domain, u64 flags, |
| 289 | struct sg_table *sg, |
| 290 | struct reservation_object *resv, |
| 291 | uint64_t init_value, |
| 292 | struct amdgpu_bo **bo_ptr) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 293 | { |
| 294 | struct amdgpu_bo *bo; |
| 295 | enum ttm_bo_type type; |
| 296 | unsigned long page_align; |
John Brooks | 00f06b2 | 2017-06-27 22:33:18 -0400 | [diff] [blame] | 297 | u64 initial_bytes_moved, bytes_moved; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 298 | size_t acc_size; |
| 299 | int r; |
| 300 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 301 | page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT; |
| 302 | size = ALIGN(size, PAGE_SIZE); |
| 303 | |
| 304 | if (kernel) { |
| 305 | type = ttm_bo_type_kernel; |
| 306 | } else if (sg) { |
| 307 | type = ttm_bo_type_sg; |
| 308 | } else { |
| 309 | type = ttm_bo_type_device; |
| 310 | } |
| 311 | *bo_ptr = NULL; |
| 312 | |
| 313 | acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size, |
| 314 | sizeof(struct amdgpu_bo)); |
| 315 | |
| 316 | bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL); |
| 317 | if (bo == NULL) |
| 318 | return -ENOMEM; |
| 319 | r = drm_gem_object_init(adev->ddev, &bo->gem_base, size); |
| 320 | if (unlikely(r)) { |
| 321 | kfree(bo); |
| 322 | return r; |
| 323 | } |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 324 | INIT_LIST_HEAD(&bo->shadow_list); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 325 | INIT_LIST_HEAD(&bo->va); |
Kent Russell | 6d7d9c5 | 2017-08-08 07:58:01 -0400 | [diff] [blame] | 326 | bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM | |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 327 | AMDGPU_GEM_DOMAIN_GTT | |
| 328 | AMDGPU_GEM_DOMAIN_CPU | |
| 329 | AMDGPU_GEM_DOMAIN_GDS | |
| 330 | AMDGPU_GEM_DOMAIN_GWS | |
| 331 | AMDGPU_GEM_DOMAIN_OA); |
Kent Russell | 6d7d9c5 | 2017-08-08 07:58:01 -0400 | [diff] [blame] | 332 | bo->allowed_domains = bo->preferred_domains; |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 333 | if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM) |
| 334 | bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 335 | |
| 336 | bo->flags = flags; |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 337 | |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 338 | #ifdef CONFIG_X86_32 |
| 339 | /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit |
| 340 | * See https://bugs.freedesktop.org/show_bug.cgi?id=84627 |
| 341 | */ |
| 342 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
| 343 | #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT) |
| 344 | /* Don't try to enable write-combining when it can't work, or things |
| 345 | * may be slow |
| 346 | * See https://bugs.freedesktop.org/show_bug.cgi?id=88758 |
| 347 | */ |
| 348 | |
Arnd Bergmann | 31bb90f | 2017-02-01 16:59:21 +0100 | [diff] [blame] | 349 | #ifndef CONFIG_COMPILE_TEST |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 350 | #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \ |
| 351 | thanks to write-combining |
Arnd Bergmann | 31bb90f | 2017-02-01 16:59:21 +0100 | [diff] [blame] | 352 | #endif |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 353 | |
| 354 | if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) |
| 355 | DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for " |
| 356 | "better performance thanks to write-combining\n"); |
| 357 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
| 358 | #else |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 359 | /* For architectures that don't support WC memory, |
| 360 | * mask out the WC flag from the BO |
| 361 | */ |
| 362 | if (!drm_arch_can_wc_memory()) |
| 363 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC; |
Nils Holland | a2e2f29 | 2017-01-22 20:15:27 +0100 | [diff] [blame] | 364 | #endif |
Oded Gabbay | a187f17 | 2016-01-30 07:59:34 +0200 | [diff] [blame] | 365 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 366 | bo->tbo.bdev = &adev->mman.bdev; |
| 367 | amdgpu_ttm_placement_from_domain(bo, domain); |
Christian König | f45dc74 | 2016-11-17 12:24:48 +0100 | [diff] [blame] | 368 | |
Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 369 | initial_bytes_moved = atomic64_read(&adev->num_bytes_moved); |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 370 | /* Kernel allocation are uninterruptible */ |
Nicolai Hähnle | 59c66c9 | 2017-02-16 11:01:44 +0100 | [diff] [blame] | 371 | r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type, |
| 372 | &bo->placement, page_align, !kernel, NULL, |
| 373 | acc_size, sg, resv, &amdgpu_ttm_bo_destroy); |
John Brooks | 00f06b2 | 2017-06-27 22:33:18 -0400 | [diff] [blame] | 374 | bytes_moved = atomic64_read(&adev->num_bytes_moved) - |
| 375 | initial_bytes_moved; |
| 376 | if (adev->mc.visible_vram_size < adev->mc.real_vram_size && |
| 377 | bo->tbo.mem.mem_type == TTM_PL_VRAM && |
| 378 | bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT) |
| 379 | amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved); |
| 380 | else |
| 381 | amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0); |
Samuel Pitoiset | fad0612 | 2017-02-09 11:33:37 +0100 | [diff] [blame] | 382 | |
Nicolai Hähnle | b9d022c | 2017-02-14 09:47:36 +0100 | [diff] [blame] | 383 | if (unlikely(r != 0)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 384 | return r; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 385 | |
Christian König | 373308a5 | 2017-01-23 16:28:06 -0500 | [diff] [blame] | 386 | if (kernel) |
Roger.He | c309cd0 | 2017-03-27 19:38:11 +0800 | [diff] [blame] | 387 | bo->tbo.priority = 1; |
Christian König | e1f055b | 2017-01-10 17:27:49 +0100 | [diff] [blame] | 388 | |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 389 | if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED && |
| 390 | bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) { |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 391 | struct dma_fence *fence; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 392 | |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 393 | r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence); |
Christian König | c3af1258 | 2016-11-17 12:16:34 +0100 | [diff] [blame] | 394 | if (unlikely(r)) |
| 395 | goto fail_unreserve; |
| 396 | |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 397 | amdgpu_bo_fence(bo, fence, false); |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 398 | dma_fence_put(bo->tbo.moving); |
| 399 | bo->tbo.moving = dma_fence_get(fence); |
| 400 | dma_fence_put(fence); |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 401 | } |
Christian König | f45dc74 | 2016-11-17 12:24:48 +0100 | [diff] [blame] | 402 | if (!resv) |
Nicolai Hähnle | 59c66c9 | 2017-02-16 11:01:44 +0100 | [diff] [blame] | 403 | amdgpu_bo_unreserve(bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 404 | *bo_ptr = bo; |
| 405 | |
| 406 | trace_amdgpu_bo_create(bo); |
| 407 | |
John Brooks | 96cf827 | 2017-06-30 11:31:08 -0400 | [diff] [blame] | 408 | /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */ |
| 409 | if (type == ttm_bo_type_device) |
| 410 | bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; |
| 411 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 412 | return 0; |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 413 | |
| 414 | fail_unreserve: |
Nicolai Hähnle | f1543f5 | 2017-01-10 20:36:56 +0100 | [diff] [blame] | 415 | if (!resv) |
| 416 | ww_mutex_unlock(&bo->tbo.resv->lock); |
Flora Cui | 4fea83f | 2016-07-20 14:44:38 +0800 | [diff] [blame] | 417 | amdgpu_bo_unref(&bo); |
| 418 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 419 | } |
| 420 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 421 | static int amdgpu_bo_create_shadow(struct amdgpu_device *adev, |
| 422 | unsigned long size, int byte_align, |
| 423 | struct amdgpu_bo *bo) |
| 424 | { |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 425 | int r; |
| 426 | |
| 427 | if (bo->shadow) |
| 428 | return 0; |
| 429 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 430 | r = amdgpu_bo_do_create(adev, size, byte_align, true, |
| 431 | AMDGPU_GEM_DOMAIN_GTT, |
| 432 | AMDGPU_GEM_CREATE_CPU_GTT_USWC | |
| 433 | AMDGPU_GEM_CREATE_SHADOW, |
| 434 | NULL, bo->tbo.resv, 0, |
| 435 | &bo->shadow); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 436 | if (!r) { |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 437 | bo->shadow->parent = amdgpu_bo_ref(bo); |
Chunming Zhou | 0c4e7fa | 2016-08-17 11:41:30 +0800 | [diff] [blame] | 438 | mutex_lock(&adev->shadow_list_lock); |
| 439 | list_add_tail(&bo->shadow_list, &adev->shadow_list); |
| 440 | mutex_unlock(&adev->shadow_list_lock); |
| 441 | } |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 442 | |
| 443 | return r; |
| 444 | } |
| 445 | |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 446 | /* init_value will only take effect when flags contains |
| 447 | * AMDGPU_GEM_CREATE_VRAM_CLEARED. |
| 448 | */ |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 449 | int amdgpu_bo_create(struct amdgpu_device *adev, |
| 450 | unsigned long size, int byte_align, |
| 451 | bool kernel, u32 domain, u64 flags, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 452 | struct sg_table *sg, |
| 453 | struct reservation_object *resv, |
Yong Zhao | 2046d46 | 2017-07-20 18:49:09 -0400 | [diff] [blame] | 454 | uint64_t init_value, |
Christian König | 72d7668 | 2015-09-03 17:34:59 +0200 | [diff] [blame] | 455 | struct amdgpu_bo **bo_ptr) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 456 | { |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 457 | uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW; |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 458 | int r; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 459 | |
Christian König | c09312a | 2017-09-12 10:56:17 +0200 | [diff] [blame] | 460 | r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain, |
| 461 | parent_flags, sg, resv, init_value, bo_ptr); |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 462 | if (r) |
| 463 | return r; |
| 464 | |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 465 | if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) { |
| 466 | if (!resv) |
| 467 | WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv, |
| 468 | NULL)); |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 469 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 470 | r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr)); |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 471 | |
| 472 | if (!resv) |
Christian König | cf273a5 | 2017-08-18 15:50:17 +0200 | [diff] [blame] | 473 | reservation_object_unlock((*bo_ptr)->tbo.resv); |
Nicolai Hähnle | 36ea83d | 2017-01-10 19:06:00 +0100 | [diff] [blame] | 474 | |
Chunming Zhou | e7893c4 | 2016-07-26 14:13:21 +0800 | [diff] [blame] | 475 | if (r) |
| 476 | amdgpu_bo_unref(bo_ptr); |
| 477 | } |
| 478 | |
| 479 | return r; |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 480 | } |
| 481 | |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 482 | int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev, |
| 483 | struct amdgpu_ring *ring, |
| 484 | struct amdgpu_bo *bo, |
| 485 | struct reservation_object *resv, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 486 | struct dma_fence **fence, |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 487 | bool direct) |
| 488 | |
| 489 | { |
| 490 | struct amdgpu_bo *shadow = bo->shadow; |
| 491 | uint64_t bo_addr, shadow_addr; |
| 492 | int r; |
| 493 | |
| 494 | if (!shadow) |
| 495 | return -EINVAL; |
| 496 | |
| 497 | bo_addr = amdgpu_bo_gpu_offset(bo); |
| 498 | shadow_addr = amdgpu_bo_gpu_offset(bo->shadow); |
| 499 | |
| 500 | r = reservation_object_reserve_shared(bo->tbo.resv); |
| 501 | if (r) |
| 502 | goto err; |
| 503 | |
| 504 | r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr, |
| 505 | amdgpu_bo_size(bo), resv, fence, |
Christian König | fc9c8f5 | 2017-06-29 11:46:15 +0200 | [diff] [blame] | 506 | direct, false); |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 507 | if (!r) |
| 508 | amdgpu_bo_fence(bo, *fence, true); |
| 509 | |
| 510 | err: |
| 511 | return r; |
| 512 | } |
| 513 | |
Roger.He | 8252131 | 2017-04-21 13:08:43 +0800 | [diff] [blame] | 514 | int amdgpu_bo_validate(struct amdgpu_bo *bo) |
| 515 | { |
| 516 | uint32_t domain; |
| 517 | int r; |
| 518 | |
| 519 | if (bo->pin_count) |
| 520 | return 0; |
| 521 | |
Kent Russell | 6d7d9c5 | 2017-08-08 07:58:01 -0400 | [diff] [blame] | 522 | domain = bo->preferred_domains; |
Roger.He | 8252131 | 2017-04-21 13:08:43 +0800 | [diff] [blame] | 523 | |
| 524 | retry: |
| 525 | amdgpu_ttm_placement_from_domain(bo, domain); |
| 526 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
| 527 | if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) { |
| 528 | domain = bo->allowed_domains; |
| 529 | goto retry; |
| 530 | } |
| 531 | |
| 532 | return r; |
| 533 | } |
| 534 | |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 535 | int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev, |
| 536 | struct amdgpu_ring *ring, |
| 537 | struct amdgpu_bo *bo, |
| 538 | struct reservation_object *resv, |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 539 | struct dma_fence **fence, |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 540 | bool direct) |
| 541 | |
| 542 | { |
| 543 | struct amdgpu_bo *shadow = bo->shadow; |
| 544 | uint64_t bo_addr, shadow_addr; |
| 545 | int r; |
| 546 | |
| 547 | if (!shadow) |
| 548 | return -EINVAL; |
| 549 | |
| 550 | bo_addr = amdgpu_bo_gpu_offset(bo); |
| 551 | shadow_addr = amdgpu_bo_gpu_offset(bo->shadow); |
| 552 | |
| 553 | r = reservation_object_reserve_shared(bo->tbo.resv); |
| 554 | if (r) |
| 555 | goto err; |
| 556 | |
| 557 | r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr, |
| 558 | amdgpu_bo_size(bo), resv, fence, |
Christian König | fc9c8f5 | 2017-06-29 11:46:15 +0200 | [diff] [blame] | 559 | direct, false); |
Chunming Zhou | 20f4eff | 2016-08-04 16:51:18 +0800 | [diff] [blame] | 560 | if (!r) |
| 561 | amdgpu_bo_fence(bo, *fence, true); |
| 562 | |
| 563 | err: |
| 564 | return r; |
| 565 | } |
| 566 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 567 | int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr) |
| 568 | { |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 569 | void *kptr; |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 570 | long r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 571 | |
Christian König | 271c812 | 2015-05-13 14:30:53 +0200 | [diff] [blame] | 572 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
| 573 | return -EPERM; |
| 574 | |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 575 | kptr = amdgpu_bo_kptr(bo); |
| 576 | if (kptr) { |
| 577 | if (ptr) |
| 578 | *ptr = kptr; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 579 | return 0; |
| 580 | } |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 581 | |
| 582 | r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false, |
| 583 | MAX_SCHEDULE_TIMEOUT); |
| 584 | if (r < 0) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 585 | return r; |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 586 | |
| 587 | r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap); |
| 588 | if (r) |
| 589 | return r; |
| 590 | |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 591 | if (ptr) |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 592 | *ptr = amdgpu_bo_kptr(bo); |
Christian König | 587f3c7 | 2016-03-10 16:21:04 +0100 | [diff] [blame] | 593 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 594 | return 0; |
| 595 | } |
| 596 | |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 597 | void *amdgpu_bo_kptr(struct amdgpu_bo *bo) |
| 598 | { |
| 599 | bool is_iomem; |
| 600 | |
| 601 | return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem); |
| 602 | } |
| 603 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 604 | void amdgpu_bo_kunmap(struct amdgpu_bo *bo) |
| 605 | { |
Christian König | f5e1c74 | 2017-07-20 23:45:18 +0200 | [diff] [blame] | 606 | if (bo->kmap.bo) |
| 607 | ttm_bo_kunmap(&bo->kmap); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 608 | } |
| 609 | |
| 610 | struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo) |
| 611 | { |
| 612 | if (bo == NULL) |
| 613 | return NULL; |
| 614 | |
| 615 | ttm_bo_reference(&bo->tbo); |
| 616 | return bo; |
| 617 | } |
| 618 | |
| 619 | void amdgpu_bo_unref(struct amdgpu_bo **bo) |
| 620 | { |
| 621 | struct ttm_buffer_object *tbo; |
| 622 | |
| 623 | if ((*bo) == NULL) |
| 624 | return; |
| 625 | |
| 626 | tbo = &((*bo)->tbo); |
| 627 | ttm_bo_unref(&tbo); |
| 628 | if (tbo == NULL) |
| 629 | *bo = NULL; |
| 630 | } |
| 631 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 632 | int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain, |
| 633 | u64 min_offset, u64 max_offset, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 634 | u64 *gpu_addr) |
| 635 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 636 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 637 | int r, i; |
| 638 | |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 639 | if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm)) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 640 | return -EPERM; |
| 641 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 642 | if (WARN_ON_ONCE(min_offset > max_offset)) |
| 643 | return -EINVAL; |
| 644 | |
Christopher James Halse Rogers | 803d89a | 2017-04-03 13:31:22 +1000 | [diff] [blame] | 645 | /* A shared bo cannot be migrated to VRAM */ |
| 646 | if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM)) |
| 647 | return -EINVAL; |
| 648 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 649 | if (bo->pin_count) { |
Flora Cui | 408778e | 2016-08-18 12:55:13 +0800 | [diff] [blame] | 650 | uint32_t mem_type = bo->tbo.mem.mem_type; |
| 651 | |
| 652 | if (domain != amdgpu_mem_type_to_domain(mem_type)) |
| 653 | return -EINVAL; |
| 654 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 655 | bo->pin_count++; |
| 656 | if (gpu_addr) |
| 657 | *gpu_addr = amdgpu_bo_gpu_offset(bo); |
| 658 | |
| 659 | if (max_offset != 0) { |
Flora Cui | 27798e0 | 2016-08-18 13:18:09 +0800 | [diff] [blame] | 660 | u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 661 | WARN_ON_ONCE(max_offset < |
| 662 | (amdgpu_bo_gpu_offset(bo) - domain_start)); |
| 663 | } |
| 664 | |
| 665 | return 0; |
| 666 | } |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 667 | |
| 668 | bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS; |
Christian König | e9c7577 | 2017-09-11 17:29:26 +0200 | [diff] [blame] | 669 | /* force to pin into visible video ram */ |
| 670 | if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) |
| 671 | bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 672 | amdgpu_ttm_placement_from_domain(bo, domain); |
| 673 | for (i = 0; i < bo->placement.num_placement; i++) { |
Christian König | e9c7577 | 2017-09-11 17:29:26 +0200 | [diff] [blame] | 674 | unsigned fpfn, lpfn; |
| 675 | |
| 676 | fpfn = min_offset >> PAGE_SHIFT; |
| 677 | lpfn = max_offset >> PAGE_SHIFT; |
| 678 | |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 679 | if (fpfn > bo->placements[i].fpfn) |
| 680 | bo->placements[i].fpfn = fpfn; |
Christian König | 78d0e18 | 2016-01-19 12:48:14 +0100 | [diff] [blame] | 681 | if (!bo->placements[i].lpfn || |
| 682 | (lpfn && lpfn < bo->placements[i].lpfn)) |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 683 | bo->placements[i].lpfn = lpfn; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 684 | bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT; |
| 685 | } |
| 686 | |
| 687 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 688 | if (unlikely(r)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 689 | dev_err(adev->dev, "%p pin failed\n", bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 690 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 691 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 692 | |
| 693 | bo->pin_count = 1; |
Chunming Zhou | 07306b4 | 2017-07-12 12:36:47 +0800 | [diff] [blame] | 694 | if (gpu_addr != NULL) { |
| 695 | r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem); |
| 696 | if (unlikely(r)) { |
| 697 | dev_err(adev->dev, "%p bind failed\n", bo); |
| 698 | goto error; |
| 699 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 700 | *gpu_addr = amdgpu_bo_gpu_offset(bo); |
Chunming Zhou | 07306b4 | 2017-07-12 12:36:47 +0800 | [diff] [blame] | 701 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 702 | if (domain == AMDGPU_GEM_DOMAIN_VRAM) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 703 | adev->vram_pin_size += amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 704 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 705 | adev->invisible_pin_size += amdgpu_bo_size(bo); |
Flora Cui | 32ab75f | 2016-08-18 13:17:07 +0800 | [diff] [blame] | 706 | } else if (domain == AMDGPU_GEM_DOMAIN_GTT) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 707 | adev->gart_pin_size += amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 708 | } |
| 709 | |
| 710 | error: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 711 | return r; |
| 712 | } |
| 713 | |
| 714 | int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr) |
| 715 | { |
Chunming Zhou | 7e5a547 | 2015-04-24 17:37:30 +0800 | [diff] [blame] | 716 | return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 717 | } |
| 718 | |
| 719 | int amdgpu_bo_unpin(struct amdgpu_bo *bo) |
| 720 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 721 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 722 | int r, i; |
| 723 | |
| 724 | if (!bo->pin_count) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 725 | dev_warn(adev->dev, "%p unpin not necessary\n", bo); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 726 | return 0; |
| 727 | } |
| 728 | bo->pin_count--; |
| 729 | if (bo->pin_count) |
| 730 | return 0; |
| 731 | for (i = 0; i < bo->placement.num_placement; i++) { |
| 732 | bo->placements[i].lpfn = 0; |
| 733 | bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT; |
| 734 | } |
| 735 | r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 736 | if (unlikely(r)) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 737 | dev_err(adev->dev, "%p validate failed for unpin\n", bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 738 | goto error; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 739 | } |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 740 | |
| 741 | if (bo->tbo.mem.mem_type == TTM_PL_VRAM) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 742 | adev->vram_pin_size -= amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 743 | if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 744 | adev->invisible_pin_size -= amdgpu_bo_size(bo); |
Flora Cui | 441f90e | 2016-09-09 14:15:30 +0800 | [diff] [blame] | 745 | } else if (bo->tbo.mem.mem_type == TTM_PL_TT) { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 746 | adev->gart_pin_size -= amdgpu_bo_size(bo); |
Christian König | 6681c5e | 2016-08-12 16:50:12 +0200 | [diff] [blame] | 747 | } |
| 748 | |
| 749 | error: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 750 | return r; |
| 751 | } |
| 752 | |
| 753 | int amdgpu_bo_evict_vram(struct amdgpu_device *adev) |
| 754 | { |
| 755 | /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */ |
Jammy Zhou | 2f7d10b | 2015-07-22 11:29:01 +0800 | [diff] [blame] | 756 | if (0 && (adev->flags & AMD_IS_APU)) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 757 | /* Useless to evict on IGP chips */ |
| 758 | return 0; |
| 759 | } |
| 760 | return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM); |
| 761 | } |
| 762 | |
Alex Deucher | 1f8628c | 2016-03-31 16:56:22 -0400 | [diff] [blame] | 763 | static const char *amdgpu_vram_names[] = { |
| 764 | "UNKNOWN", |
| 765 | "GDDR1", |
| 766 | "DDR2", |
| 767 | "GDDR3", |
| 768 | "GDDR4", |
| 769 | "GDDR5", |
| 770 | "HBM", |
| 771 | "DDR3" |
| 772 | }; |
| 773 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 774 | int amdgpu_bo_init(struct amdgpu_device *adev) |
| 775 | { |
Dave Airlie | 7cf321d | 2016-10-24 15:37:48 +1000 | [diff] [blame] | 776 | /* reserve PAT memory space to WC for VRAM */ |
| 777 | arch_io_reserve_memtype_wc(adev->mc.aper_base, |
| 778 | adev->mc.aper_size); |
| 779 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 780 | /* Add an MTRR for the VRAM */ |
| 781 | adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base, |
| 782 | adev->mc.aper_size); |
| 783 | DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n", |
| 784 | adev->mc.mc_vram_size >> 20, |
| 785 | (unsigned long long)adev->mc.aper_size >> 20); |
Alex Deucher | 1f8628c | 2016-03-31 16:56:22 -0400 | [diff] [blame] | 786 | DRM_INFO("RAM width %dbits %s\n", |
| 787 | adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 788 | return amdgpu_ttm_init(adev); |
| 789 | } |
| 790 | |
| 791 | void amdgpu_bo_fini(struct amdgpu_device *adev) |
| 792 | { |
| 793 | amdgpu_ttm_fini(adev); |
| 794 | arch_phys_wc_del(adev->mc.vram_mtrr); |
Dave Airlie | 7cf321d | 2016-10-24 15:37:48 +1000 | [diff] [blame] | 795 | arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 796 | } |
| 797 | |
| 798 | int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo, |
| 799 | struct vm_area_struct *vma) |
| 800 | { |
| 801 | return ttm_fbdev_mmap(vma, &bo->tbo); |
| 802 | } |
| 803 | |
| 804 | int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags) |
| 805 | { |
Marek Olšák | 9079ac7 | 2017-03-03 16:03:15 -0500 | [diff] [blame] | 806 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev); |
| 807 | |
| 808 | if (adev->family <= AMDGPU_FAMILY_CZ && |
| 809 | AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 810 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 811 | |
| 812 | bo->tiling_flags = tiling_flags; |
| 813 | return 0; |
| 814 | } |
| 815 | |
| 816 | void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags) |
| 817 | { |
| 818 | lockdep_assert_held(&bo->tbo.resv->lock.base); |
| 819 | |
| 820 | if (tiling_flags) |
| 821 | *tiling_flags = bo->tiling_flags; |
| 822 | } |
| 823 | |
| 824 | int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata, |
| 825 | uint32_t metadata_size, uint64_t flags) |
| 826 | { |
| 827 | void *buffer; |
| 828 | |
| 829 | if (!metadata_size) { |
| 830 | if (bo->metadata_size) { |
| 831 | kfree(bo->metadata); |
Dave Airlie | 0092d3e | 2016-05-03 12:44:29 +1000 | [diff] [blame] | 832 | bo->metadata = NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 833 | bo->metadata_size = 0; |
| 834 | } |
| 835 | return 0; |
| 836 | } |
| 837 | |
| 838 | if (metadata == NULL) |
| 839 | return -EINVAL; |
| 840 | |
Andrzej Hajda | 71affda | 2015-09-21 17:34:39 -0400 | [diff] [blame] | 841 | buffer = kmemdup(metadata, metadata_size, GFP_KERNEL); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 842 | if (buffer == NULL) |
| 843 | return -ENOMEM; |
| 844 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 845 | kfree(bo->metadata); |
| 846 | bo->metadata_flags = flags; |
| 847 | bo->metadata = buffer; |
| 848 | bo->metadata_size = metadata_size; |
| 849 | |
| 850 | return 0; |
| 851 | } |
| 852 | |
| 853 | int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer, |
| 854 | size_t buffer_size, uint32_t *metadata_size, |
| 855 | uint64_t *flags) |
| 856 | { |
| 857 | if (!buffer && !metadata_size) |
| 858 | return -EINVAL; |
| 859 | |
| 860 | if (buffer) { |
| 861 | if (buffer_size < bo->metadata_size) |
| 862 | return -EINVAL; |
| 863 | |
| 864 | if (bo->metadata_size) |
| 865 | memcpy(buffer, bo->metadata, bo->metadata_size); |
| 866 | } |
| 867 | |
| 868 | if (metadata_size) |
| 869 | *metadata_size = bo->metadata_size; |
| 870 | if (flags) |
| 871 | *flags = bo->metadata_flags; |
| 872 | |
| 873 | return 0; |
| 874 | } |
| 875 | |
| 876 | void amdgpu_bo_move_notify(struct ttm_buffer_object *bo, |
Nicolai Hähnle | 66257db | 2016-12-15 17:23:49 +0100 | [diff] [blame] | 877 | bool evict, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 878 | struct ttm_mem_reg *new_mem) |
| 879 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 880 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 881 | struct amdgpu_bo *abo; |
David Mao | 15da301 | 2016-06-07 17:48:52 +0800 | [diff] [blame] | 882 | struct ttm_mem_reg *old_mem = &bo->mem; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 883 | |
| 884 | if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) |
| 885 | return; |
| 886 | |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 887 | abo = container_of(bo, struct amdgpu_bo, tbo); |
Christian König | 3f3333f | 2017-08-03 14:02:13 +0200 | [diff] [blame] | 888 | amdgpu_vm_bo_invalidate(adev, abo, evict); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 889 | |
Christian König | 6375bbb | 2017-07-11 17:25:49 +0200 | [diff] [blame] | 890 | amdgpu_bo_kunmap(abo); |
| 891 | |
Nicolai Hähnle | 661a760 | 2016-12-15 17:26:42 +0100 | [diff] [blame] | 892 | /* remember the eviction */ |
| 893 | if (evict) |
| 894 | atomic64_inc(&adev->num_evictions); |
| 895 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 896 | /* update statistics */ |
| 897 | if (!new_mem) |
| 898 | return; |
| 899 | |
| 900 | /* move_notify is called before move happens */ |
Christian König | 765e7fb | 2016-09-15 15:06:50 +0200 | [diff] [blame] | 901 | trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 902 | } |
| 903 | |
| 904 | int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo) |
| 905 | { |
Christian König | a7d64de | 2016-09-15 14:58:48 +0200 | [diff] [blame] | 906 | struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev); |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 907 | struct amdgpu_bo *abo; |
John Brooks | 96cf827 | 2017-06-30 11:31:08 -0400 | [diff] [blame] | 908 | unsigned long offset, size; |
| 909 | int r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 910 | |
| 911 | if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) |
| 912 | return 0; |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 913 | |
| 914 | abo = container_of(bo, struct amdgpu_bo, tbo); |
John Brooks | 96cf827 | 2017-06-30 11:31:08 -0400 | [diff] [blame] | 915 | |
| 916 | /* Remember that this BO was accessed by the CPU */ |
| 917 | abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED; |
| 918 | |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 919 | if (bo->mem.mem_type != TTM_PL_VRAM) |
| 920 | return 0; |
| 921 | |
| 922 | size = bo->mem.num_pages << PAGE_SHIFT; |
| 923 | offset = bo->mem.start << PAGE_SHIFT; |
Christian König | 9bbdcc0 | 2017-03-29 11:16:05 +0200 | [diff] [blame] | 924 | if ((offset + size) <= adev->mc.visible_vram_size) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 925 | return 0; |
| 926 | |
Michel Dänzer | 104ece9 | 2016-03-28 12:53:02 +0900 | [diff] [blame] | 927 | /* Can't move a pinned BO to visible VRAM */ |
| 928 | if (abo->pin_count > 0) |
| 929 | return -EINVAL; |
| 930 | |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 931 | /* hurrah the memory is not visible ! */ |
Marek Olšák | 68e2c5f | 2017-05-17 20:05:08 +0200 | [diff] [blame] | 932 | atomic64_inc(&adev->num_vram_cpu_page_faults); |
John Brooks | 41d9a6a | 2017-06-27 22:33:21 -0400 | [diff] [blame] | 933 | amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM | |
| 934 | AMDGPU_GEM_DOMAIN_GTT); |
| 935 | |
| 936 | /* Avoid costly evictions; only set GTT as a busy placement */ |
| 937 | abo->placement.num_busy_placement = 1; |
| 938 | abo->placement.busy_placement = &abo->placements[1]; |
| 939 | |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 940 | r = ttm_bo_validate(bo, &abo->placement, false, false); |
John Brooks | 41d9a6a | 2017-06-27 22:33:21 -0400 | [diff] [blame] | 941 | if (unlikely(r != 0)) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 942 | return r; |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 943 | |
| 944 | offset = bo->mem.start << PAGE_SHIFT; |
| 945 | /* this should never happen */ |
John Brooks | 41d9a6a | 2017-06-27 22:33:21 -0400 | [diff] [blame] | 946 | if (bo->mem.mem_type == TTM_PL_VRAM && |
| 947 | (offset + size) > adev->mc.visible_vram_size) |
Christian König | 5fb1941 | 2015-05-21 17:03:46 +0200 | [diff] [blame] | 948 | return -EINVAL; |
| 949 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 950 | return 0; |
| 951 | } |
| 952 | |
| 953 | /** |
| 954 | * amdgpu_bo_fence - add fence to buffer object |
| 955 | * |
| 956 | * @bo: buffer object in question |
| 957 | * @fence: fence to add |
| 958 | * @shared: true if fence should be added shared |
| 959 | * |
| 960 | */ |
Chris Wilson | f54d186 | 2016-10-25 13:00:45 +0100 | [diff] [blame] | 961 | void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence, |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 962 | bool shared) |
| 963 | { |
| 964 | struct reservation_object *resv = bo->tbo.resv; |
| 965 | |
| 966 | if (shared) |
Chunming Zhou | e40a311 | 2015-08-03 11:38:09 +0800 | [diff] [blame] | 967 | reservation_object_add_shared_fence(resv, fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 968 | else |
Chunming Zhou | e40a311 | 2015-08-03 11:38:09 +0800 | [diff] [blame] | 969 | reservation_object_add_excl_fence(resv, fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 970 | } |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 971 | |
| 972 | /** |
| 973 | * amdgpu_bo_gpu_offset - return GPU offset of bo |
| 974 | * @bo: amdgpu object for which we query the offset |
| 975 | * |
| 976 | * Returns current GPU offset of the object. |
| 977 | * |
| 978 | * Note: object should either be pinned or reserved when calling this |
| 979 | * function, it might be useful to add check for this for debugging. |
| 980 | */ |
| 981 | u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo) |
| 982 | { |
| 983 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM); |
Christian König | c855e25 | 2016-09-05 17:00:57 +0200 | [diff] [blame] | 984 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT && |
| 985 | !amdgpu_ttm_is_bound(bo->tbo.ttm)); |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 986 | WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) && |
| 987 | !bo->pin_count); |
Christian König | 9702d40 | 2016-09-07 15:10:44 +0200 | [diff] [blame] | 988 | WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET); |
Christian König | 03f48dd | 2016-08-15 17:00:22 +0200 | [diff] [blame] | 989 | WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM && |
| 990 | !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)); |
Christian König | cdb7e8f | 2016-07-25 17:56:18 +0200 | [diff] [blame] | 991 | |
| 992 | return bo->tbo.offset; |
| 993 | } |