blob: 6982baeccd1491737b027a33a6e77364b0811e8f [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
Alex Deucherd38ceaf2015-04-20 16:55:21 -040040static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
41{
Christian Königa7d64de2016-09-15 14:58:48 +020042 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040043 struct amdgpu_bo *bo;
44
45 bo = container_of(tbo, struct amdgpu_bo, tbo);
46
Christian König6375bbb2017-07-11 17:25:49 +020047 amdgpu_bo_kunmap(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040048
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010050 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080051 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +020052 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080053 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +020054 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +080055 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040056 kfree(bo->metadata);
57 kfree(bo);
58}
59
60bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
61{
62 if (bo->destroy == &amdgpu_ttm_bo_destroy)
63 return true;
64 return false;
65}
66
Christian Königc09312a2017-09-12 10:56:17 +020067void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068{
Christian Königc09312a2017-09-12 10:56:17 +020069 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
70 struct ttm_placement *placement = &abo->placement;
71 struct ttm_place *places = abo->placements;
72 u64 flags = abo->flags;
Christian König6369f6f2016-08-15 14:08:54 +020073 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +080074
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +020076 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
77
Christian Königfaceaf62016-08-15 14:06:50 +020078 places[c].fpfn = 0;
Christian König89bb5752017-03-29 13:41:57 +020079 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +020080 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +080081 TTM_PL_FLAG_VRAM;
Christian König89bb5752017-03-29 13:41:57 +020082
Christian Königfaceaf62016-08-15 14:06:50 +020083 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
84 places[c].lpfn = visible_pfn;
85 else
86 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
Christian König89bb5752017-03-29 13:41:57 +020087
88 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
89 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
Christian Königfaceaf62016-08-15 14:06:50 +020090 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040091 }
92
93 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +020094 places[c].fpfn = 0;
Christian Königcf273a52017-08-18 15:50:17 +020095 if (flags & AMDGPU_GEM_CREATE_SHADOW)
96 places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
97 else
98 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +020099 places[c].flags = TTM_PL_FLAG_TT;
100 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
101 places[c].flags |= TTM_PL_FLAG_WC |
102 TTM_PL_FLAG_UNCACHED;
103 else
104 places[c].flags |= TTM_PL_FLAG_CACHED;
105 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
108 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200109 places[c].fpfn = 0;
110 places[c].lpfn = 0;
111 places[c].flags = TTM_PL_FLAG_SYSTEM;
112 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
113 places[c].flags |= TTM_PL_FLAG_WC |
114 TTM_PL_FLAG_UNCACHED;
115 else
116 places[c].flags |= TTM_PL_FLAG_CACHED;
117 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400118 }
119
120 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200121 places[c].fpfn = 0;
122 places[c].lpfn = 0;
123 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
124 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400125 }
Christian Königfaceaf62016-08-15 14:06:50 +0200126
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400127 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200128 places[c].fpfn = 0;
129 places[c].lpfn = 0;
130 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
131 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 }
Christian Königfaceaf62016-08-15 14:06:50 +0200133
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400134 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200135 places[c].fpfn = 0;
136 places[c].lpfn = 0;
137 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
138 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400139 }
140
141 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200142 places[c].fpfn = 0;
143 places[c].lpfn = 0;
144 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
145 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400146 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147
Christian Königfaceaf62016-08-15 14:06:50 +0200148 placement->num_placement = c;
149 placement->placement = places;
150
151 placement->num_busy_placement = c;
152 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400153}
154
Christian König7c204882015-12-14 13:18:01 +0100155/**
Christian König9d903cb2017-07-27 17:08:54 +0200156 * amdgpu_bo_create_reserved - create reserved BO for kernel use
Christian König7c204882015-12-14 13:18:01 +0100157 *
158 * @adev: amdgpu device object
159 * @size: size for the new BO
160 * @align: alignment for the new BO
161 * @domain: where to place it
162 * @bo_ptr: resulting BO
163 * @gpu_addr: GPU addr of the pinned BO
164 * @cpu_addr: optional CPU address mapping
165 *
Christian König9d903cb2017-07-27 17:08:54 +0200166 * Allocates and pins a BO for kernel internal use, and returns it still
167 * reserved.
Christian König7c204882015-12-14 13:18:01 +0100168 *
169 * Returns 0 on success, negative error code otherwise.
170 */
Christian König9d903cb2017-07-27 17:08:54 +0200171int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
172 unsigned long size, int align,
173 u32 domain, struct amdgpu_bo **bo_ptr,
174 u64 *gpu_addr, void **cpu_addr)
Christian König7c204882015-12-14 13:18:01 +0100175{
Christian König53766e52017-07-27 14:52:53 +0200176 bool free = false;
Christian König7c204882015-12-14 13:18:01 +0100177 int r;
178
Christian König53766e52017-07-27 14:52:53 +0200179 if (!*bo_ptr) {
180 r = amdgpu_bo_create(adev, size, align, true, domain,
181 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
182 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Yong Zhao2046d462017-07-20 18:49:09 -0400183 NULL, NULL, 0, bo_ptr);
Christian König53766e52017-07-27 14:52:53 +0200184 if (r) {
185 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
186 r);
187 return r;
188 }
189 free = true;
Christian König7c204882015-12-14 13:18:01 +0100190 }
191
192 r = amdgpu_bo_reserve(*bo_ptr, false);
193 if (r) {
194 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
195 goto error_free;
196 }
197
198 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
199 if (r) {
200 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
201 goto error_unreserve;
202 }
203
204 if (cpu_addr) {
205 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
206 if (r) {
207 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
208 goto error_unreserve;
209 }
210 }
211
Christian König7c204882015-12-14 13:18:01 +0100212 return 0;
213
214error_unreserve:
215 amdgpu_bo_unreserve(*bo_ptr);
216
217error_free:
Christian König53766e52017-07-27 14:52:53 +0200218 if (free)
219 amdgpu_bo_unref(bo_ptr);
Christian König7c204882015-12-14 13:18:01 +0100220
221 return r;
222}
223
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800224/**
Christian König9d903cb2017-07-27 17:08:54 +0200225 * amdgpu_bo_create_kernel - create BO for kernel use
226 *
227 * @adev: amdgpu device object
228 * @size: size for the new BO
229 * @align: alignment for the new BO
230 * @domain: where to place it
231 * @bo_ptr: resulting BO
232 * @gpu_addr: GPU addr of the pinned BO
233 * @cpu_addr: optional CPU address mapping
234 *
235 * Allocates and pins a BO for kernel internal use.
236 *
237 * Returns 0 on success, negative error code otherwise.
238 */
239int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
240 unsigned long size, int align,
241 u32 domain, struct amdgpu_bo **bo_ptr,
242 u64 *gpu_addr, void **cpu_addr)
243{
244 int r;
245
246 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
247 gpu_addr, cpu_addr);
248
249 if (r)
250 return r;
251
252 amdgpu_bo_unreserve(*bo_ptr);
253
254 return 0;
255}
256
257/**
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800258 * amdgpu_bo_free_kernel - free BO for kernel use
259 *
260 * @bo: amdgpu BO to free
261 *
262 * unmaps and unpin a BO for kernel internal use.
263 */
264void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
265 void **cpu_addr)
266{
267 if (*bo == NULL)
268 return;
269
Alex Xief3aa7452017-04-24 14:27:00 -0400270 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800271 if (cpu_addr)
272 amdgpu_bo_kunmap(*bo);
273
274 amdgpu_bo_unpin(*bo);
275 amdgpu_bo_unreserve(*bo);
276 }
277 amdgpu_bo_unref(bo);
278
279 if (gpu_addr)
280 *gpu_addr = 0;
281
282 if (cpu_addr)
283 *cpu_addr = NULL;
284}
285
Christian Königc09312a2017-09-12 10:56:17 +0200286static int amdgpu_bo_do_create(struct amdgpu_device *adev,
287 unsigned long size, int byte_align,
288 bool kernel, u32 domain, u64 flags,
289 struct sg_table *sg,
290 struct reservation_object *resv,
291 uint64_t init_value,
292 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400293{
294 struct amdgpu_bo *bo;
295 enum ttm_bo_type type;
296 unsigned long page_align;
John Brooks00f06b22017-06-27 22:33:18 -0400297 u64 initial_bytes_moved, bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298 size_t acc_size;
299 int r;
300
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400301 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
302 size = ALIGN(size, PAGE_SIZE);
303
304 if (kernel) {
305 type = ttm_bo_type_kernel;
306 } else if (sg) {
307 type = ttm_bo_type_sg;
308 } else {
309 type = ttm_bo_type_device;
310 }
311 *bo_ptr = NULL;
312
313 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
314 sizeof(struct amdgpu_bo));
315
316 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
317 if (bo == NULL)
318 return -ENOMEM;
319 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
320 if (unlikely(r)) {
321 kfree(bo);
322 return r;
323 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800324 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400325 INIT_LIST_HEAD(&bo->va);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400326 bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
Christian König1ea863f2015-12-18 22:13:12 +0100327 AMDGPU_GEM_DOMAIN_GTT |
328 AMDGPU_GEM_DOMAIN_CPU |
329 AMDGPU_GEM_DOMAIN_GDS |
330 AMDGPU_GEM_DOMAIN_GWS |
331 AMDGPU_GEM_DOMAIN_OA);
Kent Russell6d7d9c52017-08-08 07:58:01 -0400332 bo->allowed_domains = bo->preferred_domains;
Christian König1ea863f2015-12-18 22:13:12 +0100333 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
334 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400335
336 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200337
Nils Hollanda2e2f292017-01-22 20:15:27 +0100338#ifdef CONFIG_X86_32
339 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
340 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
341 */
342 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
343#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
344 /* Don't try to enable write-combining when it can't work, or things
345 * may be slow
346 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
347 */
348
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100349#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100350#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
351 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100352#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100353
354 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
355 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
356 "better performance thanks to write-combining\n");
357 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
358#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200359 /* For architectures that don't support WC memory,
360 * mask out the WC flag from the BO
361 */
362 if (!drm_arch_can_wc_memory())
363 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100364#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200365
Christian Königc09312a2017-09-12 10:56:17 +0200366 bo->tbo.bdev = &adev->mman.bdev;
367 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königf45dc742016-11-17 12:24:48 +0100368
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100369 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian Königc09312a2017-09-12 10:56:17 +0200370 /* Kernel allocation are uninterruptible */
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100371 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
372 &bo->placement, page_align, !kernel, NULL,
373 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
John Brooks00f06b22017-06-27 22:33:18 -0400374 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
375 initial_bytes_moved;
376 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
377 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
378 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
379 amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
380 else
381 amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100382
Nicolai Hähnleb9d022c2017-02-14 09:47:36 +0100383 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400384 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800385
Christian König373308a52017-01-23 16:28:06 -0500386 if (kernel)
Roger.Hec309cd02017-03-27 19:38:11 +0800387 bo->tbo.priority = 1;
Christian Könige1f055b2017-01-10 17:27:49 +0100388
Flora Cui4fea83f2016-07-20 14:44:38 +0800389 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
390 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100391 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800392
Yong Zhao2046d462017-07-20 18:49:09 -0400393 r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
Christian Königc3af12582016-11-17 12:16:34 +0100394 if (unlikely(r))
395 goto fail_unreserve;
396
Flora Cui4fea83f2016-07-20 14:44:38 +0800397 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100398 dma_fence_put(bo->tbo.moving);
399 bo->tbo.moving = dma_fence_get(fence);
400 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800401 }
Christian Königf45dc742016-11-17 12:24:48 +0100402 if (!resv)
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100403 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 *bo_ptr = bo;
405
406 trace_amdgpu_bo_create(bo);
407
John Brooks96cf8272017-06-30 11:31:08 -0400408 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
409 if (type == ttm_bo_type_device)
410 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
411
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400412 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800413
414fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100415 if (!resv)
416 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800417 amdgpu_bo_unref(&bo);
418 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400419}
420
Chunming Zhoue7893c42016-07-26 14:13:21 +0800421static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
422 unsigned long size, int byte_align,
423 struct amdgpu_bo *bo)
424{
Chunming Zhoue7893c42016-07-26 14:13:21 +0800425 int r;
426
427 if (bo->shadow)
428 return 0;
429
Christian Königc09312a2017-09-12 10:56:17 +0200430 r = amdgpu_bo_do_create(adev, size, byte_align, true,
431 AMDGPU_GEM_DOMAIN_GTT,
432 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
433 AMDGPU_GEM_CREATE_SHADOW,
434 NULL, bo->tbo.resv, 0,
435 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800436 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800437 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800438 mutex_lock(&adev->shadow_list_lock);
439 list_add_tail(&bo->shadow_list, &adev->shadow_list);
440 mutex_unlock(&adev->shadow_list_lock);
441 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800442
443 return r;
444}
445
Yong Zhao2046d462017-07-20 18:49:09 -0400446/* init_value will only take effect when flags contains
447 * AMDGPU_GEM_CREATE_VRAM_CLEARED.
448 */
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800449int amdgpu_bo_create(struct amdgpu_device *adev,
450 unsigned long size, int byte_align,
451 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200452 struct sg_table *sg,
453 struct reservation_object *resv,
Yong Zhao2046d462017-07-20 18:49:09 -0400454 uint64_t init_value,
Christian König72d76682015-09-03 17:34:59 +0200455 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800456{
Christian Königcf273a52017-08-18 15:50:17 +0200457 uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
Chunming Zhoue7893c42016-07-26 14:13:21 +0800458 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800459
Christian Königc09312a2017-09-12 10:56:17 +0200460 r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
461 parent_flags, sg, resv, init_value, bo_ptr);
Chunming Zhoue7893c42016-07-26 14:13:21 +0800462 if (r)
463 return r;
464
Christian Königcf273a52017-08-18 15:50:17 +0200465 if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
466 if (!resv)
467 WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
468 NULL));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100469
Chunming Zhoue7893c42016-07-26 14:13:21 +0800470 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100471
472 if (!resv)
Christian Königcf273a52017-08-18 15:50:17 +0200473 reservation_object_unlock((*bo_ptr)->tbo.resv);
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100474
Chunming Zhoue7893c42016-07-26 14:13:21 +0800475 if (r)
476 amdgpu_bo_unref(bo_ptr);
477 }
478
479 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800480}
481
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800482int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
483 struct amdgpu_ring *ring,
484 struct amdgpu_bo *bo,
485 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100486 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800487 bool direct)
488
489{
490 struct amdgpu_bo *shadow = bo->shadow;
491 uint64_t bo_addr, shadow_addr;
492 int r;
493
494 if (!shadow)
495 return -EINVAL;
496
497 bo_addr = amdgpu_bo_gpu_offset(bo);
498 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
499
500 r = reservation_object_reserve_shared(bo->tbo.resv);
501 if (r)
502 goto err;
503
504 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
505 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200506 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800507 if (!r)
508 amdgpu_bo_fence(bo, *fence, true);
509
510err:
511 return r;
512}
513
Roger.He82521312017-04-21 13:08:43 +0800514int amdgpu_bo_validate(struct amdgpu_bo *bo)
515{
516 uint32_t domain;
517 int r;
518
519 if (bo->pin_count)
520 return 0;
521
Kent Russell6d7d9c52017-08-08 07:58:01 -0400522 domain = bo->preferred_domains;
Roger.He82521312017-04-21 13:08:43 +0800523
524retry:
525 amdgpu_ttm_placement_from_domain(bo, domain);
526 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
527 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
528 domain = bo->allowed_domains;
529 goto retry;
530 }
531
532 return r;
533}
534
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800535int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
536 struct amdgpu_ring *ring,
537 struct amdgpu_bo *bo,
538 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100539 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800540 bool direct)
541
542{
543 struct amdgpu_bo *shadow = bo->shadow;
544 uint64_t bo_addr, shadow_addr;
545 int r;
546
547 if (!shadow)
548 return -EINVAL;
549
550 bo_addr = amdgpu_bo_gpu_offset(bo);
551 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
552
553 r = reservation_object_reserve_shared(bo->tbo.resv);
554 if (r)
555 goto err;
556
557 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
558 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200559 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800560 if (!r)
561 amdgpu_bo_fence(bo, *fence, true);
562
563err:
564 return r;
565}
566
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400567int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
568{
Christian Königf5e1c742017-07-20 23:45:18 +0200569 void *kptr;
Christian König587f3c72016-03-10 16:21:04 +0100570 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400571
Christian König271c8122015-05-13 14:30:53 +0200572 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
573 return -EPERM;
574
Christian Königf5e1c742017-07-20 23:45:18 +0200575 kptr = amdgpu_bo_kptr(bo);
576 if (kptr) {
577 if (ptr)
578 *ptr = kptr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400579 return 0;
580 }
Christian König587f3c72016-03-10 16:21:04 +0100581
582 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
583 MAX_SCHEDULE_TIMEOUT);
584 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400585 return r;
Christian König587f3c72016-03-10 16:21:04 +0100586
587 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
588 if (r)
589 return r;
590
Christian König587f3c72016-03-10 16:21:04 +0100591 if (ptr)
Christian Königf5e1c742017-07-20 23:45:18 +0200592 *ptr = amdgpu_bo_kptr(bo);
Christian König587f3c72016-03-10 16:21:04 +0100593
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400594 return 0;
595}
596
Christian Königf5e1c742017-07-20 23:45:18 +0200597void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
598{
599 bool is_iomem;
600
601 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
602}
603
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400604void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
605{
Christian Königf5e1c742017-07-20 23:45:18 +0200606 if (bo->kmap.bo)
607 ttm_bo_kunmap(&bo->kmap);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400608}
609
610struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
611{
612 if (bo == NULL)
613 return NULL;
614
615 ttm_bo_reference(&bo->tbo);
616 return bo;
617}
618
619void amdgpu_bo_unref(struct amdgpu_bo **bo)
620{
621 struct ttm_buffer_object *tbo;
622
623 if ((*bo) == NULL)
624 return;
625
626 tbo = &((*bo)->tbo);
627 ttm_bo_unref(&tbo);
628 if (tbo == NULL)
629 *bo = NULL;
630}
631
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800632int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
633 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400634 u64 *gpu_addr)
635{
Christian Königa7d64de2016-09-15 14:58:48 +0200636 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400637 int r, i;
638
Christian Königcc325d12016-02-08 11:08:35 +0100639 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400640 return -EPERM;
641
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800642 if (WARN_ON_ONCE(min_offset > max_offset))
643 return -EINVAL;
644
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000645 /* A shared bo cannot be migrated to VRAM */
646 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
647 return -EINVAL;
648
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400649 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800650 uint32_t mem_type = bo->tbo.mem.mem_type;
651
652 if (domain != amdgpu_mem_type_to_domain(mem_type))
653 return -EINVAL;
654
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655 bo->pin_count++;
656 if (gpu_addr)
657 *gpu_addr = amdgpu_bo_gpu_offset(bo);
658
659 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800660 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400661 WARN_ON_ONCE(max_offset <
662 (amdgpu_bo_gpu_offset(bo) - domain_start));
663 }
664
665 return 0;
666 }
Christian König03f48dd2016-08-15 17:00:22 +0200667
668 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian Könige9c75772017-09-11 17:29:26 +0200669 /* force to pin into visible video ram */
670 if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
671 bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672 amdgpu_ttm_placement_from_domain(bo, domain);
673 for (i = 0; i < bo->placement.num_placement; i++) {
Christian Könige9c75772017-09-11 17:29:26 +0200674 unsigned fpfn, lpfn;
675
676 fpfn = min_offset >> PAGE_SHIFT;
677 lpfn = max_offset >> PAGE_SHIFT;
678
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800679 if (fpfn > bo->placements[i].fpfn)
680 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100681 if (!bo->placements[i].lpfn ||
682 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800683 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400684 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
685 }
686
687 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200688 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200689 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200690 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400691 }
Christian König6681c5e2016-08-12 16:50:12 +0200692
693 bo->pin_count = 1;
Chunming Zhou07306b42017-07-12 12:36:47 +0800694 if (gpu_addr != NULL) {
695 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
696 if (unlikely(r)) {
697 dev_err(adev->dev, "%p bind failed\n", bo);
698 goto error;
699 }
Christian König6681c5e2016-08-12 16:50:12 +0200700 *gpu_addr = amdgpu_bo_gpu_offset(bo);
Chunming Zhou07306b42017-07-12 12:36:47 +0800701 }
Christian König6681c5e2016-08-12 16:50:12 +0200702 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200703 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200704 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200705 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800706 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200707 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200708 }
709
710error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400711 return r;
712}
713
714int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
715{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800716 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717}
718
719int amdgpu_bo_unpin(struct amdgpu_bo *bo)
720{
Christian Königa7d64de2016-09-15 14:58:48 +0200721 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 int r, i;
723
724 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200725 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726 return 0;
727 }
728 bo->pin_count--;
729 if (bo->pin_count)
730 return 0;
731 for (i = 0; i < bo->placement.num_placement; i++) {
732 bo->placements[i].lpfn = 0;
733 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
734 }
735 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200736 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200737 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200738 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400739 }
Christian König6681c5e2016-08-12 16:50:12 +0200740
741 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200742 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200743 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200744 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800745 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200746 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200747 }
748
749error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400750 return r;
751}
752
753int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
754{
755 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800756 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400757 /* Useless to evict on IGP chips */
758 return 0;
759 }
760 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
761}
762
Alex Deucher1f8628c2016-03-31 16:56:22 -0400763static const char *amdgpu_vram_names[] = {
764 "UNKNOWN",
765 "GDDR1",
766 "DDR2",
767 "GDDR3",
768 "GDDR4",
769 "GDDR5",
770 "HBM",
771 "DDR3"
772};
773
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400774int amdgpu_bo_init(struct amdgpu_device *adev)
775{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000776 /* reserve PAT memory space to WC for VRAM */
777 arch_io_reserve_memtype_wc(adev->mc.aper_base,
778 adev->mc.aper_size);
779
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400780 /* Add an MTRR for the VRAM */
781 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
782 adev->mc.aper_size);
783 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
784 adev->mc.mc_vram_size >> 20,
785 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400786 DRM_INFO("RAM width %dbits %s\n",
787 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400788 return amdgpu_ttm_init(adev);
789}
790
791void amdgpu_bo_fini(struct amdgpu_device *adev)
792{
793 amdgpu_ttm_fini(adev);
794 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000795 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400796}
797
798int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
799 struct vm_area_struct *vma)
800{
801 return ttm_fbdev_mmap(vma, &bo->tbo);
802}
803
804int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
805{
Marek Olšák9079ac72017-03-03 16:03:15 -0500806 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
807
808 if (adev->family <= AMDGPU_FAMILY_CZ &&
809 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811
812 bo->tiling_flags = tiling_flags;
813 return 0;
814}
815
816void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
817{
818 lockdep_assert_held(&bo->tbo.resv->lock.base);
819
820 if (tiling_flags)
821 *tiling_flags = bo->tiling_flags;
822}
823
824int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
825 uint32_t metadata_size, uint64_t flags)
826{
827 void *buffer;
828
829 if (!metadata_size) {
830 if (bo->metadata_size) {
831 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000832 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400833 bo->metadata_size = 0;
834 }
835 return 0;
836 }
837
838 if (metadata == NULL)
839 return -EINVAL;
840
Andrzej Hajda71affda2015-09-21 17:34:39 -0400841 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400842 if (buffer == NULL)
843 return -ENOMEM;
844
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845 kfree(bo->metadata);
846 bo->metadata_flags = flags;
847 bo->metadata = buffer;
848 bo->metadata_size = metadata_size;
849
850 return 0;
851}
852
853int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
854 size_t buffer_size, uint32_t *metadata_size,
855 uint64_t *flags)
856{
857 if (!buffer && !metadata_size)
858 return -EINVAL;
859
860 if (buffer) {
861 if (buffer_size < bo->metadata_size)
862 return -EINVAL;
863
864 if (bo->metadata_size)
865 memcpy(buffer, bo->metadata, bo->metadata_size);
866 }
867
868 if (metadata_size)
869 *metadata_size = bo->metadata_size;
870 if (flags)
871 *flags = bo->metadata_flags;
872
873 return 0;
874}
875
876void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100877 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878 struct ttm_mem_reg *new_mem)
879{
Christian Königa7d64de2016-09-15 14:58:48 +0200880 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200881 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800882 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400883
884 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
885 return;
886
Christian König765e7fb2016-09-15 15:06:50 +0200887 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian König3f3333f2017-08-03 14:02:13 +0200888 amdgpu_vm_bo_invalidate(adev, abo, evict);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400889
Christian König6375bbb2017-07-11 17:25:49 +0200890 amdgpu_bo_kunmap(abo);
891
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100892 /* remember the eviction */
893 if (evict)
894 atomic64_inc(&adev->num_evictions);
895
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400896 /* update statistics */
897 if (!new_mem)
898 return;
899
900 /* move_notify is called before move happens */
Christian König765e7fb2016-09-15 15:06:50 +0200901 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902}
903
904int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
905{
Christian Königa7d64de2016-09-15 14:58:48 +0200906 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200907 struct amdgpu_bo *abo;
John Brooks96cf8272017-06-30 11:31:08 -0400908 unsigned long offset, size;
909 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400910
911 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
912 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200913
914 abo = container_of(bo, struct amdgpu_bo, tbo);
John Brooks96cf8272017-06-30 11:31:08 -0400915
916 /* Remember that this BO was accessed by the CPU */
917 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
918
Christian König5fb19412015-05-21 17:03:46 +0200919 if (bo->mem.mem_type != TTM_PL_VRAM)
920 return 0;
921
922 size = bo->mem.num_pages << PAGE_SHIFT;
923 offset = bo->mem.start << PAGE_SHIFT;
Christian König9bbdcc02017-03-29 11:16:05 +0200924 if ((offset + size) <= adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200925 return 0;
926
Michel Dänzer104ece92016-03-28 12:53:02 +0900927 /* Can't move a pinned BO to visible VRAM */
928 if (abo->pin_count > 0)
929 return -EINVAL;
930
Christian König5fb19412015-05-21 17:03:46 +0200931 /* hurrah the memory is not visible ! */
Marek Olšák68e2c5f2017-05-17 20:05:08 +0200932 atomic64_inc(&adev->num_vram_cpu_page_faults);
John Brooks41d9a6a2017-06-27 22:33:21 -0400933 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
934 AMDGPU_GEM_DOMAIN_GTT);
935
936 /* Avoid costly evictions; only set GTT as a busy placement */
937 abo->placement.num_busy_placement = 1;
938 abo->placement.busy_placement = &abo->placements[1];
939
Christian König5fb19412015-05-21 17:03:46 +0200940 r = ttm_bo_validate(bo, &abo->placement, false, false);
John Brooks41d9a6a2017-06-27 22:33:21 -0400941 if (unlikely(r != 0))
Christian König5fb19412015-05-21 17:03:46 +0200942 return r;
Christian König5fb19412015-05-21 17:03:46 +0200943
944 offset = bo->mem.start << PAGE_SHIFT;
945 /* this should never happen */
John Brooks41d9a6a2017-06-27 22:33:21 -0400946 if (bo->mem.mem_type == TTM_PL_VRAM &&
947 (offset + size) > adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +0200948 return -EINVAL;
949
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400950 return 0;
951}
952
953/**
954 * amdgpu_bo_fence - add fence to buffer object
955 *
956 * @bo: buffer object in question
957 * @fence: fence to add
958 * @shared: true if fence should be added shared
959 *
960 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100961void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400962 bool shared)
963{
964 struct reservation_object *resv = bo->tbo.resv;
965
966 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +0800967 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400968 else
Chunming Zhoue40a3112015-08-03 11:38:09 +0800969 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400970}
Christian Königcdb7e8f2016-07-25 17:56:18 +0200971
972/**
973 * amdgpu_bo_gpu_offset - return GPU offset of bo
974 * @bo: amdgpu object for which we query the offset
975 *
976 * Returns current GPU offset of the object.
977 *
978 * Note: object should either be pinned or reserved when calling this
979 * function, it might be useful to add check for this for debugging.
980 */
981u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
982{
983 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +0200984 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
985 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200986 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
987 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +0200988 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +0200989 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
990 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200991
992 return bo->tbo.offset;
993}