blob: 4a12c55eae6137724bf06cf82bb13e3d6582ca10 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Paul Mundte108b2c2006-09-27 16:32:13 +0900104struct sci_port {
105 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Paul Mundtce6738b2011-01-19 15:24:40 +0900107 /* Platform configuration */
108 struct plat_sci_port *cfg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200109 unsigned int overrun_reg;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200110 unsigned int overrun_mask;
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100111 unsigned int error_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +0200112 unsigned int error_clear;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100113 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900114 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200115 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900116
Paul Mundte108b2c2006-09-27 16:32:13 +0900117 /* Break timer */
118 struct timer_list break_timer;
119 int break_flag;
dmitry pervushin1534a3b2007-04-24 13:41:12 +0900120
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100121 /* Clocks */
122 struct clk *clks[SCI_NUM_CLKS];
123 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900124
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100125 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900126 char *irqstr[SCIx_NR_IRQS];
127
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900128 struct dma_chan *chan_tx;
129 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900130
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900131#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900132 dma_cookie_t cookie_tx;
133 dma_cookie_t cookie_rx[2];
134 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200135 dma_addr_t tx_dma_addr;
136 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900137 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200138 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900140 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900141 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000142 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900143#endif
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200144
145 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900146};
147
Paul Mundte108b2c2006-09-27 16:32:13 +0900148#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
149
150static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151static struct uart_driver sci_uart_driver;
152
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900153static inline struct sci_port *
154to_sci_port(struct uart_port *uart)
155{
156 return container_of(uart, struct sci_port, port);
157}
158
Paul Mundt61a69762011-06-14 12:40:19 +0900159struct plat_sci_reg {
160 u8 offset, size;
161};
162
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200163static const struct plat_sci_reg sci_regmap[SCIx_NR_REGTYPES][SCIx_NR_REGS] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900164 /*
165 * Common SCI definitions, dependent on the port's regshift
166 * value.
167 */
168 [SCIx_SCI_REGTYPE] = {
169 [SCSMR] = { 0x00, 8 },
170 [SCBRR] = { 0x01, 8 },
171 [SCSCR] = { 0x02, 8 },
172 [SCxTDR] = { 0x03, 8 },
173 [SCxSR] = { 0x04, 8 },
174 [SCxRDR] = { 0x05, 8 },
Paul Mundt61a69762011-06-14 12:40:19 +0900175 },
176
177 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200178 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900179 */
180 [SCIx_IRDA_REGTYPE] = {
181 [SCSMR] = { 0x00, 8 },
Laurent Pincharta752ba12017-01-11 16:43:32 +0200182 [SCBRR] = { 0x02, 8 },
183 [SCSCR] = { 0x04, 8 },
184 [SCxTDR] = { 0x06, 8 },
185 [SCxSR] = { 0x08, 16 },
186 [SCxRDR] = { 0x0a, 8 },
187 [SCFCR] = { 0x0c, 8 },
188 [SCFDR] = { 0x0e, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900189 },
190
191 /*
192 * Common SCIFA definitions.
193 */
194 [SCIx_SCIFA_REGTYPE] = {
195 [SCSMR] = { 0x00, 16 },
196 [SCBRR] = { 0x04, 8 },
197 [SCSCR] = { 0x08, 16 },
198 [SCxTDR] = { 0x20, 8 },
199 [SCxSR] = { 0x14, 16 },
200 [SCxRDR] = { 0x24, 8 },
201 [SCFCR] = { 0x18, 16 },
202 [SCFDR] = { 0x1c, 16 },
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200203 [SCPCR] = { 0x30, 16 },
204 [SCPDR] = { 0x34, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900205 },
206
207 /*
208 * Common SCIFB definitions.
209 */
210 [SCIx_SCIFB_REGTYPE] = {
211 [SCSMR] = { 0x00, 16 },
212 [SCBRR] = { 0x04, 8 },
213 [SCSCR] = { 0x08, 16 },
214 [SCxTDR] = { 0x40, 8 },
215 [SCxSR] = { 0x14, 16 },
216 [SCxRDR] = { 0x60, 8 },
217 [SCFCR] = { 0x18, 16 },
Takashi Yoshii8c66d6d2012-11-16 10:53:31 +0900218 [SCTFDR] = { 0x38, 16 },
219 [SCRFDR] = { 0x3c, 16 },
Geert Uytterhoevenc097abc2015-04-30 18:21:27 +0200220 [SCPCR] = { 0x30, 16 },
221 [SCPDR] = { 0x34, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900222 },
223
224 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100225 * Common SH-2(A) SCIF definitions for ports with FIFO data
226 * count registers.
227 */
228 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
229 [SCSMR] = { 0x00, 16 },
230 [SCBRR] = { 0x04, 8 },
231 [SCSCR] = { 0x08, 16 },
232 [SCxTDR] = { 0x0c, 8 },
233 [SCxSR] = { 0x10, 16 },
234 [SCxRDR] = { 0x14, 8 },
235 [SCFCR] = { 0x18, 16 },
236 [SCFDR] = { 0x1c, 16 },
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100237 [SCSPTR] = { 0x20, 16 },
238 [SCLSR] = { 0x24, 16 },
239 },
240
241 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900242 * Common SH-3 SCIF definitions.
243 */
244 [SCIx_SH3_SCIF_REGTYPE] = {
245 [SCSMR] = { 0x00, 8 },
246 [SCBRR] = { 0x02, 8 },
247 [SCSCR] = { 0x04, 8 },
248 [SCxTDR] = { 0x06, 8 },
249 [SCxSR] = { 0x08, 16 },
250 [SCxRDR] = { 0x0a, 8 },
251 [SCFCR] = { 0x0c, 8 },
252 [SCFDR] = { 0x0e, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900253 },
254
255 /*
256 * Common SH-4(A) SCIF(B) definitions.
257 */
258 [SCIx_SH4_SCIF_REGTYPE] = {
259 [SCSMR] = { 0x00, 16 },
260 [SCBRR] = { 0x04, 8 },
261 [SCSCR] = { 0x08, 16 },
262 [SCxTDR] = { 0x0c, 8 },
263 [SCxSR] = { 0x10, 16 },
264 [SCxRDR] = { 0x14, 8 },
265 [SCFCR] = { 0x18, 16 },
266 [SCFDR] = { 0x1c, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900267 [SCSPTR] = { 0x20, 16 },
268 [SCLSR] = { 0x24, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100269 },
270
271 /*
272 * Common SCIF definitions for ports with a Baud Rate Generator for
273 * External Clock (BRG).
274 */
275 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
276 [SCSMR] = { 0x00, 16 },
277 [SCBRR] = { 0x04, 8 },
278 [SCSCR] = { 0x08, 16 },
279 [SCxTDR] = { 0x0c, 8 },
280 [SCxSR] = { 0x10, 16 },
281 [SCxRDR] = { 0x14, 8 },
282 [SCFCR] = { 0x18, 16 },
283 [SCFDR] = { 0x1c, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100284 [SCSPTR] = { 0x20, 16 },
285 [SCLSR] = { 0x24, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100286 [SCDL] = { 0x30, 16 },
287 [SCCKS] = { 0x34, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200288 },
289
290 /*
291 * Common HSCIF definitions.
292 */
293 [SCIx_HSCIF_REGTYPE] = {
294 [SCSMR] = { 0x00, 16 },
295 [SCBRR] = { 0x04, 8 },
296 [SCSCR] = { 0x08, 16 },
297 [SCxTDR] = { 0x0c, 8 },
298 [SCxSR] = { 0x10, 16 },
299 [SCxRDR] = { 0x14, 8 },
300 [SCFCR] = { 0x18, 16 },
301 [SCFDR] = { 0x1c, 16 },
Ulrich Hechtf303b362013-05-31 17:57:01 +0200302 [SCSPTR] = { 0x20, 16 },
303 [SCLSR] = { 0x24, 16 },
304 [HSSRR] = { 0x40, 16 },
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100305 [SCDL] = { 0x30, 16 },
306 [SCCKS] = { 0x34, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900307 },
308
309 /*
310 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
311 * register.
312 */
313 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
314 [SCSMR] = { 0x00, 16 },
315 [SCBRR] = { 0x04, 8 },
316 [SCSCR] = { 0x08, 16 },
317 [SCxTDR] = { 0x0c, 8 },
318 [SCxSR] = { 0x10, 16 },
319 [SCxRDR] = { 0x14, 8 },
320 [SCFCR] = { 0x18, 16 },
321 [SCFDR] = { 0x1c, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900322 [SCLSR] = { 0x24, 16 },
323 },
324
325 /*
326 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
327 * count registers.
328 */
329 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
330 [SCSMR] = { 0x00, 16 },
331 [SCBRR] = { 0x04, 8 },
332 [SCSCR] = { 0x08, 16 },
333 [SCxTDR] = { 0x0c, 8 },
334 [SCxSR] = { 0x10, 16 },
335 [SCxRDR] = { 0x14, 8 },
336 [SCFCR] = { 0x18, 16 },
337 [SCFDR] = { 0x1c, 16 },
338 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
339 [SCRFDR] = { 0x20, 16 },
340 [SCSPTR] = { 0x24, 16 },
341 [SCLSR] = { 0x28, 16 },
342 },
343
344 /*
345 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
346 * registers.
347 */
348 [SCIx_SH7705_SCIF_REGTYPE] = {
349 [SCSMR] = { 0x00, 16 },
350 [SCBRR] = { 0x04, 8 },
351 [SCSCR] = { 0x08, 16 },
352 [SCxTDR] = { 0x20, 8 },
353 [SCxSR] = { 0x14, 16 },
354 [SCxRDR] = { 0x24, 8 },
355 [SCFCR] = { 0x18, 16 },
356 [SCFDR] = { 0x1c, 16 },
Paul Mundt61a69762011-06-14 12:40:19 +0900357 },
358};
359
Paul Mundt72b294c2011-06-14 17:38:19 +0900360#define sci_getreg(up, offset) (sci_regmap[to_sci_port(up)->cfg->regtype] + offset)
361
Paul Mundt61a69762011-06-14 12:40:19 +0900362/*
363 * The "offset" here is rather misleading, in that it refers to an enum
364 * value relative to the port mapping rather than the fixed offset
365 * itself, which needs to be manually retrieved from the platform's
366 * register map for the given port.
367 */
368static unsigned int sci_serial_in(struct uart_port *p, int offset)
369{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200370 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900371
372 if (reg->size == 8)
373 return ioread8(p->membase + (reg->offset << p->regshift));
374 else if (reg->size == 16)
375 return ioread16(p->membase + (reg->offset << p->regshift));
376 else
377 WARN(1, "Invalid register access\n");
378
379 return 0;
380}
381
382static void sci_serial_out(struct uart_port *p, int offset, int value)
383{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200384 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900385
386 if (reg->size == 8)
387 iowrite8(value, p->membase + (reg->offset << p->regshift));
388 else if (reg->size == 16)
389 iowrite16(value, p->membase + (reg->offset << p->regshift));
390 else
391 WARN(1, "Invalid register access\n");
392}
393
Paul Mundt61a69762011-06-14 12:40:19 +0900394static int sci_probe_regmap(struct plat_sci_port *cfg)
395{
396 switch (cfg->type) {
397 case PORT_SCI:
398 cfg->regtype = SCIx_SCI_REGTYPE;
399 break;
400 case PORT_IRDA:
401 cfg->regtype = SCIx_IRDA_REGTYPE;
402 break;
403 case PORT_SCIFA:
404 cfg->regtype = SCIx_SCIFA_REGTYPE;
405 break;
406 case PORT_SCIFB:
407 cfg->regtype = SCIx_SCIFB_REGTYPE;
408 break;
409 case PORT_SCIF:
410 /*
411 * The SH-4 is a bit of a misnomer here, although that's
412 * where this particular port layout originated. This
413 * configuration (or some slight variation thereof)
414 * remains the dominant model for all SCIFs.
415 */
416 cfg->regtype = SCIx_SH4_SCIF_REGTYPE;
417 break;
Ulrich Hechtf303b362013-05-31 17:57:01 +0200418 case PORT_HSCIF:
419 cfg->regtype = SCIx_HSCIF_REGTYPE;
420 break;
Paul Mundt61a69762011-06-14 12:40:19 +0900421 default:
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +0100422 pr_err("Can't probe register map for given port\n");
Paul Mundt61a69762011-06-14 12:40:19 +0900423 return -EINVAL;
424 }
425
426 return 0;
427}
428
Paul Mundt23241d42011-06-28 13:55:31 +0900429static void sci_port_enable(struct sci_port *sci_port)
430{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100431 unsigned int i;
432
Paul Mundt23241d42011-06-28 13:55:31 +0900433 if (!sci_port->port.dev)
434 return;
435
436 pm_runtime_get_sync(sci_port->port.dev);
437
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100438 for (i = 0; i < SCI_NUM_CLKS; i++) {
439 clk_prepare_enable(sci_port->clks[i]);
440 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
441 }
442 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900443}
444
445static void sci_port_disable(struct sci_port *sci_port)
446{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100447 unsigned int i;
448
Paul Mundt23241d42011-06-28 13:55:31 +0900449 if (!sci_port->port.dev)
450 return;
451
Laurent Pinchartcaec7032013-11-28 18:11:45 +0100452 /* Cancel the break timer to ensure that the timer handler will not try
453 * to access the hardware with clocks and power disabled. Reset the
454 * break flag to make the break debouncing state machine ready for the
455 * next break.
456 */
457 del_timer_sync(&sci_port->break_timer);
458 sci_port->break_flag = 0;
459
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100460 for (i = SCI_NUM_CLKS; i-- > 0; )
461 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900462
463 pm_runtime_put_sync(sci_port->port.dev);
464}
465
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200466static inline unsigned long port_rx_irq_mask(struct uart_port *port)
467{
468 /*
469 * Not all ports (such as SCIFA) will support REIE. Rather than
470 * special-casing the port type, we check the port initialization
471 * IRQ enable mask to see whether the IRQ is desired at all. If
472 * it's unset, it's logically inferred that there's no point in
473 * testing for it.
474 */
475 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
476}
477
478static void sci_start_tx(struct uart_port *port)
479{
480 struct sci_port *s = to_sci_port(port);
481 unsigned short ctrl;
482
483#ifdef CONFIG_SERIAL_SH_SCI_DMA
484 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
485 u16 new, scr = serial_port_in(port, SCSCR);
486 if (s->chan_tx)
487 new = scr | SCSCR_TDRQE;
488 else
489 new = scr & ~SCSCR_TDRQE;
490 if (new != scr)
491 serial_port_out(port, SCSCR, new);
492 }
493
494 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
495 dma_submit_error(s->cookie_tx)) {
496 s->cookie_tx = 0;
497 schedule_work(&s->work_tx);
498 }
499#endif
500
501 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
502 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
503 ctrl = serial_port_in(port, SCSCR);
504 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
505 }
506}
507
508static void sci_stop_tx(struct uart_port *port)
509{
510 unsigned short ctrl;
511
512 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
513 ctrl = serial_port_in(port, SCSCR);
514
515 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
516 ctrl &= ~SCSCR_TDRQE;
517
518 ctrl &= ~SCSCR_TIE;
519
520 serial_port_out(port, SCSCR, ctrl);
521}
522
523static void sci_start_rx(struct uart_port *port)
524{
525 unsigned short ctrl;
526
527 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
528
529 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
530 ctrl &= ~SCSCR_RDRQE;
531
532 serial_port_out(port, SCSCR, ctrl);
533}
534
535static void sci_stop_rx(struct uart_port *port)
536{
537 unsigned short ctrl;
538
539 ctrl = serial_port_in(port, SCSCR);
540
541 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
542 ctrl &= ~SCSCR_RDRQE;
543
544 ctrl &= ~port_rx_irq_mask(port);
545
546 serial_port_out(port, SCSCR, ctrl);
547}
548
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200549static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
550{
551 if (port->type == PORT_SCI) {
552 /* Just store the mask */
553 serial_port_out(port, SCxSR, mask);
554 } else if (to_sci_port(port)->overrun_mask == SCIFA_ORER) {
555 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
556 /* Only clear the status bits we want to clear */
557 serial_port_out(port, SCxSR,
558 serial_port_in(port, SCxSR) & mask);
559 } else {
560 /* Store the mask, clear parity/framing errors */
561 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
562 }
563}
564
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100565#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
566 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900567
568#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900569static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 unsigned short status;
572 int c;
573
Paul Mundte108b2c2006-09-27 16:32:13 +0900574 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900575 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200577 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 continue;
579 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500580 break;
581 } while (1);
582
583 if (!(status & SCxSR_RDxF(port)))
584 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900585
Paul Mundtb12bb292012-03-30 19:50:15 +0900586 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900587
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900588 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900589 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200590 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
592 return c;
593}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900594#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900596static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 unsigned short status;
599
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900601 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 } while (!(status & SCxSR_TDxE(port)));
603
Paul Mundtb12bb292012-03-30 19:50:15 +0900604 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200605 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100607#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
608 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Paul Mundt61a69762011-06-14 12:40:19 +0900610static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900611{
Paul Mundt61a69762011-06-14 12:40:19 +0900612 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900613
Paul Mundt61a69762011-06-14 12:40:19 +0900614 /*
615 * Use port-specific handler if provided.
616 */
617 if (s->cfg->ops && s->cfg->ops->init_pins) {
618 s->cfg->ops->init_pins(port, cflag);
619 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900620 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200622 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
623 u16 ctrl = serial_port_in(port, SCPCR);
624
625 /* Enable RXD and TXD pin functions */
626 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
627 if (to_sci_port(port)->cfg->capabilities & SCIx_HAVE_RTSCTS) {
628 /* RTS# is output, driven 1 */
629 ctrl |= SCPCR_RTSC;
630 serial_port_out(port, SCPDR,
631 serial_port_in(port, SCPDR) | SCPDR_RTSD);
632 /* Enable CTS# pin function */
633 ctrl &= ~SCPCR_CTSC;
634 }
635 serial_port_out(port, SCPCR, ctrl);
636 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200637 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800638
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200639 /* RTS# is output, driven 1 */
640 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
641 /* CTS# and SCK are inputs */
642 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
643 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900644 }
Paul Mundtd5701642008-12-16 20:07:27 +0900645}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900647static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900648{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200649 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900650
651 reg = sci_getreg(port, SCTFDR);
652 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900653 return serial_port_in(port, SCTFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900654
655 reg = sci_getreg(port, SCFDR);
656 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900657 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900658
Paul Mundtb12bb292012-03-30 19:50:15 +0900659 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900660}
661
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900662static int sci_txroom(struct uart_port *port)
663{
Paul Mundt72b294c2011-06-14 17:38:19 +0900664 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900665}
666
667static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900668{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200669 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900670
671 reg = sci_getreg(port, SCRFDR);
672 if (reg->size)
Takashi Yoshii63f7ad12012-11-16 10:53:11 +0900673 return serial_port_in(port, SCRFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900674
675 reg = sci_getreg(port, SCFDR);
676 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900677 return serial_port_in(port, SCFDR) & ((port->fifosize << 1) - 1);
Paul Mundt72b294c2011-06-14 17:38:19 +0900678
Paul Mundtb12bb292012-03-30 19:50:15 +0900679 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900680}
681
Paul Mundt514820e2011-06-08 18:51:32 +0900682/*
683 * SCI helper for checking the state of the muxed port/RXD pins.
684 */
685static inline int sci_rxd_in(struct uart_port *port)
686{
687 struct sci_port *s = to_sci_port(port);
688
689 if (s->cfg->port_reg <= 0)
690 return 1;
691
Paul Mundt0dd4d5c2012-10-15 14:08:48 +0900692 /* Cast for ARM damage */
Laurent Pincharte2afca62013-12-11 13:40:31 +0100693 return !!__raw_readb((void __iomem *)(uintptr_t)s->cfg->port_reg);
Paul Mundt514820e2011-06-08 18:51:32 +0900694}
695
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696/* ********************************************************************** *
697 * the interrupt related routines *
698 * ********************************************************************** */
699
700static void sci_transmit_chars(struct uart_port *port)
701{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700702 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 unsigned short status;
705 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900706 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
Paul Mundtb12bb292012-03-30 19:50:15 +0900708 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900710 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900711 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900712 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900713 else
Paul Mundt8e698612009-06-24 19:44:32 +0900714 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900715 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 return;
717 }
718
Paul Mundt72b294c2011-06-14 17:38:19 +0900719 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721 do {
722 unsigned char c;
723
724 if (port->x_char) {
725 c = port->x_char;
726 port->x_char = 0;
727 } else if (!uart_circ_empty(xmit) && !stopped) {
728 c = xmit->buf[xmit->tail];
729 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
730 } else {
731 break;
732 }
733
Paul Mundtb12bb292012-03-30 19:50:15 +0900734 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 port->icount.tx++;
737 } while (--count > 0);
738
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200739 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
742 uart_write_wakeup(port);
743 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100744 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900746 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900748 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900749 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200750 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Paul Mundt8e698612009-06-24 19:44:32 +0900753 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900754 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 }
756}
757
758/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900759#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900761static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762{
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900763 struct sci_port *sci_port = to_sci_port(port);
Jiri Slaby227434f2013-01-03 15:53:01 +0100764 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 int i, count, copied = 0;
766 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800767 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Paul Mundtb12bb292012-03-30 19:50:15 +0900769 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 if (!(status & SCxSR_RDxF(port)))
771 return;
772
773 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100775 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777 /* If for any reason we can't copy more data, we're done! */
778 if (count == 0)
779 break;
780
781 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900782 char c = serial_port_in(port, SCxRDR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900783 if (uart_handle_sysrq_char(port, c) ||
784 sci_port->break_flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900786 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100787 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900789 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900790 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900791
Paul Mundtb12bb292012-03-30 19:50:15 +0900792 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793#if defined(CONFIG_CPU_SH3)
794 /* Skip "chars" during break */
Paul Mundte108b2c2006-09-27 16:32:13 +0900795 if (sci_port->break_flag) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 if ((c == 0) &&
797 (status & SCxSR_FER(port))) {
798 count--; i--;
799 continue;
800 }
Paul Mundte108b2c2006-09-27 16:32:13 +0900801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 /* Nonzero => end-of-break */
Paul Mundt762c69e2008-12-16 18:55:26 +0900803 dev_dbg(port->dev, "debounce<%02x>\n", c);
Paul Mundte108b2c2006-09-27 16:32:13 +0900804 sci_port->break_flag = 0;
805
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 if (STEPFN(c)) {
807 count--; i--;
808 continue;
809 }
810 }
811#endif /* CONFIG_CPU_SH3 */
David Howells7d12e782006-10-05 14:55:46 +0100812 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 count--; i--;
814 continue;
815 }
816
817 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900818 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800819 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900820 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900821 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900822 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800823 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900824 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900825 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800826 } else
827 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900828
Jiri Slaby92a19f92013-01-03 15:53:03 +0100829 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 }
831 }
832
Paul Mundtb12bb292012-03-30 19:50:15 +0900833 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200834 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 copied += count;
837 port->icount.rx += count;
838 }
839
840 if (copied) {
841 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100842 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900844 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200845 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 }
847}
848
849#define SCI_BREAK_JIFFIES (HZ/20)
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900850
851/*
852 * The sci generates interrupts during the break,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 * 1 per millisecond or so during the break period, for 9600 baud.
854 * So dont bother disabling interrupts.
855 * But dont want more than 1 break event.
856 * Use a kernel timer to periodically poll the rx line until
857 * the break is finished.
858 */
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900859static inline void sci_schedule_break_timer(struct sci_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860{
Paul Mundtbc9b3f52011-01-20 23:30:19 +0900861 mod_timer(&port->break_timer, jiffies + SCI_BREAK_JIFFIES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862}
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864/* Ensure that two consecutive samples find the break over. */
865static void sci_break_timer(unsigned long data)
866{
Paul Mundte108b2c2006-09-27 16:32:13 +0900867 struct sci_port *port = (struct sci_port *)data;
868
869 if (sci_rxd_in(&port->port) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 port->break_flag = 1;
Paul Mundte108b2c2006-09-27 16:32:13 +0900871 sci_schedule_break_timer(port);
872 } else if (port->break_flag == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 /* break is over. */
874 port->break_flag = 2;
Paul Mundte108b2c2006-09-27 16:32:13 +0900875 sci_schedule_break_timer(port);
876 } else
877 port->break_flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878}
879
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900880static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881{
882 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900883 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100884 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900885 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100887 /* Handle overruns */
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200888 if (status & s->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100889 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900890
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100891 /* overrun error */
892 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
893 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900894
Joe Perches9b971cd2014-03-11 10:10:46 -0700895 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 }
897
Paul Mundte108b2c2006-09-27 16:32:13 +0900898 if (status & SCxSR_FER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 if (sci_rxd_in(port) == 0) {
900 /* Notify of BREAK */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900901 struct sci_port *sci_port = to_sci_port(port);
Paul Mundte108b2c2006-09-27 16:32:13 +0900902
903 if (!sci_port->break_flag) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900904 port->icount.brk++;
905
Paul Mundte108b2c2006-09-27 16:32:13 +0900906 sci_port->break_flag = 1;
907 sci_schedule_break_timer(sci_port);
908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 /* Do sysrq handling. */
Paul Mundte108b2c2006-09-27 16:32:13 +0900910 if (uart_handle_break(port))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 return 0;
Paul Mundt762c69e2008-12-16 18:55:26 +0900912
913 dev_dbg(port->dev, "BREAK detected\n");
914
Jiri Slaby92a19f92013-01-03 15:53:03 +0100915 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900916 copied++;
917 }
918
Paul Mundte108b2c2006-09-27 16:32:13 +0900919 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 /* frame error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900921 port->icount.frame++;
922
Jiri Slaby92a19f92013-01-03 15:53:03 +0100923 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
Alan Cox33f0f882006-01-09 20:54:13 -0800924 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900925
926 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 }
928 }
929
Paul Mundte108b2c2006-09-27 16:32:13 +0900930 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900932 port->icount.parity++;
933
Jiri Slaby92a19f92013-01-03 15:53:03 +0100934 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900935 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900936
Joe Perches9b971cd2014-03-11 10:10:46 -0700937 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 }
939
Alan Cox33f0f882006-01-09 20:54:13 -0800940 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100941 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
943 return copied;
944}
945
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900946static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900947{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100948 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900949 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200950 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200951 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200952 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900953
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200954 reg = sci_getreg(port, s->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900955 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900956 return 0;
957
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200958 status = serial_port_in(port, s->overrun_reg);
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200959 if (status & s->overrun_mask) {
960 status &= ~s->overrun_mask;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200961 serial_port_out(port, s->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900962
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900963 port->icount.overrun++;
964
Jiri Slaby92a19f92013-01-03 15:53:03 +0100965 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100966 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900967
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900968 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900969 copied++;
970 }
971
972 return copied;
973}
974
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900975static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976{
977 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900978 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100979 struct tty_port *tport = &port->state->port;
Magnus Damma5660ad2009-01-21 15:14:38 +0000980 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900982 if (uart_handle_break(port))
983 return 0;
984
Paul Mundtb7a76e42006-02-01 03:06:06 -0800985 if (!s->break_flag && status & SCxSR_BRK(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986#if defined(CONFIG_CPU_SH3)
987 /* Debounce break */
988 s->break_flag = 1;
989#endif
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900990
991 port->icount.brk++;
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100994 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800995 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900996
997 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 }
999
Alan Cox33f0f882006-01-09 20:54:13 -08001000 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +01001001 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +09001002
Paul Mundtd830fa42008-12-16 19:29:38 +09001003 copied += sci_handle_fifo_overrun(port);
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 return copied;
1006}
1007
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001008#ifdef CONFIG_SERIAL_SH_SCI_DMA
1009static void sci_dma_tx_complete(void *arg)
1010{
1011 struct sci_port *s = arg;
1012 struct uart_port *port = &s->port;
1013 struct circ_buf *xmit = &port->state->xmit;
1014 unsigned long flags;
1015
1016 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1017
1018 spin_lock_irqsave(&port->lock, flags);
1019
1020 xmit->tail += s->tx_dma_len;
1021 xmit->tail &= UART_XMIT_SIZE - 1;
1022
1023 port->icount.tx += s->tx_dma_len;
1024
1025 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1026 uart_write_wakeup(port);
1027
1028 if (!uart_circ_empty(xmit)) {
1029 s->cookie_tx = 0;
1030 schedule_work(&s->work_tx);
1031 } else {
1032 s->cookie_tx = -EINVAL;
1033 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1034 u16 ctrl = serial_port_in(port, SCSCR);
1035 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1036 }
1037 }
1038
1039 spin_unlock_irqrestore(&port->lock, flags);
1040}
1041
1042/* Locking: called with port lock held */
1043static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1044{
1045 struct uart_port *port = &s->port;
1046 struct tty_port *tport = &port->state->port;
1047 int copied;
1048
1049 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001050 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001051 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001052
1053 port->icount.rx += copied;
1054
1055 return copied;
1056}
1057
1058static int sci_dma_rx_find_active(struct sci_port *s)
1059{
1060 unsigned int i;
1061
1062 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1063 if (s->active_rx == s->cookie_rx[i])
1064 return i;
1065
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001066 return -1;
1067}
1068
1069static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1070{
1071 struct dma_chan *chan = s->chan_rx;
1072 struct uart_port *port = &s->port;
1073 unsigned long flags;
1074
1075 spin_lock_irqsave(&port->lock, flags);
1076 s->chan_rx = NULL;
1077 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1078 spin_unlock_irqrestore(&port->lock, flags);
1079 dmaengine_terminate_all(chan);
1080 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1081 sg_dma_address(&s->sg_rx[0]));
1082 dma_release_channel(chan);
1083 if (enable_pio)
1084 sci_start_rx(port);
1085}
1086
1087static void sci_dma_rx_complete(void *arg)
1088{
1089 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001090 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001091 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001092 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001093 unsigned long flags;
1094 int active, count = 0;
1095
1096 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1097 s->active_rx);
1098
1099 spin_lock_irqsave(&port->lock, flags);
1100
1101 active = sci_dma_rx_find_active(s);
1102 if (active >= 0)
1103 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1104
1105 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1106
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001107 if (count)
1108 tty_flip_buffer_push(&port->state->port);
1109
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001110 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1111 DMA_DEV_TO_MEM,
1112 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1113 if (!desc)
1114 goto fail;
1115
1116 desc->callback = sci_dma_rx_complete;
1117 desc->callback_param = s;
1118 s->cookie_rx[active] = dmaengine_submit(desc);
1119 if (dma_submit_error(s->cookie_rx[active]))
1120 goto fail;
1121
1122 s->active_rx = s->cookie_rx[!active];
1123
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001124 dma_async_issue_pending(chan);
1125
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001126 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001127 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1128 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001129 return;
1130
1131fail:
1132 spin_unlock_irqrestore(&port->lock, flags);
1133 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1134 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001135}
1136
1137static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1138{
1139 struct dma_chan *chan = s->chan_tx;
1140 struct uart_port *port = &s->port;
1141 unsigned long flags;
1142
1143 spin_lock_irqsave(&port->lock, flags);
1144 s->chan_tx = NULL;
1145 s->cookie_tx = -EINVAL;
1146 spin_unlock_irqrestore(&port->lock, flags);
1147 dmaengine_terminate_all(chan);
1148 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1149 DMA_TO_DEVICE);
1150 dma_release_channel(chan);
1151 if (enable_pio)
1152 sci_start_tx(port);
1153}
1154
1155static void sci_submit_rx(struct sci_port *s)
1156{
1157 struct dma_chan *chan = s->chan_rx;
1158 int i;
1159
1160 for (i = 0; i < 2; i++) {
1161 struct scatterlist *sg = &s->sg_rx[i];
1162 struct dma_async_tx_descriptor *desc;
1163
1164 desc = dmaengine_prep_slave_sg(chan,
1165 sg, 1, DMA_DEV_TO_MEM,
1166 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1167 if (!desc)
1168 goto fail;
1169
1170 desc->callback = sci_dma_rx_complete;
1171 desc->callback_param = s;
1172 s->cookie_rx[i] = dmaengine_submit(desc);
1173 if (dma_submit_error(s->cookie_rx[i]))
1174 goto fail;
1175
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001176 }
1177
1178 s->active_rx = s->cookie_rx[0];
1179
1180 dma_async_issue_pending(chan);
1181 return;
1182
1183fail:
1184 if (i)
1185 dmaengine_terminate_all(chan);
1186 for (i = 0; i < 2; i++)
1187 s->cookie_rx[i] = -EINVAL;
1188 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001189 sci_rx_dma_release(s, true);
1190}
1191
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001192static void work_fn_tx(struct work_struct *work)
1193{
1194 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1195 struct dma_async_tx_descriptor *desc;
1196 struct dma_chan *chan = s->chan_tx;
1197 struct uart_port *port = &s->port;
1198 struct circ_buf *xmit = &port->state->xmit;
1199 dma_addr_t buf;
1200
1201 /*
1202 * DMA is idle now.
1203 * Port xmit buffer is already mapped, and it is one page... Just adjust
1204 * offsets and lengths. Since it is a circular buffer, we have to
1205 * transmit till the end, and then the rest. Take the port lock to get a
1206 * consistent xmit buffer state.
1207 */
1208 spin_lock_irq(&port->lock);
1209 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1210 s->tx_dma_len = min_t(unsigned int,
1211 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1212 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1213 spin_unlock_irq(&port->lock);
1214
1215 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1216 DMA_MEM_TO_DEV,
1217 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1218 if (!desc) {
1219 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1220 /* switch to PIO */
1221 sci_tx_dma_release(s, true);
1222 return;
1223 }
1224
1225 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1226 DMA_TO_DEVICE);
1227
1228 spin_lock_irq(&port->lock);
1229 desc->callback = sci_dma_tx_complete;
1230 desc->callback_param = s;
1231 spin_unlock_irq(&port->lock);
1232 s->cookie_tx = dmaengine_submit(desc);
1233 if (dma_submit_error(s->cookie_tx)) {
1234 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1235 /* switch to PIO */
1236 sci_tx_dma_release(s, true);
1237 return;
1238 }
1239
1240 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1241 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1242
1243 dma_async_issue_pending(chan);
1244}
1245
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001246static void rx_timer_fn(unsigned long arg)
1247{
1248 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001249 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001250 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001251 struct dma_tx_state state;
1252 enum dma_status status;
1253 unsigned long flags;
1254 unsigned int read;
1255 int active, count;
1256 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001257
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001258 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001259
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001260 spin_lock_irqsave(&port->lock, flags);
1261
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001262 active = sci_dma_rx_find_active(s);
1263 if (active < 0) {
1264 spin_unlock_irqrestore(&port->lock, flags);
1265 return;
1266 }
1267
1268 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001269 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001270 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001271 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1272 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001273
1274 /* Let packet complete handler take care of the packet */
1275 return;
1276 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001277
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001278 dmaengine_pause(chan);
1279
1280 /*
1281 * sometimes DMA transfer doesn't stop even if it is stopped and
1282 * data keeps on coming until transaction is complete so check
1283 * for DMA_COMPLETE again
1284 * Let packet complete handler take care of the packet
1285 */
1286 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1287 if (status == DMA_COMPLETE) {
1288 spin_unlock_irqrestore(&port->lock, flags);
1289 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1290 return;
1291 }
1292
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001293 /* Handle incomplete DMA receive */
1294 dmaengine_terminate_all(s->chan_rx);
1295 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001296
1297 if (read) {
1298 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1299 if (count)
1300 tty_flip_buffer_push(&port->state->port);
1301 }
1302
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001303 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1304 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001305
1306 /* Direct new serial port interrupts back to CPU */
1307 scr = serial_port_in(port, SCSCR);
1308 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1309 scr &= ~SCSCR_RDRQE;
1310 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1311 }
1312 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1313
1314 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001315}
1316
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001317static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
1318 enum dma_transfer_direction dir,
1319 unsigned int id)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001320{
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001321 dma_cap_mask_t mask;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001322 struct dma_chan *chan;
1323 struct dma_slave_config cfg;
1324 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001325
1326 dma_cap_zero(mask);
1327 dma_cap_set(DMA_SLAVE, mask);
1328
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001329 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1330 (void *)(unsigned long)id, port->dev,
1331 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
1332 if (!chan) {
1333 dev_warn(port->dev,
1334 "dma_request_slave_channel_compat failed\n");
1335 return NULL;
1336 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001337
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001338 memset(&cfg, 0, sizeof(cfg));
1339 cfg.direction = dir;
1340 if (dir == DMA_MEM_TO_DEV) {
1341 cfg.dst_addr = port->mapbase +
1342 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1343 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1344 } else {
1345 cfg.src_addr = port->mapbase +
1346 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1347 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1348 }
1349
1350 ret = dmaengine_slave_config(chan, &cfg);
1351 if (ret) {
1352 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1353 dma_release_channel(chan);
1354 return NULL;
1355 }
1356
1357 return chan;
1358}
1359
1360static void sci_request_dma(struct uart_port *port)
1361{
1362 struct sci_port *s = to_sci_port(port);
1363 struct dma_chan *chan;
1364
1365 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1366
1367 if (!port->dev->of_node &&
1368 (s->cfg->dma_slave_tx <= 0 || s->cfg->dma_slave_rx <= 0))
1369 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001370
1371 s->cookie_tx = -EINVAL;
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001372 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV, s->cfg->dma_slave_tx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001373 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1374 if (chan) {
1375 s->chan_tx = chan;
1376 /* UART circular tx buffer is an aligned page. */
1377 s->tx_dma_addr = dma_map_single(chan->device->dev,
1378 port->state->xmit.buf,
1379 UART_XMIT_SIZE,
1380 DMA_TO_DEVICE);
1381 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1382 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1383 dma_release_channel(chan);
1384 s->chan_tx = NULL;
1385 } else {
1386 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1387 __func__, UART_XMIT_SIZE,
1388 port->state->xmit.buf, &s->tx_dma_addr);
1389 }
1390
1391 INIT_WORK(&s->work_tx, work_fn_tx);
1392 }
1393
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001394 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM, s->cfg->dma_slave_rx);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001395 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1396 if (chan) {
1397 unsigned int i;
1398 dma_addr_t dma;
1399 void *buf;
1400
1401 s->chan_rx = chan;
1402
1403 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1404 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1405 &dma, GFP_KERNEL);
1406 if (!buf) {
1407 dev_warn(port->dev,
1408 "Failed to allocate Rx dma buffer, using PIO\n");
1409 dma_release_channel(chan);
1410 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001411 return;
1412 }
1413
1414 for (i = 0; i < 2; i++) {
1415 struct scatterlist *sg = &s->sg_rx[i];
1416
1417 sg_init_table(sg, 1);
1418 s->rx_buf[i] = buf;
1419 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001420 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001421
1422 buf += s->buf_len_rx;
1423 dma += s->buf_len_rx;
1424 }
1425
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001426 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1427
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001428 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1429 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001430 }
1431}
1432
1433static void sci_free_dma(struct uart_port *port)
1434{
1435 struct sci_port *s = to_sci_port(port);
1436
1437 if (s->chan_tx)
1438 sci_tx_dma_release(s, false);
1439 if (s->chan_rx)
1440 sci_rx_dma_release(s, false);
1441}
1442#else
1443static inline void sci_request_dma(struct uart_port *port)
1444{
1445}
1446
1447static inline void sci_free_dma(struct uart_port *port)
1448{
1449}
1450#endif
1451
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001452static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001454#ifdef CONFIG_SERIAL_SH_SCI_DMA
1455 struct uart_port *port = ptr;
1456 struct sci_port *s = to_sci_port(port);
1457
1458 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001459 u16 scr = serial_port_in(port, SCSCR);
1460 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001461
1462 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001463 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001464 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001465 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001466 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001467 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001468 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001469 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001470 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001471 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001472 serial_port_out(port, SCxSR,
1473 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001474 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1475 jiffies, s->rx_timeout);
1476 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001477
1478 return IRQ_HANDLED;
1479 }
1480#endif
1481
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 /* I think sci_receive_chars has to be called irrespective
1483 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1484 * to be disabled?
1485 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001486 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
1488 return IRQ_HANDLED;
1489}
1490
David Howells7d12e782006-10-05 14:55:46 +01001491static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492{
1493 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001494 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
Stuart Menefyfd78a762009-07-29 23:01:24 +09001496 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001498 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 return IRQ_HANDLED;
1501}
1502
David Howells7d12e782006-10-05 14:55:46 +01001503static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504{
1505 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001506 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
1508 /* Handle errors */
1509 if (port->type == PORT_SCI) {
1510 if (sci_handle_errors(port)) {
1511 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001512 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001513 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 }
1515 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001516 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001517 if (!s->chan_rx)
1518 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 }
1520
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001521 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
1523 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001524 if (!s->chan_tx)
1525 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
1527 return IRQ_HANDLED;
1528}
1529
David Howells7d12e782006-10-05 14:55:46 +01001530static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531{
1532 struct uart_port *port = ptr;
1533
1534 /* Handle BREAKs */
1535 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001536 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
1538 return IRQ_HANDLED;
1539}
1540
David Howells7d12e782006-10-05 14:55:46 +01001541static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001543 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001544 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001545 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001546 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547
Paul Mundtb12bb292012-03-30 19:50:15 +09001548 ssr_status = serial_port_in(port, SCxSR);
1549 scr_status = serial_port_in(port, SCSCR);
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001550 if (s->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001551 orer_status = ssr_status;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02001552 else {
1553 if (sci_getreg(port, s->overrun_reg)->size)
1554 orer_status = serial_port_in(port, s->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001555 }
1556
Paul Mundtf43dc232011-01-13 15:06:28 +09001557 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
1559 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001560 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001561 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001562 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001563
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001564 /*
1565 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1566 * DR flags
1567 */
1568 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001569 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001570 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001571
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001573 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001574 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001575
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001577 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001578 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001580 /* Overrun Interrupt */
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001581 if (orer_status & s->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001582 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001583 ret = IRQ_HANDLED;
1584 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001585
Michael Trimarchia8884e32008-10-31 16:10:23 +09001586 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587}
1588
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001589static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001590 const char *desc;
1591 irq_handler_t handler;
1592} sci_irq_desc[] = {
1593 /*
1594 * Split out handlers, the default case.
1595 */
1596 [SCIx_ERI_IRQ] = {
1597 .desc = "rx err",
1598 .handler = sci_er_interrupt,
1599 },
1600
1601 [SCIx_RXI_IRQ] = {
1602 .desc = "rx full",
1603 .handler = sci_rx_interrupt,
1604 },
1605
1606 [SCIx_TXI_IRQ] = {
1607 .desc = "tx empty",
1608 .handler = sci_tx_interrupt,
1609 },
1610
1611 [SCIx_BRI_IRQ] = {
1612 .desc = "break",
1613 .handler = sci_br_interrupt,
1614 },
1615
1616 /*
1617 * Special muxed handler.
1618 */
1619 [SCIx_MUX_IRQ] = {
1620 .desc = "mux",
1621 .handler = sci_mpxed_interrupt,
1622 },
1623};
1624
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625static int sci_request_irq(struct sci_port *port)
1626{
Paul Mundt9174fc82011-06-28 15:25:36 +09001627 struct uart_port *up = &port->port;
1628 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629
Paul Mundt9174fc82011-06-28 15:25:36 +09001630 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001631 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001632 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001633
Paul Mundt9174fc82011-06-28 15:25:36 +09001634 if (SCIx_IRQ_IS_MUXED(port)) {
1635 i = SCIx_MUX_IRQ;
1636 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001637 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001638 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001639
Paul Mundt0e8963d2012-05-18 18:21:06 +09001640 /*
1641 * Certain port types won't support all of the
1642 * available interrupt sources.
1643 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001644 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001645 continue;
1646 }
1647
Paul Mundt9174fc82011-06-28 15:25:36 +09001648 desc = sci_irq_desc + i;
1649 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1650 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001651 if (!port->irqstr[j]) {
1652 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001653 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001654 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001655
Paul Mundt9174fc82011-06-28 15:25:36 +09001656 ret = request_irq(irq, desc->handler, up->irqflags,
1657 port->irqstr[j], port);
1658 if (unlikely(ret)) {
1659 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1660 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 }
1662 }
1663
1664 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001665
1666out_noirq:
1667 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001668 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001669
1670out_nomem:
1671 while (--j >= 0)
1672 kfree(port->irqstr[j]);
1673
1674 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675}
1676
1677static void sci_free_irq(struct sci_port *port)
1678{
1679 int i;
1680
Paul Mundt9174fc82011-06-28 15:25:36 +09001681 /*
1682 * Intentionally in reverse order so we iterate over the muxed
1683 * IRQ first.
1684 */
1685 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001686 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001687
1688 /*
1689 * Certain port types won't support all of the available
1690 * interrupt sources.
1691 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001692 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001693 continue;
1694
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001695 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001696 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Paul Mundt9174fc82011-06-28 15:25:36 +09001698 if (SCIx_IRQ_IS_MUXED(port)) {
1699 /* If there's only one IRQ, we're done. */
1700 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 }
1702 }
1703}
1704
1705static unsigned int sci_tx_empty(struct uart_port *port)
1706{
Paul Mundtb12bb292012-03-30 19:50:15 +09001707 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001708 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001709
1710 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711}
1712
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001713static void sci_set_rts(struct uart_port *port, bool state)
1714{
1715 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1716 u16 data = serial_port_in(port, SCPDR);
1717
1718 /* Active low */
1719 if (state)
1720 data &= ~SCPDR_RTSD;
1721 else
1722 data |= SCPDR_RTSD;
1723 serial_port_out(port, SCPDR, data);
1724
1725 /* RTS# is output */
1726 serial_port_out(port, SCPCR,
1727 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1728 } else if (sci_getreg(port, SCSPTR)->size) {
1729 u16 ctrl = serial_port_in(port, SCSPTR);
1730
1731 /* Active low */
1732 if (state)
1733 ctrl &= ~SCSPTR_RTSDT;
1734 else
1735 ctrl |= SCSPTR_RTSDT;
1736 serial_port_out(port, SCSPTR, ctrl);
1737 }
1738}
1739
1740static bool sci_get_cts(struct uart_port *port)
1741{
1742 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1743 /* Active low */
1744 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1745 } else if (sci_getreg(port, SCSPTR)->size) {
1746 /* Active low */
1747 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1748 }
1749
1750 return true;
1751}
1752
Paul Mundtcdf7c422011-11-24 20:18:32 +09001753/*
1754 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1755 * CTS/RTS is supported in hardware by at least one port and controlled
1756 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1757 * handled via the ->init_pins() op, which is a bit of a one-way street,
1758 * lacking any ability to defer pin control -- this will later be
1759 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001760 *
1761 * Other modes (such as loopback) are supported generically on certain
1762 * port types, but not others. For these it's sufficient to test for the
1763 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001764 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1766{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001767 struct sci_port *s = to_sci_port(port);
1768
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001769 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001770 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001771
1772 /*
1773 * Standard loopback mode for SCFCR ports.
1774 */
1775 reg = sci_getreg(port, SCFCR);
1776 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001777 serial_port_out(port, SCFCR,
1778 serial_port_in(port, SCFCR) |
1779 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001780 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001781
1782 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001783
1784 if (!(s->cfg->capabilities & SCIx_HAVE_RTSCTS))
1785 return;
1786
1787 if (!(mctrl & TIOCM_RTS)) {
1788 /* Disable Auto RTS */
1789 serial_port_out(port, SCFCR,
1790 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1791
1792 /* Clear RTS */
1793 sci_set_rts(port, 0);
1794 } else if (s->autorts) {
1795 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1796 /* Enable RTS# pin function */
1797 serial_port_out(port, SCPCR,
1798 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1799 }
1800
1801 /* Enable Auto RTS */
1802 serial_port_out(port, SCFCR,
1803 serial_port_in(port, SCFCR) | SCFCR_MCE);
1804 } else {
1805 /* Set RTS */
1806 sci_set_rts(port, 1);
1807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808}
1809
1810static unsigned int sci_get_mctrl(struct uart_port *port)
1811{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001812 struct sci_port *s = to_sci_port(port);
1813 struct mctrl_gpios *gpios = s->gpios;
1814 unsigned int mctrl = 0;
1815
1816 mctrl_gpio_get(gpios, &mctrl);
1817
Paul Mundtcdf7c422011-11-24 20:18:32 +09001818 /*
1819 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001820 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001821 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001822 if (s->autorts) {
1823 if (sci_get_cts(port))
1824 mctrl |= TIOCM_CTS;
1825 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001826 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001827 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001828 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1829 mctrl |= TIOCM_DSR;
1830 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1831 mctrl |= TIOCM_CAR;
1832
1833 return mctrl;
1834}
1835
1836static void sci_enable_ms(struct uart_port *port)
1837{
1838 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839}
1840
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841static void sci_break_ctl(struct uart_port *port, int break_state)
1842{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001843 unsigned short scscr, scsptr;
1844
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001845 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001846 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001847 /*
1848 * Not supported by hardware. Most parts couple break and rx
1849 * interrupts together, with break detection always enabled.
1850 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001851 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001852 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001853
1854 scsptr = serial_port_in(port, SCSPTR);
1855 scscr = serial_port_in(port, SCSCR);
1856
1857 if (break_state == -1) {
1858 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1859 scscr &= ~SCSCR_TE;
1860 } else {
1861 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1862 scscr |= SCSCR_TE;
1863 }
1864
1865 serial_port_out(port, SCSPTR, scsptr);
1866 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867}
1868
1869static int sci_startup(struct uart_port *port)
1870{
Magnus Damma5660ad2009-01-21 15:14:38 +00001871 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001872 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001874 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1875
Paul Mundt073e84c2011-01-19 17:30:53 +09001876 ret = sci_request_irq(s);
1877 if (unlikely(ret < 0))
1878 return ret;
1879
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001880 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001881
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 return 0;
1883}
1884
1885static void sci_shutdown(struct uart_port *port)
1886{
Magnus Damma5660ad2009-01-21 15:14:38 +00001887 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001888 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001889 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001891 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1892
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001893 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001894 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
1895
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001896 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01001898 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02001899 /* Stop RX and TX, disable related interrupts, keep clock source */
1900 scr = serial_port_in(port, SCSCR);
1901 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09001902 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09001903
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02001904#ifdef CONFIG_SERIAL_SH_SCI_DMA
1905 if (s->chan_rx) {
1906 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
1907 port->line);
1908 del_timer_sync(&s->rx_timer);
1909 }
1910#endif
1911
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001912 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 sci_free_irq(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914}
1915
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001916static int sci_sck_calc(struct sci_port *s, unsigned int bps,
1917 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09001918{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001919 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001920 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001921 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01001922
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001923 if (s->port.type != PORT_HSCIF)
1924 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09001925
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001926 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01001927 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
1928 if (abs(err) >= abs(min_err))
1929 continue;
1930
1931 min_err = err;
1932 *srr = sr - 1;
1933
1934 if (!err)
1935 break;
1936 }
1937
1938 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
1939 *srr + 1);
1940 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09001941}
1942
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001943static int sci_brg_calc(struct sci_port *s, unsigned int bps,
1944 unsigned long freq, unsigned int *dlr,
1945 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001946{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001947 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001948 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001949
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001950 if (s->port.type != PORT_HSCIF)
1951 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001952
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001953 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01001954 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
1955 dl = clamp(dl, 1U, 65535U);
1956
1957 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
1958 if (abs(err) >= abs(min_err))
1959 continue;
1960
1961 min_err = err;
1962 *dlr = dl;
1963 *srr = sr - 1;
1964
1965 if (!err)
1966 break;
1967 }
1968
1969 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
1970 min_err, *dlr, *srr + 1);
1971 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09001972}
1973
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001974/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001975static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
1976 unsigned int *brr, unsigned int *srr,
1977 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02001978{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01001979 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01001980 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001981 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02001982
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01001983 if (s->port.type != PORT_HSCIF)
1984 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01001985
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01001986 /*
1987 * Find the combination of sample rate and clock select with the
1988 * smallest deviation from the desired baud rate.
1989 * Prefer high sample rates to maximise the receive margin.
1990 *
1991 * M: Receive margin (%)
1992 * N: Ratio of bit rate to clock (N = sampling rate)
1993 * D: Clock duty (D = 0 to 1.0)
1994 * L: Frame length (L = 9 to 12)
1995 * F: Absolute value of clock frequency deviation
1996 *
1997 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
1998 * (|D - 0.5| / N * (1 + F))|
1999 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2000 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002001 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002002 for (c = 0; c <= 3; c++) {
2003 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002004 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002005
2006 /*
2007 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002008 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002009 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002010 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002011 *
2012 * Watch out for overflow when calculating the desired
2013 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002014 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002015 if (bps > UINT_MAX / prediv)
2016 break;
2017
2018 scrate = prediv * bps;
2019 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002020 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002021
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002022 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002023 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002024 continue;
2025
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002026 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002027 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002028 *srr = sr - 1;
2029 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002030
2031 if (!err)
2032 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002033 }
2034 }
2035
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002036found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002037 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2038 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002039 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002040}
2041
Magnus Damm1ba76222011-08-03 03:47:36 +00002042static void sci_reset(struct uart_port *port)
2043{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002044 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002045 unsigned int status;
2046
2047 do {
Paul Mundtb12bb292012-03-30 19:50:15 +09002048 status = serial_port_in(port, SCxSR);
Magnus Damm1ba76222011-08-03 03:47:36 +00002049 } while (!(status & SCxSR_TEND(port)));
2050
Paul Mundtb12bb292012-03-30 19:50:15 +09002051 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002052
Paul Mundt0979e0e2011-11-24 18:35:49 +09002053 reg = sci_getreg(port, SCFCR);
2054 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002055 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002056
2057 sci_clear_SCxSR(port,
2058 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2059 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002060 if (sci_getreg(port, SCLSR)->size) {
2061 status = serial_port_in(port, SCLSR);
2062 status &= ~(SCLSR_TO | SCLSR_ORER);
2063 serial_port_out(port, SCLSR, status);
2064 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002065}
2066
Alan Cox606d0992006-12-08 02:38:45 -08002067static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2068 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069{
Geert Uytterhoeven95ee05c2016-01-04 14:45:18 +01002070 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002071 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2072 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002073 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002074 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002075 int min_err = INT_MAX, err;
2076 unsigned long max_freq = 0;
2077 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002079 if ((termios->c_cflag & CSIZE) == CS7)
2080 smr_val |= SCSMR_CHR;
2081 if (termios->c_cflag & PARENB)
2082 smr_val |= SCSMR_PE;
2083 if (termios->c_cflag & PARODD)
2084 smr_val |= SCSMR_PE | SCSMR_ODD;
2085 if (termios->c_cflag & CSTOPB)
2086 smr_val |= SCSMR_STOP;
2087
Magnus Damm154280f2009-12-22 03:37:28 +00002088 /*
2089 * earlyprintk comes here early on with port->uartclk set to zero.
2090 * the clock framework is not up and running at this point so here
2091 * we assume that 115200 is the maximum baud rate. please note that
2092 * the baud rate is not programmed during earlyprintk - it is assumed
2093 * that the previous boot loader has enabled required clocks and
2094 * setup the baud rate generator hardware for us already.
2095 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002096 if (!port->uartclk) {
2097 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2098 goto done;
2099 }
Magnus Damm154280f2009-12-22 03:37:28 +00002100
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002101 for (i = 0; i < SCI_NUM_CLKS; i++)
2102 max_freq = max(max_freq, s->clk_rates[i]);
2103
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002104 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002105 if (!baud)
2106 goto done;
2107
2108 /*
2109 * There can be multiple sources for the sampling clock. Find the one
2110 * that gives us the smallest deviation from the desired baud rate.
2111 */
2112
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002113 /* Optional Undivided External Clock */
2114 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2115 port->type != PORT_SCIFB) {
2116 err = sci_sck_calc(s, baud, &srr1);
2117 if (abs(err) < abs(min_err)) {
2118 best_clk = SCI_SCK;
2119 scr_val = SCSCR_CKE1;
2120 sccks = SCCKS_CKS;
2121 min_err = err;
2122 srr = srr1;
2123 if (!err)
2124 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002125 }
2126 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002128 /* Optional BRG Frequency Divided External Clock */
2129 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2130 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2131 &srr1);
2132 if (abs(err) < abs(min_err)) {
2133 best_clk = SCI_SCIF_CLK;
2134 scr_val = SCSCR_CKE1;
2135 sccks = 0;
2136 min_err = err;
2137 dl = dl1;
2138 srr = srr1;
2139 if (!err)
2140 goto done;
2141 }
2142 }
2143
2144 /* Optional BRG Frequency Divided Internal Clock */
2145 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2146 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2147 &srr1);
2148 if (abs(err) < abs(min_err)) {
2149 best_clk = SCI_BRG_INT;
2150 scr_val = SCSCR_CKE1;
2151 sccks = SCCKS_XIN;
2152 min_err = err;
2153 dl = dl1;
2154 srr = srr1;
2155 if (!min_err)
2156 goto done;
2157 }
2158 }
2159
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002160 /* Divided Functional Clock using standard Bit Rate Register */
2161 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2162 if (abs(err) < abs(min_err)) {
2163 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002164 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002165 min_err = err;
2166 brr = brr1;
2167 srr = srr1;
2168 cks = cks1;
2169 }
2170
2171done:
2172 if (best_clk >= 0)
2173 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2174 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175
Paul Mundt23241d42011-06-28 13:55:31 +09002176 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002177
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002178 /*
2179 * Program the optional External Baud Rate Generator (BRG) first.
2180 * It controls the mux to select (H)SCK or frequency divided clock.
2181 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002182 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2183 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002184 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002185 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002186
Magnus Damm1ba76222011-08-03 03:47:36 +00002187 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002188
Paul Mundte108b2c2006-09-27 16:32:13 +09002189 uart_update_timeout(port, termios->c_cflag, baud);
2190
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002191 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002192 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2193 switch (srr + 1) {
2194 case 5: smr_val |= SCSMR_SRC_5; break;
2195 case 7: smr_val |= SCSMR_SRC_7; break;
2196 case 11: smr_val |= SCSMR_SRC_11; break;
2197 case 13: smr_val |= SCSMR_SRC_13; break;
2198 case 16: smr_val |= SCSMR_SRC_16; break;
2199 case 17: smr_val |= SCSMR_SRC_17; break;
2200 case 19: smr_val |= SCSMR_SRC_19; break;
2201 case 27: smr_val |= SCSMR_SRC_27; break;
2202 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002203 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002204 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002205 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2206 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002207 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002208 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002209 serial_port_out(port, SCBRR, brr);
2210 if (sci_getreg(port, HSSRR)->size)
2211 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2212
2213 /* Wait one bit interval */
2214 udelay((1000000 + (baud - 1)) / baud);
2215 } else {
2216 /* Don't touch the bit rate configuration */
2217 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002218 smr_val |= serial_port_in(port, SCSMR) &
2219 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002220 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2221 serial_port_out(port, SCSCR, scr_val);
2222 serial_port_out(port, SCSMR, smr_val);
2223 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224
Paul Mundtd5701642008-12-16 20:07:27 +09002225 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002226
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002227 port->status &= ~UPSTAT_AUTOCTS;
2228 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002229 reg = sci_getreg(port, SCFCR);
2230 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002231 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002232
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002233 if ((port->flags & UPF_HARD_FLOW) &&
2234 (termios->c_cflag & CRTSCTS)) {
2235 /* There is no CTS interrupt to restart the hardware */
2236 port->status |= UPSTAT_AUTOCTS;
2237 /* MCE is enabled when RTS is raised */
2238 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002239 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002240
2241 /*
2242 * As we've done a sci_reset() above, ensure we don't
2243 * interfere with the FIFOs while toggling MCE. As the
2244 * reset values could still be set, simply mask them out.
2245 */
2246 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2247
Paul Mundtb12bb292012-03-30 19:50:15 +09002248 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002249 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002250
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002251 scr_val |= SCSCR_RE | SCSCR_TE |
2252 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002253 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2254 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002255 if ((srr + 1 == 5) &&
2256 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2257 /*
2258 * In asynchronous mode, when the sampling rate is 1/5, first
2259 * received data may become invalid on some SCIFA and SCIFB.
2260 * To avoid this problem wait more than 1 serial data time (1
2261 * bit time x serial data number) after setting SCSCR.RE = 1.
2262 */
2263 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002266#ifdef CONFIG_SERIAL_SH_SCI_DMA
2267 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002268 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002269 * See serial_core.c::uart_update_timeout().
2270 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2271 * function calculates 1 jiffie for the data plus 5 jiffies for the
2272 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2273 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2274 * value obtained by this formula is too small. Therefore, if the value
2275 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002276 */
2277 if (s->chan_rx) {
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002278 unsigned int bits;
2279
2280 /* byte size and parity */
2281 switch (termios->c_cflag & CSIZE) {
2282 case CS5:
2283 bits = 7;
2284 break;
2285 case CS6:
2286 bits = 8;
2287 break;
2288 case CS7:
2289 bits = 9;
2290 break;
2291 default:
2292 bits = 10;
2293 break;
2294 }
2295
2296 if (termios->c_cflag & CSTOPB)
2297 bits++;
2298 if (termios->c_cflag & PARENB)
2299 bits++;
2300 s->rx_timeout = DIV_ROUND_UP((s->buf_len_rx * 2 * bits * HZ) /
2301 (baud / 10), 10);
Joe Perches9b971cd2014-03-11 10:10:46 -07002302 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002303 s->rx_timeout * 1000 / HZ, port->timeout);
2304 if (s->rx_timeout < msecs_to_jiffies(20))
2305 s->rx_timeout = msecs_to_jiffies(20);
2306 }
2307#endif
2308
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002310 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002311
Paul Mundt23241d42011-06-28 13:55:31 +09002312 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002313
2314 if (UART_ENABLE_MS(port, termios->c_cflag))
2315 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002316}
2317
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002318static void sci_pm(struct uart_port *port, unsigned int state,
2319 unsigned int oldstate)
2320{
2321 struct sci_port *sci_port = to_sci_port(port);
2322
2323 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002324 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002325 sci_port_disable(sci_port);
2326 break;
2327 default:
2328 sci_port_enable(sci_port);
2329 break;
2330 }
2331}
2332
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333static const char *sci_type(struct uart_port *port)
2334{
2335 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002336 case PORT_IRDA:
2337 return "irda";
2338 case PORT_SCI:
2339 return "sci";
2340 case PORT_SCIF:
2341 return "scif";
2342 case PORT_SCIFA:
2343 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002344 case PORT_SCIFB:
2345 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002346 case PORT_HSCIF:
2347 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002348 }
2349
Paul Mundtfa439722008-09-04 18:53:58 +09002350 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002351}
2352
Paul Mundtf6e94952011-01-21 15:25:36 +09002353static int sci_remap_port(struct uart_port *port)
2354{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002355 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002356
2357 /*
2358 * Nothing to do if there's already an established membase.
2359 */
2360 if (port->membase)
2361 return 0;
2362
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002363 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002364 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002365 if (unlikely(!port->membase)) {
2366 dev_err(port->dev, "can't remap port#%d\n", port->line);
2367 return -ENXIO;
2368 }
2369 } else {
2370 /*
2371 * For the simple (and majority of) cases where we don't
2372 * need to do any remapping, just cast the cookie
2373 * directly.
2374 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002375 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002376 }
2377
2378 return 0;
2379}
2380
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381static void sci_release_port(struct uart_port *port)
2382{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002383 struct sci_port *sport = to_sci_port(port);
2384
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002385 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002386 iounmap(port->membase);
2387 port->membase = NULL;
2388 }
2389
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002390 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002391}
2392
2393static int sci_request_port(struct uart_port *port)
2394{
Paul Mundte2651642011-01-20 21:24:03 +09002395 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002396 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002397 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002398
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002399 res = request_mem_region(port->mapbase, sport->reg_size,
2400 dev_name(port->dev));
2401 if (unlikely(res == NULL)) {
2402 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002403 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002404 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405
Paul Mundtf6e94952011-01-21 15:25:36 +09002406 ret = sci_remap_port(port);
2407 if (unlikely(ret != 0)) {
2408 release_resource(res);
2409 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002410 }
Paul Mundte2651642011-01-20 21:24:03 +09002411
2412 return 0;
2413}
2414
2415static void sci_config_port(struct uart_port *port, int flags)
2416{
2417 if (flags & UART_CONFIG_TYPE) {
2418 struct sci_port *sport = to_sci_port(port);
2419
2420 port->type = sport->cfg->type;
2421 sci_request_port(port);
2422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423}
2424
2425static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2426{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427 if (ser->baud_base < 2400)
2428 /* No paper tape reader for Mitch.. */
2429 return -EINVAL;
2430
2431 return 0;
2432}
2433
Julia Lawall069a47e2016-09-01 19:51:35 +02002434static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 .tx_empty = sci_tx_empty,
2436 .set_mctrl = sci_set_mctrl,
2437 .get_mctrl = sci_get_mctrl,
2438 .start_tx = sci_start_tx,
2439 .stop_tx = sci_stop_tx,
2440 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002441 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442 .break_ctl = sci_break_ctl,
2443 .startup = sci_startup,
2444 .shutdown = sci_shutdown,
2445 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002446 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002447 .type = sci_type,
2448 .release_port = sci_release_port,
2449 .request_port = sci_request_port,
2450 .config_port = sci_config_port,
2451 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002452#ifdef CONFIG_CONSOLE_POLL
2453 .poll_get_char = sci_poll_get_char,
2454 .poll_put_char = sci_poll_put_char,
2455#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456};
2457
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002458static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2459{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002460 const char *clk_names[] = {
2461 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002462 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002463 [SCI_BRG_INT] = "brg_int",
2464 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002465 };
2466 struct clk *clk;
2467 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002468
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002469 if (sci_port->cfg->type == PORT_HSCIF)
2470 clk_names[SCI_SCK] = "hsck";
2471
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002472 for (i = 0; i < SCI_NUM_CLKS; i++) {
2473 clk = devm_clk_get(dev, clk_names[i]);
2474 if (PTR_ERR(clk) == -EPROBE_DEFER)
2475 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002476
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002477 if (IS_ERR(clk) && i == SCI_FCK) {
2478 /*
2479 * "fck" used to be called "sci_ick", and we need to
2480 * maintain DT backward compatibility.
2481 */
2482 clk = devm_clk_get(dev, "sci_ick");
2483 if (PTR_ERR(clk) == -EPROBE_DEFER)
2484 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002485
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002486 if (!IS_ERR(clk))
2487 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002488
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002489 /*
2490 * Not all SH platforms declare a clock lookup entry
2491 * for SCI devices, in which case we need to get the
2492 * global "peripheral_clk" clock.
2493 */
2494 clk = devm_clk_get(dev, "peripheral_clk");
2495 if (!IS_ERR(clk))
2496 goto found;
2497
2498 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2499 PTR_ERR(clk));
2500 return PTR_ERR(clk);
2501 }
2502
2503found:
2504 if (IS_ERR(clk))
2505 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2506 PTR_ERR(clk));
2507 else
2508 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2509 clk, clk);
2510 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2511 }
2512 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002513}
2514
Bill Pemberton9671f092012-11-19 13:21:50 -05002515static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002516 struct sci_port *sci_port, unsigned int index,
2517 struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002518{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002519 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002520 const struct resource *res;
2521 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002522 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002523
Paul Mundt50f09592011-12-02 20:09:48 +09002524 sci_port->cfg = p;
2525
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002526 port->ops = &sci_uart_ops;
2527 port->iotype = UPIO_MEM;
2528 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002529
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002530 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2531 if (res == NULL)
2532 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002533
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002534 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002535 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002536
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002537 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2538 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002539
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002540 /* The SCI generates several interrupts. They can be muxed together or
2541 * connected to different interrupt lines. In the muxed case only one
2542 * interrupt resource is specified. In the non-muxed case three or four
2543 * interrupt resources are specified, as the BRI interrupt is optional.
2544 */
2545 if (sci_port->irqs[0] < 0)
2546 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002547
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002548 if (sci_port->irqs[1] < 0) {
2549 sci_port->irqs[1] = sci_port->irqs[0];
2550 sci_port->irqs[2] = sci_port->irqs[0];
2551 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002552 }
2553
Paul Mundt3127c6b2011-06-28 13:44:37 +09002554 if (p->regtype == SCIx_PROBE_REGTYPE) {
2555 ret = sci_probe_regmap(p);
Rafael J. Wysockifc971142011-08-08 00:26:50 +02002556 if (unlikely(ret))
Paul Mundt3127c6b2011-06-28 13:44:37 +09002557 return ret;
2558 }
Paul Mundt61a69762011-06-14 12:40:19 +09002559
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002560 switch (p->type) {
2561 case PORT_SCIFB:
2562 port->fifosize = 256;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002563 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002564 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002565 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002566 break;
2567 case PORT_HSCIF:
2568 port->fifosize = 128;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002569 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002570 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002571 sci_port->sampling_rate_mask = SCI_SR_RANGE(8, 32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002572 break;
2573 case PORT_SCIFA:
2574 port->fifosize = 64;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002575 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002576 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002577 sci_port->sampling_rate_mask = SCI_SR_SCIFAB;
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002578 break;
2579 case PORT_SCIF:
2580 port->fifosize = 16;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002581 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE) {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002582 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002583 sci_port->overrun_mask = SCIFA_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002584 sci_port->sampling_rate_mask = SCI_SR(16);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002585 } else {
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002586 sci_port->overrun_reg = SCLSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002587 sci_port->overrun_mask = SCLSR_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002588 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002589 }
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002590 break;
2591 default:
2592 port->fifosize = 1;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +02002593 sci_port->overrun_reg = SCxSR;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +02002594 sci_port->overrun_mask = SCI_ORER;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002595 sci_port->sampling_rate_mask = SCI_SR(32);
Laurent Pinchartb545e4f2013-12-06 10:59:19 +01002596 break;
2597 }
2598
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002599 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2600 * match the SoC datasheet, this should be investigated. Let platform
2601 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002602 */
Geert Uytterhoevenf84b6bd2015-08-21 20:02:31 +02002603 if (p->sampling_rate)
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002604 sci_port->sampling_rate_mask = SCI_SR(p->sampling_rate);
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002605
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002606 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002607 ret = sci_init_clocks(sci_port, &dev->dev);
2608 if (ret < 0)
2609 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002610
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002611 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002612
2613 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002614 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002615
Magnus Damm7ed7e072009-01-21 15:14:14 +00002616 sci_port->break_timer.data = (unsigned long)sci_port;
2617 sci_port->break_timer.function = sci_break_timer;
2618 init_timer(&sci_port->break_timer);
Paul Mundte108b2c2006-09-27 16:32:13 +09002619
Paul Mundtdebf9502011-06-08 18:19:37 +09002620 /*
2621 * Establish some sensible defaults for the error detection.
2622 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002623 if (p->type == PORT_SCI) {
2624 sci_port->error_mask = SCI_DEFAULT_ERROR_MASK;
2625 sci_port->error_clear = SCI_ERROR_CLEAR;
2626 } else {
2627 sci_port->error_mask = SCIF_DEFAULT_ERROR_MASK;
2628 sci_port->error_clear = SCIF_ERROR_CLEAR;
2629 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002630
2631 /*
Laurent Pinchart3ae988d2013-12-06 10:59:17 +01002632 * Make the error mask inclusive of overrun detection, if
2633 * supported.
2634 */
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002635 if (sci_port->overrun_reg == SCxSR) {
Geert Uytterhoevenafd66db2015-04-30 18:21:33 +02002636 sci_port->error_mask |= sci_port->overrun_mask;
Geert Uytterhoeven5da0f462015-08-21 20:02:27 +02002637 sci_port->error_clear &= ~sci_port->overrun_mask;
2638 }
Paul Mundtdebf9502011-06-08 18:19:37 +09002639
Paul Mundtce6738b2011-01-19 15:24:40 +09002640 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002641 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Paul Mundt61a69762011-06-14 12:40:19 +09002642 port->regshift = p->regshift;
Paul Mundtce6738b2011-01-19 15:24:40 +09002643
2644 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002645 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002646 * for the multi-IRQ ports, which is where we are primarily
2647 * concerned with the shutdown path synchronization.
2648 *
2649 * For the muxed case there's nothing more to do.
2650 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002651 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002652 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002653
Paul Mundt61a69762011-06-14 12:40:19 +09002654 port->serial_in = sci_serial_in;
2655 port->serial_out = sci_serial_out;
2656
Guennadi Liakhovetski937bb6e2011-06-24 13:56:15 +02002657 if (p->dma_slave_tx > 0 && p->dma_slave_rx > 0)
2658 dev_dbg(port->dev, "DMA tx %d, rx %d\n",
2659 p->dma_slave_tx, p->dma_slave_rx);
Magnus Damm7ed7e072009-01-21 15:14:14 +00002660
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002661 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002662}
2663
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002664static void sci_cleanup_single(struct sci_port *port)
2665{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002666 pm_runtime_disable(port->port.dev);
2667}
2668
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002669#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2670 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002671static void serial_console_putchar(struct uart_port *port, int ch)
2672{
2673 sci_poll_put_char(port, ch);
2674}
2675
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676/*
2677 * Print a string to the serial port trying not to disturb
2678 * any possible real use of the port...
2679 */
2680static void serial_console_write(struct console *co, const char *s,
2681 unsigned count)
2682{
Paul Mundt906b17d2011-01-21 16:19:53 +09002683 struct sci_port *sci_port = &sci_ports[co->index];
2684 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002685 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002686 unsigned long flags;
2687 int locked = 1;
2688
2689 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002690#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002691 if (port->sysrq)
2692 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002693 else
2694#endif
2695 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002696 locked = spin_trylock(&port->lock);
2697 else
2698 spin_lock(&port->lock);
2699
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002700 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002701 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002702 ctrl_temp = SCSCR_RE | SCSCR_TE |
2703 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002704 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2705 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002706
Magnus Damm501b8252009-01-21 15:14:30 +00002707 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002708
2709 /* wait until fifo is empty and last bit has been transmitted */
2710 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002711 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002712 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002713
2714 /* restore the SCSCR */
2715 serial_port_out(port, SCSCR, ctrl);
2716
2717 if (locked)
2718 spin_unlock(&port->lock);
2719 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720}
2721
Bill Pemberton9671f092012-11-19 13:21:50 -05002722static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002724 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725 struct uart_port *port;
2726 int baud = 115200;
2727 int bits = 8;
2728 int parity = 'n';
2729 int flow = 'n';
2730 int ret;
2731
Paul Mundte108b2c2006-09-27 16:32:13 +09002732 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002733 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002734 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002735 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002736 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002737
Paul Mundt906b17d2011-01-21 16:19:53 +09002738 sci_port = &sci_ports[co->index];
2739 port = &sci_port->port;
2740
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002741 /*
2742 * Refuse to handle uninitialized ports.
2743 */
2744 if (!port->ops)
2745 return -ENODEV;
2746
Paul Mundtf6e94952011-01-21 15:25:36 +09002747 ret = sci_remap_port(port);
2748 if (unlikely(ret != 0))
2749 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002750
Linus Torvalds1da177e2005-04-16 15:20:36 -07002751 if (options)
2752 uart_parse_options(options, &baud, &parity, &bits, &flow);
2753
Paul Mundtab7cfb52011-06-01 14:47:42 +09002754 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755}
2756
2757static struct console serial_console = {
2758 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002759 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760 .write = serial_console_write,
2761 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002762 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002764 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765};
2766
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002767static struct console early_serial_console = {
2768 .name = "early_ttySC",
2769 .write = serial_console_write,
2770 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002771 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002772};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002773
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002774static char early_serial_buf[32];
2775
Bill Pemberton9671f092012-11-19 13:21:50 -05002776static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002777{
Jingoo Han574de552013-07-30 17:06:57 +09002778 struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002779
2780 if (early_serial_console.data)
2781 return -EEXIST;
2782
2783 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002784
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002785 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002786
2787 serial_console_setup(&early_serial_console, early_serial_buf);
2788
2789 if (!strstr(early_serial_buf, "keep"))
2790 early_serial_console.flags |= CON_BOOT;
2791
2792 register_console(&early_serial_console);
2793 return 0;
2794}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002795
2796#define SCI_CONSOLE (&serial_console)
2797
Paul Mundtecdf8a42011-01-21 00:05:48 +09002798#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002799static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002800{
2801 return -EINVAL;
2802}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002804#define SCI_CONSOLE NULL
2805
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002806#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002808static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002809
2810static struct uart_driver sci_uart_driver = {
2811 .owner = THIS_MODULE,
2812 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002813 .dev_name = "ttySC",
2814 .major = SCI_MAJOR,
2815 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002816 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817 .cons = SCI_CONSOLE,
2818};
2819
Paul Mundt54507f62009-05-08 23:48:33 +09002820static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002821{
Paul Mundtd535a232011-01-19 17:19:35 +09002822 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002823
Paul Mundtd535a232011-01-19 17:19:35 +09002824 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002825
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002826 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002827
Magnus Damme552de22009-01-21 15:13:42 +00002828 return 0;
2829}
2830
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002831
2832#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2833#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2834#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002835
2836static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002837 /* SoC-specific types */
2838 {
2839 .compatible = "renesas,scif-r7s72100",
2840 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2841 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002842 /* Family-specific types */
2843 {
2844 .compatible = "renesas,rcar-gen1-scif",
2845 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2846 }, {
2847 .compatible = "renesas,rcar-gen2-scif",
2848 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2849 }, {
2850 .compatible = "renesas,rcar-gen3-scif",
2851 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2852 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002853 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002854 {
2855 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002856 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002857 }, {
2858 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002859 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002860 }, {
2861 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002862 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002863 }, {
2864 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002865 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002866 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002867 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002868 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09002869 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002870 /* Terminator */
2871 },
2872};
2873MODULE_DEVICE_TABLE(of, of_sci_match);
2874
2875static struct plat_sci_port *
2876sci_parse_dt(struct platform_device *pdev, unsigned int *dev_id)
2877{
2878 struct device_node *np = pdev->dev.of_node;
2879 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002880 struct plat_sci_port *p;
2881 int id;
2882
2883 if (!IS_ENABLED(CONFIG_OF) || !np)
2884 return NULL;
2885
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01002886 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002887 if (!match)
2888 return NULL;
2889
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002890 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02002891 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002892 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002893
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01002894 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002895 id = of_alias_get_id(np, "serial");
2896 if (id < 0) {
2897 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
2898 return NULL;
2899 }
2900
2901 *dev_id = id;
2902
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002903 p->type = SCI_OF_TYPE(match->data);
2904 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002905
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02002906 if (of_find_property(np, "uart-has-rtscts", NULL))
2907 p->capabilities |= SCIx_HAVE_RTSCTS;
2908
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002909 return p;
2910}
2911
Bill Pemberton9671f092012-11-19 13:21:50 -05002912static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00002913 unsigned int index,
2914 struct plat_sci_port *p,
2915 struct sci_port *sciport)
2916{
Magnus Damm0ee70712009-01-21 15:13:50 +00002917 int ret;
2918
2919 /* Sanity check */
2920 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07002921 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00002922 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07002923 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02002924 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00002925 }
2926
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002927 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002928 if (ret)
2929 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00002930
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002931 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
2932 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
2933 return PTR_ERR(sciport->gpios);
2934
2935 if (p->capabilities & SCIx_HAVE_RTSCTS) {
2936 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2937 UART_GPIO_CTS)) ||
2938 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
2939 UART_GPIO_RTS))) {
2940 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
2941 return -EINVAL;
2942 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002943 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002944 }
2945
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002946 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
2947 if (ret) {
2948 sci_cleanup_single(sciport);
2949 return ret;
2950 }
2951
2952 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00002953}
2954
Bill Pemberton9671f092012-11-19 13:21:50 -05002955static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002957 struct plat_sci_port *p;
2958 struct sci_port *sp;
2959 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002960 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00002961
Paul Mundtecdf8a42011-01-21 00:05:48 +09002962 /*
2963 * If we've come here via earlyprintk initialization, head off to
2964 * the special early probe. We don't have sufficient device state
2965 * to make it beyond this yet.
2966 */
2967 if (is_early_platform_device(dev))
2968 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002969
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002970 if (dev->dev.of_node) {
2971 p = sci_parse_dt(dev, &dev_id);
2972 if (p == NULL)
2973 return -EINVAL;
2974 } else {
2975 p = dev->dev.platform_data;
2976 if (p == NULL) {
2977 dev_err(&dev->dev, "no platform data supplied\n");
2978 return -EINVAL;
2979 }
2980
2981 dev_id = dev->id;
2982 }
2983
2984 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09002985 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00002986
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002987 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09002988 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002989 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00002990
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991#ifdef CONFIG_SH_STANDARD_BIOS
2992 sh_bios_gdb_detach();
2993#endif
2994
Paul Mundte108b2c2006-09-27 16:32:13 +09002995 return 0;
2996}
2997
Sergei Shtylyovcb876342015-01-16 13:56:02 -08002998static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09002999{
Paul Mundtd535a232011-01-19 17:19:35 +09003000 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003001
Paul Mundtd535a232011-01-19 17:19:35 +09003002 if (sport)
3003 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003004
3005 return 0;
3006}
3007
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003008static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003009{
Paul Mundtd535a232011-01-19 17:19:35 +09003010 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003011
Paul Mundtd535a232011-01-19 17:19:35 +09003012 if (sport)
3013 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003014
3015 return 0;
3016}
3017
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003018static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003019
Paul Mundte108b2c2006-09-27 16:32:13 +09003020static struct platform_driver sci_driver = {
3021 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003022 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003023 .driver = {
3024 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003025 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003026 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003027 },
3028};
3029
3030static int __init sci_init(void)
3031{
3032 int ret;
3033
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003034 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003035
Paul Mundte108b2c2006-09-27 16:32:13 +09003036 ret = uart_register_driver(&sci_uart_driver);
3037 if (likely(ret == 0)) {
3038 ret = platform_driver_register(&sci_driver);
3039 if (unlikely(ret))
3040 uart_unregister_driver(&sci_uart_driver);
3041 }
3042
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 return ret;
3044}
3045
3046static void __exit sci_exit(void)
3047{
Paul Mundte108b2c2006-09-27 16:32:13 +09003048 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049 uart_unregister_driver(&sci_uart_driver);
3050}
3051
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003052#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3053early_platform_init_buffer("earlyprintk", &sci_driver,
3054 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3055#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003056#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3057static struct __init plat_sci_port port_cfg;
3058
3059static int __init early_console_setup(struct earlycon_device *device,
3060 int type)
3061{
3062 if (!device->port.membase)
3063 return -ENODEV;
3064
3065 device->port.serial_in = sci_serial_in;
3066 device->port.serial_out = sci_serial_out;
3067 device->port.type = type;
3068 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
3069 sci_ports[0].cfg = &port_cfg;
3070 sci_ports[0].cfg->type = type;
3071 sci_probe_regmap(sci_ports[0].cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003072 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3073 sci_serial_out(&sci_ports[0].port, SCSCR,
3074 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003075
3076 device->con->write = serial_console_write;
3077 return 0;
3078}
3079static int __init sci_early_console_setup(struct earlycon_device *device,
3080 const char *opt)
3081{
3082 return early_console_setup(device, PORT_SCI);
3083}
3084static int __init scif_early_console_setup(struct earlycon_device *device,
3085 const char *opt)
3086{
3087 return early_console_setup(device, PORT_SCIF);
3088}
3089static int __init scifa_early_console_setup(struct earlycon_device *device,
3090 const char *opt)
3091{
3092 return early_console_setup(device, PORT_SCIFA);
3093}
3094static int __init scifb_early_console_setup(struct earlycon_device *device,
3095 const char *opt)
3096{
3097 return early_console_setup(device, PORT_SCIFB);
3098}
3099static int __init hscif_early_console_setup(struct earlycon_device *device,
3100 const char *opt)
3101{
3102 return early_console_setup(device, PORT_HSCIF);
3103}
3104
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003105OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003106OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003107OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003108OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003109OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3110#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3111
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112module_init(sci_init);
3113module_exit(sci_exit);
3114
Paul Mundte108b2c2006-09-27 16:32:13 +09003115MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003116MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003117MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003118MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");