blob: 74c4b43fb33fb36a26e5816567b0c0824e2d2053 [file] [log] [blame]
Rajendra Nayak972c5422009-12-08 18:46:28 -07001/*
2 * OMAP4 Clock data
3 *
Rajendra Nayak54776052010-02-22 22:09:39 -07004 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
Rajendra Nayak972c5422009-12-08 18:46:28 -07006 *
7 * Paul Walmsley (paul@pwsan.com)
8 * Rajendra Nayak (rnayak@ti.com)
9 * Benoit Cousson (b-cousson@ti.com)
10 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
Rajendra Nayak76cf5292010-09-27 14:02:54 -060020 *
21 * XXX Some of the ES1 clocks have been removed/changed; once support
22 * is added for discriminating clocks by ES level, these should be added back
23 * in.
Rajendra Nayak972c5422009-12-08 18:46:28 -070024 */
25
26#include <linux/kernel.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070027#include <linux/list.h>
Rajendra Nayak972c5422009-12-08 18:46:28 -070028#include <linux/clk.h>
Rajendra Nayak972c5422009-12-08 18:46:28 -070029#include <plat/clkdev_omap.h>
30
31#include "clock.h"
32#include "clock44xx.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070033#include "cm1_44xx.h"
34#include "cm2_44xx.h"
Rajendra Nayak972c5422009-12-08 18:46:28 -070035#include "cm-regbits-44xx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070036#include "prm44xx.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070037#include "prm44xx.h"
Rajendra Nayak972c5422009-12-08 18:46:28 -070038#include "prm-regbits-44xx.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060039#include "control.h"
Rajendra Nayake0cb70c2010-12-21 21:08:14 -070040#include "scrm44xx.h"
Rajendra Nayak972c5422009-12-08 18:46:28 -070041
Paul Walmsley59fb6592010-12-21 15:30:55 -070042/* OMAP4 modulemode control */
43#define OMAP4430_MODULEMODE_HWCTRL 0
44#define OMAP4430_MODULEMODE_SWCTRL 1
45
Rajendra Nayak972c5422009-12-08 18:46:28 -070046/* Root clocks */
47
48static struct clk extalt_clkin_ck = {
49 .name = "extalt_clkin_ck",
50 .rate = 59000000,
51 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070052};
53
54static struct clk pad_clks_ck = {
55 .name = "pad_clks_ck",
56 .rate = 12000000,
Benoit Coussond9b98f52010-12-21 21:08:13 -070057 .ops = &clkops_omap2_dflt,
58 .enable_reg = OMAP4430_CM_CLKSEL_ABE,
59 .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
Rajendra Nayak972c5422009-12-08 18:46:28 -070060};
61
62static struct clk pad_slimbus_core_clks_ck = {
63 .name = "pad_slimbus_core_clks_ck",
64 .rate = 12000000,
65 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070066};
67
68static struct clk secure_32k_clk_src_ck = {
69 .name = "secure_32k_clk_src_ck",
70 .rate = 32768,
71 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070072};
73
74static struct clk slimbus_clk = {
75 .name = "slimbus_clk",
76 .rate = 12000000,
Benoit Coussond9b98f52010-12-21 21:08:13 -070077 .ops = &clkops_omap2_dflt,
78 .enable_reg = OMAP4430_CM_CLKSEL_ABE,
79 .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
Rajendra Nayak972c5422009-12-08 18:46:28 -070080};
81
82static struct clk sys_32k_ck = {
83 .name = "sys_32k_ck",
84 .rate = 32768,
85 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -070086};
87
88static struct clk virt_12000000_ck = {
89 .name = "virt_12000000_ck",
90 .ops = &clkops_null,
91 .rate = 12000000,
92};
93
94static struct clk virt_13000000_ck = {
95 .name = "virt_13000000_ck",
96 .ops = &clkops_null,
97 .rate = 13000000,
98};
99
100static struct clk virt_16800000_ck = {
101 .name = "virt_16800000_ck",
102 .ops = &clkops_null,
103 .rate = 16800000,
104};
105
106static struct clk virt_19200000_ck = {
107 .name = "virt_19200000_ck",
108 .ops = &clkops_null,
109 .rate = 19200000,
110};
111
112static struct clk virt_26000000_ck = {
113 .name = "virt_26000000_ck",
114 .ops = &clkops_null,
115 .rate = 26000000,
116};
117
118static struct clk virt_27000000_ck = {
119 .name = "virt_27000000_ck",
120 .ops = &clkops_null,
121 .rate = 27000000,
122};
123
124static struct clk virt_38400000_ck = {
125 .name = "virt_38400000_ck",
126 .ops = &clkops_null,
127 .rate = 38400000,
128};
129
130static const struct clksel_rate div_1_0_rates[] = {
131 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
132 { .div = 0 },
133};
134
135static const struct clksel_rate div_1_1_rates[] = {
136 { .div = 1, .val = 1, .flags = RATE_IN_4430 },
137 { .div = 0 },
138};
139
140static const struct clksel_rate div_1_2_rates[] = {
141 { .div = 1, .val = 2, .flags = RATE_IN_4430 },
142 { .div = 0 },
143};
144
145static const struct clksel_rate div_1_3_rates[] = {
146 { .div = 1, .val = 3, .flags = RATE_IN_4430 },
147 { .div = 0 },
148};
149
150static const struct clksel_rate div_1_4_rates[] = {
151 { .div = 1, .val = 4, .flags = RATE_IN_4430 },
152 { .div = 0 },
153};
154
155static const struct clksel_rate div_1_5_rates[] = {
156 { .div = 1, .val = 5, .flags = RATE_IN_4430 },
157 { .div = 0 },
158};
159
160static const struct clksel_rate div_1_6_rates[] = {
161 { .div = 1, .val = 6, .flags = RATE_IN_4430 },
162 { .div = 0 },
163};
164
165static const struct clksel_rate div_1_7_rates[] = {
166 { .div = 1, .val = 7, .flags = RATE_IN_4430 },
167 { .div = 0 },
168};
169
170static const struct clksel sys_clkin_sel[] = {
171 { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
172 { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
173 { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
174 { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
175 { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
176 { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
177 { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
178 { .parent = NULL },
179};
180
181static struct clk sys_clkin_ck = {
182 .name = "sys_clkin_ck",
183 .rate = 38400000,
184 .clksel = sys_clkin_sel,
185 .init = &omap2_init_clksel_parent,
186 .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
187 .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
188 .ops = &clkops_null,
189 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700190};
191
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600192static struct clk tie_low_clock_ck = {
193 .name = "tie_low_clock_ck",
194 .rate = 0,
195 .ops = &clkops_null,
196};
197
Rajendra Nayak972c5422009-12-08 18:46:28 -0700198static struct clk utmi_phy_clkout_ck = {
199 .name = "utmi_phy_clkout_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600200 .rate = 60000000,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700201 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700202};
203
204static struct clk xclk60mhsp1_ck = {
205 .name = "xclk60mhsp1_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600206 .rate = 60000000,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700207 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700208};
209
210static struct clk xclk60mhsp2_ck = {
211 .name = "xclk60mhsp2_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600212 .rate = 60000000,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700213 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700214};
215
216static struct clk xclk60motg_ck = {
217 .name = "xclk60motg_ck",
218 .rate = 60000000,
219 .ops = &clkops_null,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700220};
221
222/* Module clocks and DPLL outputs */
223
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600224static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
225 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700226 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
227 { .parent = NULL },
228};
229
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600230static struct clk abe_dpll_bypass_clk_mux_ck = {
231 .name = "abe_dpll_bypass_clk_mux_ck",
232 .parent = &sys_clkin_ck,
233 .ops = &clkops_null,
234 .recalc = &followparent_recalc,
235};
236
Rajendra Nayak972c5422009-12-08 18:46:28 -0700237static struct clk abe_dpll_refclk_mux_ck = {
238 .name = "abe_dpll_refclk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600239 .parent = &sys_clkin_ck,
240 .clksel = abe_dpll_bypass_clk_mux_sel,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700241 .init = &omap2_init_clksel_parent,
242 .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
243 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
244 .ops = &clkops_null,
245 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700246};
247
248/* DPLL_ABE */
249static struct dpll_data dpll_abe_dd = {
250 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600251 .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700252 .clk_ref = &abe_dpll_refclk_mux_ck,
253 .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
254 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
255 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
256 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
257 .mult_mask = OMAP4430_DPLL_MULT_MASK,
258 .div1_mask = OMAP4430_DPLL_DIV_MASK,
259 .enable_mask = OMAP4430_DPLL_EN_MASK,
260 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
261 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
262 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
263 .max_divider = OMAP4430_MAX_DPLL_DIV,
264 .min_divider = 1,
265};
266
267
268static struct clk dpll_abe_ck = {
269 .name = "dpll_abe_ck",
270 .parent = &abe_dpll_refclk_mux_ck,
271 .dpll_data = &dpll_abe_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700272 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700273 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700274 .recalc = &omap3_dpll_recalc,
275 .round_rate = &omap2_dpll_round_rate,
276 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700277};
278
Thara Gopinath032b5a72010-12-21 21:08:13 -0700279static struct clk dpll_abe_x2_ck = {
280 .name = "dpll_abe_x2_ck",
Rajendra Nayak972c5422009-12-08 18:46:28 -0700281 .parent = &dpll_abe_ck,
282 .ops = &clkops_null,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700283 .recalc = &omap3_clkoutx2_recalc,
284};
285
286static const struct clksel_rate div31_1to31_rates[] = {
287 { .div = 1, .val = 1, .flags = RATE_IN_4430 },
288 { .div = 2, .val = 2, .flags = RATE_IN_4430 },
289 { .div = 3, .val = 3, .flags = RATE_IN_4430 },
290 { .div = 4, .val = 4, .flags = RATE_IN_4430 },
291 { .div = 5, .val = 5, .flags = RATE_IN_4430 },
292 { .div = 6, .val = 6, .flags = RATE_IN_4430 },
293 { .div = 7, .val = 7, .flags = RATE_IN_4430 },
294 { .div = 8, .val = 8, .flags = RATE_IN_4430 },
295 { .div = 9, .val = 9, .flags = RATE_IN_4430 },
296 { .div = 10, .val = 10, .flags = RATE_IN_4430 },
297 { .div = 11, .val = 11, .flags = RATE_IN_4430 },
298 { .div = 12, .val = 12, .flags = RATE_IN_4430 },
299 { .div = 13, .val = 13, .flags = RATE_IN_4430 },
300 { .div = 14, .val = 14, .flags = RATE_IN_4430 },
301 { .div = 15, .val = 15, .flags = RATE_IN_4430 },
302 { .div = 16, .val = 16, .flags = RATE_IN_4430 },
303 { .div = 17, .val = 17, .flags = RATE_IN_4430 },
304 { .div = 18, .val = 18, .flags = RATE_IN_4430 },
305 { .div = 19, .val = 19, .flags = RATE_IN_4430 },
306 { .div = 20, .val = 20, .flags = RATE_IN_4430 },
307 { .div = 21, .val = 21, .flags = RATE_IN_4430 },
308 { .div = 22, .val = 22, .flags = RATE_IN_4430 },
309 { .div = 23, .val = 23, .flags = RATE_IN_4430 },
310 { .div = 24, .val = 24, .flags = RATE_IN_4430 },
311 { .div = 25, .val = 25, .flags = RATE_IN_4430 },
312 { .div = 26, .val = 26, .flags = RATE_IN_4430 },
313 { .div = 27, .val = 27, .flags = RATE_IN_4430 },
314 { .div = 28, .val = 28, .flags = RATE_IN_4430 },
315 { .div = 29, .val = 29, .flags = RATE_IN_4430 },
316 { .div = 30, .val = 30, .flags = RATE_IN_4430 },
317 { .div = 31, .val = 31, .flags = RATE_IN_4430 },
318 { .div = 0 },
319};
320
321static const struct clksel dpll_abe_m2x2_div[] = {
322 { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
323 { .parent = NULL },
324};
325
326static struct clk dpll_abe_m2x2_ck = {
327 .name = "dpll_abe_m2x2_ck",
328 .parent = &dpll_abe_x2_ck,
329 .clksel = dpll_abe_m2x2_div,
330 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
331 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
332 .ops = &clkops_null,
333 .recalc = &omap2_clksel_recalc,
334 .round_rate = &omap2_clksel_round_rate,
335 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700336};
337
338static struct clk abe_24m_fclk = {
339 .name = "abe_24m_fclk",
340 .parent = &dpll_abe_m2x2_ck,
341 .ops = &clkops_null,
342 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700343};
344
345static const struct clksel_rate div3_1to4_rates[] = {
346 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
347 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
348 { .div = 4, .val = 2, .flags = RATE_IN_4430 },
349 { .div = 0 },
350};
351
352static const struct clksel abe_clk_div[] = {
353 { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
354 { .parent = NULL },
355};
356
357static struct clk abe_clk = {
358 .name = "abe_clk",
359 .parent = &dpll_abe_m2x2_ck,
360 .clksel = abe_clk_div,
361 .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
362 .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
363 .ops = &clkops_null,
364 .recalc = &omap2_clksel_recalc,
365 .round_rate = &omap2_clksel_round_rate,
366 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700367};
368
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600369static const struct clksel_rate div2_1to2_rates[] = {
370 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
371 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
372 { .div = 0 },
373};
374
Rajendra Nayak972c5422009-12-08 18:46:28 -0700375static const struct clksel aess_fclk_div[] = {
376 { .parent = &abe_clk, .rates = div2_1to2_rates },
377 { .parent = NULL },
378};
379
380static struct clk aess_fclk = {
381 .name = "aess_fclk",
382 .parent = &abe_clk,
383 .clksel = aess_fclk_div,
384 .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
385 .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
386 .ops = &clkops_null,
387 .recalc = &omap2_clksel_recalc,
388 .round_rate = &omap2_clksel_round_rate,
389 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700390};
391
Thara Gopinath032b5a72010-12-21 21:08:13 -0700392static struct clk dpll_abe_m3x2_ck = {
393 .name = "dpll_abe_m3x2_ck",
394 .parent = &dpll_abe_x2_ck,
395 .clksel = dpll_abe_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700396 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
397 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
398 .ops = &clkops_null,
399 .recalc = &omap2_clksel_recalc,
400 .round_rate = &omap2_clksel_round_rate,
401 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700402};
403
404static const struct clksel core_hsd_byp_clk_mux_sel[] = {
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600405 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -0700406 { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700407 { .parent = NULL },
408};
409
410static struct clk core_hsd_byp_clk_mux_ck = {
411 .name = "core_hsd_byp_clk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600412 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700413 .clksel = core_hsd_byp_clk_mux_sel,
414 .init = &omap2_init_clksel_parent,
415 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
416 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
417 .ops = &clkops_null,
418 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700419};
420
421/* DPLL_CORE */
422static struct dpll_data dpll_core_dd = {
423 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
424 .clk_bypass = &core_hsd_byp_clk_mux_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600425 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700426 .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
427 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
428 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
429 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
430 .mult_mask = OMAP4430_DPLL_MULT_MASK,
431 .div1_mask = OMAP4430_DPLL_DIV_MASK,
432 .enable_mask = OMAP4430_DPLL_EN_MASK,
433 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
434 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
435 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
436 .max_divider = OMAP4430_MAX_DPLL_DIV,
437 .min_divider = 1,
438};
439
440
441static struct clk dpll_core_ck = {
442 .name = "dpll_core_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600443 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700444 .dpll_data = &dpll_core_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700445 .init = &omap2_init_dpll_parent,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700446 .ops = &clkops_null,
447 .recalc = &omap3_dpll_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700448};
449
Thara Gopinath032b5a72010-12-21 21:08:13 -0700450static struct clk dpll_core_x2_ck = {
451 .name = "dpll_core_x2_ck",
452 .parent = &dpll_core_ck,
453 .ops = &clkops_null,
454 .recalc = &omap3_clkoutx2_recalc,
455};
456
457static const struct clksel dpll_core_m6x2_div[] = {
458 { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700459 { .parent = NULL },
460};
461
Thara Gopinath032b5a72010-12-21 21:08:13 -0700462static struct clk dpll_core_m6x2_ck = {
463 .name = "dpll_core_m6x2_ck",
464 .parent = &dpll_core_x2_ck,
465 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700466 .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
467 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
468 .ops = &clkops_null,
469 .recalc = &omap2_clksel_recalc,
470 .round_rate = &omap2_clksel_round_rate,
471 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700472};
473
474static const struct clksel dbgclk_mux_sel[] = {
475 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -0700476 { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700477 { .parent = NULL },
478};
479
480static struct clk dbgclk_mux_ck = {
481 .name = "dbgclk_mux_ck",
482 .parent = &sys_clkin_ck,
483 .ops = &clkops_null,
484 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700485};
486
Thara Gopinath032b5a72010-12-21 21:08:13 -0700487static const struct clksel dpll_core_m2_div[] = {
488 { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
489 { .parent = NULL },
490};
491
Rajendra Nayak972c5422009-12-08 18:46:28 -0700492static struct clk dpll_core_m2_ck = {
493 .name = "dpll_core_m2_ck",
494 .parent = &dpll_core_ck,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700495 .clksel = dpll_core_m2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700496 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
497 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
498 .ops = &clkops_null,
499 .recalc = &omap2_clksel_recalc,
500 .round_rate = &omap2_clksel_round_rate,
501 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700502};
503
504static struct clk ddrphy_ck = {
505 .name = "ddrphy_ck",
506 .parent = &dpll_core_m2_ck,
507 .ops = &clkops_null,
508 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700509};
510
Thara Gopinath032b5a72010-12-21 21:08:13 -0700511static struct clk dpll_core_m5x2_ck = {
512 .name = "dpll_core_m5x2_ck",
513 .parent = &dpll_core_x2_ck,
514 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700515 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
516 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
517 .ops = &clkops_null,
518 .recalc = &omap2_clksel_recalc,
519 .round_rate = &omap2_clksel_round_rate,
520 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700521};
522
523static const struct clksel div_core_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -0700524 { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700525 { .parent = NULL },
526};
527
528static struct clk div_core_ck = {
529 .name = "div_core_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700530 .parent = &dpll_core_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700531 .clksel = div_core_div,
532 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
533 .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
534 .ops = &clkops_null,
535 .recalc = &omap2_clksel_recalc,
536 .round_rate = &omap2_clksel_round_rate,
537 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700538};
539
540static const struct clksel_rate div4_1to8_rates[] = {
541 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
542 { .div = 2, .val = 1, .flags = RATE_IN_4430 },
543 { .div = 4, .val = 2, .flags = RATE_IN_4430 },
544 { .div = 8, .val = 3, .flags = RATE_IN_4430 },
545 { .div = 0 },
546};
547
548static const struct clksel div_iva_hs_clk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -0700549 { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700550 { .parent = NULL },
551};
552
553static struct clk div_iva_hs_clk = {
554 .name = "div_iva_hs_clk",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700555 .parent = &dpll_core_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700556 .clksel = div_iva_hs_clk_div,
557 .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
558 .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
559 .ops = &clkops_null,
560 .recalc = &omap2_clksel_recalc,
561 .round_rate = &omap2_clksel_round_rate,
562 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700563};
564
565static struct clk div_mpu_hs_clk = {
566 .name = "div_mpu_hs_clk",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700567 .parent = &dpll_core_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700568 .clksel = div_iva_hs_clk_div,
569 .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
570 .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
571 .ops = &clkops_null,
572 .recalc = &omap2_clksel_recalc,
573 .round_rate = &omap2_clksel_round_rate,
574 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700575};
576
Thara Gopinath032b5a72010-12-21 21:08:13 -0700577static struct clk dpll_core_m4x2_ck = {
578 .name = "dpll_core_m4x2_ck",
579 .parent = &dpll_core_x2_ck,
580 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700581 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
582 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
583 .ops = &clkops_null,
584 .recalc = &omap2_clksel_recalc,
585 .round_rate = &omap2_clksel_round_rate,
586 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700587};
588
589static struct clk dll_clk_div_ck = {
590 .name = "dll_clk_div_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700591 .parent = &dpll_core_m4x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700592 .ops = &clkops_null,
593 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700594};
595
Thara Gopinath032b5a72010-12-21 21:08:13 -0700596static const struct clksel dpll_abe_m2_div[] = {
597 { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
598 { .parent = NULL },
599};
600
Rajendra Nayak972c5422009-12-08 18:46:28 -0700601static struct clk dpll_abe_m2_ck = {
602 .name = "dpll_abe_m2_ck",
603 .parent = &dpll_abe_ck,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700604 .clksel = dpll_abe_m2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700605 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
606 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
607 .ops = &clkops_null,
608 .recalc = &omap2_clksel_recalc,
609 .round_rate = &omap2_clksel_round_rate,
610 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700611};
612
Thara Gopinath032b5a72010-12-21 21:08:13 -0700613static struct clk dpll_core_m3x2_ck = {
614 .name = "dpll_core_m3x2_ck",
615 .parent = &dpll_core_x2_ck,
616 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700617 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
618 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
619 .ops = &clkops_null,
620 .recalc = &omap2_clksel_recalc,
621 .round_rate = &omap2_clksel_round_rate,
622 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700623};
624
Thara Gopinath032b5a72010-12-21 21:08:13 -0700625static struct clk dpll_core_m7x2_ck = {
626 .name = "dpll_core_m7x2_ck",
627 .parent = &dpll_core_x2_ck,
628 .clksel = dpll_core_m6x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700629 .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
630 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
631 .ops = &clkops_null,
632 .recalc = &omap2_clksel_recalc,
633 .round_rate = &omap2_clksel_round_rate,
634 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700635};
636
637static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600638 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700639 { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
640 { .parent = NULL },
641};
642
643static struct clk iva_hsd_byp_clk_mux_ck = {
644 .name = "iva_hsd_byp_clk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600645 .parent = &sys_clkin_ck,
Jonathan Bergsagel768ab942010-12-21 21:08:13 -0700646 .clksel = iva_hsd_byp_clk_mux_sel,
647 .init = &omap2_init_clksel_parent,
648 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
649 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700650 .ops = &clkops_null,
Jonathan Bergsagel768ab942010-12-21 21:08:13 -0700651 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700652};
653
654/* DPLL_IVA */
655static struct dpll_data dpll_iva_dd = {
656 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
657 .clk_bypass = &iva_hsd_byp_clk_mux_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600658 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700659 .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
660 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
661 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
662 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
663 .mult_mask = OMAP4430_DPLL_MULT_MASK,
664 .div1_mask = OMAP4430_DPLL_DIV_MASK,
665 .enable_mask = OMAP4430_DPLL_EN_MASK,
666 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
667 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
668 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
669 .max_divider = OMAP4430_MAX_DPLL_DIV,
670 .min_divider = 1,
671};
672
673
674static struct clk dpll_iva_ck = {
675 .name = "dpll_iva_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600676 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700677 .dpll_data = &dpll_iva_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700678 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700679 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700680 .recalc = &omap3_dpll_recalc,
681 .round_rate = &omap2_dpll_round_rate,
682 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700683};
684
Thara Gopinath032b5a72010-12-21 21:08:13 -0700685static struct clk dpll_iva_x2_ck = {
686 .name = "dpll_iva_x2_ck",
687 .parent = &dpll_iva_ck,
688 .ops = &clkops_null,
689 .recalc = &omap3_clkoutx2_recalc,
690};
691
692static const struct clksel dpll_iva_m4x2_div[] = {
693 { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700694 { .parent = NULL },
695};
696
Thara Gopinath032b5a72010-12-21 21:08:13 -0700697static struct clk dpll_iva_m4x2_ck = {
698 .name = "dpll_iva_m4x2_ck",
699 .parent = &dpll_iva_x2_ck,
700 .clksel = dpll_iva_m4x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700701 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
702 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
703 .ops = &clkops_null,
704 .recalc = &omap2_clksel_recalc,
705 .round_rate = &omap2_clksel_round_rate,
706 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700707};
708
Thara Gopinath032b5a72010-12-21 21:08:13 -0700709static struct clk dpll_iva_m5x2_ck = {
710 .name = "dpll_iva_m5x2_ck",
711 .parent = &dpll_iva_x2_ck,
712 .clksel = dpll_iva_m4x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700713 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
714 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
715 .ops = &clkops_null,
716 .recalc = &omap2_clksel_recalc,
717 .round_rate = &omap2_clksel_round_rate,
718 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700719};
720
721/* DPLL_MPU */
722static struct dpll_data dpll_mpu_dd = {
723 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
724 .clk_bypass = &div_mpu_hs_clk,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600725 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700726 .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
727 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
728 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
729 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
730 .mult_mask = OMAP4430_DPLL_MULT_MASK,
731 .div1_mask = OMAP4430_DPLL_DIV_MASK,
732 .enable_mask = OMAP4430_DPLL_EN_MASK,
733 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
734 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
735 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
736 .max_divider = OMAP4430_MAX_DPLL_DIV,
737 .min_divider = 1,
738};
739
740
741static struct clk dpll_mpu_ck = {
742 .name = "dpll_mpu_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600743 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700744 .dpll_data = &dpll_mpu_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700745 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700746 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700747 .recalc = &omap3_dpll_recalc,
748 .round_rate = &omap2_dpll_round_rate,
749 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700750};
751
752static const struct clksel dpll_mpu_m2_div[] = {
753 { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
754 { .parent = NULL },
755};
756
757static struct clk dpll_mpu_m2_ck = {
758 .name = "dpll_mpu_m2_ck",
759 .parent = &dpll_mpu_ck,
760 .clksel = dpll_mpu_m2_div,
761 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
762 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
763 .ops = &clkops_null,
764 .recalc = &omap2_clksel_recalc,
765 .round_rate = &omap2_clksel_round_rate,
766 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700767};
768
769static struct clk per_hs_clk_div_ck = {
770 .name = "per_hs_clk_div_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700771 .parent = &dpll_abe_m3x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700772 .ops = &clkops_null,
773 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700774};
775
776static const struct clksel per_hsd_byp_clk_mux_sel[] = {
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600777 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700778 { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
779 { .parent = NULL },
780};
781
782static struct clk per_hsd_byp_clk_mux_ck = {
783 .name = "per_hsd_byp_clk_mux_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600784 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700785 .clksel = per_hsd_byp_clk_mux_sel,
786 .init = &omap2_init_clksel_parent,
787 .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
788 .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
789 .ops = &clkops_null,
790 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700791};
792
793/* DPLL_PER */
794static struct dpll_data dpll_per_dd = {
795 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
796 .clk_bypass = &per_hsd_byp_clk_mux_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600797 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700798 .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
799 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
800 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
801 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
802 .mult_mask = OMAP4430_DPLL_MULT_MASK,
803 .div1_mask = OMAP4430_DPLL_DIV_MASK,
804 .enable_mask = OMAP4430_DPLL_EN_MASK,
805 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
806 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
807 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
808 .max_divider = OMAP4430_MAX_DPLL_DIV,
809 .min_divider = 1,
810};
811
812
813static struct clk dpll_per_ck = {
814 .name = "dpll_per_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600815 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700816 .dpll_data = &dpll_per_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700817 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700818 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700819 .recalc = &omap3_dpll_recalc,
820 .round_rate = &omap2_dpll_round_rate,
821 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700822};
823
824static const struct clksel dpll_per_m2_div[] = {
825 { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
826 { .parent = NULL },
827};
828
829static struct clk dpll_per_m2_ck = {
830 .name = "dpll_per_m2_ck",
831 .parent = &dpll_per_ck,
832 .clksel = dpll_per_m2_div,
833 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
834 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
835 .ops = &clkops_null,
836 .recalc = &omap2_clksel_recalc,
837 .round_rate = &omap2_clksel_round_rate,
838 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700839};
840
Thara Gopinath032b5a72010-12-21 21:08:13 -0700841static struct clk dpll_per_x2_ck = {
842 .name = "dpll_per_x2_ck",
Rajendra Nayak972c5422009-12-08 18:46:28 -0700843 .parent = &dpll_per_ck,
844 .ops = &clkops_null,
Thara Gopinath032b5a72010-12-21 21:08:13 -0700845 .recalc = &omap3_clkoutx2_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700846};
847
Thara Gopinath032b5a72010-12-21 21:08:13 -0700848static const struct clksel dpll_per_m2x2_div[] = {
849 { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
850 { .parent = NULL },
851};
852
853static struct clk dpll_per_m2x2_ck = {
854 .name = "dpll_per_m2x2_ck",
855 .parent = &dpll_per_x2_ck,
856 .clksel = dpll_per_m2x2_div,
857 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
858 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
859 .ops = &clkops_null,
860 .recalc = &omap2_clksel_recalc,
861 .round_rate = &omap2_clksel_round_rate,
862 .set_rate = &omap2_clksel_set_rate,
863};
864
865static struct clk dpll_per_m3x2_ck = {
866 .name = "dpll_per_m3x2_ck",
867 .parent = &dpll_per_x2_ck,
868 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700869 .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
870 .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
871 .ops = &clkops_null,
872 .recalc = &omap2_clksel_recalc,
873 .round_rate = &omap2_clksel_round_rate,
874 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700875};
876
Thara Gopinath032b5a72010-12-21 21:08:13 -0700877static struct clk dpll_per_m4x2_ck = {
878 .name = "dpll_per_m4x2_ck",
879 .parent = &dpll_per_x2_ck,
880 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700881 .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
882 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
883 .ops = &clkops_null,
884 .recalc = &omap2_clksel_recalc,
885 .round_rate = &omap2_clksel_round_rate,
886 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700887};
888
Thara Gopinath032b5a72010-12-21 21:08:13 -0700889static struct clk dpll_per_m5x2_ck = {
890 .name = "dpll_per_m5x2_ck",
891 .parent = &dpll_per_x2_ck,
892 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700893 .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
894 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
895 .ops = &clkops_null,
896 .recalc = &omap2_clksel_recalc,
897 .round_rate = &omap2_clksel_round_rate,
898 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700899};
900
Thara Gopinath032b5a72010-12-21 21:08:13 -0700901static struct clk dpll_per_m6x2_ck = {
902 .name = "dpll_per_m6x2_ck",
903 .parent = &dpll_per_x2_ck,
904 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700905 .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
906 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
907 .ops = &clkops_null,
908 .recalc = &omap2_clksel_recalc,
909 .round_rate = &omap2_clksel_round_rate,
910 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700911};
912
Thara Gopinath032b5a72010-12-21 21:08:13 -0700913static struct clk dpll_per_m7x2_ck = {
914 .name = "dpll_per_m7x2_ck",
915 .parent = &dpll_per_x2_ck,
916 .clksel = dpll_per_m2x2_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700917 .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
918 .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
919 .ops = &clkops_null,
920 .recalc = &omap2_clksel_recalc,
921 .round_rate = &omap2_clksel_round_rate,
922 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700923};
924
925/* DPLL_UNIPRO */
926static struct dpll_data dpll_unipro_dd = {
927 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600928 .clk_bypass = &sys_clkin_ck,
929 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700930 .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
931 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
932 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
933 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
934 .mult_mask = OMAP4430_DPLL_MULT_MASK,
935 .div1_mask = OMAP4430_DPLL_DIV_MASK,
936 .enable_mask = OMAP4430_DPLL_EN_MASK,
937 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
938 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
939 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
940 .max_divider = OMAP4430_MAX_DPLL_DIV,
941 .min_divider = 1,
942};
943
944
945static struct clk dpll_unipro_ck = {
946 .name = "dpll_unipro_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600947 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700948 .dpll_data = &dpll_unipro_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -0700949 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700950 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700951 .recalc = &omap3_dpll_recalc,
952 .round_rate = &omap2_dpll_round_rate,
953 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700954};
955
Thara Gopinath032b5a72010-12-21 21:08:13 -0700956static struct clk dpll_unipro_x2_ck = {
957 .name = "dpll_unipro_x2_ck",
958 .parent = &dpll_unipro_ck,
959 .ops = &clkops_null,
960 .recalc = &omap3_clkoutx2_recalc,
961};
962
Rajendra Nayak972c5422009-12-08 18:46:28 -0700963static const struct clksel dpll_unipro_m2x2_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -0700964 { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -0700965 { .parent = NULL },
966};
967
968static struct clk dpll_unipro_m2x2_ck = {
969 .name = "dpll_unipro_m2x2_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700970 .parent = &dpll_unipro_x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700971 .clksel = dpll_unipro_m2x2_div,
972 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
973 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
974 .ops = &clkops_null,
975 .recalc = &omap2_clksel_recalc,
976 .round_rate = &omap2_clksel_round_rate,
977 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700978};
979
980static struct clk usb_hs_clk_div_ck = {
981 .name = "usb_hs_clk_div_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -0700982 .parent = &dpll_abe_m3x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700983 .ops = &clkops_null,
984 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700985};
986
987/* DPLL_USB */
988static struct dpll_data dpll_usb_dd = {
989 .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
990 .clk_bypass = &usb_hs_clk_div_ck,
Benoit Cousson0e433272010-09-27 14:02:54 -0600991 .flags = DPLL_J_TYPE | DPLL_NO_DCO_SEL,
Rajendra Nayak76cf5292010-09-27 14:02:54 -0600992 .clk_ref = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -0700993 .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
994 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
995 .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
996 .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
997 .mult_mask = OMAP4430_DPLL_MULT_MASK,
998 .div1_mask = OMAP4430_DPLL_DIV_MASK,
999 .enable_mask = OMAP4430_DPLL_EN_MASK,
1000 .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
1001 .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
1002 .max_multiplier = OMAP4430_MAX_DPLL_MULT,
1003 .max_divider = OMAP4430_MAX_DPLL_DIV,
1004 .min_divider = 1,
1005};
1006
1007
1008static struct clk dpll_usb_ck = {
1009 .name = "dpll_usb_ck",
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001010 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001011 .dpll_data = &dpll_usb_dd,
Rajendra Nayak911bd732009-12-08 18:47:17 -07001012 .init = &omap2_init_dpll_parent,
Paul Walmsley657ebfa2010-02-22 22:09:20 -07001013 .ops = &clkops_omap3_noncore_dpll_ops,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001014 .recalc = &omap3_dpll_recalc,
1015 .round_rate = &omap2_dpll_round_rate,
1016 .set_rate = &omap3_noncore_dpll_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001017};
1018
1019static struct clk dpll_usb_clkdcoldo_ck = {
1020 .name = "dpll_usb_clkdcoldo_ck",
1021 .parent = &dpll_usb_ck,
1022 .ops = &clkops_null,
1023 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001024};
1025
1026static const struct clksel dpll_usb_m2_div[] = {
1027 { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
1028 { .parent = NULL },
1029};
1030
1031static struct clk dpll_usb_m2_ck = {
1032 .name = "dpll_usb_m2_ck",
1033 .parent = &dpll_usb_ck,
1034 .clksel = dpll_usb_m2_div,
1035 .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
1036 .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
1037 .ops = &clkops_null,
1038 .recalc = &omap2_clksel_recalc,
1039 .round_rate = &omap2_clksel_round_rate,
1040 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001041};
1042
1043static const struct clksel ducati_clk_mux_sel[] = {
1044 { .parent = &div_core_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -07001045 { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001046 { .parent = NULL },
1047};
1048
1049static struct clk ducati_clk_mux_ck = {
1050 .name = "ducati_clk_mux_ck",
1051 .parent = &div_core_ck,
1052 .clksel = ducati_clk_mux_sel,
1053 .init = &omap2_init_clksel_parent,
1054 .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
1055 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1056 .ops = &clkops_null,
1057 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001058};
1059
1060static struct clk func_12m_fclk = {
1061 .name = "func_12m_fclk",
1062 .parent = &dpll_per_m2x2_ck,
1063 .ops = &clkops_null,
1064 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001065};
1066
1067static struct clk func_24m_clk = {
1068 .name = "func_24m_clk",
1069 .parent = &dpll_per_m2_ck,
1070 .ops = &clkops_null,
1071 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001072};
1073
1074static struct clk func_24mc_fclk = {
1075 .name = "func_24mc_fclk",
1076 .parent = &dpll_per_m2x2_ck,
1077 .ops = &clkops_null,
1078 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001079};
1080
1081static const struct clksel_rate div2_4to8_rates[] = {
1082 { .div = 4, .val = 0, .flags = RATE_IN_4430 },
1083 { .div = 8, .val = 1, .flags = RATE_IN_4430 },
1084 { .div = 0 },
1085};
1086
1087static const struct clksel func_48m_fclk_div[] = {
1088 { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
1089 { .parent = NULL },
1090};
1091
1092static struct clk func_48m_fclk = {
1093 .name = "func_48m_fclk",
1094 .parent = &dpll_per_m2x2_ck,
1095 .clksel = func_48m_fclk_div,
1096 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1097 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1098 .ops = &clkops_null,
1099 .recalc = &omap2_clksel_recalc,
1100 .round_rate = &omap2_clksel_round_rate,
1101 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001102};
1103
1104static struct clk func_48mc_fclk = {
1105 .name = "func_48mc_fclk",
1106 .parent = &dpll_per_m2x2_ck,
1107 .ops = &clkops_null,
1108 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001109};
1110
1111static const struct clksel_rate div2_2to4_rates[] = {
1112 { .div = 2, .val = 0, .flags = RATE_IN_4430 },
1113 { .div = 4, .val = 1, .flags = RATE_IN_4430 },
1114 { .div = 0 },
1115};
1116
1117static const struct clksel func_64m_fclk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07001118 { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001119 { .parent = NULL },
1120};
1121
1122static struct clk func_64m_fclk = {
1123 .name = "func_64m_fclk",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001124 .parent = &dpll_per_m4x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001125 .clksel = func_64m_fclk_div,
1126 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1127 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1128 .ops = &clkops_null,
1129 .recalc = &omap2_clksel_recalc,
1130 .round_rate = &omap2_clksel_round_rate,
1131 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001132};
1133
1134static const struct clksel func_96m_fclk_div[] = {
1135 { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
1136 { .parent = NULL },
1137};
1138
1139static struct clk func_96m_fclk = {
1140 .name = "func_96m_fclk",
1141 .parent = &dpll_per_m2x2_ck,
1142 .clksel = func_96m_fclk_div,
1143 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1144 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1145 .ops = &clkops_null,
1146 .recalc = &omap2_clksel_recalc,
1147 .round_rate = &omap2_clksel_round_rate,
1148 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001149};
1150
1151static const struct clksel hsmmc6_fclk_sel[] = {
1152 { .parent = &func_64m_fclk, .rates = div_1_0_rates },
1153 { .parent = &func_96m_fclk, .rates = div_1_1_rates },
1154 { .parent = NULL },
1155};
1156
1157static struct clk hsmmc6_fclk = {
1158 .name = "hsmmc6_fclk",
1159 .parent = &func_64m_fclk,
1160 .ops = &clkops_null,
1161 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001162};
1163
1164static const struct clksel_rate div2_1to8_rates[] = {
1165 { .div = 1, .val = 0, .flags = RATE_IN_4430 },
1166 { .div = 8, .val = 1, .flags = RATE_IN_4430 },
1167 { .div = 0 },
1168};
1169
1170static const struct clksel init_60m_fclk_div[] = {
1171 { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
1172 { .parent = NULL },
1173};
1174
1175static struct clk init_60m_fclk = {
1176 .name = "init_60m_fclk",
1177 .parent = &dpll_usb_m2_ck,
1178 .clksel = init_60m_fclk_div,
1179 .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
1180 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1181 .ops = &clkops_null,
1182 .recalc = &omap2_clksel_recalc,
1183 .round_rate = &omap2_clksel_round_rate,
1184 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001185};
1186
1187static const struct clksel l3_div_div[] = {
1188 { .parent = &div_core_ck, .rates = div2_1to2_rates },
1189 { .parent = NULL },
1190};
1191
1192static struct clk l3_div_ck = {
1193 .name = "l3_div_ck",
1194 .parent = &div_core_ck,
1195 .clksel = l3_div_div,
1196 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
1197 .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
1198 .ops = &clkops_null,
1199 .recalc = &omap2_clksel_recalc,
1200 .round_rate = &omap2_clksel_round_rate,
1201 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001202};
1203
1204static const struct clksel l4_div_div[] = {
1205 { .parent = &l3_div_ck, .rates = div2_1to2_rates },
1206 { .parent = NULL },
1207};
1208
1209static struct clk l4_div_ck = {
1210 .name = "l4_div_ck",
1211 .parent = &l3_div_ck,
1212 .clksel = l4_div_div,
1213 .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
1214 .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
1215 .ops = &clkops_null,
1216 .recalc = &omap2_clksel_recalc,
1217 .round_rate = &omap2_clksel_round_rate,
1218 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001219};
1220
1221static struct clk lp_clk_div_ck = {
1222 .name = "lp_clk_div_ck",
1223 .parent = &dpll_abe_m2x2_ck,
1224 .ops = &clkops_null,
1225 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001226};
1227
1228static const struct clksel l4_wkup_clk_mux_sel[] = {
1229 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
1230 { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
1231 { .parent = NULL },
1232};
1233
1234static struct clk l4_wkup_clk_mux_ck = {
1235 .name = "l4_wkup_clk_mux_ck",
1236 .parent = &sys_clkin_ck,
1237 .clksel = l4_wkup_clk_mux_sel,
1238 .init = &omap2_init_clksel_parent,
1239 .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
1240 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1241 .ops = &clkops_null,
1242 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001243};
1244
1245static const struct clksel per_abe_nc_fclk_div[] = {
1246 { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
1247 { .parent = NULL },
1248};
1249
1250static struct clk per_abe_nc_fclk = {
1251 .name = "per_abe_nc_fclk",
1252 .parent = &dpll_abe_m2_ck,
1253 .clksel = per_abe_nc_fclk_div,
1254 .clksel_reg = OMAP4430_CM_SCALE_FCLK,
1255 .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
1256 .ops = &clkops_null,
1257 .recalc = &omap2_clksel_recalc,
1258 .round_rate = &omap2_clksel_round_rate,
1259 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001260};
1261
1262static const struct clksel mcasp2_fclk_sel[] = {
1263 { .parent = &func_96m_fclk, .rates = div_1_0_rates },
1264 { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
1265 { .parent = NULL },
1266};
1267
1268static struct clk mcasp2_fclk = {
1269 .name = "mcasp2_fclk",
1270 .parent = &func_96m_fclk,
1271 .ops = &clkops_null,
1272 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001273};
1274
1275static struct clk mcasp3_fclk = {
1276 .name = "mcasp3_fclk",
1277 .parent = &func_96m_fclk,
1278 .ops = &clkops_null,
1279 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001280};
1281
1282static struct clk ocp_abe_iclk = {
1283 .name = "ocp_abe_iclk",
1284 .parent = &aess_fclk,
1285 .ops = &clkops_null,
1286 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001287};
1288
1289static struct clk per_abe_24m_fclk = {
1290 .name = "per_abe_24m_fclk",
1291 .parent = &dpll_abe_m2_ck,
1292 .ops = &clkops_null,
1293 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001294};
1295
1296static const struct clksel pmd_stm_clock_mux_sel[] = {
1297 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
Thara Gopinath032b5a72010-12-21 21:08:13 -07001298 { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001299 { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001300 { .parent = NULL },
1301};
1302
1303static struct clk pmd_stm_clock_mux_ck = {
1304 .name = "pmd_stm_clock_mux_ck",
1305 .parent = &sys_clkin_ck,
1306 .ops = &clkops_null,
1307 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001308};
1309
1310static struct clk pmd_trace_clk_mux_ck = {
1311 .name = "pmd_trace_clk_mux_ck",
1312 .parent = &sys_clkin_ck,
1313 .ops = &clkops_null,
1314 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001315};
1316
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001317static const struct clksel syc_clk_div_div[] = {
1318 { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
1319 { .parent = NULL },
1320};
1321
Rajendra Nayak972c5422009-12-08 18:46:28 -07001322static struct clk syc_clk_div_ck = {
1323 .name = "syc_clk_div_ck",
1324 .parent = &sys_clkin_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001325 .clksel = syc_clk_div_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001326 .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
1327 .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
1328 .ops = &clkops_null,
1329 .recalc = &omap2_clksel_recalc,
1330 .round_rate = &omap2_clksel_round_rate,
1331 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001332};
1333
1334/* Leaf clocks controlled by modules */
1335
Rajendra Nayak54776052010-02-22 22:09:39 -07001336static struct clk aes1_fck = {
1337 .name = "aes1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001338 .ops = &clkops_omap2_dflt,
1339 .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
1340 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1341 .clkdm_name = "l4_secure_clkdm",
1342 .parent = &l3_div_ck,
1343 .recalc = &followparent_recalc,
1344};
1345
Rajendra Nayak54776052010-02-22 22:09:39 -07001346static struct clk aes2_fck = {
1347 .name = "aes2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001348 .ops = &clkops_omap2_dflt,
1349 .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
1350 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1351 .clkdm_name = "l4_secure_clkdm",
1352 .parent = &l3_div_ck,
1353 .recalc = &followparent_recalc,
1354};
1355
Rajendra Nayak54776052010-02-22 22:09:39 -07001356static struct clk aess_fck = {
1357 .name = "aess_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001358 .ops = &clkops_omap2_dflt,
1359 .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
1360 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1361 .clkdm_name = "abe_clkdm",
1362 .parent = &aess_fclk,
1363 .recalc = &followparent_recalc,
1364};
1365
Benoit Cousson1c03f422010-09-27 14:02:55 -06001366static struct clk bandgap_fclk = {
1367 .name = "bandgap_fclk",
1368 .ops = &clkops_omap2_dflt,
1369 .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
1370 .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
1371 .clkdm_name = "l4_wkup_clkdm",
1372 .parent = &sys_32k_ck,
1373 .recalc = &followparent_recalc,
1374};
1375
Rajendra Nayak54776052010-02-22 22:09:39 -07001376static struct clk des3des_fck = {
1377 .name = "des3des_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001378 .ops = &clkops_omap2_dflt,
1379 .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
1380 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1381 .clkdm_name = "l4_secure_clkdm",
1382 .parent = &l4_div_ck,
1383 .recalc = &followparent_recalc,
1384};
1385
1386static const struct clksel dmic_sync_mux_sel[] = {
1387 { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
1388 { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
1389 { .parent = &func_24m_clk, .rates = div_1_2_rates },
1390 { .parent = NULL },
1391};
1392
1393static struct clk dmic_sync_mux_ck = {
1394 .name = "dmic_sync_mux_ck",
1395 .parent = &abe_24m_fclk,
1396 .clksel = dmic_sync_mux_sel,
1397 .init = &omap2_init_clksel_parent,
1398 .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1399 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1400 .ops = &clkops_null,
1401 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001402};
1403
1404static const struct clksel func_dmic_abe_gfclk_sel[] = {
1405 { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
1406 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1407 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1408 { .parent = NULL },
1409};
1410
Rajendra Nayak54776052010-02-22 22:09:39 -07001411/* Merged func_dmic_abe_gfclk into dmic */
1412static struct clk dmic_fck = {
1413 .name = "dmic_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001414 .parent = &dmic_sync_mux_ck,
1415 .clksel = func_dmic_abe_gfclk_sel,
1416 .init = &omap2_init_clksel_parent,
1417 .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1418 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1419 .ops = &clkops_omap2_dflt,
1420 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001421 .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
1422 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1423 .clkdm_name = "abe_clkdm",
1424};
1425
Benoit Cousson0e433272010-09-27 14:02:54 -06001426static struct clk dsp_fck = {
1427 .name = "dsp_fck",
1428 .ops = &clkops_omap2_dflt,
1429 .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
1430 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1431 .clkdm_name = "tesla_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001432 .parent = &dpll_iva_m4x2_ck,
Benoit Cousson0e433272010-09-27 14:02:54 -06001433 .recalc = &followparent_recalc,
1434};
1435
Benoit Cousson1c03f422010-09-27 14:02:55 -06001436static struct clk dss_sys_clk = {
1437 .name = "dss_sys_clk",
1438 .ops = &clkops_omap2_dflt,
1439 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1440 .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
1441 .clkdm_name = "l3_dss_clkdm",
1442 .parent = &syc_clk_div_ck,
1443 .recalc = &followparent_recalc,
1444};
1445
1446static struct clk dss_tv_clk = {
1447 .name = "dss_tv_clk",
1448 .ops = &clkops_omap2_dflt,
1449 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1450 .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
1451 .clkdm_name = "l3_dss_clkdm",
1452 .parent = &extalt_clkin_ck,
1453 .recalc = &followparent_recalc,
1454};
1455
1456static struct clk dss_dss_clk = {
1457 .name = "dss_dss_clk",
1458 .ops = &clkops_omap2_dflt,
1459 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1460 .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
1461 .clkdm_name = "l3_dss_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001462 .parent = &dpll_per_m5x2_ck,
Benoit Cousson1c03f422010-09-27 14:02:55 -06001463 .recalc = &followparent_recalc,
1464};
1465
1466static struct clk dss_48mhz_clk = {
1467 .name = "dss_48mhz_clk",
1468 .ops = &clkops_omap2_dflt,
1469 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1470 .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
1471 .clkdm_name = "l3_dss_clkdm",
1472 .parent = &func_48mc_fclk,
1473 .recalc = &followparent_recalc,
1474};
1475
Rajendra Nayak54776052010-02-22 22:09:39 -07001476static struct clk dss_fck = {
1477 .name = "dss_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001478 .ops = &clkops_omap2_dflt,
1479 .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
1480 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1481 .clkdm_name = "l3_dss_clkdm",
1482 .parent = &l3_div_ck,
1483 .recalc = &followparent_recalc,
1484};
1485
Benoit Cousson0e433272010-09-27 14:02:54 -06001486static struct clk efuse_ctrl_cust_fck = {
1487 .name = "efuse_ctrl_cust_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001488 .ops = &clkops_omap2_dflt,
Benoit Cousson0e433272010-09-27 14:02:54 -06001489 .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
1490 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1491 .clkdm_name = "l4_cefuse_clkdm",
1492 .parent = &sys_clkin_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001493 .recalc = &followparent_recalc,
1494};
1495
Benoit Cousson0e433272010-09-27 14:02:54 -06001496static struct clk emif1_fck = {
1497 .name = "emif1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001498 .ops = &clkops_omap2_dflt,
1499 .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
1500 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Santosh Shilimkar090830b2010-06-16 19:01:33 +03001501 .flags = ENABLE_ON_INIT,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001502 .clkdm_name = "l3_emif_clkdm",
1503 .parent = &ddrphy_ck,
1504 .recalc = &followparent_recalc,
1505};
1506
Benoit Cousson0e433272010-09-27 14:02:54 -06001507static struct clk emif2_fck = {
1508 .name = "emif2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001509 .ops = &clkops_omap2_dflt,
1510 .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
1511 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Santosh Shilimkar090830b2010-06-16 19:01:33 +03001512 .flags = ENABLE_ON_INIT,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001513 .clkdm_name = "l3_emif_clkdm",
1514 .parent = &ddrphy_ck,
1515 .recalc = &followparent_recalc,
1516};
1517
1518static const struct clksel fdif_fclk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07001519 { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001520 { .parent = NULL },
1521};
1522
Rajendra Nayak54776052010-02-22 22:09:39 -07001523/* Merged fdif_fclk into fdif */
1524static struct clk fdif_fck = {
1525 .name = "fdif_fck",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001526 .parent = &dpll_per_m4x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001527 .clksel = fdif_fclk_div,
1528 .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
1529 .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
1530 .ops = &clkops_omap2_dflt,
1531 .recalc = &omap2_clksel_recalc,
1532 .round_rate = &omap2_clksel_round_rate,
1533 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001534 .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
1535 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1536 .clkdm_name = "iss_clkdm",
1537};
1538
Benoit Cousson0e433272010-09-27 14:02:54 -06001539static struct clk fpka_fck = {
1540 .name = "fpka_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001541 .ops = &clkops_omap2_dflt,
Benoit Cousson0e433272010-09-27 14:02:54 -06001542 .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001543 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
Benoit Cousson0e433272010-09-27 14:02:54 -06001544 .clkdm_name = "l4_secure_clkdm",
1545 .parent = &l4_div_ck,
1546 .recalc = &followparent_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001547};
1548
Benoit Cousson1c03f422010-09-27 14:02:55 -06001549static struct clk gpio1_dbclk = {
1550 .name = "gpio1_dbclk",
1551 .ops = &clkops_omap2_dflt,
1552 .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
1553 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1554 .clkdm_name = "l4_wkup_clkdm",
1555 .parent = &sys_32k_ck,
1556 .recalc = &followparent_recalc,
1557};
1558
Rajendra Nayak54776052010-02-22 22:09:39 -07001559static struct clk gpio1_ick = {
1560 .name = "gpio1_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001561 .ops = &clkops_omap2_dflt,
1562 .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
1563 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1564 .clkdm_name = "l4_wkup_clkdm",
1565 .parent = &l4_wkup_clk_mux_ck,
1566 .recalc = &followparent_recalc,
1567};
1568
Benoit Cousson1c03f422010-09-27 14:02:55 -06001569static struct clk gpio2_dbclk = {
1570 .name = "gpio2_dbclk",
1571 .ops = &clkops_omap2_dflt,
1572 .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
1573 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1574 .clkdm_name = "l4_per_clkdm",
1575 .parent = &sys_32k_ck,
1576 .recalc = &followparent_recalc,
1577};
1578
Rajendra Nayak54776052010-02-22 22:09:39 -07001579static struct clk gpio2_ick = {
1580 .name = "gpio2_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001581 .ops = &clkops_omap2_dflt,
1582 .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
1583 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1584 .clkdm_name = "l4_per_clkdm",
1585 .parent = &l4_div_ck,
1586 .recalc = &followparent_recalc,
1587};
1588
Benoit Cousson1c03f422010-09-27 14:02:55 -06001589static struct clk gpio3_dbclk = {
1590 .name = "gpio3_dbclk",
1591 .ops = &clkops_omap2_dflt,
1592 .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
1593 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1594 .clkdm_name = "l4_per_clkdm",
1595 .parent = &sys_32k_ck,
1596 .recalc = &followparent_recalc,
1597};
1598
Rajendra Nayak54776052010-02-22 22:09:39 -07001599static struct clk gpio3_ick = {
1600 .name = "gpio3_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001601 .ops = &clkops_omap2_dflt,
1602 .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
1603 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1604 .clkdm_name = "l4_per_clkdm",
1605 .parent = &l4_div_ck,
1606 .recalc = &followparent_recalc,
1607};
1608
Benoit Cousson1c03f422010-09-27 14:02:55 -06001609static struct clk gpio4_dbclk = {
1610 .name = "gpio4_dbclk",
1611 .ops = &clkops_omap2_dflt,
1612 .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
1613 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1614 .clkdm_name = "l4_per_clkdm",
1615 .parent = &sys_32k_ck,
1616 .recalc = &followparent_recalc,
1617};
1618
Rajendra Nayak54776052010-02-22 22:09:39 -07001619static struct clk gpio4_ick = {
1620 .name = "gpio4_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001621 .ops = &clkops_omap2_dflt,
1622 .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
1623 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1624 .clkdm_name = "l4_per_clkdm",
1625 .parent = &l4_div_ck,
1626 .recalc = &followparent_recalc,
1627};
1628
Benoit Cousson1c03f422010-09-27 14:02:55 -06001629static struct clk gpio5_dbclk = {
1630 .name = "gpio5_dbclk",
1631 .ops = &clkops_omap2_dflt,
1632 .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
1633 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1634 .clkdm_name = "l4_per_clkdm",
1635 .parent = &sys_32k_ck,
1636 .recalc = &followparent_recalc,
1637};
1638
Rajendra Nayak54776052010-02-22 22:09:39 -07001639static struct clk gpio5_ick = {
1640 .name = "gpio5_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001641 .ops = &clkops_omap2_dflt,
1642 .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
1643 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1644 .clkdm_name = "l4_per_clkdm",
1645 .parent = &l4_div_ck,
1646 .recalc = &followparent_recalc,
1647};
1648
Benoit Cousson1c03f422010-09-27 14:02:55 -06001649static struct clk gpio6_dbclk = {
1650 .name = "gpio6_dbclk",
1651 .ops = &clkops_omap2_dflt,
1652 .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
1653 .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
1654 .clkdm_name = "l4_per_clkdm",
1655 .parent = &sys_32k_ck,
1656 .recalc = &followparent_recalc,
1657};
1658
Rajendra Nayak54776052010-02-22 22:09:39 -07001659static struct clk gpio6_ick = {
1660 .name = "gpio6_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001661 .ops = &clkops_omap2_dflt,
1662 .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
1663 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1664 .clkdm_name = "l4_per_clkdm",
1665 .parent = &l4_div_ck,
1666 .recalc = &followparent_recalc,
1667};
1668
Rajendra Nayak54776052010-02-22 22:09:39 -07001669static struct clk gpmc_ick = {
1670 .name = "gpmc_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001671 .ops = &clkops_omap2_dflt,
1672 .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
1673 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1674 .clkdm_name = "l3_2_clkdm",
1675 .parent = &l3_div_ck,
1676 .recalc = &followparent_recalc,
1677};
1678
Benoit Cousson0e433272010-09-27 14:02:54 -06001679static const struct clksel sgx_clk_mux_sel[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07001680 { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
1681 { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
Rajendra Nayak972c5422009-12-08 18:46:28 -07001682 { .parent = NULL },
1683};
1684
Benoit Cousson0e433272010-09-27 14:02:54 -06001685/* Merged sgx_clk_mux into gpu */
1686static struct clk gpu_fck = {
1687 .name = "gpu_fck",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001688 .parent = &dpll_core_m7x2_ck,
Benoit Cousson0e433272010-09-27 14:02:54 -06001689 .clksel = sgx_clk_mux_sel,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001690 .init = &omap2_init_clksel_parent,
Benoit Cousson0e433272010-09-27 14:02:54 -06001691 .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
1692 .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001693 .ops = &clkops_omap2_dflt,
1694 .recalc = &omap2_clksel_recalc,
Benoit Cousson0e433272010-09-27 14:02:54 -06001695 .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001696 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
Benoit Cousson0e433272010-09-27 14:02:54 -06001697 .clkdm_name = "l3_gfx_clkdm",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001698};
1699
Rajendra Nayak54776052010-02-22 22:09:39 -07001700static struct clk hdq1w_fck = {
1701 .name = "hdq1w_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001702 .ops = &clkops_omap2_dflt,
1703 .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
1704 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1705 .clkdm_name = "l4_per_clkdm",
1706 .parent = &func_12m_fclk,
1707 .recalc = &followparent_recalc,
1708};
1709
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001710static const struct clksel hsi_fclk_div[] = {
1711 { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
1712 { .parent = NULL },
1713};
1714
Rajendra Nayak54776052010-02-22 22:09:39 -07001715/* Merged hsi_fclk into hsi */
Benoit Cousson0e433272010-09-27 14:02:54 -06001716static struct clk hsi_fck = {
1717 .name = "hsi_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001718 .parent = &dpll_per_m2x2_ck,
Rajendra Nayak76cf5292010-09-27 14:02:54 -06001719 .clksel = hsi_fclk_div,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001720 .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
1721 .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
1722 .ops = &clkops_omap2_dflt,
1723 .recalc = &omap2_clksel_recalc,
1724 .round_rate = &omap2_clksel_round_rate,
1725 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001726 .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
1727 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1728 .clkdm_name = "l3_init_clkdm",
1729};
1730
Rajendra Nayak54776052010-02-22 22:09:39 -07001731static struct clk i2c1_fck = {
1732 .name = "i2c1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001733 .ops = &clkops_omap2_dflt,
1734 .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
1735 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1736 .clkdm_name = "l4_per_clkdm",
1737 .parent = &func_96m_fclk,
1738 .recalc = &followparent_recalc,
1739};
1740
Rajendra Nayak54776052010-02-22 22:09:39 -07001741static struct clk i2c2_fck = {
1742 .name = "i2c2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001743 .ops = &clkops_omap2_dflt,
1744 .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
1745 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1746 .clkdm_name = "l4_per_clkdm",
1747 .parent = &func_96m_fclk,
1748 .recalc = &followparent_recalc,
1749};
1750
Rajendra Nayak54776052010-02-22 22:09:39 -07001751static struct clk i2c3_fck = {
1752 .name = "i2c3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001753 .ops = &clkops_omap2_dflt,
1754 .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
1755 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1756 .clkdm_name = "l4_per_clkdm",
1757 .parent = &func_96m_fclk,
1758 .recalc = &followparent_recalc,
1759};
1760
Rajendra Nayak54776052010-02-22 22:09:39 -07001761static struct clk i2c4_fck = {
1762 .name = "i2c4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001763 .ops = &clkops_omap2_dflt,
1764 .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
1765 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1766 .clkdm_name = "l4_per_clkdm",
1767 .parent = &func_96m_fclk,
1768 .recalc = &followparent_recalc,
1769};
1770
Benoit Cousson0e433272010-09-27 14:02:54 -06001771static struct clk ipu_fck = {
1772 .name = "ipu_fck",
1773 .ops = &clkops_omap2_dflt,
1774 .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
1775 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1776 .clkdm_name = "ducati_clkdm",
1777 .parent = &ducati_clk_mux_ck,
1778 .recalc = &followparent_recalc,
1779};
1780
Benoit Cousson1c03f422010-09-27 14:02:55 -06001781static struct clk iss_ctrlclk = {
1782 .name = "iss_ctrlclk",
1783 .ops = &clkops_omap2_dflt,
1784 .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
1785 .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
1786 .clkdm_name = "iss_clkdm",
1787 .parent = &func_96m_fclk,
1788 .recalc = &followparent_recalc,
1789};
1790
Rajendra Nayak54776052010-02-22 22:09:39 -07001791static struct clk iss_fck = {
1792 .name = "iss_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001793 .ops = &clkops_omap2_dflt,
1794 .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
1795 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1796 .clkdm_name = "iss_clkdm",
1797 .parent = &ducati_clk_mux_ck,
1798 .recalc = &followparent_recalc,
1799};
1800
Benoit Cousson0e433272010-09-27 14:02:54 -06001801static struct clk iva_fck = {
1802 .name = "iva_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001803 .ops = &clkops_omap2_dflt,
1804 .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
1805 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1806 .clkdm_name = "ivahd_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07001807 .parent = &dpll_iva_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001808 .recalc = &followparent_recalc,
1809};
1810
Benoit Cousson0e433272010-09-27 14:02:54 -06001811static struct clk kbd_fck = {
1812 .name = "kbd_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001813 .ops = &clkops_omap2_dflt,
1814 .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
1815 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1816 .clkdm_name = "l4_wkup_clkdm",
1817 .parent = &sys_32k_ck,
1818 .recalc = &followparent_recalc,
1819};
1820
Benoit Cousson0e433272010-09-27 14:02:54 -06001821static struct clk l3_instr_ick = {
1822 .name = "l3_instr_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001823 .ops = &clkops_omap2_dflt,
1824 .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
1825 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1826 .clkdm_name = "l3_instr_clkdm",
1827 .parent = &l3_div_ck,
1828 .recalc = &followparent_recalc,
1829};
1830
Benoit Cousson0e433272010-09-27 14:02:54 -06001831static struct clk l3_main_3_ick = {
1832 .name = "l3_main_3_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001833 .ops = &clkops_omap2_dflt,
1834 .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
1835 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
1836 .clkdm_name = "l3_instr_clkdm",
1837 .parent = &l3_div_ck,
1838 .recalc = &followparent_recalc,
1839};
1840
1841static struct clk mcasp_sync_mux_ck = {
1842 .name = "mcasp_sync_mux_ck",
1843 .parent = &abe_24m_fclk,
1844 .clksel = dmic_sync_mux_sel,
1845 .init = &omap2_init_clksel_parent,
1846 .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1847 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1848 .ops = &clkops_null,
1849 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001850};
1851
1852static const struct clksel func_mcasp_abe_gfclk_sel[] = {
1853 { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
1854 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1855 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1856 { .parent = NULL },
1857};
1858
Rajendra Nayak54776052010-02-22 22:09:39 -07001859/* Merged func_mcasp_abe_gfclk into mcasp */
1860static struct clk mcasp_fck = {
1861 .name = "mcasp_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001862 .parent = &mcasp_sync_mux_ck,
1863 .clksel = func_mcasp_abe_gfclk_sel,
1864 .init = &omap2_init_clksel_parent,
1865 .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1866 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1867 .ops = &clkops_omap2_dflt,
1868 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001869 .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
1870 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1871 .clkdm_name = "abe_clkdm",
1872};
1873
1874static struct clk mcbsp1_sync_mux_ck = {
1875 .name = "mcbsp1_sync_mux_ck",
1876 .parent = &abe_24m_fclk,
1877 .clksel = dmic_sync_mux_sel,
1878 .init = &omap2_init_clksel_parent,
1879 .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1880 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1881 .ops = &clkops_null,
1882 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001883};
1884
1885static const struct clksel func_mcbsp1_gfclk_sel[] = {
1886 { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
1887 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1888 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1889 { .parent = NULL },
1890};
1891
Rajendra Nayak54776052010-02-22 22:09:39 -07001892/* Merged func_mcbsp1_gfclk into mcbsp1 */
1893static struct clk mcbsp1_fck = {
1894 .name = "mcbsp1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001895 .parent = &mcbsp1_sync_mux_ck,
1896 .clksel = func_mcbsp1_gfclk_sel,
1897 .init = &omap2_init_clksel_parent,
1898 .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1899 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1900 .ops = &clkops_omap2_dflt,
1901 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001902 .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
1903 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1904 .clkdm_name = "abe_clkdm",
1905};
1906
1907static struct clk mcbsp2_sync_mux_ck = {
1908 .name = "mcbsp2_sync_mux_ck",
1909 .parent = &abe_24m_fclk,
1910 .clksel = dmic_sync_mux_sel,
1911 .init = &omap2_init_clksel_parent,
1912 .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1913 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1914 .ops = &clkops_null,
1915 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001916};
1917
1918static const struct clksel func_mcbsp2_gfclk_sel[] = {
1919 { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
1920 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1921 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1922 { .parent = NULL },
1923};
1924
Rajendra Nayak54776052010-02-22 22:09:39 -07001925/* Merged func_mcbsp2_gfclk into mcbsp2 */
1926static struct clk mcbsp2_fck = {
1927 .name = "mcbsp2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001928 .parent = &mcbsp2_sync_mux_ck,
1929 .clksel = func_mcbsp2_gfclk_sel,
1930 .init = &omap2_init_clksel_parent,
1931 .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1932 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1933 .ops = &clkops_omap2_dflt,
1934 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001935 .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
1936 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1937 .clkdm_name = "abe_clkdm",
1938};
1939
1940static struct clk mcbsp3_sync_mux_ck = {
1941 .name = "mcbsp3_sync_mux_ck",
1942 .parent = &abe_24m_fclk,
1943 .clksel = dmic_sync_mux_sel,
1944 .init = &omap2_init_clksel_parent,
1945 .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1946 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1947 .ops = &clkops_null,
1948 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001949};
1950
1951static const struct clksel func_mcbsp3_gfclk_sel[] = {
1952 { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
1953 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1954 { .parent = &slimbus_clk, .rates = div_1_2_rates },
1955 { .parent = NULL },
1956};
1957
Rajendra Nayak54776052010-02-22 22:09:39 -07001958/* Merged func_mcbsp3_gfclk into mcbsp3 */
1959static struct clk mcbsp3_fck = {
1960 .name = "mcbsp3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001961 .parent = &mcbsp3_sync_mux_ck,
1962 .clksel = func_mcbsp3_gfclk_sel,
1963 .init = &omap2_init_clksel_parent,
1964 .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1965 .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
1966 .ops = &clkops_omap2_dflt,
1967 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001968 .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
1969 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
1970 .clkdm_name = "abe_clkdm",
1971};
1972
1973static struct clk mcbsp4_sync_mux_ck = {
1974 .name = "mcbsp4_sync_mux_ck",
1975 .parent = &func_96m_fclk,
1976 .clksel = mcasp2_fclk_sel,
1977 .init = &omap2_init_clksel_parent,
1978 .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1979 .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
1980 .ops = &clkops_null,
1981 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07001982};
1983
1984static const struct clksel per_mcbsp4_gfclk_sel[] = {
1985 { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
1986 { .parent = &pad_clks_ck, .rates = div_1_1_rates },
1987 { .parent = NULL },
1988};
1989
Rajendra Nayak54776052010-02-22 22:09:39 -07001990/* Merged per_mcbsp4_gfclk into mcbsp4 */
1991static struct clk mcbsp4_fck = {
1992 .name = "mcbsp4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07001993 .parent = &mcbsp4_sync_mux_ck,
1994 .clksel = per_mcbsp4_gfclk_sel,
1995 .init = &omap2_init_clksel_parent,
1996 .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
1997 .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
1998 .ops = &clkops_omap2_dflt,
1999 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002000 .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
2001 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2002 .clkdm_name = "l4_per_clkdm",
2003};
2004
Benoit Cousson0e433272010-09-27 14:02:54 -06002005static struct clk mcpdm_fck = {
2006 .name = "mcpdm_fck",
2007 .ops = &clkops_omap2_dflt,
2008 .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
2009 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2010 .clkdm_name = "abe_clkdm",
2011 .parent = &pad_clks_ck,
2012 .recalc = &followparent_recalc,
2013};
2014
Rajendra Nayak54776052010-02-22 22:09:39 -07002015static struct clk mcspi1_fck = {
2016 .name = "mcspi1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002017 .ops = &clkops_omap2_dflt,
2018 .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
2019 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2020 .clkdm_name = "l4_per_clkdm",
2021 .parent = &func_48m_fclk,
2022 .recalc = &followparent_recalc,
2023};
2024
Rajendra Nayak54776052010-02-22 22:09:39 -07002025static struct clk mcspi2_fck = {
2026 .name = "mcspi2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002027 .ops = &clkops_omap2_dflt,
2028 .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
2029 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2030 .clkdm_name = "l4_per_clkdm",
2031 .parent = &func_48m_fclk,
2032 .recalc = &followparent_recalc,
2033};
2034
Rajendra Nayak54776052010-02-22 22:09:39 -07002035static struct clk mcspi3_fck = {
2036 .name = "mcspi3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002037 .ops = &clkops_omap2_dflt,
2038 .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
2039 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2040 .clkdm_name = "l4_per_clkdm",
2041 .parent = &func_48m_fclk,
2042 .recalc = &followparent_recalc,
2043};
2044
Rajendra Nayak54776052010-02-22 22:09:39 -07002045static struct clk mcspi4_fck = {
2046 .name = "mcspi4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002047 .ops = &clkops_omap2_dflt,
2048 .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
2049 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2050 .clkdm_name = "l4_per_clkdm",
2051 .parent = &func_48m_fclk,
2052 .recalc = &followparent_recalc,
2053};
2054
Rajendra Nayak54776052010-02-22 22:09:39 -07002055/* Merged hsmmc1_fclk into mmc1 */
2056static struct clk mmc1_fck = {
2057 .name = "mmc1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002058 .parent = &func_64m_fclk,
2059 .clksel = hsmmc6_fclk_sel,
2060 .init = &omap2_init_clksel_parent,
2061 .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
2062 .clksel_mask = OMAP4430_CLKSEL_MASK,
2063 .ops = &clkops_omap2_dflt,
2064 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002065 .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
2066 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2067 .clkdm_name = "l3_init_clkdm",
2068};
2069
Rajendra Nayak54776052010-02-22 22:09:39 -07002070/* Merged hsmmc2_fclk into mmc2 */
2071static struct clk mmc2_fck = {
2072 .name = "mmc2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002073 .parent = &func_64m_fclk,
2074 .clksel = hsmmc6_fclk_sel,
2075 .init = &omap2_init_clksel_parent,
2076 .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
2077 .clksel_mask = OMAP4430_CLKSEL_MASK,
2078 .ops = &clkops_omap2_dflt,
2079 .recalc = &omap2_clksel_recalc,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002080 .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
2081 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2082 .clkdm_name = "l3_init_clkdm",
2083};
2084
Rajendra Nayak54776052010-02-22 22:09:39 -07002085static struct clk mmc3_fck = {
2086 .name = "mmc3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002087 .ops = &clkops_omap2_dflt,
2088 .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
2089 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2090 .clkdm_name = "l4_per_clkdm",
2091 .parent = &func_48m_fclk,
2092 .recalc = &followparent_recalc,
2093};
2094
Rajendra Nayak54776052010-02-22 22:09:39 -07002095static struct clk mmc4_fck = {
2096 .name = "mmc4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002097 .ops = &clkops_omap2_dflt,
2098 .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
2099 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2100 .clkdm_name = "l4_per_clkdm",
2101 .parent = &func_48m_fclk,
2102 .recalc = &followparent_recalc,
2103};
2104
Rajendra Nayak54776052010-02-22 22:09:39 -07002105static struct clk mmc5_fck = {
2106 .name = "mmc5_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002107 .ops = &clkops_omap2_dflt,
2108 .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
2109 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2110 .clkdm_name = "l4_per_clkdm",
2111 .parent = &func_48m_fclk,
2112 .recalc = &followparent_recalc,
2113};
2114
Benoit Cousson1c03f422010-09-27 14:02:55 -06002115static struct clk ocp2scp_usb_phy_phy_48m = {
2116 .name = "ocp2scp_usb_phy_phy_48m",
2117 .ops = &clkops_omap2_dflt,
2118 .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
2119 .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
2120 .clkdm_name = "l3_init_clkdm",
2121 .parent = &func_48m_fclk,
2122 .recalc = &followparent_recalc,
2123};
2124
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002125static struct clk ocp2scp_usb_phy_ick = {
2126 .name = "ocp2scp_usb_phy_ick",
2127 .ops = &clkops_omap2_dflt,
2128 .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
2129 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2130 .clkdm_name = "l3_init_clkdm",
2131 .parent = &l4_div_ck,
2132 .recalc = &followparent_recalc,
2133};
2134
Benoit Cousson0e433272010-09-27 14:02:54 -06002135static struct clk ocp_wp_noc_ick = {
2136 .name = "ocp_wp_noc_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002137 .ops = &clkops_omap2_dflt,
2138 .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
2139 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2140 .clkdm_name = "l3_instr_clkdm",
2141 .parent = &l3_div_ck,
2142 .recalc = &followparent_recalc,
2143};
2144
Rajendra Nayak54776052010-02-22 22:09:39 -07002145static struct clk rng_ick = {
2146 .name = "rng_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002147 .ops = &clkops_omap2_dflt,
2148 .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
2149 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2150 .clkdm_name = "l4_secure_clkdm",
2151 .parent = &l4_div_ck,
2152 .recalc = &followparent_recalc,
2153};
2154
Benoit Cousson0e433272010-09-27 14:02:54 -06002155static struct clk sha2md5_fck = {
2156 .name = "sha2md5_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002157 .ops = &clkops_omap2_dflt,
2158 .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
2159 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2160 .clkdm_name = "l4_secure_clkdm",
2161 .parent = &l3_div_ck,
2162 .recalc = &followparent_recalc,
2163};
2164
Benoit Cousson0e433272010-09-27 14:02:54 -06002165static struct clk sl2if_ick = {
2166 .name = "sl2if_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002167 .ops = &clkops_omap2_dflt,
2168 .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
2169 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2170 .clkdm_name = "ivahd_clkdm",
Thara Gopinath032b5a72010-12-21 21:08:13 -07002171 .parent = &dpll_iva_m5x2_ck,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002172 .recalc = &followparent_recalc,
2173};
2174
Benoit Cousson1c03f422010-09-27 14:02:55 -06002175static struct clk slimbus1_fclk_1 = {
2176 .name = "slimbus1_fclk_1",
2177 .ops = &clkops_omap2_dflt,
2178 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2179 .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
2180 .clkdm_name = "abe_clkdm",
2181 .parent = &func_24m_clk,
2182 .recalc = &followparent_recalc,
2183};
2184
2185static struct clk slimbus1_fclk_0 = {
2186 .name = "slimbus1_fclk_0",
2187 .ops = &clkops_omap2_dflt,
2188 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2189 .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
2190 .clkdm_name = "abe_clkdm",
2191 .parent = &abe_24m_fclk,
2192 .recalc = &followparent_recalc,
2193};
2194
2195static struct clk slimbus1_fclk_2 = {
2196 .name = "slimbus1_fclk_2",
2197 .ops = &clkops_omap2_dflt,
2198 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2199 .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
2200 .clkdm_name = "abe_clkdm",
2201 .parent = &pad_clks_ck,
2202 .recalc = &followparent_recalc,
2203};
2204
2205static struct clk slimbus1_slimbus_clk = {
2206 .name = "slimbus1_slimbus_clk",
2207 .ops = &clkops_omap2_dflt,
2208 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2209 .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
2210 .clkdm_name = "abe_clkdm",
2211 .parent = &slimbus_clk,
2212 .recalc = &followparent_recalc,
2213};
2214
Rajendra Nayak54776052010-02-22 22:09:39 -07002215static struct clk slimbus1_fck = {
2216 .name = "slimbus1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002217 .ops = &clkops_omap2_dflt,
2218 .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
2219 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2220 .clkdm_name = "abe_clkdm",
2221 .parent = &ocp_abe_iclk,
2222 .recalc = &followparent_recalc,
2223};
2224
Benoit Cousson1c03f422010-09-27 14:02:55 -06002225static struct clk slimbus2_fclk_1 = {
2226 .name = "slimbus2_fclk_1",
2227 .ops = &clkops_omap2_dflt,
2228 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2229 .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
2230 .clkdm_name = "l4_per_clkdm",
2231 .parent = &per_abe_24m_fclk,
2232 .recalc = &followparent_recalc,
2233};
2234
2235static struct clk slimbus2_fclk_0 = {
2236 .name = "slimbus2_fclk_0",
2237 .ops = &clkops_omap2_dflt,
2238 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2239 .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
2240 .clkdm_name = "l4_per_clkdm",
2241 .parent = &func_24mc_fclk,
2242 .recalc = &followparent_recalc,
2243};
2244
2245static struct clk slimbus2_slimbus_clk = {
2246 .name = "slimbus2_slimbus_clk",
2247 .ops = &clkops_omap2_dflt,
2248 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2249 .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
2250 .clkdm_name = "l4_per_clkdm",
2251 .parent = &pad_slimbus_core_clks_ck,
2252 .recalc = &followparent_recalc,
2253};
2254
Rajendra Nayak54776052010-02-22 22:09:39 -07002255static struct clk slimbus2_fck = {
2256 .name = "slimbus2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002257 .ops = &clkops_omap2_dflt,
2258 .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
2259 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2260 .clkdm_name = "l4_per_clkdm",
2261 .parent = &l4_div_ck,
2262 .recalc = &followparent_recalc,
2263};
2264
Benoit Cousson0e433272010-09-27 14:02:54 -06002265static struct clk smartreflex_core_fck = {
2266 .name = "smartreflex_core_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002267 .ops = &clkops_omap2_dflt,
2268 .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
2269 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2270 .clkdm_name = "l4_ao_clkdm",
2271 .parent = &l4_wkup_clk_mux_ck,
2272 .recalc = &followparent_recalc,
2273};
2274
Benoit Cousson0e433272010-09-27 14:02:54 -06002275static struct clk smartreflex_iva_fck = {
2276 .name = "smartreflex_iva_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002277 .ops = &clkops_omap2_dflt,
2278 .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
2279 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2280 .clkdm_name = "l4_ao_clkdm",
2281 .parent = &l4_wkup_clk_mux_ck,
2282 .recalc = &followparent_recalc,
2283};
2284
Benoit Cousson0e433272010-09-27 14:02:54 -06002285static struct clk smartreflex_mpu_fck = {
2286 .name = "smartreflex_mpu_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002287 .ops = &clkops_omap2_dflt,
2288 .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
2289 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2290 .clkdm_name = "l4_ao_clkdm",
2291 .parent = &l4_wkup_clk_mux_ck,
2292 .recalc = &followparent_recalc,
2293};
2294
Benoit Cousson0e433272010-09-27 14:02:54 -06002295/* Merged dmt1_clk_mux into timer1 */
2296static struct clk timer1_fck = {
2297 .name = "timer1_fck",
2298 .parent = &sys_clkin_ck,
2299 .clksel = abe_dpll_bypass_clk_mux_sel,
2300 .init = &omap2_init_clksel_parent,
2301 .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
2302 .clksel_mask = OMAP4430_CLKSEL_MASK,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002303 .ops = &clkops_omap2_dflt,
Benoit Cousson0e433272010-09-27 14:02:54 -06002304 .recalc = &omap2_clksel_recalc,
2305 .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
2306 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2307 .clkdm_name = "l4_wkup_clkdm",
2308};
2309
2310/* Merged cm2_dm10_mux into timer10 */
2311static struct clk timer10_fck = {
2312 .name = "timer10_fck",
2313 .parent = &sys_clkin_ck,
2314 .clksel = abe_dpll_bypass_clk_mux_sel,
2315 .init = &omap2_init_clksel_parent,
2316 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
2317 .clksel_mask = OMAP4430_CLKSEL_MASK,
2318 .ops = &clkops_omap2_dflt,
2319 .recalc = &omap2_clksel_recalc,
2320 .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
2321 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2322 .clkdm_name = "l4_per_clkdm",
2323};
2324
2325/* Merged cm2_dm11_mux into timer11 */
2326static struct clk timer11_fck = {
2327 .name = "timer11_fck",
2328 .parent = &sys_clkin_ck,
2329 .clksel = abe_dpll_bypass_clk_mux_sel,
2330 .init = &omap2_init_clksel_parent,
2331 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
2332 .clksel_mask = OMAP4430_CLKSEL_MASK,
2333 .ops = &clkops_omap2_dflt,
2334 .recalc = &omap2_clksel_recalc,
2335 .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
2336 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2337 .clkdm_name = "l4_per_clkdm",
2338};
2339
2340/* Merged cm2_dm2_mux into timer2 */
2341static struct clk timer2_fck = {
2342 .name = "timer2_fck",
2343 .parent = &sys_clkin_ck,
2344 .clksel = abe_dpll_bypass_clk_mux_sel,
2345 .init = &omap2_init_clksel_parent,
2346 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
2347 .clksel_mask = OMAP4430_CLKSEL_MASK,
2348 .ops = &clkops_omap2_dflt,
2349 .recalc = &omap2_clksel_recalc,
2350 .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
2351 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2352 .clkdm_name = "l4_per_clkdm",
2353};
2354
2355/* Merged cm2_dm3_mux into timer3 */
2356static struct clk timer3_fck = {
2357 .name = "timer3_fck",
2358 .parent = &sys_clkin_ck,
2359 .clksel = abe_dpll_bypass_clk_mux_sel,
2360 .init = &omap2_init_clksel_parent,
2361 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
2362 .clksel_mask = OMAP4430_CLKSEL_MASK,
2363 .ops = &clkops_omap2_dflt,
2364 .recalc = &omap2_clksel_recalc,
2365 .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
2366 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2367 .clkdm_name = "l4_per_clkdm",
2368};
2369
2370/* Merged cm2_dm4_mux into timer4 */
2371static struct clk timer4_fck = {
2372 .name = "timer4_fck",
2373 .parent = &sys_clkin_ck,
2374 .clksel = abe_dpll_bypass_clk_mux_sel,
2375 .init = &omap2_init_clksel_parent,
2376 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
2377 .clksel_mask = OMAP4430_CLKSEL_MASK,
2378 .ops = &clkops_omap2_dflt,
2379 .recalc = &omap2_clksel_recalc,
2380 .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
2381 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2382 .clkdm_name = "l4_per_clkdm",
2383};
2384
2385static const struct clksel timer5_sync_mux_sel[] = {
2386 { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
2387 { .parent = &sys_32k_ck, .rates = div_1_1_rates },
2388 { .parent = NULL },
2389};
2390
2391/* Merged timer5_sync_mux into timer5 */
2392static struct clk timer5_fck = {
2393 .name = "timer5_fck",
2394 .parent = &syc_clk_div_ck,
2395 .clksel = timer5_sync_mux_sel,
2396 .init = &omap2_init_clksel_parent,
2397 .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
2398 .clksel_mask = OMAP4430_CLKSEL_MASK,
2399 .ops = &clkops_omap2_dflt,
2400 .recalc = &omap2_clksel_recalc,
2401 .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
2402 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2403 .clkdm_name = "abe_clkdm",
2404};
2405
2406/* Merged timer6_sync_mux into timer6 */
2407static struct clk timer6_fck = {
2408 .name = "timer6_fck",
2409 .parent = &syc_clk_div_ck,
2410 .clksel = timer5_sync_mux_sel,
2411 .init = &omap2_init_clksel_parent,
2412 .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
2413 .clksel_mask = OMAP4430_CLKSEL_MASK,
2414 .ops = &clkops_omap2_dflt,
2415 .recalc = &omap2_clksel_recalc,
2416 .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
2417 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2418 .clkdm_name = "abe_clkdm",
2419};
2420
2421/* Merged timer7_sync_mux into timer7 */
2422static struct clk timer7_fck = {
2423 .name = "timer7_fck",
2424 .parent = &syc_clk_div_ck,
2425 .clksel = timer5_sync_mux_sel,
2426 .init = &omap2_init_clksel_parent,
2427 .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
2428 .clksel_mask = OMAP4430_CLKSEL_MASK,
2429 .ops = &clkops_omap2_dflt,
2430 .recalc = &omap2_clksel_recalc,
2431 .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
2432 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2433 .clkdm_name = "abe_clkdm",
2434};
2435
2436/* Merged timer8_sync_mux into timer8 */
2437static struct clk timer8_fck = {
2438 .name = "timer8_fck",
2439 .parent = &syc_clk_div_ck,
2440 .clksel = timer5_sync_mux_sel,
2441 .init = &omap2_init_clksel_parent,
2442 .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
2443 .clksel_mask = OMAP4430_CLKSEL_MASK,
2444 .ops = &clkops_omap2_dflt,
2445 .recalc = &omap2_clksel_recalc,
2446 .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
2447 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2448 .clkdm_name = "abe_clkdm",
2449};
2450
2451/* Merged cm2_dm9_mux into timer9 */
2452static struct clk timer9_fck = {
2453 .name = "timer9_fck",
2454 .parent = &sys_clkin_ck,
2455 .clksel = abe_dpll_bypass_clk_mux_sel,
2456 .init = &omap2_init_clksel_parent,
2457 .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
2458 .clksel_mask = OMAP4430_CLKSEL_MASK,
2459 .ops = &clkops_omap2_dflt,
2460 .recalc = &omap2_clksel_recalc,
2461 .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
2462 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2463 .clkdm_name = "l4_per_clkdm",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002464};
2465
Rajendra Nayak54776052010-02-22 22:09:39 -07002466static struct clk uart1_fck = {
2467 .name = "uart1_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002468 .ops = &clkops_omap2_dflt,
2469 .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
2470 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2471 .clkdm_name = "l4_per_clkdm",
2472 .parent = &func_48m_fclk,
2473 .recalc = &followparent_recalc,
2474};
2475
Rajendra Nayak54776052010-02-22 22:09:39 -07002476static struct clk uart2_fck = {
2477 .name = "uart2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002478 .ops = &clkops_omap2_dflt,
2479 .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
2480 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2481 .clkdm_name = "l4_per_clkdm",
2482 .parent = &func_48m_fclk,
2483 .recalc = &followparent_recalc,
2484};
2485
Rajendra Nayak54776052010-02-22 22:09:39 -07002486static struct clk uart3_fck = {
2487 .name = "uart3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002488 .ops = &clkops_omap2_dflt,
2489 .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
2490 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2491 .clkdm_name = "l4_per_clkdm",
2492 .parent = &func_48m_fclk,
2493 .recalc = &followparent_recalc,
2494};
2495
Rajendra Nayak54776052010-02-22 22:09:39 -07002496static struct clk uart4_fck = {
2497 .name = "uart4_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002498 .ops = &clkops_omap2_dflt,
2499 .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
2500 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2501 .clkdm_name = "l4_per_clkdm",
2502 .parent = &func_48m_fclk,
2503 .recalc = &followparent_recalc,
2504};
2505
Rajendra Nayak54776052010-02-22 22:09:39 -07002506static struct clk usb_host_fs_fck = {
2507 .name = "usb_host_fs_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002508 .ops = &clkops_omap2_dflt,
2509 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
2510 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2511 .clkdm_name = "l3_init_clkdm",
2512 .parent = &func_48mc_fclk,
2513 .recalc = &followparent_recalc,
2514};
2515
Benoit Cousson1c03f422010-09-27 14:02:55 -06002516static const struct clksel utmi_p1_gfclk_sel[] = {
2517 { .parent = &init_60m_fclk, .rates = div_1_0_rates },
2518 { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
2519 { .parent = NULL },
2520};
2521
2522static struct clk utmi_p1_gfclk = {
2523 .name = "utmi_p1_gfclk",
2524 .parent = &init_60m_fclk,
2525 .clksel = utmi_p1_gfclk_sel,
2526 .init = &omap2_init_clksel_parent,
2527 .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2528 .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
2529 .ops = &clkops_null,
2530 .recalc = &omap2_clksel_recalc,
2531};
2532
2533static struct clk usb_host_hs_utmi_p1_clk = {
2534 .name = "usb_host_hs_utmi_p1_clk",
2535 .ops = &clkops_omap2_dflt,
2536 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2537 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
2538 .clkdm_name = "l3_init_clkdm",
2539 .parent = &utmi_p1_gfclk,
2540 .recalc = &followparent_recalc,
2541};
2542
2543static const struct clksel utmi_p2_gfclk_sel[] = {
2544 { .parent = &init_60m_fclk, .rates = div_1_0_rates },
2545 { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
2546 { .parent = NULL },
2547};
2548
2549static struct clk utmi_p2_gfclk = {
2550 .name = "utmi_p2_gfclk",
2551 .parent = &init_60m_fclk,
2552 .clksel = utmi_p2_gfclk_sel,
2553 .init = &omap2_init_clksel_parent,
2554 .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2555 .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
2556 .ops = &clkops_null,
2557 .recalc = &omap2_clksel_recalc,
2558};
2559
2560static struct clk usb_host_hs_utmi_p2_clk = {
2561 .name = "usb_host_hs_utmi_p2_clk",
2562 .ops = &clkops_omap2_dflt,
2563 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2564 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
2565 .clkdm_name = "l3_init_clkdm",
2566 .parent = &utmi_p2_gfclk,
2567 .recalc = &followparent_recalc,
2568};
2569
Thara Gopinath032b5a72010-12-21 21:08:13 -07002570static struct clk usb_host_hs_utmi_p3_clk = {
2571 .name = "usb_host_hs_utmi_p3_clk",
2572 .ops = &clkops_omap2_dflt,
2573 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2574 .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
2575 .clkdm_name = "l3_init_clkdm",
2576 .parent = &init_60m_fclk,
2577 .recalc = &followparent_recalc,
2578};
2579
Benoit Cousson1c03f422010-09-27 14:02:55 -06002580static struct clk usb_host_hs_hsic480m_p1_clk = {
2581 .name = "usb_host_hs_hsic480m_p1_clk",
2582 .ops = &clkops_omap2_dflt,
2583 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2584 .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
2585 .clkdm_name = "l3_init_clkdm",
2586 .parent = &dpll_usb_m2_ck,
2587 .recalc = &followparent_recalc,
2588};
2589
Thara Gopinath032b5a72010-12-21 21:08:13 -07002590static struct clk usb_host_hs_hsic60m_p1_clk = {
2591 .name = "usb_host_hs_hsic60m_p1_clk",
2592 .ops = &clkops_omap2_dflt,
2593 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2594 .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
2595 .clkdm_name = "l3_init_clkdm",
2596 .parent = &init_60m_fclk,
2597 .recalc = &followparent_recalc,
2598};
2599
2600static struct clk usb_host_hs_hsic60m_p2_clk = {
2601 .name = "usb_host_hs_hsic60m_p2_clk",
2602 .ops = &clkops_omap2_dflt,
2603 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2604 .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
2605 .clkdm_name = "l3_init_clkdm",
2606 .parent = &init_60m_fclk,
2607 .recalc = &followparent_recalc,
2608};
2609
Benoit Cousson1c03f422010-09-27 14:02:55 -06002610static struct clk usb_host_hs_hsic480m_p2_clk = {
2611 .name = "usb_host_hs_hsic480m_p2_clk",
2612 .ops = &clkops_omap2_dflt,
2613 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2614 .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
2615 .clkdm_name = "l3_init_clkdm",
2616 .parent = &dpll_usb_m2_ck,
2617 .recalc = &followparent_recalc,
2618};
2619
2620static struct clk usb_host_hs_func48mclk = {
2621 .name = "usb_host_hs_func48mclk",
2622 .ops = &clkops_omap2_dflt,
2623 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2624 .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
2625 .clkdm_name = "l3_init_clkdm",
2626 .parent = &func_48mc_fclk,
2627 .recalc = &followparent_recalc,
2628};
2629
Benoit Cousson0e433272010-09-27 14:02:54 -06002630static struct clk usb_host_hs_fck = {
2631 .name = "usb_host_hs_fck",
2632 .ops = &clkops_omap2_dflt,
2633 .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
2634 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2635 .clkdm_name = "l3_init_clkdm",
2636 .parent = &init_60m_fclk,
2637 .recalc = &followparent_recalc,
2638};
2639
Benoit Cousson1c03f422010-09-27 14:02:55 -06002640static const struct clksel otg_60m_gfclk_sel[] = {
2641 { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
2642 { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
2643 { .parent = NULL },
2644};
2645
2646static struct clk otg_60m_gfclk = {
2647 .name = "otg_60m_gfclk",
2648 .parent = &utmi_phy_clkout_ck,
2649 .clksel = otg_60m_gfclk_sel,
2650 .init = &omap2_init_clksel_parent,
2651 .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2652 .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
2653 .ops = &clkops_null,
2654 .recalc = &omap2_clksel_recalc,
2655};
2656
2657static struct clk usb_otg_hs_xclk = {
2658 .name = "usb_otg_hs_xclk",
2659 .ops = &clkops_omap2_dflt,
2660 .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2661 .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
2662 .clkdm_name = "l3_init_clkdm",
2663 .parent = &otg_60m_gfclk,
2664 .recalc = &followparent_recalc,
2665};
2666
Benoit Cousson0e433272010-09-27 14:02:54 -06002667static struct clk usb_otg_hs_ick = {
2668 .name = "usb_otg_hs_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002669 .ops = &clkops_omap2_dflt,
2670 .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
2671 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2672 .clkdm_name = "l3_init_clkdm",
2673 .parent = &l3_div_ck,
2674 .recalc = &followparent_recalc,
2675};
2676
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002677static struct clk usb_phy_cm_clk32k = {
2678 .name = "usb_phy_cm_clk32k",
2679 .ops = &clkops_omap2_dflt,
2680 .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
2681 .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
2682 .clkdm_name = "l4_ao_clkdm",
2683 .parent = &sys_32k_ck,
2684 .recalc = &followparent_recalc,
2685};
2686
Benoit Cousson1c03f422010-09-27 14:02:55 -06002687static struct clk usb_tll_hs_usb_ch2_clk = {
2688 .name = "usb_tll_hs_usb_ch2_clk",
2689 .ops = &clkops_omap2_dflt,
2690 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2691 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
2692 .clkdm_name = "l3_init_clkdm",
2693 .parent = &init_60m_fclk,
2694 .recalc = &followparent_recalc,
2695};
2696
2697static struct clk usb_tll_hs_usb_ch0_clk = {
2698 .name = "usb_tll_hs_usb_ch0_clk",
2699 .ops = &clkops_omap2_dflt,
2700 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2701 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
2702 .clkdm_name = "l3_init_clkdm",
2703 .parent = &init_60m_fclk,
2704 .recalc = &followparent_recalc,
2705};
2706
2707static struct clk usb_tll_hs_usb_ch1_clk = {
2708 .name = "usb_tll_hs_usb_ch1_clk",
2709 .ops = &clkops_omap2_dflt,
2710 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2711 .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
2712 .clkdm_name = "l3_init_clkdm",
2713 .parent = &init_60m_fclk,
2714 .recalc = &followparent_recalc,
2715};
2716
Benoit Cousson0e433272010-09-27 14:02:54 -06002717static struct clk usb_tll_hs_ick = {
2718 .name = "usb_tll_hs_ick",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002719 .ops = &clkops_omap2_dflt,
2720 .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
2721 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
2722 .clkdm_name = "l3_init_clkdm",
2723 .parent = &l4_div_ck,
2724 .recalc = &followparent_recalc,
2725};
2726
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002727static const struct clksel_rate div2_14to18_rates[] = {
2728 { .div = 14, .val = 0, .flags = RATE_IN_4430 },
2729 { .div = 18, .val = 1, .flags = RATE_IN_4430 },
2730 { .div = 0 },
2731};
2732
2733static const struct clksel usim_fclk_div[] = {
Thara Gopinath032b5a72010-12-21 21:08:13 -07002734 { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002735 { .parent = NULL },
2736};
2737
2738static struct clk usim_ck = {
2739 .name = "usim_ck",
Thara Gopinath032b5a72010-12-21 21:08:13 -07002740 .parent = &dpll_per_m4x2_ck,
Benoit Cousson0edc9e82010-09-27 14:02:56 -06002741 .clksel = usim_fclk_div,
2742 .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
2743 .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
2744 .ops = &clkops_null,
2745 .recalc = &omap2_clksel_recalc,
2746 .round_rate = &omap2_clksel_round_rate,
2747 .set_rate = &omap2_clksel_set_rate,
2748};
2749
2750static struct clk usim_fclk = {
2751 .name = "usim_fclk",
2752 .ops = &clkops_omap2_dflt,
2753 .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
2754 .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
2755 .clkdm_name = "l4_wkup_clkdm",
2756 .parent = &usim_ck,
2757 .recalc = &followparent_recalc,
2758};
2759
Benoit Cousson0e433272010-09-27 14:02:54 -06002760static struct clk usim_fck = {
2761 .name = "usim_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002762 .ops = &clkops_omap2_dflt,
2763 .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
Rajendra Nayak76cf5292010-09-27 14:02:54 -06002764 .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002765 .clkdm_name = "l4_wkup_clkdm",
2766 .parent = &sys_32k_ck,
2767 .recalc = &followparent_recalc,
2768};
2769
Benoit Cousson0e433272010-09-27 14:02:54 -06002770static struct clk wd_timer2_fck = {
2771 .name = "wd_timer2_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002772 .ops = &clkops_omap2_dflt,
2773 .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
2774 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2775 .clkdm_name = "l4_wkup_clkdm",
2776 .parent = &sys_32k_ck,
2777 .recalc = &followparent_recalc,
2778};
2779
Benoit Cousson0e433272010-09-27 14:02:54 -06002780static struct clk wd_timer3_fck = {
2781 .name = "wd_timer3_fck",
Rajendra Nayak972c5422009-12-08 18:46:28 -07002782 .ops = &clkops_omap2_dflt,
2783 .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
2784 .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
2785 .clkdm_name = "abe_clkdm",
2786 .parent = &sys_32k_ck,
2787 .recalc = &followparent_recalc,
2788};
2789
2790/* Remaining optional clocks */
Rajendra Nayak972c5422009-12-08 18:46:28 -07002791static const struct clksel stm_clk_div_div[] = {
2792 { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
2793 { .parent = NULL },
2794};
2795
2796static struct clk stm_clk_div_ck = {
2797 .name = "stm_clk_div_ck",
2798 .parent = &pmd_stm_clock_mux_ck,
2799 .clksel = stm_clk_div_div,
2800 .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
2801 .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
2802 .ops = &clkops_null,
2803 .recalc = &omap2_clksel_recalc,
2804 .round_rate = &omap2_clksel_round_rate,
2805 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002806};
2807
2808static const struct clksel trace_clk_div_div[] = {
2809 { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
2810 { .parent = NULL },
2811};
2812
2813static struct clk trace_clk_div_ck = {
2814 .name = "trace_clk_div_ck",
2815 .parent = &pmd_trace_clk_mux_ck,
2816 .clksel = trace_clk_div_div,
2817 .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
2818 .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
2819 .ops = &clkops_null,
2820 .recalc = &omap2_clksel_recalc,
2821 .round_rate = &omap2_clksel_round_rate,
2822 .set_rate = &omap2_clksel_set_rate,
Rajendra Nayak972c5422009-12-08 18:46:28 -07002823};
2824
Rajendra Nayake0cb70c2010-12-21 21:08:14 -07002825/* SCRM aux clk nodes */
2826
2827static const struct clksel auxclk_sel[] = {
2828 { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
2829 { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
2830 { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
2831 { .parent = NULL },
2832};
2833
2834static struct clk auxclk0_ck = {
2835 .name = "auxclk0_ck",
2836 .parent = &sys_clkin_ck,
2837 .init = &omap2_init_clksel_parent,
2838 .ops = &clkops_omap2_dflt,
2839 .clksel = auxclk_sel,
2840 .clksel_reg = OMAP4_SCRM_AUXCLK0,
2841 .clksel_mask = OMAP4_SRCSELECT_MASK,
2842 .recalc = &omap2_clksel_recalc,
2843 .enable_reg = OMAP4_SCRM_AUXCLK0,
2844 .enable_bit = OMAP4_ENABLE_SHIFT,
2845};
2846
2847static struct clk auxclk1_ck = {
2848 .name = "auxclk1_ck",
2849 .parent = &sys_clkin_ck,
2850 .init = &omap2_init_clksel_parent,
2851 .ops = &clkops_omap2_dflt,
2852 .clksel = auxclk_sel,
2853 .clksel_reg = OMAP4_SCRM_AUXCLK1,
2854 .clksel_mask = OMAP4_SRCSELECT_MASK,
2855 .recalc = &omap2_clksel_recalc,
2856 .enable_reg = OMAP4_SCRM_AUXCLK1,
2857 .enable_bit = OMAP4_ENABLE_SHIFT,
2858};
2859
2860static struct clk auxclk2_ck = {
2861 .name = "auxclk2_ck",
2862 .parent = &sys_clkin_ck,
2863 .init = &omap2_init_clksel_parent,
2864 .ops = &clkops_omap2_dflt,
2865 .clksel = auxclk_sel,
2866 .clksel_reg = OMAP4_SCRM_AUXCLK2,
2867 .clksel_mask = OMAP4_SRCSELECT_MASK,
2868 .recalc = &omap2_clksel_recalc,
2869 .enable_reg = OMAP4_SCRM_AUXCLK2,
2870 .enable_bit = OMAP4_ENABLE_SHIFT,
2871};
2872static struct clk auxclk3_ck = {
2873 .name = "auxclk3_ck",
2874 .parent = &sys_clkin_ck,
2875 .init = &omap2_init_clksel_parent,
2876 .ops = &clkops_omap2_dflt,
2877 .clksel = auxclk_sel,
2878 .clksel_reg = OMAP4_SCRM_AUXCLK3,
2879 .clksel_mask = OMAP4_SRCSELECT_MASK,
2880 .recalc = &omap2_clksel_recalc,
2881 .enable_reg = OMAP4_SCRM_AUXCLK3,
2882 .enable_bit = OMAP4_ENABLE_SHIFT,
2883};
2884
2885static struct clk auxclk4_ck = {
2886 .name = "auxclk4_ck",
2887 .parent = &sys_clkin_ck,
2888 .init = &omap2_init_clksel_parent,
2889 .ops = &clkops_omap2_dflt,
2890 .clksel = auxclk_sel,
2891 .clksel_reg = OMAP4_SCRM_AUXCLK4,
2892 .clksel_mask = OMAP4_SRCSELECT_MASK,
2893 .recalc = &omap2_clksel_recalc,
2894 .enable_reg = OMAP4_SCRM_AUXCLK4,
2895 .enable_bit = OMAP4_ENABLE_SHIFT,
2896};
2897
2898static struct clk auxclk5_ck = {
2899 .name = "auxclk5_ck",
2900 .parent = &sys_clkin_ck,
2901 .init = &omap2_init_clksel_parent,
2902 .ops = &clkops_omap2_dflt,
2903 .clksel = auxclk_sel,
2904 .clksel_reg = OMAP4_SCRM_AUXCLK5,
2905 .clksel_mask = OMAP4_SRCSELECT_MASK,
2906 .recalc = &omap2_clksel_recalc,
2907 .enable_reg = OMAP4_SCRM_AUXCLK5,
2908 .enable_bit = OMAP4_ENABLE_SHIFT,
2909};
2910
2911static const struct clksel auxclkreq_sel[] = {
2912 { .parent = &auxclk0_ck, .rates = div_1_0_rates },
2913 { .parent = &auxclk1_ck, .rates = div_1_1_rates },
2914 { .parent = &auxclk2_ck, .rates = div_1_2_rates },
2915 { .parent = &auxclk3_ck, .rates = div_1_3_rates },
2916 { .parent = &auxclk4_ck, .rates = div_1_4_rates },
2917 { .parent = &auxclk5_ck, .rates = div_1_5_rates },
2918 { .parent = NULL },
2919};
2920
2921static struct clk auxclkreq0_ck = {
2922 .name = "auxclkreq0_ck",
2923 .parent = &auxclk0_ck,
2924 .init = &omap2_init_clksel_parent,
2925 .ops = &clkops_null,
2926 .clksel = auxclkreq_sel,
2927 .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
2928 .clksel_mask = OMAP4_MAPPING_MASK,
2929 .recalc = &omap2_clksel_recalc,
2930};
2931
2932static struct clk auxclkreq1_ck = {
2933 .name = "auxclkreq1_ck",
2934 .parent = &auxclk1_ck,
2935 .init = &omap2_init_clksel_parent,
2936 .ops = &clkops_null,
2937 .clksel = auxclkreq_sel,
2938 .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
2939 .clksel_mask = OMAP4_MAPPING_MASK,
2940 .recalc = &omap2_clksel_recalc,
2941};
2942
2943static struct clk auxclkreq2_ck = {
2944 .name = "auxclkreq2_ck",
2945 .parent = &auxclk2_ck,
2946 .init = &omap2_init_clksel_parent,
2947 .ops = &clkops_null,
2948 .clksel = auxclkreq_sel,
2949 .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
2950 .clksel_mask = OMAP4_MAPPING_MASK,
2951 .recalc = &omap2_clksel_recalc,
2952};
2953
2954static struct clk auxclkreq3_ck = {
2955 .name = "auxclkreq3_ck",
2956 .parent = &auxclk3_ck,
2957 .init = &omap2_init_clksel_parent,
2958 .ops = &clkops_null,
2959 .clksel = auxclkreq_sel,
2960 .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
2961 .clksel_mask = OMAP4_MAPPING_MASK,
2962 .recalc = &omap2_clksel_recalc,
2963};
2964
2965static struct clk auxclkreq4_ck = {
2966 .name = "auxclkreq4_ck",
2967 .parent = &auxclk4_ck,
2968 .init = &omap2_init_clksel_parent,
2969 .ops = &clkops_null,
2970 .clksel = auxclkreq_sel,
2971 .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
2972 .clksel_mask = OMAP4_MAPPING_MASK,
2973 .recalc = &omap2_clksel_recalc,
2974};
2975
2976static struct clk auxclkreq5_ck = {
2977 .name = "auxclkreq5_ck",
2978 .parent = &auxclk5_ck,
2979 .init = &omap2_init_clksel_parent,
2980 .ops = &clkops_null,
2981 .clksel = auxclkreq_sel,
2982 .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
2983 .clksel_mask = OMAP4_MAPPING_MASK,
2984 .recalc = &omap2_clksel_recalc,
2985};
2986
Rajendra Nayak972c5422009-12-08 18:46:28 -07002987/*
2988 * clkdev
2989 */
2990
2991static struct omap_clk omap44xx_clks[] = {
2992 CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
2993 CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
2994 CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
2995 CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
2996 CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
2997 CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
2998 CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
2999 CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
3000 CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
3001 CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
3002 CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
3003 CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
3004 CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
3005 CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
Rajendra Nayak76cf5292010-09-27 14:02:54 -06003006 CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003007 CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
3008 CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
3009 CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
3010 CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
Rajendra Nayak76cf5292010-09-27 14:02:54 -06003011 CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003012 CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
3013 CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003014 CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003015 CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
3016 CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
3017 CLK(NULL, "abe_clk", &abe_clk, CK_443X),
3018 CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003019 CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003020 CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
3021 CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003022 CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
3023 CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003024 CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
3025 CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
3026 CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003027 CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003028 CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
3029 CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
3030 CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003031 CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003032 CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
3033 CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003034 CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
3035 CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003036 CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
3037 CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003038 CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
3039 CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
3040 CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003041 CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
3042 CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
3043 CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
3044 CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
3045 CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
3046 CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003047 CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003048 CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003049 CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
3050 CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
3051 CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
3052 CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
3053 CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003054 CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003055 CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003056 CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
3057 CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
3058 CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
3059 CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
3060 CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
3061 CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
3062 CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
3063 CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
3064 CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
3065 CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
3066 CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
3067 CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
3068 CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
3069 CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
3070 CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
3071 CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
3072 CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
3073 CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
3074 CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
3075 CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
3076 CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
3077 CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
3078 CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
3079 CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
3080 CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
3081 CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
3082 CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003083 CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
3084 CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
3085 CLK(NULL, "aess_fck", &aess_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003086 CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003087 CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003088 CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003089 CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003090 CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003091 CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
3092 CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
3093 CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
3094 CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003095 CLK(NULL, "dss_fck", &dss_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003096 CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
3097 CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
3098 CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003099 CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003100 CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003101 CLK(NULL, "gpio1_dbck", &gpio1_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003102 CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003103 CLK(NULL, "gpio2_dbck", &gpio2_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003104 CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003105 CLK(NULL, "gpio3_dbck", &gpio3_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003106 CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003107 CLK(NULL, "gpio4_dbck", &gpio4_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003108 CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003109 CLK(NULL, "gpio5_dbck", &gpio5_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003110 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003111 CLK(NULL, "gpio6_dbck", &gpio6_dbclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003112 CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
3113 CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003114 CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003115 CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003116 CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00003117 CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
3118 CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
3119 CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
3120 CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003121 CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003122 CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003123 CLK(NULL, "iss_fck", &iss_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003124 CLK(NULL, "iva_fck", &iva_fck, CK_443X),
3125 CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
3126 CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
3127 CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003128 CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003129 CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003130 CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003131 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003132 CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003133 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003134 CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003135 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003136 CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003137 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003138 CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003139 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
3140 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
3141 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
3142 CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
3143 CLK("mmci-omap-hs.0", "fck", &mmc1_fck, CK_443X),
3144 CLK("mmci-omap-hs.1", "fck", &mmc2_fck, CK_443X),
3145 CLK("mmci-omap-hs.2", "fck", &mmc3_fck, CK_443X),
3146 CLK("mmci-omap-hs.3", "fck", &mmc4_fck, CK_443X),
3147 CLK("mmci-omap-hs.4", "fck", &mmc5_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003148 CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
Benoit Cousson0edc9e82010-09-27 14:02:56 -06003149 CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003150 CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003151 CLK("omap_rng", "ick", &rng_ick, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003152 CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
3153 CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003154 CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
3155 CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
3156 CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
3157 CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003158 CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003159 CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
3160 CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
3161 CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003162 CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003163 CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
3164 CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
3165 CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
3166 CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
3167 CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
3168 CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
3169 CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
3170 CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
3171 CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
3172 CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
3173 CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
3174 CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
3175 CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
3176 CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003177 CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
3178 CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
3179 CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
3180 CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
Rajendra Nayak54776052010-02-22 22:09:39 -07003181 CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003182 CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
3183 CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
3184 CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
3185 CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003186 CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003187 CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
Thara Gopinath032b5a72010-12-21 21:08:13 -07003188 CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
3189 CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003190 CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
3191 CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003192 CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003193 CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
3194 CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003195 CLK("musb_hdrc", "ick", &usb_otg_hs_ick, CK_443X),
Benoit Cousson0edc9e82010-09-27 14:02:56 -06003196 CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
Benoit Cousson1c03f422010-09-27 14:02:55 -06003197 CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
3198 CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
3199 CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003200 CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
Benoit Cousson0edc9e82010-09-27 14:02:56 -06003201 CLK(NULL, "usim_ck", &usim_ck, CK_443X),
3202 CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003203 CLK(NULL, "usim_fck", &usim_fck, CK_443X),
3204 CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
3205 CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003206 CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
3207 CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
Santosh Shilimkar7c43d542010-02-22 22:09:40 -07003208 CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
3209 CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
3210 CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
3211 CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
3212 CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
3213 CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
3214 CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
3215 CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
3216 CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
3217 CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
3218 CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
3219 CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00003220 CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
3221 CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
3222 CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
3223 CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003224 CLK("mmci-omap-hs.0", "ick", &dummy_ck, CK_443X),
3225 CLK("mmci-omap-hs.1", "ick", &dummy_ck, CK_443X),
3226 CLK("mmci-omap-hs.2", "ick", &dummy_ck, CK_443X),
3227 CLK("mmci-omap-hs.3", "ick", &dummy_ck, CK_443X),
3228 CLK("mmci-omap-hs.4", "ick", &dummy_ck, CK_443X),
Santosh Shilimkar7c43d542010-02-22 22:09:40 -07003229 CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
3230 CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
3231 CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
3232 CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
Benoit Cousson0e433272010-09-27 14:02:54 -06003233 CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
3234 CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
3235 CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
3236 CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
Santosh Shilimkar7c43d542010-02-22 22:09:40 -07003237 CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
3238 CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
3239 CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
3240 CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
3241 CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
Rajendra Nayake0cb70c2010-12-21 21:08:14 -07003242 CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
3243 CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
3244 CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
3245 CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
3246 CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
3247 CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
3248 CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
3249 CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
3250 CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
3251 CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
3252 CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
3253 CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
Rajendra Nayak972c5422009-12-08 18:46:28 -07003254};
3255
Paul Walmsleye80a9722010-01-26 20:13:12 -07003256int __init omap4xxx_clk_init(void)
Rajendra Nayak972c5422009-12-08 18:46:28 -07003257{
Rajendra Nayak972c5422009-12-08 18:46:28 -07003258 struct omap_clk *c;
Rajendra Nayak972c5422009-12-08 18:46:28 -07003259 u32 cpu_clkflg;
3260
3261 if (cpu_is_omap44xx()) {
3262 cpu_mask = RATE_IN_4430;
3263 cpu_clkflg = CK_443X;
3264 }
3265
3266 clk_init(&omap2_clk_functions);
3267
3268 for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
3269 c++)
3270 clk_preinit(c->lk.clk);
3271
3272 for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
3273 c++)
3274 if (c->cpu & cpu_clkflg) {
3275 clkdev_add(&c->lk);
3276 clk_register(c->lk.clk);
Rajendra Nayak972c5422009-12-08 18:46:28 -07003277 omap2_init_clk_clkdm(c->lk.clk);
Rajendra Nayak972c5422009-12-08 18:46:28 -07003278 }
3279
3280 recalculate_root_clocks();
3281
3282 /*
3283 * Only enable those clocks we will need, let the drivers
3284 * enable other clocks as necessary
3285 */
3286 clk_enable_init_clocks();
3287
3288 return 0;
3289}