blob: a75972250a2025dcc953696b6adc79ab1016a70d [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
40#include <plat/sram.h>
41#include <plat/clock.h>
42
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
53 DISPC_IRQ_OCP_ERR | \
54 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
55 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
56 DISPC_IRQ_SYNC_LOST | \
57 DISPC_IRQ_SYNC_LOST_DIGIT)
58
59#define DISPC_MAX_NR_ISRS 8
60
61struct omap_dispc_isr_data {
62 omap_dispc_isr_t isr;
63 void *arg;
64 u32 mask;
65};
66
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030067enum omap_burst_size {
68 BURST_SIZE_X2 = 0,
69 BURST_SIZE_X4 = 1,
70 BURST_SIZE_X8 = 2,
71};
72
Tomi Valkeinen80c39712009-11-12 11:41:42 +020073#define REG_GET(idx, start, end) \
74 FLD_GET(dispc_read_reg(idx), start, end)
75
76#define REG_FLD_MOD(idx, val, start, end) \
77 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
78
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020079struct dispc_irq_stats {
80 unsigned long last_reset;
81 unsigned irq_count;
82 unsigned irqs[32];
83};
84
Tomi Valkeinen80c39712009-11-12 11:41:42 +020085static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000086 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020087 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030088
89 int ctx_loss_cnt;
90
archit tanejaaffe3602011-02-23 08:41:03 +000091 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030092 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020093
Archit Tanejae13a1382011-08-05 19:06:04 +053094 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +020095
96 spinlock_t irq_lock;
97 u32 irq_error_mask;
98 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
99 u32 error_irqs;
100 struct work_struct error_work;
101
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300102 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200103 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200104
105#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
106 spinlock_t irq_stats_lock;
107 struct dispc_irq_stats irq_stats;
108#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109} dispc;
110
Amber Jain0d66cbb2011-05-19 19:47:54 +0530111enum omap_color_component {
112 /* used for all color formats for OMAP3 and earlier
113 * and for RGB and Y color component on OMAP4
114 */
115 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
116 /* used for UV component for
117 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
118 * color formats on OMAP4
119 */
120 DISPC_COLOR_COMPONENT_UV = 1 << 1,
121};
122
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200123static void _omap_dispc_set_irqs(void);
124
Archit Taneja55978cc2011-05-06 11:45:51 +0530125static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126{
Archit Taneja55978cc2011-05-06 11:45:51 +0530127 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200128}
129
Archit Taneja55978cc2011-05-06 11:45:51 +0530130static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200131{
Archit Taneja55978cc2011-05-06 11:45:51 +0530132 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200133}
134
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300135static int dispc_get_ctx_loss_count(void)
136{
137 struct device *dev = &dispc.pdev->dev;
138 struct omap_display_platform_data *pdata = dev->platform_data;
139 struct omap_dss_board_info *board_data = pdata->board_data;
140 int cnt;
141
142 if (!board_data->get_context_loss_count)
143 return -ENOENT;
144
145 cnt = board_data->get_context_loss_count(dev);
146
147 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
148
149 return cnt;
150}
151
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200152#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530153 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200154#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530155 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200156
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300157static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200158{
Archit Tanejac6104b82011-08-05 19:06:02 +0530159 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200160
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300161 DSSDBG("dispc_save_context\n");
162
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200163 SR(IRQENABLE);
164 SR(CONTROL);
165 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200166 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530167 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
168 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300169 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000170 if (dss_has_feature(FEAT_MGR_LCD2)) {
171 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000172 SR(CONFIG2);
173 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200174
Archit Tanejac6104b82011-08-05 19:06:02 +0530175 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
176 SR(DEFAULT_COLOR(i));
177 SR(TRANS_COLOR(i));
178 SR(SIZE_MGR(i));
179 if (i == OMAP_DSS_CHANNEL_DIGIT)
180 continue;
181 SR(TIMING_H(i));
182 SR(TIMING_V(i));
183 SR(POL_FREQ(i));
184 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200185
Archit Tanejac6104b82011-08-05 19:06:02 +0530186 SR(DATA_CYCLE1(i));
187 SR(DATA_CYCLE2(i));
188 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200189
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300190 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530191 SR(CPR_COEF_R(i));
192 SR(CPR_COEF_G(i));
193 SR(CPR_COEF_B(i));
194 }
195 }
196
197 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
198 SR(OVL_BA0(i));
199 SR(OVL_BA1(i));
200 SR(OVL_POSITION(i));
201 SR(OVL_SIZE(i));
202 SR(OVL_ATTRIBUTES(i));
203 SR(OVL_FIFO_THRESHOLD(i));
204 SR(OVL_ROW_INC(i));
205 SR(OVL_PIXEL_INC(i));
206 if (dss_has_feature(FEAT_PRELOAD))
207 SR(OVL_PRELOAD(i));
208 if (i == OMAP_DSS_GFX) {
209 SR(OVL_WINDOW_SKIP(i));
210 SR(OVL_TABLE_BA(i));
211 continue;
212 }
213 SR(OVL_FIR(i));
214 SR(OVL_PICTURE_SIZE(i));
215 SR(OVL_ACCU0(i));
216 SR(OVL_ACCU1(i));
217
218 for (j = 0; j < 8; j++)
219 SR(OVL_FIR_COEF_H(i, j));
220
221 for (j = 0; j < 8; j++)
222 SR(OVL_FIR_COEF_HV(i, j));
223
224 for (j = 0; j < 5; j++)
225 SR(OVL_CONV_COEF(i, j));
226
227 if (dss_has_feature(FEAT_FIR_COEF_V)) {
228 for (j = 0; j < 8; j++)
229 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300230 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000231
Archit Tanejac6104b82011-08-05 19:06:02 +0530232 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
233 SR(OVL_BA0_UV(i));
234 SR(OVL_BA1_UV(i));
235 SR(OVL_FIR2(i));
236 SR(OVL_ACCU2_0(i));
237 SR(OVL_ACCU2_1(i));
238
239 for (j = 0; j < 8; j++)
240 SR(OVL_FIR_COEF_H2(i, j));
241
242 for (j = 0; j < 8; j++)
243 SR(OVL_FIR_COEF_HV2(i, j));
244
245 for (j = 0; j < 8; j++)
246 SR(OVL_FIR_COEF_V2(i, j));
247 }
248 if (dss_has_feature(FEAT_ATTR2))
249 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000250 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200251
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600252 if (dss_has_feature(FEAT_CORE_CLK_DIV))
253 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300254
255 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
256 dispc.ctx_valid = true;
257
258 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200259}
260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262{
Archit Tanejac6104b82011-08-05 19:06:02 +0530263 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300264
265 DSSDBG("dispc_restore_context\n");
266
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300267 if (!dispc.ctx_valid)
268 return;
269
270 ctx = dispc_get_ctx_loss_count();
271
272 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
273 return;
274
275 DSSDBG("ctx_loss_count: saved %d, current %d\n",
276 dispc.ctx_loss_cnt, ctx);
277
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200278 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279 /*RR(CONTROL);*/
280 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200281 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530282 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
283 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300284 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530285 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000286 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200287
Archit Tanejac6104b82011-08-05 19:06:02 +0530288 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
289 RR(DEFAULT_COLOR(i));
290 RR(TRANS_COLOR(i));
291 RR(SIZE_MGR(i));
292 if (i == OMAP_DSS_CHANNEL_DIGIT)
293 continue;
294 RR(TIMING_H(i));
295 RR(TIMING_V(i));
296 RR(POL_FREQ(i));
297 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530298
Archit Tanejac6104b82011-08-05 19:06:02 +0530299 RR(DATA_CYCLE1(i));
300 RR(DATA_CYCLE2(i));
301 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000302
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300303 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530304 RR(CPR_COEF_R(i));
305 RR(CPR_COEF_G(i));
306 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300307 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200309
Archit Tanejac6104b82011-08-05 19:06:02 +0530310 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
311 RR(OVL_BA0(i));
312 RR(OVL_BA1(i));
313 RR(OVL_POSITION(i));
314 RR(OVL_SIZE(i));
315 RR(OVL_ATTRIBUTES(i));
316 RR(OVL_FIFO_THRESHOLD(i));
317 RR(OVL_ROW_INC(i));
318 RR(OVL_PIXEL_INC(i));
319 if (dss_has_feature(FEAT_PRELOAD))
320 RR(OVL_PRELOAD(i));
321 if (i == OMAP_DSS_GFX) {
322 RR(OVL_WINDOW_SKIP(i));
323 RR(OVL_TABLE_BA(i));
324 continue;
325 }
326 RR(OVL_FIR(i));
327 RR(OVL_PICTURE_SIZE(i));
328 RR(OVL_ACCU0(i));
329 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200330
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 for (j = 0; j < 8; j++)
332 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200333
Archit Tanejac6104b82011-08-05 19:06:02 +0530334 for (j = 0; j < 8; j++)
335 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200336
Archit Tanejac6104b82011-08-05 19:06:02 +0530337 for (j = 0; j < 5; j++)
338 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200339
Archit Tanejac6104b82011-08-05 19:06:02 +0530340 if (dss_has_feature(FEAT_FIR_COEF_V)) {
341 for (j = 0; j < 8; j++)
342 RR(OVL_FIR_COEF_V(i, j));
343 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200344
Archit Tanejac6104b82011-08-05 19:06:02 +0530345 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
346 RR(OVL_BA0_UV(i));
347 RR(OVL_BA1_UV(i));
348 RR(OVL_FIR2(i));
349 RR(OVL_ACCU2_0(i));
350 RR(OVL_ACCU2_1(i));
351
352 for (j = 0; j < 8; j++)
353 RR(OVL_FIR_COEF_H2(i, j));
354
355 for (j = 0; j < 8; j++)
356 RR(OVL_FIR_COEF_HV2(i, j));
357
358 for (j = 0; j < 8; j++)
359 RR(OVL_FIR_COEF_V2(i, j));
360 }
361 if (dss_has_feature(FEAT_ATTR2))
362 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300363 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200364
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600365 if (dss_has_feature(FEAT_CORE_CLK_DIV))
366 RR(DIVISOR);
367
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368 /* enable last, because LCD & DIGIT enable are here */
369 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000370 if (dss_has_feature(FEAT_MGR_LCD2))
371 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200372 /* clear spurious SYNC_LOST_DIGIT interrupts */
373 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
374
375 /*
376 * enable last so IRQs won't trigger before
377 * the context is fully restored
378 */
379 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300380
381 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200382}
383
384#undef SR
385#undef RR
386
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387int dispc_runtime_get(void)
388{
389 int r;
390
391 DSSDBG("dispc_runtime_get\n");
392
393 r = pm_runtime_get_sync(&dispc.pdev->dev);
394 WARN_ON(r < 0);
395 return r < 0 ? r : 0;
396}
397
398void dispc_runtime_put(void)
399{
400 int r;
401
402 DSSDBG("dispc_runtime_put\n");
403
404 r = pm_runtime_put(&dispc.pdev->dev);
405 WARN_ON(r < 0);
406}
407
Archit Tanejadac57a02011-09-08 12:30:19 +0530408static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
409{
410 if (channel == OMAP_DSS_CHANNEL_LCD ||
411 channel == OMAP_DSS_CHANNEL_LCD2)
412 return true;
413 else
414 return false;
415}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300416
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530417static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
418{
419 struct omap_overlay_manager *mgr =
420 omap_dss_get_overlay_manager(channel);
421
422 return mgr ? mgr->device : NULL;
423}
424
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200425u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
426{
427 switch (channel) {
428 case OMAP_DSS_CHANNEL_LCD:
429 return DISPC_IRQ_VSYNC;
430 case OMAP_DSS_CHANNEL_LCD2:
431 return DISPC_IRQ_VSYNC2;
432 case OMAP_DSS_CHANNEL_DIGIT:
433 return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
434 default:
435 BUG();
436 }
437}
438
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200439u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
440{
441 switch (channel) {
442 case OMAP_DSS_CHANNEL_LCD:
443 return DISPC_IRQ_FRAMEDONE;
444 case OMAP_DSS_CHANNEL_LCD2:
445 return DISPC_IRQ_FRAMEDONE2;
446 case OMAP_DSS_CHANNEL_DIGIT:
447 return 0;
448 default:
449 BUG();
450 }
451}
452
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300453bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454{
455 int bit;
456
Archit Tanejadac57a02011-09-08 12:30:19 +0530457 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200458 bit = 5; /* GOLCD */
459 else
460 bit = 6; /* GODIGIT */
461
Sumit Semwal2a205f32010-12-02 11:27:12 +0000462 if (channel == OMAP_DSS_CHANNEL_LCD2)
463 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
464 else
465 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466}
467
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300468void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469{
470 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000471 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejadac57a02011-09-08 12:30:19 +0530473 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474 bit = 0; /* LCDENABLE */
475 else
476 bit = 1; /* DIGITALENABLE */
477
478 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000479 if (channel == OMAP_DSS_CHANNEL_LCD2)
480 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
481 else
482 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
483
484 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300485 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486
Archit Tanejadac57a02011-09-08 12:30:19 +0530487 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488 bit = 5; /* GOLCD */
489 else
490 bit = 6; /* GODIGIT */
491
Sumit Semwal2a205f32010-12-02 11:27:12 +0000492 if (channel == OMAP_DSS_CHANNEL_LCD2)
493 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
494 else
495 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
496
497 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200498 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300499 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500 }
501
Sumit Semwal2a205f32010-12-02 11:27:12 +0000502 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
503 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200504
Sumit Semwal2a205f32010-12-02 11:27:12 +0000505 if (channel == OMAP_DSS_CHANNEL_LCD2)
506 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
507 else
508 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200509}
510
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300511static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200512{
Archit Taneja9b372c22011-05-06 11:45:49 +0530513 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200514}
515
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300516static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517{
Archit Taneja9b372c22011-05-06 11:45:49 +0530518 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200519}
520
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300521static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200522{
Archit Taneja9b372c22011-05-06 11:45:49 +0530523 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200524}
525
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300526static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530527{
528 BUG_ON(plane == OMAP_DSS_GFX);
529
530 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
531}
532
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300533static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
534 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530535{
536 BUG_ON(plane == OMAP_DSS_GFX);
537
538 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
539}
540
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300541static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530542{
543 BUG_ON(plane == OMAP_DSS_GFX);
544
545 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
546}
547
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530548static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
549 int fir_vinc, int five_taps,
550 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200551{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530552 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200553 int i;
554
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530555 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
556 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200557
558 for (i = 0; i < 8; i++) {
559 u32 h, hv;
560
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530561 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
562 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
563 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
564 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
565 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
566 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
567 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
568 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200569
Amber Jain0d66cbb2011-05-19 19:47:54 +0530570 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300571 dispc_ovl_write_firh_reg(plane, i, h);
572 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530573 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300574 dispc_ovl_write_firh2_reg(plane, i, h);
575 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530576 }
577
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578 }
579
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200580 if (five_taps) {
581 for (i = 0; i < 8; i++) {
582 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530583 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
584 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530585 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300586 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530587 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300588 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200589 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590 }
591}
592
593static void _dispc_setup_color_conv_coef(void)
594{
Archit Tanejaac01c292011-08-05 19:06:03 +0530595 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596 const struct color_conv_coef {
597 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
598 int full_range;
599 } ctbl_bt601_5 = {
600 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
601 };
602
603 const struct color_conv_coef *ct;
604
605#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
606
607 ct = &ctbl_bt601_5;
608
Archit Tanejaac01c292011-08-05 19:06:03 +0530609 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
610 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
611 CVAL(ct->rcr, ct->ry));
612 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
613 CVAL(ct->gy, ct->rcb));
614 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
615 CVAL(ct->gcb, ct->gcr));
616 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
617 CVAL(ct->bcr, ct->by));
618 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
619 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620
Archit Tanejaac01c292011-08-05 19:06:03 +0530621 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
622 11, 11);
623 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200624
625#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626}
627
628
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300629static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200630{
Archit Taneja9b372c22011-05-06 11:45:49 +0530631 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635{
Archit Taneja9b372c22011-05-06 11:45:49 +0530636 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200637}
638
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300639static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530640{
641 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
642}
643
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300644static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530645{
646 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
647}
648
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300649static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530652
653 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654}
655
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300656static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200657{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530659
660 if (plane == OMAP_DSS_GFX)
661 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
662 else
663 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200664}
665
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300666static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200667{
668 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200669
670 BUG_ON(plane == OMAP_DSS_GFX);
671
672 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530673
674 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200675}
676
Archit Taneja54128702011-09-08 11:29:17 +0530677static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
678{
679 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
680
681 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
682 return;
683
684 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
685}
686
687static void dispc_ovl_enable_zorder_planes(void)
688{
689 int i;
690
691 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
692 return;
693
694 for (i = 0; i < dss_feat_get_num_ovls(); i++)
695 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
696}
697
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300698static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100699{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300700 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100701
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300702 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100703 return;
704
Archit Taneja9b372c22011-05-06 11:45:49 +0530705 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100706}
707
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300708static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530710 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300711 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300712 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300713
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300714 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100715 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530716
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300717 shift = shifts[plane];
718 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719}
720
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300721static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200722{
Archit Taneja9b372c22011-05-06 11:45:49 +0530723 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724}
725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300726static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200727{
Archit Taneja9b372c22011-05-06 11:45:49 +0530728 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200729}
730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732 enum omap_color_mode color_mode)
733{
734 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530735 if (plane != OMAP_DSS_GFX) {
736 switch (color_mode) {
737 case OMAP_DSS_COLOR_NV12:
738 m = 0x0; break;
739 case OMAP_DSS_COLOR_RGB12U:
740 m = 0x1; break;
741 case OMAP_DSS_COLOR_RGBA16:
742 m = 0x2; break;
743 case OMAP_DSS_COLOR_RGBX16:
744 m = 0x4; break;
745 case OMAP_DSS_COLOR_ARGB16:
746 m = 0x5; break;
747 case OMAP_DSS_COLOR_RGB16:
748 m = 0x6; break;
749 case OMAP_DSS_COLOR_ARGB16_1555:
750 m = 0x7; break;
751 case OMAP_DSS_COLOR_RGB24U:
752 m = 0x8; break;
753 case OMAP_DSS_COLOR_RGB24P:
754 m = 0x9; break;
755 case OMAP_DSS_COLOR_YUV2:
756 m = 0xa; break;
757 case OMAP_DSS_COLOR_UYVY:
758 m = 0xb; break;
759 case OMAP_DSS_COLOR_ARGB32:
760 m = 0xc; break;
761 case OMAP_DSS_COLOR_RGBA32:
762 m = 0xd; break;
763 case OMAP_DSS_COLOR_RGBX32:
764 m = 0xe; break;
765 case OMAP_DSS_COLOR_XRGB16_1555:
766 m = 0xf; break;
767 default:
768 BUG(); break;
769 }
770 } else {
771 switch (color_mode) {
772 case OMAP_DSS_COLOR_CLUT1:
773 m = 0x0; break;
774 case OMAP_DSS_COLOR_CLUT2:
775 m = 0x1; break;
776 case OMAP_DSS_COLOR_CLUT4:
777 m = 0x2; break;
778 case OMAP_DSS_COLOR_CLUT8:
779 m = 0x3; break;
780 case OMAP_DSS_COLOR_RGB12U:
781 m = 0x4; break;
782 case OMAP_DSS_COLOR_ARGB16:
783 m = 0x5; break;
784 case OMAP_DSS_COLOR_RGB16:
785 m = 0x6; break;
786 case OMAP_DSS_COLOR_ARGB16_1555:
787 m = 0x7; break;
788 case OMAP_DSS_COLOR_RGB24U:
789 m = 0x8; break;
790 case OMAP_DSS_COLOR_RGB24P:
791 m = 0x9; break;
792 case OMAP_DSS_COLOR_YUV2:
793 m = 0xa; break;
794 case OMAP_DSS_COLOR_UYVY:
795 m = 0xb; break;
796 case OMAP_DSS_COLOR_ARGB32:
797 m = 0xc; break;
798 case OMAP_DSS_COLOR_RGBA32:
799 m = 0xd; break;
800 case OMAP_DSS_COLOR_RGBX32:
801 m = 0xe; break;
802 case OMAP_DSS_COLOR_XRGB16_1555:
803 m = 0xf; break;
804 default:
805 BUG(); break;
806 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200807 }
808
Archit Taneja9b372c22011-05-06 11:45:49 +0530809 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200810}
811
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300812void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200813{
814 int shift;
815 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000816 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200817
818 switch (plane) {
819 case OMAP_DSS_GFX:
820 shift = 8;
821 break;
822 case OMAP_DSS_VIDEO1:
823 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530824 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200825 shift = 16;
826 break;
827 default:
828 BUG();
829 return;
830 }
831
Archit Taneja9b372c22011-05-06 11:45:49 +0530832 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000833 if (dss_has_feature(FEAT_MGR_LCD2)) {
834 switch (channel) {
835 case OMAP_DSS_CHANNEL_LCD:
836 chan = 0;
837 chan2 = 0;
838 break;
839 case OMAP_DSS_CHANNEL_DIGIT:
840 chan = 1;
841 chan2 = 0;
842 break;
843 case OMAP_DSS_CHANNEL_LCD2:
844 chan = 0;
845 chan2 = 1;
846 break;
847 default:
848 BUG();
849 }
850
851 val = FLD_MOD(val, chan, shift, shift);
852 val = FLD_MOD(val, chan2, 31, 30);
853 } else {
854 val = FLD_MOD(val, channel, shift, shift);
855 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530856 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200857}
858
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200859static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
860{
861 int shift;
862 u32 val;
863 enum omap_channel channel;
864
865 switch (plane) {
866 case OMAP_DSS_GFX:
867 shift = 8;
868 break;
869 case OMAP_DSS_VIDEO1:
870 case OMAP_DSS_VIDEO2:
871 case OMAP_DSS_VIDEO3:
872 shift = 16;
873 break;
874 default:
875 BUG();
876 }
877
878 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
879
880 if (dss_has_feature(FEAT_MGR_LCD2)) {
881 if (FLD_GET(val, 31, 30) == 0)
882 channel = FLD_GET(val, shift, shift);
883 else
884 channel = OMAP_DSS_CHANNEL_LCD2;
885 } else {
886 channel = FLD_GET(val, shift, shift);
887 }
888
889 return channel;
890}
891
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300892static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893 enum omap_burst_size burst_size)
894{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530895 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200896 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200897
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300898 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300899 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200900}
901
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300902static void dispc_configure_burst_sizes(void)
903{
904 int i;
905 const int burst_size = BURST_SIZE_X8;
906
907 /* Configure burst size always to maximum size */
908 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300909 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300910}
911
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200912static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300913{
914 unsigned unit = dss_feat_get_burst_size_unit();
915 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
916 return unit * 8;
917}
918
Mythri P Kd3862612011-03-11 18:02:49 +0530919void dispc_enable_gamma_table(bool enable)
920{
921 /*
922 * This is partially implemented to support only disabling of
923 * the gamma table.
924 */
925 if (enable) {
926 DSSWARN("Gamma table enabling for TV not yet supported");
927 return;
928 }
929
930 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
931}
932
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200933static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300934{
935 u16 reg;
936
937 if (channel == OMAP_DSS_CHANNEL_LCD)
938 reg = DISPC_CONFIG;
939 else if (channel == OMAP_DSS_CHANNEL_LCD2)
940 reg = DISPC_CONFIG2;
941 else
942 return;
943
944 REG_FLD_MOD(reg, enable, 15, 15);
945}
946
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200947static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300948 struct omap_dss_cpr_coefs *coefs)
949{
950 u32 coef_r, coef_g, coef_b;
951
Archit Tanejadac57a02011-09-08 12:30:19 +0530952 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300953 return;
954
955 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
956 FLD_VAL(coefs->rb, 9, 0);
957 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
958 FLD_VAL(coefs->gb, 9, 0);
959 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
960 FLD_VAL(coefs->bb, 9, 0);
961
962 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
963 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
964 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
965}
966
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300967static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200968{
969 u32 val;
970
971 BUG_ON(plane == OMAP_DSS_GFX);
972
Archit Taneja9b372c22011-05-06 11:45:49 +0530973 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200974 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530975 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200976}
977
Archit Tanejac3d925292011-09-14 11:52:54 +0530978static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200979{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530980 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300981 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300983 shift = shifts[plane];
984 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200985}
986
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300987void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988{
989 u32 val;
990 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
991 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530992 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200993}
994
995void dispc_set_digit_size(u16 width, u16 height)
996{
997 u32 val;
998 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
999 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301000 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001}
1002
1003static void dispc_read_plane_fifo_sizes(void)
1004{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001005 u32 size;
1006 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301007 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001008 u32 unit;
1009
1010 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001011
Archit Tanejaa0acb552010-09-15 19:20:00 +05301012 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013
Archit Tanejae13a1382011-08-05 19:06:04 +05301014 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001015 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1016 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001017 dispc.fifo_size[plane] = size;
1018 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001019}
1020
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001021static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001022{
1023 return dispc.fifo_size[plane];
1024}
1025
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001026void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001027{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301028 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001029 u32 unit;
1030
1031 unit = dss_feat_get_buffer_size_unit();
1032
1033 WARN_ON(low % unit != 0);
1034 WARN_ON(high % unit != 0);
1035
1036 low /= unit;
1037 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301038
Archit Taneja9b372c22011-05-06 11:45:49 +05301039 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1040 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1041
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001042 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001043 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301044 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001045 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301046 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001047 hi_start, hi_end) * unit,
1048 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001049
Archit Taneja9b372c22011-05-06 11:45:49 +05301050 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301051 FLD_VAL(high, hi_start, hi_end) |
1052 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001053}
1054
1055void dispc_enable_fifomerge(bool enable)
1056{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001057 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1058 WARN_ON(enable);
1059 return;
1060 }
1061
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1063 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001064}
1065
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001066void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1067 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge)
1068{
1069 /*
1070 * All sizes are in bytes. Both the buffer and burst are made of
1071 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1072 */
1073
1074 unsigned buf_unit = dss_feat_get_buffer_size_unit();
1075 unsigned fifo_size, burst_size;
1076
1077 burst_size = dispc_ovl_get_burst_size(plane);
1078 fifo_size = dispc_ovl_get_fifo_size(plane);
1079
1080 *fifo_low = fifo_size - burst_size;
1081 *fifo_high = fifo_size - buf_unit;
1082}
1083
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001084static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301085 int hinc, int vinc,
1086 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001087{
1088 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001089
Amber Jain0d66cbb2011-05-19 19:47:54 +05301090 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1091 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301092
Amber Jain0d66cbb2011-05-19 19:47:54 +05301093 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1094 &hinc_start, &hinc_end);
1095 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1096 &vinc_start, &vinc_end);
1097 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1098 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301099
Amber Jain0d66cbb2011-05-19 19:47:54 +05301100 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1101 } else {
1102 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1103 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1104 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001105}
1106
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001107static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001108{
1109 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301110 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001111
Archit Taneja87a74842011-03-02 11:19:50 +05301112 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1113 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1114
1115 val = FLD_VAL(vaccu, vert_start, vert_end) |
1116 FLD_VAL(haccu, hor_start, hor_end);
1117
Archit Taneja9b372c22011-05-06 11:45:49 +05301118 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119}
1120
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001121static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122{
1123 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301124 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125
Archit Taneja87a74842011-03-02 11:19:50 +05301126 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1127 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1128
1129 val = FLD_VAL(vaccu, vert_start, vert_end) |
1130 FLD_VAL(haccu, hor_start, hor_end);
1131
Archit Taneja9b372c22011-05-06 11:45:49 +05301132 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133}
1134
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001135static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1136 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301137{
1138 u32 val;
1139
1140 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1141 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1142}
1143
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001144static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1145 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301146{
1147 u32 val;
1148
1149 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1150 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1151}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001152
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001153static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001154 u16 orig_width, u16 orig_height,
1155 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301156 bool five_taps, u8 rotation,
1157 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001158{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301159 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001160
Amber Jained14a3c2011-05-19 19:47:51 +05301161 fir_hinc = 1024 * orig_width / out_width;
1162 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001163
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301164 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1165 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001166 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301167}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001169static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301170 u16 orig_width, u16 orig_height,
1171 u16 out_width, u16 out_height,
1172 bool ilace, bool five_taps,
1173 bool fieldmode, enum omap_color_mode color_mode,
1174 u8 rotation)
1175{
1176 int accu0 = 0;
1177 int accu1 = 0;
1178 u32 l;
1179
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001180 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301181 out_width, out_height, five_taps,
1182 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301183 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001184
Archit Taneja87a74842011-03-02 11:19:50 +05301185 /* RESIZEENABLE and VERTICALTAPS */
1186 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301187 l |= (orig_width != out_width) ? (1 << 5) : 0;
1188 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001189 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301190
1191 /* VRESIZECONF and HRESIZECONF */
1192 if (dss_has_feature(FEAT_RESIZECONF)) {
1193 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301194 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1195 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301196 }
1197
1198 /* LINEBUFFERSPLIT */
1199 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1200 l &= ~(0x1 << 22);
1201 l |= five_taps ? (1 << 22) : 0;
1202 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001203
Archit Taneja9b372c22011-05-06 11:45:49 +05301204 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001205
1206 /*
1207 * field 0 = even field = bottom field
1208 * field 1 = odd field = top field
1209 */
1210 if (ilace && !fieldmode) {
1211 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301212 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001213 if (accu0 >= 1024/2) {
1214 accu1 = 1024/2;
1215 accu0 -= accu1;
1216 }
1217 }
1218
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001219 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1220 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001221}
1222
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001223static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301224 u16 orig_width, u16 orig_height,
1225 u16 out_width, u16 out_height,
1226 bool ilace, bool five_taps,
1227 bool fieldmode, enum omap_color_mode color_mode,
1228 u8 rotation)
1229{
1230 int scale_x = out_width != orig_width;
1231 int scale_y = out_height != orig_height;
1232
1233 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1234 return;
1235 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1236 color_mode != OMAP_DSS_COLOR_UYVY &&
1237 color_mode != OMAP_DSS_COLOR_NV12)) {
1238 /* reset chroma resampling for RGB formats */
1239 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1240 return;
1241 }
1242 switch (color_mode) {
1243 case OMAP_DSS_COLOR_NV12:
1244 /* UV is subsampled by 2 vertically*/
1245 orig_height >>= 1;
1246 /* UV is subsampled by 2 horz.*/
1247 orig_width >>= 1;
1248 break;
1249 case OMAP_DSS_COLOR_YUV2:
1250 case OMAP_DSS_COLOR_UYVY:
1251 /*For YUV422 with 90/270 rotation,
1252 *we don't upsample chroma
1253 */
1254 if (rotation == OMAP_DSS_ROT_0 ||
1255 rotation == OMAP_DSS_ROT_180)
1256 /* UV is subsampled by 2 hrz*/
1257 orig_width >>= 1;
1258 /* must use FIR for YUV422 if rotated */
1259 if (rotation != OMAP_DSS_ROT_0)
1260 scale_x = scale_y = true;
1261 break;
1262 default:
1263 BUG();
1264 }
1265
1266 if (out_width != orig_width)
1267 scale_x = true;
1268 if (out_height != orig_height)
1269 scale_y = true;
1270
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001271 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301272 out_width, out_height, five_taps,
1273 rotation, DISPC_COLOR_COMPONENT_UV);
1274
1275 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1276 (scale_x || scale_y) ? 1 : 0, 8, 8);
1277 /* set H scaling */
1278 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1279 /* set V scaling */
1280 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1281
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001282 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1283 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301284}
1285
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001286static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301287 u16 orig_width, u16 orig_height,
1288 u16 out_width, u16 out_height,
1289 bool ilace, bool five_taps,
1290 bool fieldmode, enum omap_color_mode color_mode,
1291 u8 rotation)
1292{
1293 BUG_ON(plane == OMAP_DSS_GFX);
1294
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001295 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301296 orig_width, orig_height,
1297 out_width, out_height,
1298 ilace, five_taps,
1299 fieldmode, color_mode,
1300 rotation);
1301
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001302 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301303 orig_width, orig_height,
1304 out_width, out_height,
1305 ilace, five_taps,
1306 fieldmode, color_mode,
1307 rotation);
1308}
1309
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001310static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001311 bool mirroring, enum omap_color_mode color_mode)
1312{
Archit Taneja87a74842011-03-02 11:19:50 +05301313 bool row_repeat = false;
1314 int vidrot = 0;
1315
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001316 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1317 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001318
1319 if (mirroring) {
1320 switch (rotation) {
1321 case OMAP_DSS_ROT_0:
1322 vidrot = 2;
1323 break;
1324 case OMAP_DSS_ROT_90:
1325 vidrot = 1;
1326 break;
1327 case OMAP_DSS_ROT_180:
1328 vidrot = 0;
1329 break;
1330 case OMAP_DSS_ROT_270:
1331 vidrot = 3;
1332 break;
1333 }
1334 } else {
1335 switch (rotation) {
1336 case OMAP_DSS_ROT_0:
1337 vidrot = 0;
1338 break;
1339 case OMAP_DSS_ROT_90:
1340 vidrot = 1;
1341 break;
1342 case OMAP_DSS_ROT_180:
1343 vidrot = 2;
1344 break;
1345 case OMAP_DSS_ROT_270:
1346 vidrot = 3;
1347 break;
1348 }
1349 }
1350
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001351 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301352 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001353 else
Archit Taneja87a74842011-03-02 11:19:50 +05301354 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001355 }
Archit Taneja87a74842011-03-02 11:19:50 +05301356
Archit Taneja9b372c22011-05-06 11:45:49 +05301357 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301358 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301359 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1360 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001361}
1362
1363static int color_mode_to_bpp(enum omap_color_mode color_mode)
1364{
1365 switch (color_mode) {
1366 case OMAP_DSS_COLOR_CLUT1:
1367 return 1;
1368 case OMAP_DSS_COLOR_CLUT2:
1369 return 2;
1370 case OMAP_DSS_COLOR_CLUT4:
1371 return 4;
1372 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301373 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001374 return 8;
1375 case OMAP_DSS_COLOR_RGB12U:
1376 case OMAP_DSS_COLOR_RGB16:
1377 case OMAP_DSS_COLOR_ARGB16:
1378 case OMAP_DSS_COLOR_YUV2:
1379 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301380 case OMAP_DSS_COLOR_RGBA16:
1381 case OMAP_DSS_COLOR_RGBX16:
1382 case OMAP_DSS_COLOR_ARGB16_1555:
1383 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001384 return 16;
1385 case OMAP_DSS_COLOR_RGB24P:
1386 return 24;
1387 case OMAP_DSS_COLOR_RGB24U:
1388 case OMAP_DSS_COLOR_ARGB32:
1389 case OMAP_DSS_COLOR_RGBA32:
1390 case OMAP_DSS_COLOR_RGBX32:
1391 return 32;
1392 default:
1393 BUG();
1394 }
1395}
1396
1397static s32 pixinc(int pixels, u8 ps)
1398{
1399 if (pixels == 1)
1400 return 1;
1401 else if (pixels > 1)
1402 return 1 + (pixels - 1) * ps;
1403 else if (pixels < 0)
1404 return 1 - (-pixels + 1) * ps;
1405 else
1406 BUG();
1407}
1408
1409static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1410 u16 screen_width,
1411 u16 width, u16 height,
1412 enum omap_color_mode color_mode, bool fieldmode,
1413 unsigned int field_offset,
1414 unsigned *offset0, unsigned *offset1,
1415 s32 *row_inc, s32 *pix_inc)
1416{
1417 u8 ps;
1418
1419 /* FIXME CLUT formats */
1420 switch (color_mode) {
1421 case OMAP_DSS_COLOR_CLUT1:
1422 case OMAP_DSS_COLOR_CLUT2:
1423 case OMAP_DSS_COLOR_CLUT4:
1424 case OMAP_DSS_COLOR_CLUT8:
1425 BUG();
1426 return;
1427 case OMAP_DSS_COLOR_YUV2:
1428 case OMAP_DSS_COLOR_UYVY:
1429 ps = 4;
1430 break;
1431 default:
1432 ps = color_mode_to_bpp(color_mode) / 8;
1433 break;
1434 }
1435
1436 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1437 width, height);
1438
1439 /*
1440 * field 0 = even field = bottom field
1441 * field 1 = odd field = top field
1442 */
1443 switch (rotation + mirror * 4) {
1444 case OMAP_DSS_ROT_0:
1445 case OMAP_DSS_ROT_180:
1446 /*
1447 * If the pixel format is YUV or UYVY divide the width
1448 * of the image by 2 for 0 and 180 degree rotation.
1449 */
1450 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1451 color_mode == OMAP_DSS_COLOR_UYVY)
1452 width = width >> 1;
1453 case OMAP_DSS_ROT_90:
1454 case OMAP_DSS_ROT_270:
1455 *offset1 = 0;
1456 if (field_offset)
1457 *offset0 = field_offset * screen_width * ps;
1458 else
1459 *offset0 = 0;
1460
1461 *row_inc = pixinc(1 + (screen_width - width) +
1462 (fieldmode ? screen_width : 0),
1463 ps);
1464 *pix_inc = pixinc(1, ps);
1465 break;
1466
1467 case OMAP_DSS_ROT_0 + 4:
1468 case OMAP_DSS_ROT_180 + 4:
1469 /* If the pixel format is YUV or UYVY divide the width
1470 * of the image by 2 for 0 degree and 180 degree
1471 */
1472 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1473 color_mode == OMAP_DSS_COLOR_UYVY)
1474 width = width >> 1;
1475 case OMAP_DSS_ROT_90 + 4:
1476 case OMAP_DSS_ROT_270 + 4:
1477 *offset1 = 0;
1478 if (field_offset)
1479 *offset0 = field_offset * screen_width * ps;
1480 else
1481 *offset0 = 0;
1482 *row_inc = pixinc(1 - (screen_width + width) -
1483 (fieldmode ? screen_width : 0),
1484 ps);
1485 *pix_inc = pixinc(1, ps);
1486 break;
1487
1488 default:
1489 BUG();
1490 }
1491}
1492
1493static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1494 u16 screen_width,
1495 u16 width, u16 height,
1496 enum omap_color_mode color_mode, bool fieldmode,
1497 unsigned int field_offset,
1498 unsigned *offset0, unsigned *offset1,
1499 s32 *row_inc, s32 *pix_inc)
1500{
1501 u8 ps;
1502 u16 fbw, fbh;
1503
1504 /* FIXME CLUT formats */
1505 switch (color_mode) {
1506 case OMAP_DSS_COLOR_CLUT1:
1507 case OMAP_DSS_COLOR_CLUT2:
1508 case OMAP_DSS_COLOR_CLUT4:
1509 case OMAP_DSS_COLOR_CLUT8:
1510 BUG();
1511 return;
1512 default:
1513 ps = color_mode_to_bpp(color_mode) / 8;
1514 break;
1515 }
1516
1517 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1518 width, height);
1519
1520 /* width & height are overlay sizes, convert to fb sizes */
1521
1522 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1523 fbw = width;
1524 fbh = height;
1525 } else {
1526 fbw = height;
1527 fbh = width;
1528 }
1529
1530 /*
1531 * field 0 = even field = bottom field
1532 * field 1 = odd field = top field
1533 */
1534 switch (rotation + mirror * 4) {
1535 case OMAP_DSS_ROT_0:
1536 *offset1 = 0;
1537 if (field_offset)
1538 *offset0 = *offset1 + field_offset * screen_width * ps;
1539 else
1540 *offset0 = *offset1;
1541 *row_inc = pixinc(1 + (screen_width - fbw) +
1542 (fieldmode ? screen_width : 0),
1543 ps);
1544 *pix_inc = pixinc(1, ps);
1545 break;
1546 case OMAP_DSS_ROT_90:
1547 *offset1 = screen_width * (fbh - 1) * ps;
1548 if (field_offset)
1549 *offset0 = *offset1 + field_offset * ps;
1550 else
1551 *offset0 = *offset1;
1552 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1553 (fieldmode ? 1 : 0), ps);
1554 *pix_inc = pixinc(-screen_width, ps);
1555 break;
1556 case OMAP_DSS_ROT_180:
1557 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1558 if (field_offset)
1559 *offset0 = *offset1 - field_offset * screen_width * ps;
1560 else
1561 *offset0 = *offset1;
1562 *row_inc = pixinc(-1 -
1563 (screen_width - fbw) -
1564 (fieldmode ? screen_width : 0),
1565 ps);
1566 *pix_inc = pixinc(-1, ps);
1567 break;
1568 case OMAP_DSS_ROT_270:
1569 *offset1 = (fbw - 1) * ps;
1570 if (field_offset)
1571 *offset0 = *offset1 - field_offset * ps;
1572 else
1573 *offset0 = *offset1;
1574 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1575 (fieldmode ? 1 : 0), ps);
1576 *pix_inc = pixinc(screen_width, ps);
1577 break;
1578
1579 /* mirroring */
1580 case OMAP_DSS_ROT_0 + 4:
1581 *offset1 = (fbw - 1) * ps;
1582 if (field_offset)
1583 *offset0 = *offset1 + field_offset * screen_width * ps;
1584 else
1585 *offset0 = *offset1;
1586 *row_inc = pixinc(screen_width * 2 - 1 +
1587 (fieldmode ? screen_width : 0),
1588 ps);
1589 *pix_inc = pixinc(-1, ps);
1590 break;
1591
1592 case OMAP_DSS_ROT_90 + 4:
1593 *offset1 = 0;
1594 if (field_offset)
1595 *offset0 = *offset1 + field_offset * ps;
1596 else
1597 *offset0 = *offset1;
1598 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1599 (fieldmode ? 1 : 0),
1600 ps);
1601 *pix_inc = pixinc(screen_width, ps);
1602 break;
1603
1604 case OMAP_DSS_ROT_180 + 4:
1605 *offset1 = screen_width * (fbh - 1) * ps;
1606 if (field_offset)
1607 *offset0 = *offset1 - field_offset * screen_width * ps;
1608 else
1609 *offset0 = *offset1;
1610 *row_inc = pixinc(1 - screen_width * 2 -
1611 (fieldmode ? screen_width : 0),
1612 ps);
1613 *pix_inc = pixinc(1, ps);
1614 break;
1615
1616 case OMAP_DSS_ROT_270 + 4:
1617 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1618 if (field_offset)
1619 *offset0 = *offset1 - field_offset * ps;
1620 else
1621 *offset0 = *offset1;
1622 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1623 (fieldmode ? 1 : 0),
1624 ps);
1625 *pix_inc = pixinc(-screen_width, ps);
1626 break;
1627
1628 default:
1629 BUG();
1630 }
1631}
1632
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001633static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1634 u16 height, u16 out_width, u16 out_height,
1635 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001636{
1637 u32 fclk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001638 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001639
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301640 if (height <= out_height && width <= out_width)
1641 return (unsigned long) pclk;
1642
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001643 if (height > out_height) {
Archit Tanejaebdc5242011-09-08 12:51:10 +05301644 struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
1645 unsigned int ppl = dssdev->panel.timings.x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001646
1647 tmp = pclk * height * out_width;
1648 do_div(tmp, 2 * out_height * ppl);
1649 fclk = tmp;
1650
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001651 if (height > 2 * out_height) {
1652 if (ppl == out_width)
1653 return 0;
1654
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001655 tmp = pclk * (height - 2 * out_height) * out_width;
1656 do_div(tmp, 2 * out_height * (ppl - out_width));
1657 fclk = max(fclk, (u32) tmp);
1658 }
1659 }
1660
1661 if (width > out_width) {
1662 tmp = pclk * width;
1663 do_div(tmp, out_width);
1664 fclk = max(fclk, (u32) tmp);
1665
1666 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1667 fclk <<= 1;
1668 }
1669
1670 return fclk;
1671}
1672
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001673static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1674 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001675{
1676 unsigned int hf, vf;
1677
1678 /*
1679 * FIXME how to determine the 'A' factor
1680 * for the no downscaling case ?
1681 */
1682
1683 if (width > 3 * out_width)
1684 hf = 4;
1685 else if (width > 2 * out_width)
1686 hf = 3;
1687 else if (width > out_width)
1688 hf = 2;
1689 else
1690 hf = 1;
1691
1692 if (height > out_height)
1693 vf = 2;
1694 else
1695 vf = 1;
1696
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301697 if (cpu_is_omap24xx()) {
1698 if (vf > 1 && hf > 1)
1699 return dispc_mgr_pclk_rate(channel) * 4;
1700 else
1701 return dispc_mgr_pclk_rate(channel) * 2;
1702 } else if (cpu_is_omap34xx()) {
1703 return dispc_mgr_pclk_rate(channel) * vf * hf;
1704 } else {
1705 return dispc_mgr_pclk_rate(channel) * hf;
1706 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001707}
1708
Archit Taneja79ad75f2011-09-08 13:15:11 +05301709static int dispc_ovl_calc_scaling(enum omap_plane plane,
1710 enum omap_channel channel, u16 width, u16 height,
1711 u16 out_width, u16 out_height,
1712 enum omap_color_mode color_mode, bool *five_taps)
1713{
1714 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301715 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301716 const int maxsinglelinewidth =
1717 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301718 unsigned long fclk = 0;
1719
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001720 if (width == out_width && height == out_height)
1721 return 0;
1722
1723 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1724 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301725
1726 if (out_width < width / maxdownscale ||
1727 out_width > width * 8)
1728 return -EINVAL;
1729
1730 if (out_height < height / maxdownscale ||
1731 out_height > height * 8)
1732 return -EINVAL;
1733
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301734 if (cpu_is_omap24xx()) {
1735 if (width > maxsinglelinewidth)
1736 DSSERR("Cannot scale max input width exceeded");
1737 *five_taps = false;
1738 fclk = calc_fclk(channel, width, height, out_width,
1739 out_height);
1740 } else if (cpu_is_omap34xx()) {
1741 if (width > (maxsinglelinewidth * 2)) {
1742 DSSERR("Cannot setup scaling");
1743 DSSERR("width exceeds maximum width possible");
1744 return -EINVAL;
1745 }
1746 fclk = calc_fclk_five_taps(channel, width, height, out_width,
1747 out_height, color_mode);
1748 if (width > maxsinglelinewidth) {
1749 if (height > out_height && height < out_height * 2)
1750 *five_taps = false;
1751 else {
1752 DSSERR("cannot setup scaling with five taps");
1753 return -EINVAL;
1754 }
1755 }
1756 if (!*five_taps)
1757 fclk = calc_fclk(channel, width, height, out_width,
1758 out_height);
1759 } else {
1760 if (width > maxsinglelinewidth) {
1761 DSSERR("Cannot scale width exceeds max line width");
1762 return -EINVAL;
1763 }
Archit Taneja79ad75f2011-09-08 13:15:11 +05301764 fclk = calc_fclk(channel, width, height, out_width,
1765 out_height);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301766 }
1767
Archit Taneja79ad75f2011-09-08 13:15:11 +05301768 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1769 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1770
1771 if (!fclk || fclk > dispc_fclk_rate()) {
1772 DSSERR("failed to set up scaling, "
1773 "required fclk rate = %lu Hz, "
1774 "current fclk rate = %lu Hz\n",
1775 fclk, dispc_fclk_rate());
1776 return -EINVAL;
1777 }
1778
1779 return 0;
1780}
1781
Archit Tanejaa4273b72011-09-14 11:10:10 +05301782int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001783 bool ilace, bool replication)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001784{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301785 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301786 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001787 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301788 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001789 unsigned offset0, offset1;
1790 s32 row_inc;
1791 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301792 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001793 unsigned int field_offset = 0;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001794 u16 outw, outh;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001795 enum omap_channel channel;
1796
1797 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001798
Archit Tanejaa4273b72011-09-14 11:10:10 +05301799 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001800 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
1801 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05301802 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1803 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001804 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001805
Archit Tanejaa4273b72011-09-14 11:10:10 +05301806 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001807 return -EINVAL;
1808
Tomi Valkeinencf073662011-11-03 16:08:27 +02001809 outw = oi->out_width == 0 ? oi->width : oi->out_width;
1810 outh = oi->out_height == 0 ? oi->height : oi->out_height;
1811
1812 if (ilace && oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001813 fieldmode = 1;
1814
1815 if (ilace) {
1816 if (fieldmode)
Archit Tanejaa4273b72011-09-14 11:10:10 +05301817 oi->height /= 2;
1818 oi->pos_y /= 2;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001819 outh /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001820
1821 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1822 "out_height %d\n",
Tomi Valkeinencf073662011-11-03 16:08:27 +02001823 oi->height, oi->pos_y, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001824 }
1825
Archit Tanejaa4273b72011-09-14 11:10:10 +05301826 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301827 return -EINVAL;
1828
Archit Taneja79ad75f2011-09-08 13:15:11 +05301829 r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001830 outw, outh, oi->color_mode,
Archit Taneja79ad75f2011-09-08 13:15:11 +05301831 &five_taps);
1832 if (r)
1833 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001834
Archit Taneja79ad75f2011-09-08 13:15:11 +05301835 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1836 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
1837 oi->color_mode == OMAP_DSS_COLOR_NV12)
1838 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001839
1840 if (ilace && !fieldmode) {
1841 /*
1842 * when downscaling the bottom field may have to start several
1843 * source lines below the top field. Unfortunately ACCUI
1844 * registers will only hold the fractional part of the offset
1845 * so the integer part must be added to the base address of the
1846 * bottom field.
1847 */
Tomi Valkeinencf073662011-11-03 16:08:27 +02001848 if (!oi->height || oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001849 field_offset = 0;
1850 else
Tomi Valkeinencf073662011-11-03 16:08:27 +02001851 field_offset = oi->height / outh / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852 }
1853
1854 /* Fields are independent but interleaved in memory. */
1855 if (fieldmode)
1856 field_offset = 1;
1857
Archit Tanejaa4273b72011-09-14 11:10:10 +05301858 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
1859 calc_dma_rotation_offset(oi->rotation, oi->mirror,
1860 oi->screen_width, oi->width, frame_height,
1861 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001862 &offset0, &offset1, &row_inc, &pix_inc);
1863 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301864 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
1865 oi->screen_width, oi->width, frame_height,
1866 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001867 &offset0, &offset1, &row_inc, &pix_inc);
1868
1869 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1870 offset0, offset1, row_inc, pix_inc);
1871
Archit Tanejaa4273b72011-09-14 11:10:10 +05301872 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001873
Archit Tanejaa4273b72011-09-14 11:10:10 +05301874 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
1875 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001876
Archit Tanejaa4273b72011-09-14 11:10:10 +05301877 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
1878 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
1879 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301880 }
1881
1882
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001883 dispc_ovl_set_row_inc(plane, row_inc);
1884 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885
Archit Tanejaa4273b72011-09-14 11:10:10 +05301886 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001887 oi->height, outw, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001888
Archit Tanejaa4273b72011-09-14 11:10:10 +05301889 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001890
Archit Tanejaa4273b72011-09-14 11:10:10 +05301891 dispc_ovl_set_pic_size(plane, oi->width, oi->height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001892
Archit Taneja79ad75f2011-09-08 13:15:11 +05301893 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Archit Tanejaa4273b72011-09-14 11:10:10 +05301894 dispc_ovl_set_scaling(plane, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001895 outw, outh,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301896 ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05301897 oi->color_mode, oi->rotation);
Tomi Valkeinencf073662011-11-03 16:08:27 +02001898 dispc_ovl_set_vid_size(plane, outw, outh);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001899 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001900 }
1901
Archit Tanejaa4273b72011-09-14 11:10:10 +05301902 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
1903 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904
Archit Taneja54128702011-09-08 11:29:17 +05301905 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05301906 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
1907 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001908
Archit Tanejac3d925292011-09-14 11:52:54 +05301909 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05301910
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001911 return 0;
1912}
1913
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001914int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001915{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001916 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1917
Archit Taneja9b372c22011-05-06 11:45:49 +05301918 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001919
1920 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001921}
1922
1923static void dispc_disable_isr(void *data, u32 mask)
1924{
1925 struct completion *compl = data;
1926 complete(compl);
1927}
1928
Sumit Semwal2a205f32010-12-02 11:27:12 +00001929static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001930{
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001931 if (channel == OMAP_DSS_CHANNEL_LCD2) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001932 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001933 /* flush posted write */
1934 dispc_read_reg(DISPC_CONTROL2);
1935 } else {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001936 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001937 dispc_read_reg(DISPC_CONTROL);
1938 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001939}
1940
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001941static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001942{
1943 struct completion frame_done_completion;
1944 bool is_on;
1945 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001946 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001947
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001948 /* When we disable LCD output, we need to wait until frame is done.
1949 * Otherwise the DSS is still working, and turning off the clocks
1950 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001951 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1952 REG_GET(DISPC_CONTROL2, 0, 0) :
1953 REG_GET(DISPC_CONTROL, 0, 0);
1954
1955 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1956 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001957
1958 if (!enable && is_on) {
1959 init_completion(&frame_done_completion);
1960
1961 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001962 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001963
1964 if (r)
1965 DSSERR("failed to register FRAMEDONE isr\n");
1966 }
1967
Sumit Semwal2a205f32010-12-02 11:27:12 +00001968 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001969
1970 if (!enable && is_on) {
1971 if (!wait_for_completion_timeout(&frame_done_completion,
1972 msecs_to_jiffies(100)))
1973 DSSERR("timeout waiting for FRAME DONE\n");
1974
1975 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001976 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001977
1978 if (r)
1979 DSSERR("failed to unregister FRAMEDONE isr\n");
1980 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001981}
1982
1983static void _enable_digit_out(bool enable)
1984{
1985 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001986 /* flush posted write */
1987 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001988}
1989
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001990static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001991{
1992 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03001993 enum dss_hdmi_venc_clk_source_select src;
1994 int r, i;
1995 u32 irq_mask;
1996 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001997
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001998 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001999 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002001 src = dss_get_hdmi_venc_clk_source();
2002
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002003 if (enable) {
2004 unsigned long flags;
2005 /* When we enable digit output, we'll get an extra digit
2006 * sync lost interrupt, that we need to ignore */
2007 spin_lock_irqsave(&dispc.irq_lock, flags);
2008 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2009 _omap_dispc_set_irqs();
2010 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2011 }
2012
2013 /* When we disable digit output, we need to wait until fields are done.
2014 * Otherwise the DSS is still working, and turning off the clocks
2015 * prevents DSS from going to OFF mode. And when enabling, we need to
2016 * wait for the extra sync losts */
2017 init_completion(&frame_done_completion);
2018
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002019 if (src == DSS_HDMI_M_PCLK && enable == false) {
2020 irq_mask = DISPC_IRQ_FRAMEDONETV;
2021 num_irqs = 1;
2022 } else {
2023 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2024 /* XXX I understand from TRM that we should only wait for the
2025 * current field to complete. But it seems we have to wait for
2026 * both fields */
2027 num_irqs = 2;
2028 }
2029
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002030 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002031 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002033 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002034
2035 _enable_digit_out(enable);
2036
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002037 for (i = 0; i < num_irqs; ++i) {
2038 if (!wait_for_completion_timeout(&frame_done_completion,
2039 msecs_to_jiffies(100)))
2040 DSSERR("timeout waiting for digit out to %s\n",
2041 enable ? "start" : "stop");
2042 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002044 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2045 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002046 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002047 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002048
2049 if (enable) {
2050 unsigned long flags;
2051 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002052 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002053 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2054 _omap_dispc_set_irqs();
2055 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2056 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057}
2058
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002059bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002060{
2061 if (channel == OMAP_DSS_CHANNEL_LCD)
2062 return !!REG_GET(DISPC_CONTROL, 0, 0);
2063 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2064 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002065 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2066 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002067 else
2068 BUG();
2069}
2070
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002071void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002072{
Archit Tanejadac57a02011-09-08 12:30:19 +05302073 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002074 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002075 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002076 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002077 else
2078 BUG();
2079}
2080
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002081void dispc_lcd_enable_signal_polarity(bool act_high)
2082{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002083 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2084 return;
2085
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002086 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002087}
2088
2089void dispc_lcd_enable_signal(bool enable)
2090{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002091 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2092 return;
2093
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002094 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002095}
2096
2097void dispc_pck_free_enable(bool enable)
2098{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002099 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2100 return;
2101
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002102 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002103}
2104
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002105void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002106{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002107 if (channel == OMAP_DSS_CHANNEL_LCD2)
2108 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2109 else
2110 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002111}
2112
2113
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002114void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002115 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002116{
2117 int mode;
2118
2119 switch (type) {
2120 case OMAP_DSS_LCD_DISPLAY_STN:
2121 mode = 0;
2122 break;
2123
2124 case OMAP_DSS_LCD_DISPLAY_TFT:
2125 mode = 1;
2126 break;
2127
2128 default:
2129 BUG();
2130 return;
2131 }
2132
Sumit Semwal2a205f32010-12-02 11:27:12 +00002133 if (channel == OMAP_DSS_CHANNEL_LCD2)
2134 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2135 else
2136 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002137}
2138
2139void dispc_set_loadmode(enum omap_dss_load_mode mode)
2140{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002141 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002142}
2143
2144
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002145static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002146{
Sumit Semwal8613b002010-12-02 11:27:09 +00002147 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002148}
2149
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002150static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002151 enum omap_dss_trans_key_type type,
2152 u32 trans_key)
2153{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002154 if (ch == OMAP_DSS_CHANNEL_LCD)
2155 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002156 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002157 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002158 else /* OMAP_DSS_CHANNEL_LCD2 */
2159 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002160
Sumit Semwal8613b002010-12-02 11:27:09 +00002161 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002162}
2163
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002164static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002165{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002166 if (ch == OMAP_DSS_CHANNEL_LCD)
2167 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002168 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002169 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002170 else /* OMAP_DSS_CHANNEL_LCD2 */
2171 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002172}
Archit Taneja11354dd2011-09-26 11:47:29 +05302173
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002174static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2175 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002176{
Archit Taneja11354dd2011-09-26 11:47:29 +05302177 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002178 return;
2179
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180 if (ch == OMAP_DSS_CHANNEL_LCD)
2181 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002182 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002184}
Archit Taneja11354dd2011-09-26 11:47:29 +05302185
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002186void dispc_mgr_setup(enum omap_channel channel,
2187 struct omap_overlay_manager_info *info)
2188{
2189 dispc_mgr_set_default_color(channel, info->default_color);
2190 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2191 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2192 dispc_mgr_enable_alpha_fixed_zorder(channel,
2193 info->partial_alpha_enabled);
2194 if (dss_has_feature(FEAT_CPR)) {
2195 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2196 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2197 }
2198}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002199
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002200void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201{
2202 int code;
2203
2204 switch (data_lines) {
2205 case 12:
2206 code = 0;
2207 break;
2208 case 16:
2209 code = 1;
2210 break;
2211 case 18:
2212 code = 2;
2213 break;
2214 case 24:
2215 code = 3;
2216 break;
2217 default:
2218 BUG();
2219 return;
2220 }
2221
Sumit Semwal2a205f32010-12-02 11:27:12 +00002222 if (channel == OMAP_DSS_CHANNEL_LCD2)
2223 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2224 else
2225 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002226}
2227
Archit Taneja569969d2011-08-22 17:41:57 +05302228void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002229{
2230 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302231 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002232
2233 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302234 case DSS_IO_PAD_MODE_RESET:
2235 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002236 gpout1 = 0;
2237 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302238 case DSS_IO_PAD_MODE_RFBI:
2239 gpout0 = 1;
2240 gpout1 = 0;
2241 break;
2242 case DSS_IO_PAD_MODE_BYPASS:
2243 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002244 gpout1 = 1;
2245 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002246 default:
2247 BUG();
2248 return;
2249 }
2250
Archit Taneja569969d2011-08-22 17:41:57 +05302251 l = dispc_read_reg(DISPC_CONTROL);
2252 l = FLD_MOD(l, gpout0, 15, 15);
2253 l = FLD_MOD(l, gpout1, 16, 16);
2254 dispc_write_reg(DISPC_CONTROL, l);
2255}
2256
2257void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2258{
2259 if (channel == OMAP_DSS_CHANNEL_LCD2)
2260 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2261 else
2262 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002263}
2264
2265static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2266 int vsw, int vfp, int vbp)
2267{
2268 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2269 if (hsw < 1 || hsw > 64 ||
2270 hfp < 1 || hfp > 256 ||
2271 hbp < 1 || hbp > 256 ||
2272 vsw < 1 || vsw > 64 ||
2273 vfp < 0 || vfp > 255 ||
2274 vbp < 0 || vbp > 255)
2275 return false;
2276 } else {
2277 if (hsw < 1 || hsw > 256 ||
2278 hfp < 1 || hfp > 4096 ||
2279 hbp < 1 || hbp > 4096 ||
2280 vsw < 1 || vsw > 256 ||
2281 vfp < 0 || vfp > 4095 ||
2282 vbp < 0 || vbp > 4095)
2283 return false;
2284 }
2285
2286 return true;
2287}
2288
2289bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2290{
2291 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2292 timings->hbp, timings->vsw,
2293 timings->vfp, timings->vbp);
2294}
2295
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002296static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002297 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002298{
2299 u32 timing_h, timing_v;
2300
2301 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2302 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2303 FLD_VAL(hbp-1, 27, 20);
2304
2305 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2306 FLD_VAL(vbp, 27, 20);
2307 } else {
2308 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2309 FLD_VAL(hbp-1, 31, 20);
2310
2311 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2312 FLD_VAL(vbp, 31, 20);
2313 }
2314
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002315 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2316 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002317}
2318
2319/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002320void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002321 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002322{
2323 unsigned xtot, ytot;
2324 unsigned long ht, vt;
2325
2326 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2327 timings->hbp, timings->vsw,
2328 timings->vfp, timings->vbp))
2329 BUG();
2330
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002331 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002332 timings->hbp, timings->vsw, timings->vfp,
2333 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002334
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002335 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002336
2337 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2338 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2339
2340 ht = (timings->pixel_clock * 1000) / xtot;
2341 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2342
Sumit Semwal2a205f32010-12-02 11:27:12 +00002343 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2344 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002345 DSSDBG("pck %u\n", timings->pixel_clock);
2346 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2347 timings->hsw, timings->hfp, timings->hbp,
2348 timings->vsw, timings->vfp, timings->vbp);
2349
2350 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2351}
2352
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002353static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002354 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002355{
2356 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002357 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002358
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002359 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002360 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002361}
2362
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002363static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002364 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002365{
2366 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002367 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002368 *lck_div = FLD_GET(l, 23, 16);
2369 *pck_div = FLD_GET(l, 7, 0);
2370}
2371
2372unsigned long dispc_fclk_rate(void)
2373{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302374 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002375 unsigned long r = 0;
2376
Taneja, Archit66534e82011-03-08 05:50:34 -06002377 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302378 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002379 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002380 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302381 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382 dsidev = dsi_get_dsidev_from_id(0);
2383 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002384 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302385 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2386 dsidev = dsi_get_dsidev_from_id(1);
2387 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2388 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002389 default:
2390 BUG();
2391 }
2392
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002393 return r;
2394}
2395
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002396unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002397{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302398 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002399 int lcd;
2400 unsigned long r;
2401 u32 l;
2402
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002403 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404
2405 lcd = FLD_GET(l, 23, 16);
2406
Taneja, Architea751592011-03-08 05:50:35 -06002407 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302408 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002409 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002410 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302411 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 dsidev = dsi_get_dsidev_from_id(0);
2413 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002414 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302415 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2416 dsidev = dsi_get_dsidev_from_id(1);
2417 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2418 break;
Taneja, Architea751592011-03-08 05:50:35 -06002419 default:
2420 BUG();
2421 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422
2423 return r / lcd;
2424}
2425
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002426unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002428 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002429
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302430 if (dispc_mgr_is_lcd(channel)) {
2431 int pcd;
2432 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002433
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302434 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002435
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302436 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002437
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302438 r = dispc_mgr_lclk_rate(channel);
2439
2440 return r / pcd;
2441 } else {
2442 struct omap_dss_device *dssdev =
2443 dispc_mgr_get_device(channel);
2444
2445 switch (dssdev->type) {
2446 case OMAP_DISPLAY_TYPE_VENC:
2447 return venc_get_pixel_clock();
2448 case OMAP_DISPLAY_TYPE_HDMI:
2449 return hdmi_get_pixel_clock();
2450 default:
2451 BUG();
2452 }
2453 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002454}
2455
2456void dispc_dump_clocks(struct seq_file *s)
2457{
2458 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002459 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302460 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2461 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002462
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002463 if (dispc_runtime_get())
2464 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002465
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002466 seq_printf(s, "- DISPC -\n");
2467
Archit Taneja067a57e2011-03-02 11:57:25 +05302468 seq_printf(s, "dispc fclk source = %s (%s)\n",
2469 dss_get_generic_clk_source_name(dispc_clk_src),
2470 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002471
2472 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002473
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002474 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2475 seq_printf(s, "- DISPC-CORE-CLK -\n");
2476 l = dispc_read_reg(DISPC_DIVISOR);
2477 lcd = FLD_GET(l, 23, 16);
2478
2479 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2480 (dispc_fclk_rate()/lcd), lcd);
2481 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002482 seq_printf(s, "- LCD1 -\n");
2483
Taneja, Architea751592011-03-08 05:50:35 -06002484 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2485
2486 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2487 dss_get_generic_clk_source_name(lcd_clk_src),
2488 dss_feat_get_clk_source_name(lcd_clk_src));
2489
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002490 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002491
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002492 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002493 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002494 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002495 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002496 if (dss_has_feature(FEAT_MGR_LCD2)) {
2497 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002498
Taneja, Architea751592011-03-08 05:50:35 -06002499 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2500
2501 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2502 dss_get_generic_clk_source_name(lcd_clk_src),
2503 dss_feat_get_clk_source_name(lcd_clk_src));
2504
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002505 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002506
2507 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002508 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002509 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002510 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002511 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002512
2513 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514}
2515
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002516#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2517void dispc_dump_irqs(struct seq_file *s)
2518{
2519 unsigned long flags;
2520 struct dispc_irq_stats stats;
2521
2522 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2523
2524 stats = dispc.irq_stats;
2525 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2526 dispc.irq_stats.last_reset = jiffies;
2527
2528 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2529
2530 seq_printf(s, "period %u ms\n",
2531 jiffies_to_msecs(jiffies - stats.last_reset));
2532
2533 seq_printf(s, "irqs %d\n", stats.irq_count);
2534#define PIS(x) \
2535 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2536
2537 PIS(FRAMEDONE);
2538 PIS(VSYNC);
2539 PIS(EVSYNC_EVEN);
2540 PIS(EVSYNC_ODD);
2541 PIS(ACBIAS_COUNT_STAT);
2542 PIS(PROG_LINE_NUM);
2543 PIS(GFX_FIFO_UNDERFLOW);
2544 PIS(GFX_END_WIN);
2545 PIS(PAL_GAMMA_MASK);
2546 PIS(OCP_ERR);
2547 PIS(VID1_FIFO_UNDERFLOW);
2548 PIS(VID1_END_WIN);
2549 PIS(VID2_FIFO_UNDERFLOW);
2550 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302551 if (dss_feat_get_num_ovls() > 3) {
2552 PIS(VID3_FIFO_UNDERFLOW);
2553 PIS(VID3_END_WIN);
2554 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002555 PIS(SYNC_LOST);
2556 PIS(SYNC_LOST_DIGIT);
2557 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002558 if (dss_has_feature(FEAT_MGR_LCD2)) {
2559 PIS(FRAMEDONE2);
2560 PIS(VSYNC2);
2561 PIS(ACBIAS_COUNT_STAT2);
2562 PIS(SYNC_LOST2);
2563 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002564#undef PIS
2565}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002566#endif
2567
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002568void dispc_dump_regs(struct seq_file *s)
2569{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302570 int i, j;
2571 const char *mgr_names[] = {
2572 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2573 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2574 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2575 };
2576 const char *ovl_names[] = {
2577 [OMAP_DSS_GFX] = "GFX",
2578 [OMAP_DSS_VIDEO1] = "VID1",
2579 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302580 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302581 };
2582 const char **p_names;
2583
Archit Taneja9b372c22011-05-06 11:45:49 +05302584#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002585
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002586 if (dispc_runtime_get())
2587 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002588
Archit Taneja5010be82011-08-05 19:06:00 +05302589 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002590 DUMPREG(DISPC_REVISION);
2591 DUMPREG(DISPC_SYSCONFIG);
2592 DUMPREG(DISPC_SYSSTATUS);
2593 DUMPREG(DISPC_IRQSTATUS);
2594 DUMPREG(DISPC_IRQENABLE);
2595 DUMPREG(DISPC_CONTROL);
2596 DUMPREG(DISPC_CONFIG);
2597 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002598 DUMPREG(DISPC_LINE_STATUS);
2599 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302600 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2601 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002602 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002603 if (dss_has_feature(FEAT_MGR_LCD2)) {
2604 DUMPREG(DISPC_CONTROL2);
2605 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002606 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002607
Archit Taneja5010be82011-08-05 19:06:00 +05302608#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002609
Archit Taneja5010be82011-08-05 19:06:00 +05302610#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302611#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2612 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302613 dispc_read_reg(DISPC_REG(i, r)))
2614
Archit Taneja4dd2da12011-08-05 19:06:01 +05302615 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302616
Archit Taneja4dd2da12011-08-05 19:06:01 +05302617 /* DISPC channel specific registers */
2618 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2619 DUMPREG(i, DISPC_DEFAULT_COLOR);
2620 DUMPREG(i, DISPC_TRANS_COLOR);
2621 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002622
Archit Taneja4dd2da12011-08-05 19:06:01 +05302623 if (i == OMAP_DSS_CHANNEL_DIGIT)
2624 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302625
Archit Taneja4dd2da12011-08-05 19:06:01 +05302626 DUMPREG(i, DISPC_DEFAULT_COLOR);
2627 DUMPREG(i, DISPC_TRANS_COLOR);
2628 DUMPREG(i, DISPC_TIMING_H);
2629 DUMPREG(i, DISPC_TIMING_V);
2630 DUMPREG(i, DISPC_POL_FREQ);
2631 DUMPREG(i, DISPC_DIVISORo);
2632 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302633
Archit Taneja4dd2da12011-08-05 19:06:01 +05302634 DUMPREG(i, DISPC_DATA_CYCLE1);
2635 DUMPREG(i, DISPC_DATA_CYCLE2);
2636 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002637
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002638 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302639 DUMPREG(i, DISPC_CPR_COEF_R);
2640 DUMPREG(i, DISPC_CPR_COEF_G);
2641 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002642 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002643 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002644
Archit Taneja4dd2da12011-08-05 19:06:01 +05302645 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646
Archit Taneja4dd2da12011-08-05 19:06:01 +05302647 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2648 DUMPREG(i, DISPC_OVL_BA0);
2649 DUMPREG(i, DISPC_OVL_BA1);
2650 DUMPREG(i, DISPC_OVL_POSITION);
2651 DUMPREG(i, DISPC_OVL_SIZE);
2652 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2653 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2654 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2655 DUMPREG(i, DISPC_OVL_ROW_INC);
2656 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2657 if (dss_has_feature(FEAT_PRELOAD))
2658 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002659
Archit Taneja4dd2da12011-08-05 19:06:01 +05302660 if (i == OMAP_DSS_GFX) {
2661 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2662 DUMPREG(i, DISPC_OVL_TABLE_BA);
2663 continue;
2664 }
2665
2666 DUMPREG(i, DISPC_OVL_FIR);
2667 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2668 DUMPREG(i, DISPC_OVL_ACCU0);
2669 DUMPREG(i, DISPC_OVL_ACCU1);
2670 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2671 DUMPREG(i, DISPC_OVL_BA0_UV);
2672 DUMPREG(i, DISPC_OVL_BA1_UV);
2673 DUMPREG(i, DISPC_OVL_FIR2);
2674 DUMPREG(i, DISPC_OVL_ACCU2_0);
2675 DUMPREG(i, DISPC_OVL_ACCU2_1);
2676 }
2677 if (dss_has_feature(FEAT_ATTR2))
2678 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2679 if (dss_has_feature(FEAT_PRELOAD))
2680 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302681 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682
Archit Taneja5010be82011-08-05 19:06:00 +05302683#undef DISPC_REG
2684#undef DUMPREG
2685
2686#define DISPC_REG(plane, name, i) name(plane, i)
2687#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302688 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2689 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302690 dispc_read_reg(DISPC_REG(plane, name, i)))
2691
Archit Taneja4dd2da12011-08-05 19:06:01 +05302692 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302693
Archit Taneja4dd2da12011-08-05 19:06:01 +05302694 /* start from OMAP_DSS_VIDEO1 */
2695 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2696 for (j = 0; j < 8; j++)
2697 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302698
Archit Taneja4dd2da12011-08-05 19:06:01 +05302699 for (j = 0; j < 8; j++)
2700 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302701
Archit Taneja4dd2da12011-08-05 19:06:01 +05302702 for (j = 0; j < 5; j++)
2703 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002704
Archit Taneja4dd2da12011-08-05 19:06:01 +05302705 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2706 for (j = 0; j < 8; j++)
2707 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2708 }
Amber Jainab5ca072011-05-19 19:47:53 +05302709
Archit Taneja4dd2da12011-08-05 19:06:01 +05302710 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2711 for (j = 0; j < 8; j++)
2712 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302713
Archit Taneja4dd2da12011-08-05 19:06:01 +05302714 for (j = 0; j < 8; j++)
2715 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302716
Archit Taneja4dd2da12011-08-05 19:06:01 +05302717 for (j = 0; j < 8; j++)
2718 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2719 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002720 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002721
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002722 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302723
2724#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725#undef DUMPREG
2726}
2727
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002728static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2729 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2730 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731{
2732 u32 l = 0;
2733
2734 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2735 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2736
2737 l |= FLD_VAL(onoff, 17, 17);
2738 l |= FLD_VAL(rf, 16, 16);
2739 l |= FLD_VAL(ieo, 15, 15);
2740 l |= FLD_VAL(ipc, 14, 14);
2741 l |= FLD_VAL(ihs, 13, 13);
2742 l |= FLD_VAL(ivs, 12, 12);
2743 l |= FLD_VAL(acbi, 11, 8);
2744 l |= FLD_VAL(acb, 7, 0);
2745
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002746 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002747}
2748
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002749void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002750 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002751{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002752 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002753 (config & OMAP_DSS_LCD_RF) != 0,
2754 (config & OMAP_DSS_LCD_IEO) != 0,
2755 (config & OMAP_DSS_LCD_IPC) != 0,
2756 (config & OMAP_DSS_LCD_IHS) != 0,
2757 (config & OMAP_DSS_LCD_IVS) != 0,
2758 acbi, acb);
2759}
2760
2761/* with fck as input clock rate, find dispc dividers that produce req_pck */
2762void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2763 struct dispc_clock_info *cinfo)
2764{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002765 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002766 unsigned long best_pck;
2767 u16 best_ld, cur_ld;
2768 u16 best_pd, cur_pd;
2769
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002770 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2771 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2772
2773 if (!is_tft)
2774 pcd_min = 3;
2775
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776 best_pck = 0;
2777 best_ld = 0;
2778 best_pd = 0;
2779
2780 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2781 unsigned long lck = fck / cur_ld;
2782
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002783 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002784 unsigned long pck = lck / cur_pd;
2785 long old_delta = abs(best_pck - req_pck);
2786 long new_delta = abs(pck - req_pck);
2787
2788 if (best_pck == 0 || new_delta < old_delta) {
2789 best_pck = pck;
2790 best_ld = cur_ld;
2791 best_pd = cur_pd;
2792
2793 if (pck == req_pck)
2794 goto found;
2795 }
2796
2797 if (pck < req_pck)
2798 break;
2799 }
2800
2801 if (lck / pcd_min < req_pck)
2802 break;
2803 }
2804
2805found:
2806 cinfo->lck_div = best_ld;
2807 cinfo->pck_div = best_pd;
2808 cinfo->lck = fck / cinfo->lck_div;
2809 cinfo->pck = cinfo->lck / cinfo->pck_div;
2810}
2811
2812/* calculate clock rates using dividers in cinfo */
2813int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2814 struct dispc_clock_info *cinfo)
2815{
2816 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2817 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002818 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002819 return -EINVAL;
2820
2821 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2822 cinfo->pck = cinfo->lck / cinfo->pck_div;
2823
2824 return 0;
2825}
2826
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002827int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002828 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002829{
2830 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2831 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2832
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002833 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834
2835 return 0;
2836}
2837
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002838int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002839 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840{
2841 unsigned long fck;
2842
2843 fck = dispc_fclk_rate();
2844
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002845 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2846 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002847
2848 cinfo->lck = fck / cinfo->lck_div;
2849 cinfo->pck = cinfo->lck / cinfo->pck_div;
2850
2851 return 0;
2852}
2853
2854/* dispc.irq_lock has to be locked by the caller */
2855static void _omap_dispc_set_irqs(void)
2856{
2857 u32 mask;
2858 u32 old_mask;
2859 int i;
2860 struct omap_dispc_isr_data *isr_data;
2861
2862 mask = dispc.irq_error_mask;
2863
2864 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2865 isr_data = &dispc.registered_isr[i];
2866
2867 if (isr_data->isr == NULL)
2868 continue;
2869
2870 mask |= isr_data->mask;
2871 }
2872
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002873 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2874 /* clear the irqstatus for newly enabled irqs */
2875 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2876
2877 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002878}
2879
2880int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2881{
2882 int i;
2883 int ret;
2884 unsigned long flags;
2885 struct omap_dispc_isr_data *isr_data;
2886
2887 if (isr == NULL)
2888 return -EINVAL;
2889
2890 spin_lock_irqsave(&dispc.irq_lock, flags);
2891
2892 /* check for duplicate entry */
2893 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2894 isr_data = &dispc.registered_isr[i];
2895 if (isr_data->isr == isr && isr_data->arg == arg &&
2896 isr_data->mask == mask) {
2897 ret = -EINVAL;
2898 goto err;
2899 }
2900 }
2901
2902 isr_data = NULL;
2903 ret = -EBUSY;
2904
2905 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2906 isr_data = &dispc.registered_isr[i];
2907
2908 if (isr_data->isr != NULL)
2909 continue;
2910
2911 isr_data->isr = isr;
2912 isr_data->arg = arg;
2913 isr_data->mask = mask;
2914 ret = 0;
2915
2916 break;
2917 }
2918
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002919 if (ret)
2920 goto err;
2921
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002922 _omap_dispc_set_irqs();
2923
2924 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2925
2926 return 0;
2927err:
2928 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2929
2930 return ret;
2931}
2932EXPORT_SYMBOL(omap_dispc_register_isr);
2933
2934int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2935{
2936 int i;
2937 unsigned long flags;
2938 int ret = -EINVAL;
2939 struct omap_dispc_isr_data *isr_data;
2940
2941 spin_lock_irqsave(&dispc.irq_lock, flags);
2942
2943 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2944 isr_data = &dispc.registered_isr[i];
2945 if (isr_data->isr != isr || isr_data->arg != arg ||
2946 isr_data->mask != mask)
2947 continue;
2948
2949 /* found the correct isr */
2950
2951 isr_data->isr = NULL;
2952 isr_data->arg = NULL;
2953 isr_data->mask = 0;
2954
2955 ret = 0;
2956 break;
2957 }
2958
2959 if (ret == 0)
2960 _omap_dispc_set_irqs();
2961
2962 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2963
2964 return ret;
2965}
2966EXPORT_SYMBOL(omap_dispc_unregister_isr);
2967
2968#ifdef DEBUG
2969static void print_irq_status(u32 status)
2970{
2971 if ((status & dispc.irq_error_mask) == 0)
2972 return;
2973
2974 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2975
2976#define PIS(x) \
2977 if (status & DISPC_IRQ_##x) \
2978 printk(#x " ");
2979 PIS(GFX_FIFO_UNDERFLOW);
2980 PIS(OCP_ERR);
2981 PIS(VID1_FIFO_UNDERFLOW);
2982 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302983 if (dss_feat_get_num_ovls() > 3)
2984 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002985 PIS(SYNC_LOST);
2986 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002987 if (dss_has_feature(FEAT_MGR_LCD2))
2988 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989#undef PIS
2990
2991 printk("\n");
2992}
2993#endif
2994
2995/* Called from dss.c. Note that we don't touch clocks here,
2996 * but we presume they are on because we got an IRQ. However,
2997 * an irq handler may turn the clocks off, so we may not have
2998 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00002999static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003000{
3001 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003002 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003003 u32 handledirqs = 0;
3004 u32 unhandled_errors;
3005 struct omap_dispc_isr_data *isr_data;
3006 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3007
3008 spin_lock(&dispc.irq_lock);
3009
3010 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003011 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3012
3013 /* IRQ is not for us */
3014 if (!(irqstatus & irqenable)) {
3015 spin_unlock(&dispc.irq_lock);
3016 return IRQ_NONE;
3017 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003018
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003019#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3020 spin_lock(&dispc.irq_stats_lock);
3021 dispc.irq_stats.irq_count++;
3022 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3023 spin_unlock(&dispc.irq_stats_lock);
3024#endif
3025
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003026#ifdef DEBUG
3027 if (dss_debug)
3028 print_irq_status(irqstatus);
3029#endif
3030 /* Ack the interrupt. Do it here before clocks are possibly turned
3031 * off */
3032 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3033 /* flush posted write */
3034 dispc_read_reg(DISPC_IRQSTATUS);
3035
3036 /* make a copy and unlock, so that isrs can unregister
3037 * themselves */
3038 memcpy(registered_isr, dispc.registered_isr,
3039 sizeof(registered_isr));
3040
3041 spin_unlock(&dispc.irq_lock);
3042
3043 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3044 isr_data = &registered_isr[i];
3045
3046 if (!isr_data->isr)
3047 continue;
3048
3049 if (isr_data->mask & irqstatus) {
3050 isr_data->isr(isr_data->arg, irqstatus);
3051 handledirqs |= isr_data->mask;
3052 }
3053 }
3054
3055 spin_lock(&dispc.irq_lock);
3056
3057 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3058
3059 if (unhandled_errors) {
3060 dispc.error_irqs |= unhandled_errors;
3061
3062 dispc.irq_error_mask &= ~unhandled_errors;
3063 _omap_dispc_set_irqs();
3064
3065 schedule_work(&dispc.error_work);
3066 }
3067
3068 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003069
3070 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003071}
3072
3073static void dispc_error_worker(struct work_struct *work)
3074{
3075 int i;
3076 u32 errors;
3077 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003078 static const unsigned fifo_underflow_bits[] = {
3079 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3080 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3081 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303082 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003083 };
3084
3085 static const unsigned sync_lost_bits[] = {
3086 DISPC_IRQ_SYNC_LOST,
3087 DISPC_IRQ_SYNC_LOST_DIGIT,
3088 DISPC_IRQ_SYNC_LOST2,
3089 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003090
3091 spin_lock_irqsave(&dispc.irq_lock, flags);
3092 errors = dispc.error_irqs;
3093 dispc.error_irqs = 0;
3094 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3095
Dima Zavin13eae1f2011-06-27 10:31:05 -07003096 dispc_runtime_get();
3097
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003098 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3099 struct omap_overlay *ovl;
3100 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003101
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003102 ovl = omap_dss_get_overlay(i);
3103 bit = fifo_underflow_bits[i];
3104
3105 if (bit & errors) {
3106 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3107 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003108 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003109 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003110 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003111 }
3112 }
3113
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003114 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3115 struct omap_overlay_manager *mgr;
3116 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003117
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003118 mgr = omap_dss_get_overlay_manager(i);
3119 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003120
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003121 if (bit & errors) {
3122 struct omap_dss_device *dssdev = mgr->device;
3123 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003124
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003125 DSSERR("SYNC_LOST on channel %s, restarting the output "
3126 "with video overlays disabled\n",
3127 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003128
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003129 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3130 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003131
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003132 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3133 struct omap_overlay *ovl;
3134 ovl = omap_dss_get_overlay(i);
3135
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003136 if (ovl->id != OMAP_DSS_GFX &&
3137 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003138 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003139 }
3140
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003141 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003142 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003143
Sumit Semwal2a205f32010-12-02 11:27:12 +00003144 if (enable)
3145 dssdev->driver->enable(dssdev);
3146 }
3147 }
3148
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003149 if (errors & DISPC_IRQ_OCP_ERR) {
3150 DSSERR("OCP_ERR\n");
3151 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3152 struct omap_overlay_manager *mgr;
3153 mgr = omap_dss_get_overlay_manager(i);
Rob Clark00f17e42011-12-11 14:02:27 -06003154 if (mgr->device && mgr->device->driver)
3155 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003156 }
3157 }
3158
3159 spin_lock_irqsave(&dispc.irq_lock, flags);
3160 dispc.irq_error_mask |= errors;
3161 _omap_dispc_set_irqs();
3162 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003163
3164 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165}
3166
3167int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3168{
3169 void dispc_irq_wait_handler(void *data, u32 mask)
3170 {
3171 complete((struct completion *)data);
3172 }
3173
3174 int r;
3175 DECLARE_COMPLETION_ONSTACK(completion);
3176
3177 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3178 irqmask);
3179
3180 if (r)
3181 return r;
3182
3183 timeout = wait_for_completion_timeout(&completion, timeout);
3184
3185 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3186
3187 if (timeout == 0)
3188 return -ETIMEDOUT;
3189
3190 if (timeout == -ERESTARTSYS)
3191 return -ERESTARTSYS;
3192
3193 return 0;
3194}
3195
3196int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3197 unsigned long timeout)
3198{
3199 void dispc_irq_wait_handler(void *data, u32 mask)
3200 {
3201 complete((struct completion *)data);
3202 }
3203
3204 int r;
3205 DECLARE_COMPLETION_ONSTACK(completion);
3206
3207 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3208 irqmask);
3209
3210 if (r)
3211 return r;
3212
3213 timeout = wait_for_completion_interruptible_timeout(&completion,
3214 timeout);
3215
3216 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3217
3218 if (timeout == 0)
3219 return -ETIMEDOUT;
3220
3221 if (timeout == -ERESTARTSYS)
3222 return -ERESTARTSYS;
3223
3224 return 0;
3225}
3226
3227#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3228void dispc_fake_vsync_irq(void)
3229{
3230 u32 irqstatus = DISPC_IRQ_VSYNC;
3231 int i;
3232
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003233 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003234
3235 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3236 struct omap_dispc_isr_data *isr_data;
3237 isr_data = &dispc.registered_isr[i];
3238
3239 if (!isr_data->isr)
3240 continue;
3241
3242 if (isr_data->mask & irqstatus)
3243 isr_data->isr(isr_data->arg, irqstatus);
3244 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003245}
3246#endif
3247
3248static void _omap_dispc_initialize_irq(void)
3249{
3250 unsigned long flags;
3251
3252 spin_lock_irqsave(&dispc.irq_lock, flags);
3253
3254 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3255
3256 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003257 if (dss_has_feature(FEAT_MGR_LCD2))
3258 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303259 if (dss_feat_get_num_ovls() > 3)
3260 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003261
3262 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3263 * so clear it */
3264 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3265
3266 _omap_dispc_set_irqs();
3267
3268 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3269}
3270
3271void dispc_enable_sidle(void)
3272{
3273 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3274}
3275
3276void dispc_disable_sidle(void)
3277{
3278 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3279}
3280
3281static void _omap_dispc_initial_config(void)
3282{
3283 u32 l;
3284
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003285 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3286 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3287 l = dispc_read_reg(DISPC_DIVISOR);
3288 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3289 l = FLD_MOD(l, 1, 0, 0);
3290 l = FLD_MOD(l, 1, 23, 16);
3291 dispc_write_reg(DISPC_DIVISOR, l);
3292 }
3293
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003294 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003295 if (dss_has_feature(FEAT_FUNCGATED))
3296 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003297
3298 /* L3 firewall setting: enable access to OCM RAM */
3299 /* XXX this should be somewhere in plat-omap */
3300 if (cpu_is_omap24xx())
3301 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3302
3303 _dispc_setup_color_conv_coef();
3304
3305 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3306
3307 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003308
3309 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303310
3311 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003312}
3313
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003314/* DISPC HW IP initialisation */
3315static int omap_dispchw_probe(struct platform_device *pdev)
3316{
3317 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003318 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003319 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003320 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003321
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003322 dispc.pdev = pdev;
3323
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003324 clk = clk_get(&pdev->dev, "fck");
3325 if (IS_ERR(clk)) {
3326 DSSERR("can't get fck\n");
3327 r = PTR_ERR(clk);
3328 goto err_get_clk;
3329 }
3330
3331 dispc.dss_clk = clk;
3332
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003333 spin_lock_init(&dispc.irq_lock);
3334
3335#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3336 spin_lock_init(&dispc.irq_stats_lock);
3337 dispc.irq_stats.last_reset = jiffies;
3338#endif
3339
3340 INIT_WORK(&dispc.error_work, dispc_error_worker);
3341
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003342 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3343 if (!dispc_mem) {
3344 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003345 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003346 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003347 }
3348 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003349 if (!dispc.base) {
3350 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003351 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003352 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003353 }
3354 dispc.irq = platform_get_irq(dispc.pdev, 0);
3355 if (dispc.irq < 0) {
3356 DSSERR("platform_get_irq failed\n");
3357 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003358 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003359 }
3360
3361 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3362 "OMAP DISPC", dispc.pdev);
3363 if (r < 0) {
3364 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003365 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003366 }
3367
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003368 pm_runtime_enable(&pdev->dev);
3369
3370 r = dispc_runtime_get();
3371 if (r)
3372 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003373
3374 _omap_dispc_initial_config();
3375
3376 _omap_dispc_initialize_irq();
3377
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003378 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003379 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003380 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3381
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003382 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003383
3384 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003385
3386err_runtime_get:
3387 pm_runtime_disable(&pdev->dev);
3388 free_irq(dispc.irq, dispc.pdev);
3389err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003390 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003391err_ioremap:
3392 clk_put(dispc.dss_clk);
3393err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003394 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003395}
3396
3397static int omap_dispchw_remove(struct platform_device *pdev)
3398{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003399 pm_runtime_disable(&pdev->dev);
3400
3401 clk_put(dispc.dss_clk);
3402
archit tanejaaffe3602011-02-23 08:41:03 +00003403 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003404 iounmap(dispc.base);
3405 return 0;
3406}
3407
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003408static int dispc_runtime_suspend(struct device *dev)
3409{
3410 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003411 dss_runtime_put();
3412
3413 return 0;
3414}
3415
3416static int dispc_runtime_resume(struct device *dev)
3417{
3418 int r;
3419
3420 r = dss_runtime_get();
3421 if (r < 0)
3422 return r;
3423
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003424 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003425
3426 return 0;
3427}
3428
3429static const struct dev_pm_ops dispc_pm_ops = {
3430 .runtime_suspend = dispc_runtime_suspend,
3431 .runtime_resume = dispc_runtime_resume,
3432};
3433
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003434static struct platform_driver omap_dispchw_driver = {
3435 .probe = omap_dispchw_probe,
3436 .remove = omap_dispchw_remove,
3437 .driver = {
3438 .name = "omapdss_dispc",
3439 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003440 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003441 },
3442};
3443
3444int dispc_init_platform_driver(void)
3445{
3446 return platform_driver_register(&omap_dispchw_driver);
3447}
3448
3449void dispc_uninit_platform_driver(void)
3450{
3451 return platform_driver_unregister(&omap_dispchw_driver);
3452}