blob: 47c6013ab37622b0d8c7ae9b0b32549aab98660c [file] [log] [blame]
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001/*
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00002 * 3-axis accelerometer driver supporting following Bosch-Sensortec chips:
3 * - BMC150
4 * - BMI055
5 * - BMA255
6 * - BMA250E
7 * - BMA222E
8 * - BMA280
9 *
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +010010 * Copyright (c) 2014, Intel Corporation.
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms and conditions of the GNU General Public License,
14 * version 2, as published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 */
21
22#include <linux/module.h>
23#include <linux/i2c.h>
24#include <linux/interrupt.h>
25#include <linux/delay.h>
26#include <linux/slab.h>
27#include <linux/acpi.h>
28#include <linux/gpio/consumer.h>
29#include <linux/pm.h>
30#include <linux/pm_runtime.h>
31#include <linux/iio/iio.h>
32#include <linux/iio/sysfs.h>
33#include <linux/iio/buffer.h>
34#include <linux/iio/events.h>
35#include <linux/iio/trigger.h>
36#include <linux/iio/trigger_consumer.h>
37#include <linux/iio/triggered_buffer.h>
38
39#define BMC150_ACCEL_DRV_NAME "bmc150_accel"
40#define BMC150_ACCEL_IRQ_NAME "bmc150_accel_event"
41#define BMC150_ACCEL_GPIO_NAME "bmc150_accel_int"
42
43#define BMC150_ACCEL_REG_CHIP_ID 0x00
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +010044
45#define BMC150_ACCEL_REG_INT_STATUS_2 0x0B
46#define BMC150_ACCEL_ANY_MOTION_MASK 0x07
Srinivas Pandruvada8d5a9782014-10-10 20:35:32 -070047#define BMC150_ACCEL_ANY_MOTION_BIT_X BIT(0)
48#define BMC150_ACCEL_ANY_MOTION_BIT_Y BIT(1)
49#define BMC150_ACCEL_ANY_MOTION_BIT_Z BIT(2)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +010050#define BMC150_ACCEL_ANY_MOTION_BIT_SIGN BIT(3)
51
52#define BMC150_ACCEL_REG_PMU_LPW 0x11
53#define BMC150_ACCEL_PMU_MODE_MASK 0xE0
54#define BMC150_ACCEL_PMU_MODE_SHIFT 5
55#define BMC150_ACCEL_PMU_BIT_SLEEP_DUR_MASK 0x17
56#define BMC150_ACCEL_PMU_BIT_SLEEP_DUR_SHIFT 1
57
58#define BMC150_ACCEL_REG_PMU_RANGE 0x0F
59
60#define BMC150_ACCEL_DEF_RANGE_2G 0x03
61#define BMC150_ACCEL_DEF_RANGE_4G 0x05
62#define BMC150_ACCEL_DEF_RANGE_8G 0x08
63#define BMC150_ACCEL_DEF_RANGE_16G 0x0C
64
65/* Default BW: 125Hz */
66#define BMC150_ACCEL_REG_PMU_BW 0x10
67#define BMC150_ACCEL_DEF_BW 125
68
69#define BMC150_ACCEL_REG_INT_MAP_0 0x19
70#define BMC150_ACCEL_INT_MAP_0_BIT_SLOPE BIT(2)
71
72#define BMC150_ACCEL_REG_INT_MAP_1 0x1A
Octavian Purdila3bbec972015-03-22 20:33:40 +020073#define BMC150_ACCEL_INT_MAP_1_BIT_DATA BIT(0)
74#define BMC150_ACCEL_INT_MAP_1_BIT_FWM BIT(1)
75#define BMC150_ACCEL_INT_MAP_1_BIT_FFULL BIT(2)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +010076
77#define BMC150_ACCEL_REG_INT_RST_LATCH 0x21
78#define BMC150_ACCEL_INT_MODE_LATCH_RESET 0x80
79#define BMC150_ACCEL_INT_MODE_LATCH_INT 0x0F
80#define BMC150_ACCEL_INT_MODE_NON_LATCH_INT 0x00
81
82#define BMC150_ACCEL_REG_INT_EN_0 0x16
83#define BMC150_ACCEL_INT_EN_BIT_SLP_X BIT(0)
84#define BMC150_ACCEL_INT_EN_BIT_SLP_Y BIT(1)
85#define BMC150_ACCEL_INT_EN_BIT_SLP_Z BIT(2)
86
87#define BMC150_ACCEL_REG_INT_EN_1 0x17
Octavian Purdila3bbec972015-03-22 20:33:40 +020088#define BMC150_ACCEL_INT_EN_BIT_DATA_EN BIT(4)
89#define BMC150_ACCEL_INT_EN_BIT_FFULL_EN BIT(5)
90#define BMC150_ACCEL_INT_EN_BIT_FWM_EN BIT(6)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +010091
92#define BMC150_ACCEL_REG_INT_OUT_CTRL 0x20
93#define BMC150_ACCEL_INT_OUT_CTRL_INT1_LVL BIT(0)
94
95#define BMC150_ACCEL_REG_INT_5 0x27
96#define BMC150_ACCEL_SLOPE_DUR_MASK 0x03
97
98#define BMC150_ACCEL_REG_INT_6 0x28
99#define BMC150_ACCEL_SLOPE_THRES_MASK 0xFF
100
101/* Slope duration in terms of number of samples */
Srinivas Pandruvada9e8e2282014-10-10 20:35:33 -0700102#define BMC150_ACCEL_DEF_SLOPE_DURATION 1
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100103/* in terms of multiples of g's/LSB, based on range */
Srinivas Pandruvada9e8e2282014-10-10 20:35:33 -0700104#define BMC150_ACCEL_DEF_SLOPE_THRESHOLD 1
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100105
106#define BMC150_ACCEL_REG_XOUT_L 0x02
107
108#define BMC150_ACCEL_MAX_STARTUP_TIME_MS 100
109
110/* Sleep Duration values */
111#define BMC150_ACCEL_SLEEP_500_MICRO 0x05
112#define BMC150_ACCEL_SLEEP_1_MS 0x06
113#define BMC150_ACCEL_SLEEP_2_MS 0x07
114#define BMC150_ACCEL_SLEEP_4_MS 0x08
115#define BMC150_ACCEL_SLEEP_6_MS 0x09
116#define BMC150_ACCEL_SLEEP_10_MS 0x0A
117#define BMC150_ACCEL_SLEEP_25_MS 0x0B
118#define BMC150_ACCEL_SLEEP_50_MS 0x0C
119#define BMC150_ACCEL_SLEEP_100_MS 0x0D
120#define BMC150_ACCEL_SLEEP_500_MS 0x0E
121#define BMC150_ACCEL_SLEEP_1_SEC 0x0F
122
123#define BMC150_ACCEL_REG_TEMP 0x08
124#define BMC150_ACCEL_TEMP_CENTER_VAL 24
125
126#define BMC150_ACCEL_AXIS_TO_REG(axis) (BMC150_ACCEL_REG_XOUT_L + (axis * 2))
127#define BMC150_AUTO_SUSPEND_DELAY_MS 2000
128
Octavian Purdila3bbec972015-03-22 20:33:40 +0200129#define BMC150_ACCEL_REG_FIFO_STATUS 0x0E
130#define BMC150_ACCEL_REG_FIFO_CONFIG0 0x30
131#define BMC150_ACCEL_REG_FIFO_CONFIG1 0x3E
132#define BMC150_ACCEL_REG_FIFO_DATA 0x3F
133#define BMC150_ACCEL_FIFO_LENGTH 32
134
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100135enum bmc150_accel_axis {
136 AXIS_X,
137 AXIS_Y,
138 AXIS_Z,
139};
140
141enum bmc150_power_modes {
142 BMC150_ACCEL_SLEEP_MODE_NORMAL,
143 BMC150_ACCEL_SLEEP_MODE_DEEP_SUSPEND,
144 BMC150_ACCEL_SLEEP_MODE_LPM,
145 BMC150_ACCEL_SLEEP_MODE_SUSPEND = 0x04,
146};
147
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000148struct bmc150_scale_info {
149 int scale;
150 u8 reg_range;
151};
152
153struct bmc150_accel_chip_info {
154 u8 chip_id;
155 const struct iio_chan_spec *channels;
156 int num_channels;
157 const struct bmc150_scale_info scale_table[4];
158};
159
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200160struct bmc150_accel_interrupt {
161 const struct bmc150_accel_interrupt_info *info;
162 atomic_t users;
163};
164
Octavian Purdila7d963212015-03-03 18:17:58 +0200165struct bmc150_accel_trigger {
166 struct bmc150_accel_data *data;
167 struct iio_trigger *indio_trig;
168 int (*setup)(struct bmc150_accel_trigger *t, bool state);
169 int intr;
170 bool enabled;
171};
172
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200173enum bmc150_accel_interrupt_id {
174 BMC150_ACCEL_INT_DATA_READY,
175 BMC150_ACCEL_INT_ANY_MOTION,
176 BMC150_ACCEL_INT_WATERMARK,
177 BMC150_ACCEL_INTERRUPTS,
178};
179
Octavian Purdila7d963212015-03-03 18:17:58 +0200180enum bmc150_accel_trigger_id {
181 BMC150_ACCEL_TRIGGER_DATA_READY,
182 BMC150_ACCEL_TRIGGER_ANY_MOTION,
183 BMC150_ACCEL_TRIGGERS,
184};
185
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100186struct bmc150_accel_data {
187 struct i2c_client *client;
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200188 struct bmc150_accel_interrupt interrupts[BMC150_ACCEL_INTERRUPTS];
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200189 atomic_t active_intr;
Octavian Purdila7d963212015-03-03 18:17:58 +0200190 struct bmc150_accel_trigger triggers[BMC150_ACCEL_TRIGGERS];
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100191 struct mutex mutex;
Octavian Purdila3bbec972015-03-22 20:33:40 +0200192 u8 fifo_mode, watermark;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100193 s16 buffer[8];
194 u8 bw_bits;
195 u32 slope_dur;
196 u32 slope_thres;
197 u32 range;
198 int ev_enable_state;
Vlad Dogaruc16bff42015-05-12 17:03:24 +0300199 int64_t timestamp, old_timestamp; /* Only used in hw fifo mode. */
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000200 const struct bmc150_accel_chip_info *chip_info;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100201};
202
203static const struct {
204 int val;
205 int val2;
206 u8 bw_bits;
Sathyanarayanan Kuppuswamy0ba8da92015-03-03 18:17:56 +0200207} bmc150_accel_samp_freq_table[] = { {15, 620000, 0x08},
208 {31, 260000, 0x09},
209 {62, 500000, 0x0A},
210 {125, 0, 0x0B},
211 {250, 0, 0x0C},
212 {500, 0, 0x0D},
213 {1000, 0, 0x0E},
214 {2000, 0, 0x0F} };
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100215
216static const struct {
217 int bw_bits;
218 int msec;
219} bmc150_accel_sample_upd_time[] = { {0x08, 64},
220 {0x09, 32},
221 {0x0A, 16},
222 {0x0B, 8},
223 {0x0C, 4},
224 {0x0D, 2},
225 {0x0E, 1},
226 {0x0F, 1} };
227
228static const struct {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100229 int sleep_dur;
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000230 u8 reg_value;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100231} bmc150_accel_sleep_value_table[] = { {0, 0},
232 {500, BMC150_ACCEL_SLEEP_500_MICRO},
233 {1000, BMC150_ACCEL_SLEEP_1_MS},
234 {2000, BMC150_ACCEL_SLEEP_2_MS},
235 {4000, BMC150_ACCEL_SLEEP_4_MS},
236 {6000, BMC150_ACCEL_SLEEP_6_MS},
237 {10000, BMC150_ACCEL_SLEEP_10_MS},
238 {25000, BMC150_ACCEL_SLEEP_25_MS},
239 {50000, BMC150_ACCEL_SLEEP_50_MS},
240 {100000, BMC150_ACCEL_SLEEP_100_MS},
241 {500000, BMC150_ACCEL_SLEEP_500_MS},
242 {1000000, BMC150_ACCEL_SLEEP_1_SEC} };
243
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100244static int bmc150_accel_set_mode(struct bmc150_accel_data *data,
245 enum bmc150_power_modes mode,
246 int dur_us)
247{
248 int i;
249 int ret;
250 u8 lpw_bits;
251 int dur_val = -1;
252
253 if (dur_us > 0) {
254 for (i = 0; i < ARRAY_SIZE(bmc150_accel_sleep_value_table);
255 ++i) {
256 if (bmc150_accel_sleep_value_table[i].sleep_dur ==
257 dur_us)
258 dur_val =
259 bmc150_accel_sleep_value_table[i].reg_value;
260 }
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200261 } else {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100262 dur_val = 0;
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200263 }
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100264
265 if (dur_val < 0)
266 return -EINVAL;
267
268 lpw_bits = mode << BMC150_ACCEL_PMU_MODE_SHIFT;
269 lpw_bits |= (dur_val << BMC150_ACCEL_PMU_BIT_SLEEP_DUR_SHIFT);
270
271 dev_dbg(&data->client->dev, "Set Mode bits %x\n", lpw_bits);
272
273 ret = i2c_smbus_write_byte_data(data->client,
274 BMC150_ACCEL_REG_PMU_LPW, lpw_bits);
275 if (ret < 0) {
276 dev_err(&data->client->dev, "Error writing reg_pmu_lpw\n");
277 return ret;
278 }
279
280 return 0;
281}
282
283static int bmc150_accel_set_bw(struct bmc150_accel_data *data, int val,
284 int val2)
285{
286 int i;
287 int ret;
288
289 for (i = 0; i < ARRAY_SIZE(bmc150_accel_samp_freq_table); ++i) {
290 if (bmc150_accel_samp_freq_table[i].val == val &&
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200291 bmc150_accel_samp_freq_table[i].val2 == val2) {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100292 ret = i2c_smbus_write_byte_data(
293 data->client,
294 BMC150_ACCEL_REG_PMU_BW,
295 bmc150_accel_samp_freq_table[i].bw_bits);
296 if (ret < 0)
297 return ret;
298
299 data->bw_bits =
300 bmc150_accel_samp_freq_table[i].bw_bits;
301 return 0;
302 }
303 }
304
305 return -EINVAL;
306}
307
Octavian Purdila802a3ae2015-01-31 02:00:03 +0200308static int bmc150_accel_update_slope(struct bmc150_accel_data *data)
309{
310 int ret, val;
311
312 ret = i2c_smbus_write_byte_data(data->client, BMC150_ACCEL_REG_INT_6,
313 data->slope_thres);
314 if (ret < 0) {
315 dev_err(&data->client->dev, "Error writing reg_int_6\n");
316 return ret;
317 }
318
319 ret = i2c_smbus_read_byte_data(data->client, BMC150_ACCEL_REG_INT_5);
320 if (ret < 0) {
321 dev_err(&data->client->dev, "Error reading reg_int_5\n");
322 return ret;
323 }
324
325 val = (ret & ~BMC150_ACCEL_SLOPE_DUR_MASK) | data->slope_dur;
326 ret = i2c_smbus_write_byte_data(data->client, BMC150_ACCEL_REG_INT_5,
327 val);
328 if (ret < 0) {
329 dev_err(&data->client->dev, "Error write reg_int_5\n");
330 return ret;
331 }
332
333 dev_dbg(&data->client->dev, "%s: %x %x\n", __func__, data->slope_thres,
334 data->slope_dur);
335
336 return ret;
337}
338
Octavian Purdila7d963212015-03-03 18:17:58 +0200339static int bmc150_accel_any_motion_setup(struct bmc150_accel_trigger *t,
340 bool state)
341{
342 if (state)
343 return bmc150_accel_update_slope(t->data);
344
345 return 0;
346}
347
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100348static int bmc150_accel_chip_init(struct bmc150_accel_data *data)
349{
350 int ret;
351
352 ret = i2c_smbus_read_byte_data(data->client, BMC150_ACCEL_REG_CHIP_ID);
353 if (ret < 0) {
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200354 dev_err(&data->client->dev, "Error: Reading chip id\n");
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100355 return ret;
356 }
357
358 dev_dbg(&data->client->dev, "Chip Id %x\n", ret);
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000359 if (ret != data->chip_info->chip_id) {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100360 dev_err(&data->client->dev, "Invalid chip %x\n", ret);
361 return -ENODEV;
362 }
363
364 ret = bmc150_accel_set_mode(data, BMC150_ACCEL_SLEEP_MODE_NORMAL, 0);
365 if (ret < 0)
366 return ret;
367
368 /* Set Bandwidth */
369 ret = bmc150_accel_set_bw(data, BMC150_ACCEL_DEF_BW, 0);
370 if (ret < 0)
371 return ret;
372
373 /* Set Default Range */
374 ret = i2c_smbus_write_byte_data(data->client,
375 BMC150_ACCEL_REG_PMU_RANGE,
376 BMC150_ACCEL_DEF_RANGE_4G);
377 if (ret < 0) {
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200378 dev_err(&data->client->dev, "Error writing reg_pmu_range\n");
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100379 return ret;
380 }
381
382 data->range = BMC150_ACCEL_DEF_RANGE_4G;
383
Octavian Purdila802a3ae2015-01-31 02:00:03 +0200384 /* Set default slope duration and thresholds */
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100385 data->slope_thres = BMC150_ACCEL_DEF_SLOPE_THRESHOLD;
Octavian Purdila802a3ae2015-01-31 02:00:03 +0200386 data->slope_dur = BMC150_ACCEL_DEF_SLOPE_DURATION;
387 ret = bmc150_accel_update_slope(data);
388 if (ret < 0)
389 return ret;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100390
391 /* Set default as latched interrupts */
392 ret = i2c_smbus_write_byte_data(data->client,
393 BMC150_ACCEL_REG_INT_RST_LATCH,
394 BMC150_ACCEL_INT_MODE_LATCH_INT |
395 BMC150_ACCEL_INT_MODE_LATCH_RESET);
396 if (ret < 0) {
397 dev_err(&data->client->dev,
398 "Error writing reg_int_rst_latch\n");
399 return ret;
400 }
401
402 return 0;
403}
404
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100405static int bmc150_accel_get_bw(struct bmc150_accel_data *data, int *val,
406 int *val2)
407{
408 int i;
409
410 for (i = 0; i < ARRAY_SIZE(bmc150_accel_samp_freq_table); ++i) {
411 if (bmc150_accel_samp_freq_table[i].bw_bits == data->bw_bits) {
412 *val = bmc150_accel_samp_freq_table[i].val;
413 *val2 = bmc150_accel_samp_freq_table[i].val2;
414 return IIO_VAL_INT_PLUS_MICRO;
415 }
416 }
417
418 return -EINVAL;
419}
420
Rafael J. Wysocki6f0a13f2014-12-04 01:08:13 +0100421#ifdef CONFIG_PM
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100422static int bmc150_accel_get_startup_times(struct bmc150_accel_data *data)
423{
424 int i;
425
426 for (i = 0; i < ARRAY_SIZE(bmc150_accel_sample_upd_time); ++i) {
427 if (bmc150_accel_sample_upd_time[i].bw_bits == data->bw_bits)
428 return bmc150_accel_sample_upd_time[i].msec;
429 }
430
431 return BMC150_ACCEL_MAX_STARTUP_TIME_MS;
432}
433
434static int bmc150_accel_set_power_state(struct bmc150_accel_data *data, bool on)
435{
436 int ret;
437
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200438 if (on) {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100439 ret = pm_runtime_get_sync(&data->client->dev);
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200440 } else {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100441 pm_runtime_mark_last_busy(&data->client->dev);
442 ret = pm_runtime_put_autosuspend(&data->client->dev);
443 }
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200444
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100445 if (ret < 0) {
446 dev_err(&data->client->dev,
447 "Failed: bmc150_accel_set_power_state for %d\n", on);
Srinivas Pandruvadaaaeecd82014-10-10 20:35:31 -0700448 if (on)
449 pm_runtime_put_noidle(&data->client->dev);
450
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100451 return ret;
452 }
453
454 return 0;
455}
Laurentiu Palcub31b05c2014-08-29 09:38:00 +0100456#else
457static int bmc150_accel_set_power_state(struct bmc150_accel_data *data, bool on)
458{
459 return 0;
460}
461#endif
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100462
Octavian Purdila8e22f472015-01-31 02:00:04 +0200463static const struct bmc150_accel_interrupt_info {
464 u8 map_reg;
465 u8 map_bitmask;
466 u8 en_reg;
467 u8 en_bitmask;
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200468} bmc150_accel_interrupts[BMC150_ACCEL_INTERRUPTS] = {
Octavian Purdila8e22f472015-01-31 02:00:04 +0200469 { /* data ready interrupt */
470 .map_reg = BMC150_ACCEL_REG_INT_MAP_1,
471 .map_bitmask = BMC150_ACCEL_INT_MAP_1_BIT_DATA,
472 .en_reg = BMC150_ACCEL_REG_INT_EN_1,
473 .en_bitmask = BMC150_ACCEL_INT_EN_BIT_DATA_EN,
474 },
475 { /* motion interrupt */
476 .map_reg = BMC150_ACCEL_REG_INT_MAP_0,
477 .map_bitmask = BMC150_ACCEL_INT_MAP_0_BIT_SLOPE,
478 .en_reg = BMC150_ACCEL_REG_INT_EN_0,
479 .en_bitmask = BMC150_ACCEL_INT_EN_BIT_SLP_X |
480 BMC150_ACCEL_INT_EN_BIT_SLP_Y |
481 BMC150_ACCEL_INT_EN_BIT_SLP_Z
482 },
Octavian Purdila3bbec972015-03-22 20:33:40 +0200483 { /* fifo watermark interrupt */
484 .map_reg = BMC150_ACCEL_REG_INT_MAP_1,
485 .map_bitmask = BMC150_ACCEL_INT_MAP_1_BIT_FWM,
486 .en_reg = BMC150_ACCEL_REG_INT_EN_1,
487 .en_bitmask = BMC150_ACCEL_INT_EN_BIT_FWM_EN,
488 },
Octavian Purdila8e22f472015-01-31 02:00:04 +0200489};
490
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200491static void bmc150_accel_interrupts_setup(struct iio_dev *indio_dev,
492 struct bmc150_accel_data *data)
493{
494 int i;
495
496 for (i = 0; i < BMC150_ACCEL_INTERRUPTS; i++)
497 data->interrupts[i].info = &bmc150_accel_interrupts[i];
498}
499
500static int bmc150_accel_set_interrupt(struct bmc150_accel_data *data, int i,
Octavian Purdila8e22f472015-01-31 02:00:04 +0200501 bool state)
502{
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200503 struct bmc150_accel_interrupt *intr = &data->interrupts[i];
504 const struct bmc150_accel_interrupt_info *info = intr->info;
Octavian Purdila8e22f472015-01-31 02:00:04 +0200505 int ret;
506
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200507 if (state) {
508 if (atomic_inc_return(&intr->users) > 1)
509 return 0;
510 } else {
511 if (atomic_dec_return(&intr->users) > 0)
512 return 0;
513 }
514
Octavian Purdila8e22f472015-01-31 02:00:04 +0200515 /*
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200516 * We will expect the enable and disable to do operation in reverse
517 * order. This will happen here anyway, as our resume operation uses
518 * sync mode runtime pm calls. The suspend operation will be delayed
519 * by autosuspend delay.
520 * So the disable operation will still happen in reverse order of
521 * enable operation. When runtime pm is disabled the mode is always on,
522 * so sequence doesn't matter.
Octavian Purdila8e22f472015-01-31 02:00:04 +0200523 */
524 ret = bmc150_accel_set_power_state(data, state);
525 if (ret < 0)
526 return ret;
527
528 /* map the interrupt to the appropriate pins */
529 ret = i2c_smbus_read_byte_data(data->client, info->map_reg);
530 if (ret < 0) {
531 dev_err(&data->client->dev, "Error reading reg_int_map\n");
532 goto out_fix_power_state;
533 }
534 if (state)
535 ret |= info->map_bitmask;
536 else
537 ret &= ~info->map_bitmask;
538
539 ret = i2c_smbus_write_byte_data(data->client, info->map_reg,
540 ret);
541 if (ret < 0) {
542 dev_err(&data->client->dev, "Error writing reg_int_map\n");
543 goto out_fix_power_state;
544 }
545
546 /* enable/disable the interrupt */
547 ret = i2c_smbus_read_byte_data(data->client, info->en_reg);
548 if (ret < 0) {
549 dev_err(&data->client->dev, "Error reading reg_int_en\n");
550 goto out_fix_power_state;
551 }
552
553 if (state)
554 ret |= info->en_bitmask;
555 else
556 ret &= ~info->en_bitmask;
557
558 ret = i2c_smbus_write_byte_data(data->client, info->en_reg, ret);
559 if (ret < 0) {
560 dev_err(&data->client->dev, "Error writing reg_int_en\n");
561 goto out_fix_power_state;
562 }
563
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200564 if (state)
565 atomic_inc(&data->active_intr);
566 else
567 atomic_dec(&data->active_intr);
568
Octavian Purdila8e22f472015-01-31 02:00:04 +0200569 return 0;
570
571out_fix_power_state:
572 bmc150_accel_set_power_state(data, false);
573 return ret;
574}
575
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100576static int bmc150_accel_set_scale(struct bmc150_accel_data *data, int val)
577{
578 int ret, i;
579
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000580 for (i = 0; i < ARRAY_SIZE(data->chip_info->scale_table); ++i) {
581 if (data->chip_info->scale_table[i].scale == val) {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100582 ret = i2c_smbus_write_byte_data(
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000583 data->client,
584 BMC150_ACCEL_REG_PMU_RANGE,
585 data->chip_info->scale_table[i].reg_range);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100586 if (ret < 0) {
587 dev_err(&data->client->dev,
588 "Error writing pmu_range\n");
589 return ret;
590 }
591
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000592 data->range = data->chip_info->scale_table[i].reg_range;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100593 return 0;
594 }
595 }
596
597 return -EINVAL;
598}
599
600static int bmc150_accel_get_temp(struct bmc150_accel_data *data, int *val)
601{
602 int ret;
603
604 mutex_lock(&data->mutex);
605
606 ret = i2c_smbus_read_byte_data(data->client, BMC150_ACCEL_REG_TEMP);
607 if (ret < 0) {
608 dev_err(&data->client->dev, "Error reading reg_temp\n");
609 mutex_unlock(&data->mutex);
610 return ret;
611 }
612 *val = sign_extend32(ret, 7);
613
614 mutex_unlock(&data->mutex);
615
616 return IIO_VAL_INT;
617}
618
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000619static int bmc150_accel_get_axis(struct bmc150_accel_data *data,
620 struct iio_chan_spec const *chan,
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100621 int *val)
622{
623 int ret;
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000624 int axis = chan->scan_index;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100625
626 mutex_lock(&data->mutex);
627 ret = bmc150_accel_set_power_state(data, true);
628 if (ret < 0) {
629 mutex_unlock(&data->mutex);
630 return ret;
631 }
632
633 ret = i2c_smbus_read_word_data(data->client,
634 BMC150_ACCEL_AXIS_TO_REG(axis));
635 if (ret < 0) {
636 dev_err(&data->client->dev, "Error reading axis %d\n", axis);
637 bmc150_accel_set_power_state(data, false);
638 mutex_unlock(&data->mutex);
639 return ret;
640 }
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000641 *val = sign_extend32(ret >> chan->scan_type.shift,
642 chan->scan_type.realbits - 1);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100643 ret = bmc150_accel_set_power_state(data, false);
644 mutex_unlock(&data->mutex);
645 if (ret < 0)
646 return ret;
647
648 return IIO_VAL_INT;
649}
650
651static int bmc150_accel_read_raw(struct iio_dev *indio_dev,
652 struct iio_chan_spec const *chan,
653 int *val, int *val2, long mask)
654{
655 struct bmc150_accel_data *data = iio_priv(indio_dev);
656 int ret;
657
658 switch (mask) {
659 case IIO_CHAN_INFO_RAW:
660 switch (chan->type) {
661 case IIO_TEMP:
662 return bmc150_accel_get_temp(data, val);
663 case IIO_ACCEL:
664 if (iio_buffer_enabled(indio_dev))
665 return -EBUSY;
666 else
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000667 return bmc150_accel_get_axis(data, chan, val);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100668 default:
669 return -EINVAL;
670 }
671 case IIO_CHAN_INFO_OFFSET:
672 if (chan->type == IIO_TEMP) {
673 *val = BMC150_ACCEL_TEMP_CENTER_VAL;
674 return IIO_VAL_INT;
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200675 } else {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100676 return -EINVAL;
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200677 }
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100678 case IIO_CHAN_INFO_SCALE:
679 *val = 0;
680 switch (chan->type) {
681 case IIO_TEMP:
682 *val2 = 500000;
683 return IIO_VAL_INT_PLUS_MICRO;
684 case IIO_ACCEL:
685 {
686 int i;
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000687 const struct bmc150_scale_info *si;
688 int st_size = ARRAY_SIZE(data->chip_info->scale_table);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100689
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +0000690 for (i = 0; i < st_size; ++i) {
691 si = &data->chip_info->scale_table[i];
692 if (si->reg_range == data->range) {
693 *val2 = si->scale;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100694 return IIO_VAL_INT_PLUS_MICRO;
695 }
696 }
697 return -EINVAL;
698 }
699 default:
700 return -EINVAL;
701 }
702 case IIO_CHAN_INFO_SAMP_FREQ:
703 mutex_lock(&data->mutex);
704 ret = bmc150_accel_get_bw(data, val, val2);
705 mutex_unlock(&data->mutex);
706 return ret;
707 default:
708 return -EINVAL;
709 }
710}
711
712static int bmc150_accel_write_raw(struct iio_dev *indio_dev,
713 struct iio_chan_spec const *chan,
714 int val, int val2, long mask)
715{
716 struct bmc150_accel_data *data = iio_priv(indio_dev);
717 int ret;
718
719 switch (mask) {
720 case IIO_CHAN_INFO_SAMP_FREQ:
721 mutex_lock(&data->mutex);
722 ret = bmc150_accel_set_bw(data, val, val2);
723 mutex_unlock(&data->mutex);
724 break;
725 case IIO_CHAN_INFO_SCALE:
726 if (val)
727 return -EINVAL;
728
729 mutex_lock(&data->mutex);
730 ret = bmc150_accel_set_scale(data, val2);
731 mutex_unlock(&data->mutex);
732 return ret;
733 default:
734 ret = -EINVAL;
735 }
736
737 return ret;
738}
739
740static int bmc150_accel_read_event(struct iio_dev *indio_dev,
741 const struct iio_chan_spec *chan,
742 enum iio_event_type type,
743 enum iio_event_direction dir,
744 enum iio_event_info info,
745 int *val, int *val2)
746{
747 struct bmc150_accel_data *data = iio_priv(indio_dev);
748
749 *val2 = 0;
750 switch (info) {
751 case IIO_EV_INFO_VALUE:
752 *val = data->slope_thres;
753 break;
754 case IIO_EV_INFO_PERIOD:
Octavian Purdila802a3ae2015-01-31 02:00:03 +0200755 *val = data->slope_dur;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100756 break;
757 default:
758 return -EINVAL;
759 }
760
761 return IIO_VAL_INT;
762}
763
764static int bmc150_accel_write_event(struct iio_dev *indio_dev,
765 const struct iio_chan_spec *chan,
766 enum iio_event_type type,
767 enum iio_event_direction dir,
768 enum iio_event_info info,
769 int val, int val2)
770{
771 struct bmc150_accel_data *data = iio_priv(indio_dev);
772
773 if (data->ev_enable_state)
774 return -EBUSY;
775
776 switch (info) {
777 case IIO_EV_INFO_VALUE:
Hartmut Knaackfdd15f62015-06-15 23:48:25 +0200778 data->slope_thres = val & BMC150_ACCEL_SLOPE_THRES_MASK;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100779 break;
780 case IIO_EV_INFO_PERIOD:
Octavian Purdila802a3ae2015-01-31 02:00:03 +0200781 data->slope_dur = val & BMC150_ACCEL_SLOPE_DUR_MASK;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100782 break;
783 default:
784 return -EINVAL;
785 }
786
787 return 0;
788}
789
790static int bmc150_accel_read_event_config(struct iio_dev *indio_dev,
791 const struct iio_chan_spec *chan,
792 enum iio_event_type type,
793 enum iio_event_direction dir)
794{
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100795 struct bmc150_accel_data *data = iio_priv(indio_dev);
796
797 return data->ev_enable_state;
798}
799
800static int bmc150_accel_write_event_config(struct iio_dev *indio_dev,
801 const struct iio_chan_spec *chan,
802 enum iio_event_type type,
803 enum iio_event_direction dir,
804 int state)
805{
806 struct bmc150_accel_data *data = iio_priv(indio_dev);
807 int ret;
808
Octavian Purdila14ee64f2015-01-31 02:00:05 +0200809 if (state == data->ev_enable_state)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100810 return 0;
811
812 mutex_lock(&data->mutex);
813
Octavian Purdila3e825ec2015-03-03 18:17:57 +0200814 ret = bmc150_accel_set_interrupt(data, BMC150_ACCEL_INT_ANY_MOTION,
815 state);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100816 if (ret < 0) {
817 mutex_unlock(&data->mutex);
818 return ret;
819 }
820
821 data->ev_enable_state = state;
822 mutex_unlock(&data->mutex);
823
824 return 0;
825}
826
827static int bmc150_accel_validate_trigger(struct iio_dev *indio_dev,
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200828 struct iio_trigger *trig)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100829{
830 struct bmc150_accel_data *data = iio_priv(indio_dev);
Octavian Purdila7d963212015-03-03 18:17:58 +0200831 int i;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100832
Octavian Purdila7d963212015-03-03 18:17:58 +0200833 for (i = 0; i < BMC150_ACCEL_TRIGGERS; i++) {
834 if (data->triggers[i].indio_trig == trig)
835 return 0;
836 }
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100837
Octavian Purdila7d963212015-03-03 18:17:58 +0200838 return -EINVAL;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +0100839}
840
Octavian Purdila3bbec972015-03-22 20:33:40 +0200841static ssize_t bmc150_accel_get_fifo_watermark(struct device *dev,
842 struct device_attribute *attr,
843 char *buf)
844{
845 struct iio_dev *indio_dev = dev_to_iio_dev(dev);
846 struct bmc150_accel_data *data = iio_priv(indio_dev);
847 int wm;
848
849 mutex_lock(&data->mutex);
850 wm = data->watermark;
851 mutex_unlock(&data->mutex);
852
853 return sprintf(buf, "%d\n", wm);
854}
855
856static ssize_t bmc150_accel_get_fifo_state(struct device *dev,
857 struct device_attribute *attr,
858 char *buf)
859{
860 struct iio_dev *indio_dev = dev_to_iio_dev(dev);
861 struct bmc150_accel_data *data = iio_priv(indio_dev);
862 bool state;
863
864 mutex_lock(&data->mutex);
865 state = data->fifo_mode;
866 mutex_unlock(&data->mutex);
867
868 return sprintf(buf, "%d\n", state);
869}
870
871static IIO_CONST_ATTR(hwfifo_watermark_min, "1");
872static IIO_CONST_ATTR(hwfifo_watermark_max,
873 __stringify(BMC150_ACCEL_FIFO_LENGTH));
874static IIO_DEVICE_ATTR(hwfifo_enabled, S_IRUGO,
875 bmc150_accel_get_fifo_state, NULL, 0);
876static IIO_DEVICE_ATTR(hwfifo_watermark, S_IRUGO,
877 bmc150_accel_get_fifo_watermark, NULL, 0);
878
879static const struct attribute *bmc150_accel_fifo_attributes[] = {
880 &iio_const_attr_hwfifo_watermark_min.dev_attr.attr,
881 &iio_const_attr_hwfifo_watermark_max.dev_attr.attr,
882 &iio_dev_attr_hwfifo_watermark.dev_attr.attr,
883 &iio_dev_attr_hwfifo_enabled.dev_attr.attr,
884 NULL,
885};
886
887static int bmc150_accel_set_watermark(struct iio_dev *indio_dev, unsigned val)
888{
889 struct bmc150_accel_data *data = iio_priv(indio_dev);
890
891 if (val > BMC150_ACCEL_FIFO_LENGTH)
892 val = BMC150_ACCEL_FIFO_LENGTH;
893
894 mutex_lock(&data->mutex);
895 data->watermark = val;
896 mutex_unlock(&data->mutex);
897
898 return 0;
899}
900
901/*
902 * We must read at least one full frame in one burst, otherwise the rest of the
903 * frame data is discarded.
904 */
905static int bmc150_accel_fifo_transfer(const struct i2c_client *client,
906 char *buffer, int samples)
907{
908 int sample_length = 3 * 2;
909 u8 reg_fifo_data = BMC150_ACCEL_REG_FIFO_DATA;
910 int ret = -EIO;
911
912 if (i2c_check_functionality(client->adapter, I2C_FUNC_I2C)) {
913 struct i2c_msg msg[2] = {
914 {
915 .addr = client->addr,
916 .flags = 0,
917 .buf = &reg_fifo_data,
918 .len = sizeof(reg_fifo_data),
919 },
920 {
921 .addr = client->addr,
922 .flags = I2C_M_RD,
923 .buf = (u8 *)buffer,
924 .len = samples * sample_length,
925 }
926 };
927
928 ret = i2c_transfer(client->adapter, msg, 2);
929 if (ret != 2)
930 ret = -EIO;
931 else
932 ret = 0;
933 } else {
934 int i, step = I2C_SMBUS_BLOCK_MAX / sample_length;
935
936 for (i = 0; i < samples * sample_length; i += step) {
937 ret = i2c_smbus_read_i2c_block_data(client,
938 reg_fifo_data, step,
939 &buffer[i]);
940 if (ret != step) {
941 ret = -EIO;
942 break;
943 }
944
945 ret = 0;
946 }
947 }
948
949 if (ret)
950 dev_err(&client->dev, "Error transferring data from fifo\n");
951
952 return ret;
953}
954
955static int __bmc150_accel_fifo_flush(struct iio_dev *indio_dev,
956 unsigned samples, bool irq)
957{
958 struct bmc150_accel_data *data = iio_priv(indio_dev);
959 int ret, i;
960 u8 count;
961 u16 buffer[BMC150_ACCEL_FIFO_LENGTH * 3];
962 int64_t tstamp;
963 uint64_t sample_period;
Hartmut Knaacke20008e2015-06-15 23:48:26 +0200964
Octavian Purdila3bbec972015-03-22 20:33:40 +0200965 ret = i2c_smbus_read_byte_data(data->client,
966 BMC150_ACCEL_REG_FIFO_STATUS);
967 if (ret < 0) {
968 dev_err(&data->client->dev, "Error reading reg_fifo_status\n");
969 return ret;
970 }
971
972 count = ret & 0x7F;
973
974 if (!count)
975 return 0;
976
977 /*
978 * If we getting called from IRQ handler we know the stored timestamp is
979 * fairly accurate for the last stored sample. Otherwise, if we are
980 * called as a result of a read operation from userspace and hence
981 * before the watermark interrupt was triggered, take a timestamp
982 * now. We can fall anywhere in between two samples so the error in this
983 * case is at most one sample period.
984 */
985 if (!irq) {
986 data->old_timestamp = data->timestamp;
987 data->timestamp = iio_get_time_ns();
988 }
989
990 /*
991 * Approximate timestamps for each of the sample based on the sampling
992 * frequency, timestamp for last sample and number of samples.
993 *
994 * Note that we can't use the current bandwidth settings to compute the
995 * sample period because the sample rate varies with the device
996 * (e.g. between 31.70ms to 32.20ms for a bandwidth of 15.63HZ). That
997 * small variation adds when we store a large number of samples and
998 * creates significant jitter between the last and first samples in
999 * different batches (e.g. 32ms vs 21ms).
1000 *
1001 * To avoid this issue we compute the actual sample period ourselves
1002 * based on the timestamp delta between the last two flush operations.
1003 */
1004 sample_period = (data->timestamp - data->old_timestamp);
1005 do_div(sample_period, count);
1006 tstamp = data->timestamp - (count - 1) * sample_period;
1007
1008 if (samples && count > samples)
1009 count = samples;
1010
1011 ret = bmc150_accel_fifo_transfer(data->client, (u8 *)buffer, count);
1012 if (ret)
1013 return ret;
1014
1015 /*
1016 * Ideally we want the IIO core to handle the demux when running in fifo
1017 * mode but not when running in triggered buffer mode. Unfortunately
1018 * this does not seem to be possible, so stick with driver demux for
1019 * now.
1020 */
1021 for (i = 0; i < count; i++) {
1022 u16 sample[8];
1023 int j, bit;
1024
1025 j = 0;
1026 for_each_set_bit(bit, indio_dev->active_scan_mask,
1027 indio_dev->masklength)
1028 memcpy(&sample[j++], &buffer[i * 3 + bit], 2);
1029
1030 iio_push_to_buffers_with_timestamp(indio_dev, sample, tstamp);
1031
1032 tstamp += sample_period;
1033 }
1034
1035 return count;
1036}
1037
1038static int bmc150_accel_fifo_flush(struct iio_dev *indio_dev, unsigned samples)
1039{
1040 struct bmc150_accel_data *data = iio_priv(indio_dev);
1041 int ret;
1042
1043 mutex_lock(&data->mutex);
1044 ret = __bmc150_accel_fifo_flush(indio_dev, samples, false);
1045 mutex_unlock(&data->mutex);
1046
1047 return ret;
1048}
1049
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001050static IIO_CONST_ATTR_SAMP_FREQ_AVAIL(
Sathyanarayanan Kuppuswamy0ba8da92015-03-03 18:17:56 +02001051 "15.620000 31.260000 62.50000 125 250 500 1000 2000");
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001052
1053static struct attribute *bmc150_accel_attributes[] = {
1054 &iio_const_attr_sampling_frequency_available.dev_attr.attr,
1055 NULL,
1056};
1057
1058static const struct attribute_group bmc150_accel_attrs_group = {
1059 .attrs = bmc150_accel_attributes,
1060};
1061
1062static const struct iio_event_spec bmc150_accel_event = {
1063 .type = IIO_EV_TYPE_ROC,
Srinivas Pandruvada11741242014-10-10 20:35:34 -07001064 .dir = IIO_EV_DIR_EITHER,
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001065 .mask_separate = BIT(IIO_EV_INFO_VALUE) |
1066 BIT(IIO_EV_INFO_ENABLE) |
1067 BIT(IIO_EV_INFO_PERIOD)
1068};
1069
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001070#define BMC150_ACCEL_CHANNEL(_axis, bits) { \
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001071 .type = IIO_ACCEL, \
1072 .modified = 1, \
1073 .channel2 = IIO_MOD_##_axis, \
1074 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
1075 .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
1076 BIT(IIO_CHAN_INFO_SAMP_FREQ), \
1077 .scan_index = AXIS_##_axis, \
1078 .scan_type = { \
1079 .sign = 's', \
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001080 .realbits = (bits), \
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001081 .storagebits = 16, \
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001082 .shift = 16 - (bits), \
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001083 }, \
1084 .event_spec = &bmc150_accel_event, \
1085 .num_event_specs = 1 \
1086}
1087
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001088#define BMC150_ACCEL_CHANNELS(bits) { \
1089 { \
1090 .type = IIO_TEMP, \
1091 .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
1092 BIT(IIO_CHAN_INFO_SCALE) | \
1093 BIT(IIO_CHAN_INFO_OFFSET), \
1094 .scan_index = -1, \
1095 }, \
1096 BMC150_ACCEL_CHANNEL(X, bits), \
1097 BMC150_ACCEL_CHANNEL(Y, bits), \
1098 BMC150_ACCEL_CHANNEL(Z, bits), \
1099 IIO_CHAN_SOFT_TIMESTAMP(3), \
1100}
1101
1102static const struct iio_chan_spec bma222e_accel_channels[] =
1103 BMC150_ACCEL_CHANNELS(8);
1104static const struct iio_chan_spec bma250e_accel_channels[] =
1105 BMC150_ACCEL_CHANNELS(10);
1106static const struct iio_chan_spec bmc150_accel_channels[] =
1107 BMC150_ACCEL_CHANNELS(12);
1108static const struct iio_chan_spec bma280_accel_channels[] =
1109 BMC150_ACCEL_CHANNELS(14);
1110
1111enum {
1112 bmc150,
1113 bmi055,
1114 bma255,
1115 bma250e,
1116 bma222e,
1117 bma280,
1118};
1119
1120static const struct bmc150_accel_chip_info bmc150_accel_chip_info_tbl[] = {
1121 [bmc150] = {
1122 .chip_id = 0xFA,
1123 .channels = bmc150_accel_channels,
1124 .num_channels = ARRAY_SIZE(bmc150_accel_channels),
1125 .scale_table = { {9610, BMC150_ACCEL_DEF_RANGE_2G},
1126 {19122, BMC150_ACCEL_DEF_RANGE_4G},
1127 {38344, BMC150_ACCEL_DEF_RANGE_8G},
1128 {76590, BMC150_ACCEL_DEF_RANGE_16G} },
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001129 },
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001130 [bmi055] = {
1131 .chip_id = 0xFA,
1132 .channels = bmc150_accel_channels,
1133 .num_channels = ARRAY_SIZE(bmc150_accel_channels),
1134 .scale_table = { {9610, BMC150_ACCEL_DEF_RANGE_2G},
1135 {19122, BMC150_ACCEL_DEF_RANGE_4G},
1136 {38344, BMC150_ACCEL_DEF_RANGE_8G},
1137 {76590, BMC150_ACCEL_DEF_RANGE_16G} },
1138 },
1139 [bma255] = {
1140 .chip_id = 0xFA,
1141 .channels = bmc150_accel_channels,
1142 .num_channels = ARRAY_SIZE(bmc150_accel_channels),
1143 .scale_table = { {9610, BMC150_ACCEL_DEF_RANGE_2G},
1144 {19122, BMC150_ACCEL_DEF_RANGE_4G},
1145 {38344, BMC150_ACCEL_DEF_RANGE_8G},
1146 {76590, BMC150_ACCEL_DEF_RANGE_16G} },
1147 },
1148 [bma250e] = {
1149 .chip_id = 0xF9,
1150 .channels = bma250e_accel_channels,
1151 .num_channels = ARRAY_SIZE(bma250e_accel_channels),
1152 .scale_table = { {38344, BMC150_ACCEL_DEF_RANGE_2G},
1153 {76590, BMC150_ACCEL_DEF_RANGE_4G},
1154 {153277, BMC150_ACCEL_DEF_RANGE_8G},
1155 {306457, BMC150_ACCEL_DEF_RANGE_16G} },
1156 },
1157 [bma222e] = {
1158 .chip_id = 0xF8,
1159 .channels = bma222e_accel_channels,
1160 .num_channels = ARRAY_SIZE(bma222e_accel_channels),
1161 .scale_table = { {153277, BMC150_ACCEL_DEF_RANGE_2G},
1162 {306457, BMC150_ACCEL_DEF_RANGE_4G},
1163 {612915, BMC150_ACCEL_DEF_RANGE_8G},
1164 {1225831, BMC150_ACCEL_DEF_RANGE_16G} },
1165 },
1166 [bma280] = {
1167 .chip_id = 0xFB,
1168 .channels = bma280_accel_channels,
1169 .num_channels = ARRAY_SIZE(bma280_accel_channels),
1170 .scale_table = { {2392, BMC150_ACCEL_DEF_RANGE_2G},
1171 {4785, BMC150_ACCEL_DEF_RANGE_4G},
1172 {9581, BMC150_ACCEL_DEF_RANGE_8G},
1173 {19152, BMC150_ACCEL_DEF_RANGE_16G} },
1174 },
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001175};
1176
1177static const struct iio_info bmc150_accel_info = {
1178 .attrs = &bmc150_accel_attrs_group,
1179 .read_raw = bmc150_accel_read_raw,
1180 .write_raw = bmc150_accel_write_raw,
1181 .read_event_value = bmc150_accel_read_event,
1182 .write_event_value = bmc150_accel_write_event,
1183 .write_event_config = bmc150_accel_write_event_config,
1184 .read_event_config = bmc150_accel_read_event_config,
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001185 .driver_module = THIS_MODULE,
1186};
1187
Octavian Purdila3bbec972015-03-22 20:33:40 +02001188static const struct iio_info bmc150_accel_info_fifo = {
1189 .attrs = &bmc150_accel_attrs_group,
1190 .read_raw = bmc150_accel_read_raw,
1191 .write_raw = bmc150_accel_write_raw,
1192 .read_event_value = bmc150_accel_read_event,
1193 .write_event_value = bmc150_accel_write_event,
1194 .write_event_config = bmc150_accel_write_event_config,
1195 .read_event_config = bmc150_accel_read_event_config,
1196 .validate_trigger = bmc150_accel_validate_trigger,
1197 .hwfifo_set_watermark = bmc150_accel_set_watermark,
1198 .hwfifo_flush_to_buffer = bmc150_accel_fifo_flush,
1199 .driver_module = THIS_MODULE,
1200};
1201
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001202static irqreturn_t bmc150_accel_trigger_handler(int irq, void *p)
1203{
1204 struct iio_poll_func *pf = p;
1205 struct iio_dev *indio_dev = pf->indio_dev;
1206 struct bmc150_accel_data *data = iio_priv(indio_dev);
1207 int bit, ret, i = 0;
1208
1209 mutex_lock(&data->mutex);
Octavian Purdila70dddee2015-03-02 21:03:05 +02001210 for_each_set_bit(bit, indio_dev->active_scan_mask,
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001211 indio_dev->masklength) {
1212 ret = i2c_smbus_read_word_data(data->client,
1213 BMC150_ACCEL_AXIS_TO_REG(bit));
1214 if (ret < 0) {
1215 mutex_unlock(&data->mutex);
1216 goto err_read;
1217 }
1218 data->buffer[i++] = ret;
1219 }
1220 mutex_unlock(&data->mutex);
1221
1222 iio_push_to_buffers_with_timestamp(indio_dev, data->buffer,
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001223 pf->timestamp);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001224err_read:
1225 iio_trigger_notify_done(indio_dev->trig);
1226
1227 return IRQ_HANDLED;
1228}
1229
1230static int bmc150_accel_trig_try_reen(struct iio_trigger *trig)
1231{
Octavian Purdila7d963212015-03-03 18:17:58 +02001232 struct bmc150_accel_trigger *t = iio_trigger_get_drvdata(trig);
1233 struct bmc150_accel_data *data = t->data;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001234 int ret;
1235
1236 /* new data interrupts don't need ack */
Octavian Purdila7d963212015-03-03 18:17:58 +02001237 if (t == &t->data->triggers[BMC150_ACCEL_TRIGGER_DATA_READY])
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001238 return 0;
1239
1240 mutex_lock(&data->mutex);
1241 /* clear any latched interrupt */
1242 ret = i2c_smbus_write_byte_data(data->client,
1243 BMC150_ACCEL_REG_INT_RST_LATCH,
1244 BMC150_ACCEL_INT_MODE_LATCH_INT |
1245 BMC150_ACCEL_INT_MODE_LATCH_RESET);
1246 mutex_unlock(&data->mutex);
1247 if (ret < 0) {
1248 dev_err(&data->client->dev,
1249 "Error writing reg_int_rst_latch\n");
1250 return ret;
1251 }
1252
1253 return 0;
1254}
1255
Octavian Purdila7d963212015-03-03 18:17:58 +02001256static int bmc150_accel_trigger_set_state(struct iio_trigger *trig,
Hartmut Knaacke20008e2015-06-15 23:48:26 +02001257 bool state)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001258{
Octavian Purdila7d963212015-03-03 18:17:58 +02001259 struct bmc150_accel_trigger *t = iio_trigger_get_drvdata(trig);
1260 struct bmc150_accel_data *data = t->data;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001261 int ret;
1262
1263 mutex_lock(&data->mutex);
1264
Octavian Purdila7d963212015-03-03 18:17:58 +02001265 if (t->enabled == state) {
1266 mutex_unlock(&data->mutex);
1267 return 0;
1268 }
1269
1270 if (t->setup) {
1271 ret = t->setup(t, state);
1272 if (ret < 0) {
Octavian Purdila14ee64f2015-01-31 02:00:05 +02001273 mutex_unlock(&data->mutex);
Octavian Purdila7d963212015-03-03 18:17:58 +02001274 return ret;
Octavian Purdila14ee64f2015-01-31 02:00:05 +02001275 }
1276 }
1277
Octavian Purdila7d963212015-03-03 18:17:58 +02001278 ret = bmc150_accel_set_interrupt(data, t->intr, state);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001279 if (ret < 0) {
1280 mutex_unlock(&data->mutex);
1281 return ret;
1282 }
Octavian Purdila7d963212015-03-03 18:17:58 +02001283
1284 t->enabled = state;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001285
1286 mutex_unlock(&data->mutex);
1287
1288 return ret;
1289}
1290
1291static const struct iio_trigger_ops bmc150_accel_trigger_ops = {
Octavian Purdila7d963212015-03-03 18:17:58 +02001292 .set_trigger_state = bmc150_accel_trigger_set_state,
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001293 .try_reenable = bmc150_accel_trig_try_reen,
1294 .owner = THIS_MODULE,
1295};
1296
Octavian Purdila3bbec972015-03-22 20:33:40 +02001297static int bmc150_accel_handle_roc_event(struct iio_dev *indio_dev)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001298{
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001299 struct bmc150_accel_data *data = iio_priv(indio_dev);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001300 int dir;
Octavian Purdila3bbec972015-03-22 20:33:40 +02001301 int ret;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001302
1303 ret = i2c_smbus_read_byte_data(data->client,
1304 BMC150_ACCEL_REG_INT_STATUS_2);
1305 if (ret < 0) {
1306 dev_err(&data->client->dev, "Error reading reg_int_status_2\n");
Octavian Purdila3bbec972015-03-22 20:33:40 +02001307 return ret;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001308 }
1309
1310 if (ret & BMC150_ACCEL_ANY_MOTION_BIT_SIGN)
1311 dir = IIO_EV_DIR_FALLING;
1312 else
1313 dir = IIO_EV_DIR_RISING;
1314
Srinivas Pandruvada8d5a9782014-10-10 20:35:32 -07001315 if (ret & BMC150_ACCEL_ANY_MOTION_BIT_X)
Hartmut Knaacke20008e2015-06-15 23:48:26 +02001316 iio_push_event(indio_dev,
1317 IIO_MOD_EVENT_CODE(IIO_ACCEL,
1318 0,
1319 IIO_MOD_X,
1320 IIO_EV_TYPE_ROC,
1321 dir),
1322 data->timestamp);
1323
Srinivas Pandruvada8d5a9782014-10-10 20:35:32 -07001324 if (ret & BMC150_ACCEL_ANY_MOTION_BIT_Y)
Hartmut Knaacke20008e2015-06-15 23:48:26 +02001325 iio_push_event(indio_dev,
1326 IIO_MOD_EVENT_CODE(IIO_ACCEL,
1327 0,
1328 IIO_MOD_Y,
1329 IIO_EV_TYPE_ROC,
1330 dir),
1331 data->timestamp);
1332
Srinivas Pandruvada8d5a9782014-10-10 20:35:32 -07001333 if (ret & BMC150_ACCEL_ANY_MOTION_BIT_Z)
Hartmut Knaacke20008e2015-06-15 23:48:26 +02001334 iio_push_event(indio_dev,
1335 IIO_MOD_EVENT_CODE(IIO_ACCEL,
1336 0,
1337 IIO_MOD_Z,
1338 IIO_EV_TYPE_ROC,
1339 dir),
1340 data->timestamp);
1341
Octavian Purdila3bbec972015-03-22 20:33:40 +02001342 return ret;
1343}
1344
1345static irqreturn_t bmc150_accel_irq_thread_handler(int irq, void *private)
1346{
1347 struct iio_dev *indio_dev = private;
1348 struct bmc150_accel_data *data = iio_priv(indio_dev);
1349 bool ack = false;
1350 int ret;
1351
1352 mutex_lock(&data->mutex);
1353
1354 if (data->fifo_mode) {
1355 ret = __bmc150_accel_fifo_flush(indio_dev,
1356 BMC150_ACCEL_FIFO_LENGTH, true);
1357 if (ret > 0)
1358 ack = true;
1359 }
1360
1361 if (data->ev_enable_state) {
1362 ret = bmc150_accel_handle_roc_event(indio_dev);
1363 if (ret > 0)
1364 ack = true;
1365 }
1366
1367 if (ack) {
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001368 ret = i2c_smbus_write_byte_data(data->client,
1369 BMC150_ACCEL_REG_INT_RST_LATCH,
1370 BMC150_ACCEL_INT_MODE_LATCH_INT |
1371 BMC150_ACCEL_INT_MODE_LATCH_RESET);
Octavian Purdila3bbec972015-03-22 20:33:40 +02001372 if (ret)
Hartmut Knaacke20008e2015-06-15 23:48:26 +02001373 dev_err(&data->client->dev,
1374 "Error writing reg_int_rst_latch\n");
1375
Octavian Purdila3bbec972015-03-22 20:33:40 +02001376 ret = IRQ_HANDLED;
1377 } else {
1378 ret = IRQ_NONE;
1379 }
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001380
Octavian Purdila3bbec972015-03-22 20:33:40 +02001381 mutex_unlock(&data->mutex);
1382
1383 return ret;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001384}
1385
Octavian Purdila3bbec972015-03-22 20:33:40 +02001386static irqreturn_t bmc150_accel_irq_handler(int irq, void *private)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001387{
1388 struct iio_dev *indio_dev = private;
1389 struct bmc150_accel_data *data = iio_priv(indio_dev);
Octavian Purdila3bbec972015-03-22 20:33:40 +02001390 bool ack = false;
Octavian Purdila7d963212015-03-03 18:17:58 +02001391 int i;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001392
Octavian Purdila3bbec972015-03-22 20:33:40 +02001393 data->old_timestamp = data->timestamp;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001394 data->timestamp = iio_get_time_ns();
1395
Octavian Purdila7d963212015-03-03 18:17:58 +02001396 for (i = 0; i < BMC150_ACCEL_TRIGGERS; i++) {
1397 if (data->triggers[i].enabled) {
1398 iio_trigger_poll(data->triggers[i].indio_trig);
Octavian Purdila3bbec972015-03-22 20:33:40 +02001399 ack = true;
Octavian Purdila7d963212015-03-03 18:17:58 +02001400 break;
1401 }
1402 }
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001403
Octavian Purdila3bbec972015-03-22 20:33:40 +02001404 if (data->ev_enable_state || data->fifo_mode)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001405 return IRQ_WAKE_THREAD;
Octavian Purdila3bbec972015-03-22 20:33:40 +02001406
1407 if (ack)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001408 return IRQ_HANDLED;
Octavian Purdila3bbec972015-03-22 20:33:40 +02001409
1410 return IRQ_NONE;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001411}
1412
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001413static const char *bmc150_accel_match_acpi_device(struct device *dev, int *data)
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001414{
1415 const struct acpi_device_id *id;
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001416
1417 id = acpi_match_device(dev->driver->acpi_match_table, dev);
1418
1419 if (!id)
1420 return NULL;
1421
Hartmut Knaacke20008e2015-06-15 23:48:26 +02001422 *data = (int)id->driver_data;
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001423
1424 return dev_name(dev);
1425}
1426
1427static int bmc150_accel_gpio_probe(struct i2c_client *client,
Hartmut Knaacke20008e2015-06-15 23:48:26 +02001428 struct bmc150_accel_data *data)
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001429{
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001430 struct device *dev;
1431 struct gpio_desc *gpio;
1432 int ret;
1433
1434 if (!client)
1435 return -EINVAL;
1436
1437 dev = &client->dev;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001438
1439 /* data ready gpio interrupt pin */
Uwe Kleine-Königb457f532015-02-18 13:47:11 +01001440 gpio = devm_gpiod_get_index(dev, BMC150_ACCEL_GPIO_NAME, 0, GPIOD_IN);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001441 if (IS_ERR(gpio)) {
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001442 dev_err(dev, "Failed: gpio get index\n");
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001443 return PTR_ERR(gpio);
1444 }
1445
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001446 ret = gpiod_to_irq(gpio);
1447
1448 dev_dbg(dev, "GPIO resource, no:%d irq:%d\n", desc_to_gpio(gpio), ret);
1449
1450 return ret;
1451}
1452
Octavian Purdila7d963212015-03-03 18:17:58 +02001453static const struct {
1454 int intr;
1455 const char *name;
1456 int (*setup)(struct bmc150_accel_trigger *t, bool state);
1457} bmc150_accel_triggers[BMC150_ACCEL_TRIGGERS] = {
1458 {
1459 .intr = 0,
1460 .name = "%s-dev%d",
1461 },
1462 {
1463 .intr = 1,
1464 .name = "%s-any-motion-dev%d",
1465 .setup = bmc150_accel_any_motion_setup,
1466 },
1467};
1468
1469static void bmc150_accel_unregister_triggers(struct bmc150_accel_data *data,
1470 int from)
1471{
1472 int i;
1473
1474 for (i = from; i >= 0; i++) {
1475 if (data->triggers[i].indio_trig) {
1476 iio_trigger_unregister(data->triggers[i].indio_trig);
1477 data->triggers[i].indio_trig = NULL;
1478 }
1479 }
1480}
1481
1482static int bmc150_accel_triggers_setup(struct iio_dev *indio_dev,
1483 struct bmc150_accel_data *data)
1484{
1485 int i, ret;
1486
1487 for (i = 0; i < BMC150_ACCEL_TRIGGERS; i++) {
1488 struct bmc150_accel_trigger *t = &data->triggers[i];
1489
1490 t->indio_trig = devm_iio_trigger_alloc(&data->client->dev,
1491 bmc150_accel_triggers[i].name,
1492 indio_dev->name,
1493 indio_dev->id);
1494 if (!t->indio_trig) {
1495 ret = -ENOMEM;
1496 break;
1497 }
1498
1499 t->indio_trig->dev.parent = &data->client->dev;
1500 t->indio_trig->ops = &bmc150_accel_trigger_ops;
1501 t->intr = bmc150_accel_triggers[i].intr;
1502 t->data = data;
1503 t->setup = bmc150_accel_triggers[i].setup;
1504 iio_trigger_set_drvdata(t->indio_trig, t);
1505
1506 ret = iio_trigger_register(t->indio_trig);
1507 if (ret)
1508 break;
1509 }
1510
1511 if (ret)
1512 bmc150_accel_unregister_triggers(data, i - 1);
1513
1514 return ret;
1515}
1516
Octavian Purdila3bbec972015-03-22 20:33:40 +02001517#define BMC150_ACCEL_FIFO_MODE_STREAM 0x80
1518#define BMC150_ACCEL_FIFO_MODE_FIFO 0x40
1519#define BMC150_ACCEL_FIFO_MODE_BYPASS 0x00
1520
1521static int bmc150_accel_fifo_set_mode(struct bmc150_accel_data *data)
1522{
1523 u8 reg = BMC150_ACCEL_REG_FIFO_CONFIG1;
1524 int ret;
1525
1526 ret = i2c_smbus_write_byte_data(data->client, reg, data->fifo_mode);
1527 if (ret < 0) {
1528 dev_err(&data->client->dev, "Error writing reg_fifo_config1\n");
1529 return ret;
1530 }
1531
1532 if (!data->fifo_mode)
1533 return 0;
1534
1535 ret = i2c_smbus_write_byte_data(data->client,
1536 BMC150_ACCEL_REG_FIFO_CONFIG0,
1537 data->watermark);
1538 if (ret < 0)
1539 dev_err(&data->client->dev, "Error writing reg_fifo_config0\n");
1540
1541 return ret;
1542}
1543
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001544static int bmc150_accel_buffer_preenable(struct iio_dev *indio_dev)
1545{
1546 struct bmc150_accel_data *data = iio_priv(indio_dev);
1547
1548 return bmc150_accel_set_power_state(data, true);
1549}
1550
Octavian Purdila3bbec972015-03-22 20:33:40 +02001551static int bmc150_accel_buffer_postenable(struct iio_dev *indio_dev)
1552{
1553 struct bmc150_accel_data *data = iio_priv(indio_dev);
1554 int ret = 0;
1555
1556 if (indio_dev->currentmode == INDIO_BUFFER_TRIGGERED)
1557 return iio_triggered_buffer_postenable(indio_dev);
1558
1559 mutex_lock(&data->mutex);
1560
1561 if (!data->watermark)
1562 goto out;
1563
1564 ret = bmc150_accel_set_interrupt(data, BMC150_ACCEL_INT_WATERMARK,
1565 true);
1566 if (ret)
1567 goto out;
1568
1569 data->fifo_mode = BMC150_ACCEL_FIFO_MODE_FIFO;
1570
1571 ret = bmc150_accel_fifo_set_mode(data);
1572 if (ret) {
1573 data->fifo_mode = 0;
1574 bmc150_accel_set_interrupt(data, BMC150_ACCEL_INT_WATERMARK,
1575 false);
1576 }
1577
1578out:
1579 mutex_unlock(&data->mutex);
1580
1581 return ret;
1582}
1583
1584static int bmc150_accel_buffer_predisable(struct iio_dev *indio_dev)
1585{
1586 struct bmc150_accel_data *data = iio_priv(indio_dev);
1587
1588 if (indio_dev->currentmode == INDIO_BUFFER_TRIGGERED)
1589 return iio_triggered_buffer_predisable(indio_dev);
1590
1591 mutex_lock(&data->mutex);
1592
1593 if (!data->fifo_mode)
1594 goto out;
1595
1596 bmc150_accel_set_interrupt(data, BMC150_ACCEL_INT_WATERMARK, false);
1597 __bmc150_accel_fifo_flush(indio_dev, BMC150_ACCEL_FIFO_LENGTH, false);
1598 data->fifo_mode = 0;
1599 bmc150_accel_fifo_set_mode(data);
1600
1601out:
1602 mutex_unlock(&data->mutex);
1603
1604 return 0;
1605}
1606
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001607static int bmc150_accel_buffer_postdisable(struct iio_dev *indio_dev)
1608{
1609 struct bmc150_accel_data *data = iio_priv(indio_dev);
1610
1611 return bmc150_accel_set_power_state(data, false);
1612}
1613
Octavian Purdila3bbec972015-03-22 20:33:40 +02001614static const struct iio_buffer_setup_ops bmc150_accel_buffer_ops = {
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001615 .preenable = bmc150_accel_buffer_preenable,
Octavian Purdila3bbec972015-03-22 20:33:40 +02001616 .postenable = bmc150_accel_buffer_postenable,
1617 .predisable = bmc150_accel_buffer_predisable,
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001618 .postdisable = bmc150_accel_buffer_postdisable,
Octavian Purdila3bbec972015-03-22 20:33:40 +02001619};
1620
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001621static int bmc150_accel_probe(struct i2c_client *client,
1622 const struct i2c_device_id *id)
1623{
1624 struct bmc150_accel_data *data;
1625 struct iio_dev *indio_dev;
1626 int ret;
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001627 const char *name = NULL;
1628 int chip_id = 0;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001629
1630 indio_dev = devm_iio_device_alloc(&client->dev, sizeof(*data));
1631 if (!indio_dev)
1632 return -ENOMEM;
1633
1634 data = iio_priv(indio_dev);
1635 i2c_set_clientdata(client, indio_dev);
1636 data->client = client;
1637
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001638 if (id) {
1639 name = id->name;
1640 chip_id = id->driver_data;
1641 }
1642
1643 if (ACPI_HANDLE(&client->dev))
1644 name = bmc150_accel_match_acpi_device(&client->dev, &chip_id);
1645
1646 data->chip_info = &bmc150_accel_chip_info_tbl[chip_id];
1647
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001648 ret = bmc150_accel_chip_init(data);
1649 if (ret < 0)
1650 return ret;
1651
1652 mutex_init(&data->mutex);
1653
1654 indio_dev->dev.parent = &client->dev;
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001655 indio_dev->channels = data->chip_info->channels;
1656 indio_dev->num_channels = data->chip_info->num_channels;
1657 indio_dev->name = name;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001658 indio_dev->modes = INDIO_DIRECT_MODE;
1659 indio_dev->info = &bmc150_accel_info;
1660
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001661 ret = iio_triggered_buffer_setup(indio_dev,
1662 &iio_pollfunc_store_time,
1663 bmc150_accel_trigger_handler,
1664 &bmc150_accel_buffer_ops);
1665 if (ret < 0) {
1666 dev_err(&client->dev, "Failed: iio triggered buffer setup\n");
1667 return ret;
1668 }
1669
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001670 if (client->irq < 0)
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001671 client->irq = bmc150_accel_gpio_probe(client, data);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001672
1673 if (client->irq >= 0) {
1674 ret = devm_request_threaded_irq(
1675 &client->dev, client->irq,
Octavian Purdila3bbec972015-03-22 20:33:40 +02001676 bmc150_accel_irq_handler,
1677 bmc150_accel_irq_thread_handler,
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001678 IRQF_TRIGGER_RISING,
1679 BMC150_ACCEL_IRQ_NAME,
1680 indio_dev);
1681 if (ret)
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001682 goto err_buffer_cleanup;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001683
Octavian Purdila8e22f472015-01-31 02:00:04 +02001684 /*
1685 * Set latched mode interrupt. While certain interrupts are
1686 * non-latched regardless of this settings (e.g. new data) we
1687 * want to use latch mode when we can to prevent interrupt
1688 * flooding.
1689 */
1690 ret = i2c_smbus_write_byte_data(data->client,
1691 BMC150_ACCEL_REG_INT_RST_LATCH,
1692 BMC150_ACCEL_INT_MODE_LATCH_RESET);
1693 if (ret < 0) {
1694 dev_err(&data->client->dev, "Error writing reg_int_rst_latch\n");
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001695 goto err_buffer_cleanup;
Octavian Purdila8e22f472015-01-31 02:00:04 +02001696 }
1697
Octavian Purdila3e825ec2015-03-03 18:17:57 +02001698 bmc150_accel_interrupts_setup(indio_dev, data);
1699
Octavian Purdila7d963212015-03-03 18:17:58 +02001700 ret = bmc150_accel_triggers_setup(indio_dev, data);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001701 if (ret)
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001702 goto err_buffer_cleanup;
Octavian Purdila3bbec972015-03-22 20:33:40 +02001703
1704 if (i2c_check_functionality(client->adapter, I2C_FUNC_I2C) ||
1705 i2c_check_functionality(client->adapter,
1706 I2C_FUNC_SMBUS_READ_I2C_BLOCK)) {
1707 indio_dev->modes |= INDIO_BUFFER_SOFTWARE;
1708 indio_dev->info = &bmc150_accel_info_fifo;
1709 indio_dev->buffer->attrs = bmc150_accel_fifo_attributes;
1710 }
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001711 }
1712
1713 ret = iio_device_register(indio_dev);
1714 if (ret < 0) {
1715 dev_err(&client->dev, "Unable to register iio device\n");
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001716 goto err_trigger_unregister;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001717 }
1718
1719 ret = pm_runtime_set_active(&client->dev);
1720 if (ret)
1721 goto err_iio_unregister;
1722
1723 pm_runtime_enable(&client->dev);
1724 pm_runtime_set_autosuspend_delay(&client->dev,
1725 BMC150_AUTO_SUSPEND_DELAY_MS);
1726 pm_runtime_use_autosuspend(&client->dev);
1727
1728 return 0;
1729
1730err_iio_unregister:
1731 iio_device_unregister(indio_dev);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001732err_trigger_unregister:
Octavian Purdila7d963212015-03-03 18:17:58 +02001733 bmc150_accel_unregister_triggers(data, BMC150_ACCEL_TRIGGERS - 1);
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001734err_buffer_cleanup:
1735 iio_triggered_buffer_cleanup(indio_dev);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001736
1737 return ret;
1738}
1739
1740static int bmc150_accel_remove(struct i2c_client *client)
1741{
1742 struct iio_dev *indio_dev = i2c_get_clientdata(client);
1743 struct bmc150_accel_data *data = iio_priv(indio_dev);
1744
1745 pm_runtime_disable(&client->dev);
1746 pm_runtime_set_suspended(&client->dev);
1747 pm_runtime_put_noidle(&client->dev);
1748
1749 iio_device_unregister(indio_dev);
1750
Octavian Purdila7d963212015-03-03 18:17:58 +02001751 bmc150_accel_unregister_triggers(data, BMC150_ACCEL_TRIGGERS - 1);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001752
Vlad Dogaruc16bff42015-05-12 17:03:24 +03001753 iio_triggered_buffer_cleanup(indio_dev);
1754
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001755 mutex_lock(&data->mutex);
1756 bmc150_accel_set_mode(data, BMC150_ACCEL_SLEEP_MODE_DEEP_SUSPEND, 0);
1757 mutex_unlock(&data->mutex);
1758
1759 return 0;
1760}
1761
1762#ifdef CONFIG_PM_SLEEP
1763static int bmc150_accel_suspend(struct device *dev)
1764{
1765 struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1766 struct bmc150_accel_data *data = iio_priv(indio_dev);
1767
1768 mutex_lock(&data->mutex);
1769 bmc150_accel_set_mode(data, BMC150_ACCEL_SLEEP_MODE_SUSPEND, 0);
1770 mutex_unlock(&data->mutex);
1771
1772 return 0;
1773}
1774
1775static int bmc150_accel_resume(struct device *dev)
1776{
1777 struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1778 struct bmc150_accel_data *data = iio_priv(indio_dev);
1779
1780 mutex_lock(&data->mutex);
Octavian Purdila3e825ec2015-03-03 18:17:57 +02001781 if (atomic_read(&data->active_intr))
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001782 bmc150_accel_set_mode(data, BMC150_ACCEL_SLEEP_MODE_NORMAL, 0);
Octavian Purdila3bbec972015-03-22 20:33:40 +02001783 bmc150_accel_fifo_set_mode(data);
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001784 mutex_unlock(&data->mutex);
1785
1786 return 0;
1787}
1788#endif
1789
Rafael J. Wysocki6f0a13f2014-12-04 01:08:13 +01001790#ifdef CONFIG_PM
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001791static int bmc150_accel_runtime_suspend(struct device *dev)
1792{
1793 struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1794 struct bmc150_accel_data *data = iio_priv(indio_dev);
Srinivas Pandruvadaaaeecd82014-10-10 20:35:31 -07001795 int ret;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001796
1797 dev_dbg(&data->client->dev, __func__);
Srinivas Pandruvadaaaeecd82014-10-10 20:35:31 -07001798 ret = bmc150_accel_set_mode(data, BMC150_ACCEL_SLEEP_MODE_SUSPEND, 0);
1799 if (ret < 0)
1800 return -EAGAIN;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001801
Srinivas Pandruvadaaaeecd82014-10-10 20:35:31 -07001802 return 0;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001803}
1804
1805static int bmc150_accel_runtime_resume(struct device *dev)
1806{
1807 struct iio_dev *indio_dev = i2c_get_clientdata(to_i2c_client(dev));
1808 struct bmc150_accel_data *data = iio_priv(indio_dev);
1809 int ret;
1810 int sleep_val;
1811
1812 dev_dbg(&data->client->dev, __func__);
1813
1814 ret = bmc150_accel_set_mode(data, BMC150_ACCEL_SLEEP_MODE_NORMAL, 0);
1815 if (ret < 0)
1816 return ret;
Octavian Purdila3bbec972015-03-22 20:33:40 +02001817 ret = bmc150_accel_fifo_set_mode(data);
1818 if (ret < 0)
1819 return ret;
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001820
1821 sleep_val = bmc150_accel_get_startup_times(data);
1822 if (sleep_val < 20)
1823 usleep_range(sleep_val * 1000, 20000);
1824 else
1825 msleep_interruptible(sleep_val);
1826
1827 return 0;
1828}
1829#endif
1830
1831static const struct dev_pm_ops bmc150_accel_pm_ops = {
1832 SET_SYSTEM_SLEEP_PM_OPS(bmc150_accel_suspend, bmc150_accel_resume)
1833 SET_RUNTIME_PM_OPS(bmc150_accel_runtime_suspend,
1834 bmc150_accel_runtime_resume, NULL)
1835};
1836
1837static const struct acpi_device_id bmc150_accel_acpi_match[] = {
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001838 {"BSBA0150", bmc150},
1839 {"BMC150A", bmc150},
1840 {"BMI055A", bmi055},
1841 {"BMA0255", bma255},
1842 {"BMA250E", bma250e},
1843 {"BMA222E", bma222e},
1844 {"BMA0280", bma280},
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001845 { },
1846};
1847MODULE_DEVICE_TABLE(acpi, bmc150_accel_acpi_match);
1848
1849static const struct i2c_device_id bmc150_accel_id[] = {
Laurentiu Palcu8ecbb3c2014-02-09 10:30:00 +00001850 {"bmc150_accel", bmc150},
1851 {"bmi055_accel", bmi055},
1852 {"bma255", bma255},
1853 {"bma250e", bma250e},
1854 {"bma222e", bma222e},
1855 {"bma280", bma280},
Srinivas Pandruvadabd7fe5b2014-05-08 22:57:00 +01001856 {}
1857};
1858
1859MODULE_DEVICE_TABLE(i2c, bmc150_accel_id);
1860
1861static struct i2c_driver bmc150_accel_driver = {
1862 .driver = {
1863 .name = BMC150_ACCEL_DRV_NAME,
1864 .acpi_match_table = ACPI_PTR(bmc150_accel_acpi_match),
1865 .pm = &bmc150_accel_pm_ops,
1866 },
1867 .probe = bmc150_accel_probe,
1868 .remove = bmc150_accel_remove,
1869 .id_table = bmc150_accel_id,
1870};
1871module_i2c_driver(bmc150_accel_driver);
1872
1873MODULE_AUTHOR("Srinivas Pandruvada <srinivas.pandruvada@linux.intel.com>");
1874MODULE_LICENSE("GPL v2");
1875MODULE_DESCRIPTION("BMC150 accelerometer driver");