blob: 79f6da6381af4322c81e19572c67a0bf5b151295 [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02002 * sound/soc/omap/mcbsp.c
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
6 *
Peter Ujfalusi71e822e2012-01-26 12:47:22 +02007 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
8 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Multichannel mode not supported.
15 */
16
17#include <linux/module.h>
18#include <linux/init.h>
19#include <linux/device.h>
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +030020#include <linux/platform_device.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010021#include <linux/interrupt.h>
22#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000023#include <linux/clk.h>
Tony Lindgren04fbf6a2007-02-12 10:50:53 -080024#include <linux/delay.h>
Eduardo Valentinfb78d802008-07-03 12:24:39 +030025#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010027
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/mcbsp.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029
Peter Ujfalusi219f4312012-02-03 13:11:47 +020030#include "mcbsp.h"
31
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030033{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030034 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
35
36 if (mcbsp->pdata->reg_size == 2) {
37 ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
38 __raw_writew((u16)val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080039 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030040 ((u32 *)mcbsp->reg_cache)[reg] = val;
41 __raw_writel(val, addr);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080042 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030043}
44
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070045static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030046{
Jarkko Nikulacdc715142011-09-26 10:45:39 +030047 void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
48
49 if (mcbsp->pdata->reg_size == 2) {
50 return !from_cache ? __raw_readw(addr) :
51 ((u16 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080052 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +030053 return !from_cache ? __raw_readl(addr) :
54 ((u32 *)mcbsp->reg_cache)[reg];
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080055 }
Chandra Shekharb4b58f52008-10-08 10:01:39 +030056}
57
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070058static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000059{
60 __raw_writel(val, mcbsp->st_data->io_base_st + reg);
61}
62
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070063static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
Eero Nurkkalad912fa92010-02-22 12:21:11 +000064{
65 return __raw_readl(mcbsp->st_data->io_base_st + reg);
66}
Eero Nurkkalad912fa92010-02-22 12:21:11 +000067
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080068#define MCBSP_READ(mcbsp, reg) \
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080069 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080070#define MCBSP_WRITE(mcbsp, reg, val) \
71 omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -080072#define MCBSP_READ_CACHE(mcbsp, reg) \
73 omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
Chandra Shekharb4b58f52008-10-08 10:01:39 +030074
Eero Nurkkalad912fa92010-02-22 12:21:11 +000075#define MCBSP_ST_READ(mcbsp, reg) \
76 omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
77#define MCBSP_ST_WRITE(mcbsp, reg, val) \
78 omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
79
Peter Ujfalusi45656b42012-02-14 18:20:58 +020080static void omap_mcbsp_dump_reg(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010081{
Chandra Shekharb4b58f52008-10-08 10:01:39 +030082 dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
83 dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080084 MCBSP_READ(mcbsp, DRR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030085 dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080086 MCBSP_READ(mcbsp, DRR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030087 dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080088 MCBSP_READ(mcbsp, DXR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030089 dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080090 MCBSP_READ(mcbsp, DXR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030091 dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080092 MCBSP_READ(mcbsp, SPCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030093 dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080094 MCBSP_READ(mcbsp, SPCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030095 dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080096 MCBSP_READ(mcbsp, RCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030097 dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -080098 MCBSP_READ(mcbsp, RCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +030099 dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800100 MCBSP_READ(mcbsp, XCR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300101 dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800102 MCBSP_READ(mcbsp, XCR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300103 dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800104 MCBSP_READ(mcbsp, SRGR2));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300105 dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800106 MCBSP_READ(mcbsp, SRGR1));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300107 dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800108 MCBSP_READ(mcbsp, PCR0));
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300109 dev_dbg(mcbsp->dev, "***********************\n");
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100110}
111
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700112static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400114 struct omap_mcbsp *mcbsp_tx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700115 u16 irqst_spcr2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100116
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800117 irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700118 dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100119
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700120 if (irqst_spcr2 & XSYNC_ERR) {
121 dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
122 irqst_spcr2);
123 /* Writing zero to XSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000124 MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700125 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300126
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100127 return IRQ_HANDLED;
128}
129
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700130static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100131{
Jeff Garzike8f2af12007-10-26 05:40:25 -0400132 struct omap_mcbsp *mcbsp_rx = dev_id;
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700133 u16 irqst_spcr1;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800135 irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700136 dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100137
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700138 if (irqst_spcr1 & RSYNC_ERR) {
139 dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
140 irqst_spcr1);
141 /* Writing zero to RSYNC_ERR clears the IRQ */
Janusz Krzysztofik0841cb82010-02-23 15:50:38 +0000142 MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
Eero Nurkkalad6d834b2009-05-25 11:08:42 -0700143 }
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300144
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100145 return IRQ_HANDLED;
146}
147
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100148/*
149 * omap_mcbsp_config simply write a config to the
150 * appropriate McBSP.
151 * You either call this function or set the McBSP registers
152 * by yourself before calling omap_mcbsp_start().
153 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200154void omap_mcbsp_config(struct omap_mcbsp *mcbsp,
155 const struct omap_mcbsp_reg_cfg *config)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100156{
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300157 dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
158 mcbsp->id, mcbsp->phys_base);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100159
160 /* We write the given config */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800161 MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
162 MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
163 MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
164 MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
165 MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
166 MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
167 MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
168 MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
169 MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
170 MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
171 MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
Jarkko Nikula88408232011-09-26 10:45:41 +0300172 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800173 MCBSP_WRITE(mcbsp, XCCR, config->xccr);
174 MCBSP_WRITE(mcbsp, RCCR, config->rccr);
Tony Lindgren3127f8f2009-01-15 13:09:54 +0200175 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100176}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100177
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530178/**
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530179 * omap_mcbsp_dma_reg_params - returns the address of mcbsp data register
180 * @id - mcbsp id
181 * @stream - indicates the direction of data flow (rx or tx)
182 *
183 * Returns the address of mcbsp data transmit register or data receive register
184 * to be used by DMA for transferring/receiving data based on the value of
185 * @stream for the requested mcbsp given by @id
186 */
Peter Ujfalusib8fb4902012-02-14 15:41:29 +0200187static int omap_mcbsp_dma_reg_params(struct omap_mcbsp *mcbsp,
188 unsigned int stream)
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530189{
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530190 int data_reg;
191
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300192 if (mcbsp->pdata->reg_size == 2) {
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530193 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300194 data_reg = OMAP_MCBSP_REG_DRR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530195 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300196 data_reg = OMAP_MCBSP_REG_DXR1;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530197 } else {
198 if (stream)
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300199 data_reg = OMAP_MCBSP_REG_DRR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530200 else
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300201 data_reg = OMAP_MCBSP_REG_DXR;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530202 }
203
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300204 return mcbsp->phys_dma_base + data_reg * mcbsp->pdata->reg_step;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530205}
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530206
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000207static void omap_st_on(struct omap_mcbsp *mcbsp)
208{
209 unsigned int w;
210
Jarkko Nikula1743d142011-09-26 10:45:44 +0300211 if (mcbsp->pdata->enable_st_clock)
212 mcbsp->pdata->enable_st_clock(mcbsp->id, 1);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000213
214 /* Enable McBSP Sidetone */
215 w = MCBSP_READ(mcbsp, SSELCR);
216 MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
217
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000218 /* Enable Sidetone from Sidetone Core */
219 w = MCBSP_ST_READ(mcbsp, SSELCR);
220 MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
221}
222
223static void omap_st_off(struct omap_mcbsp *mcbsp)
224{
225 unsigned int w;
226
227 w = MCBSP_ST_READ(mcbsp, SSELCR);
228 MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
229
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000230 w = MCBSP_READ(mcbsp, SSELCR);
231 MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
232
Jarkko Nikula1743d142011-09-26 10:45:44 +0300233 if (mcbsp->pdata->enable_st_clock)
234 mcbsp->pdata->enable_st_clock(mcbsp->id, 0);
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000235}
236
237static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
238{
239 u16 val, i;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000240
241 val = MCBSP_ST_READ(mcbsp, SSELCR);
242
243 if (val & ST_COEFFWREN)
244 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
245
246 MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
247
248 for (i = 0; i < 128; i++)
249 MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
250
251 i = 0;
252
253 val = MCBSP_ST_READ(mcbsp, SSELCR);
254 while (!(val & ST_COEFFWRDONE) && (++i < 1000))
255 val = MCBSP_ST_READ(mcbsp, SSELCR);
256
257 MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
258
259 if (i == 1000)
260 dev_err(mcbsp->dev, "McBSP FIR load error!\n");
261}
262
263static void omap_st_chgain(struct omap_mcbsp *mcbsp)
264{
265 u16 w;
266 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000267
268 w = MCBSP_ST_READ(mcbsp, SSELCR);
269
270 MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
271 ST_CH1GAIN(st_data->ch1gain));
272}
273
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200274int omap_st_set_chgain(struct omap_mcbsp *mcbsp, int channel, s16 chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000275{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200276 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000277 int ret = 0;
278
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000279 if (!st_data)
280 return -ENOENT;
281
282 spin_lock_irq(&mcbsp->lock);
283 if (channel == 0)
284 st_data->ch0gain = chgain;
285 else if (channel == 1)
286 st_data->ch1gain = chgain;
287 else
288 ret = -EINVAL;
289
290 if (st_data->enabled)
291 omap_st_chgain(mcbsp);
292 spin_unlock_irq(&mcbsp->lock);
293
294 return ret;
295}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000296
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200297int omap_st_get_chgain(struct omap_mcbsp *mcbsp, int channel, s16 *chgain)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000298{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200299 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000300 int ret = 0;
301
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000302 if (!st_data)
303 return -ENOENT;
304
305 spin_lock_irq(&mcbsp->lock);
306 if (channel == 0)
307 *chgain = st_data->ch0gain;
308 else if (channel == 1)
309 *chgain = st_data->ch1gain;
310 else
311 ret = -EINVAL;
312 spin_unlock_irq(&mcbsp->lock);
313
314 return ret;
315}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000316
317static int omap_st_start(struct omap_mcbsp *mcbsp)
318{
319 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
320
321 if (st_data && st_data->enabled && !st_data->running) {
322 omap_st_fir_write(mcbsp, st_data->taps);
323 omap_st_chgain(mcbsp);
324
325 if (!mcbsp->free) {
326 omap_st_on(mcbsp);
327 st_data->running = 1;
328 }
329 }
330
331 return 0;
332}
333
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200334int omap_st_enable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000335{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200336 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000337
338 if (!st_data)
339 return -ENODEV;
340
341 spin_lock_irq(&mcbsp->lock);
342 st_data->enabled = 1;
343 omap_st_start(mcbsp);
344 spin_unlock_irq(&mcbsp->lock);
345
346 return 0;
347}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000348
349static int omap_st_stop(struct omap_mcbsp *mcbsp)
350{
351 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
352
353 if (st_data && st_data->running) {
354 if (!mcbsp->free) {
355 omap_st_off(mcbsp);
356 st_data->running = 0;
357 }
358 }
359
360 return 0;
361}
362
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200363int omap_st_disable(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000364{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200365 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000366 int ret = 0;
367
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000368 if (!st_data)
369 return -ENODEV;
370
371 spin_lock_irq(&mcbsp->lock);
372 omap_st_stop(mcbsp);
373 st_data->enabled = 0;
374 spin_unlock_irq(&mcbsp->lock);
375
376 return ret;
377}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000378
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200379int omap_st_is_enabled(struct omap_mcbsp *mcbsp)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000380{
Peter Ujfalusie2002ab2012-02-23 15:38:37 +0200381 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000382
383 if (!st_data)
384 return -ENODEV;
385
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000386 return st_data->enabled;
387}
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000388
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300389/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300390 * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
391 * The threshold parameter is 1 based, and it is converted (threshold - 1)
392 * for the THRSH2 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300393 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200394void omap_mcbsp_set_tx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300395{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300396 if (mcbsp->pdata->buffer_size == 0)
397 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300398
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300399 if (threshold && threshold <= mcbsp->max_tx_thres)
400 MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300401}
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300402
403/*
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300404 * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
405 * The threshold parameter is 1 based, and it is converted (threshold - 1)
406 * for the THRSH1 register.
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300407 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200408void omap_mcbsp_set_rx_threshold(struct omap_mcbsp *mcbsp, u16 threshold)
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300409{
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300410 if (mcbsp->pdata->buffer_size == 0)
411 return;
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300412
Peter Ujfalusi451fd822010-06-03 07:39:33 +0300413 if (threshold && threshold <= mcbsp->max_rx_thres)
414 MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
Eduardo Valentin7aa9ff52009-08-20 16:18:10 +0300415}
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300416
417/*
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200418 * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
419 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200420u16 omap_mcbsp_get_tx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200421{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200422 u16 buffstat;
423
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300424 if (mcbsp->pdata->buffer_size == 0)
425 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200426
427 /* Returns the number of free locations in the buffer */
428 buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
429
430 /* Number of slots are different in McBSP ports */
Peter Ujfalusif10b8ad2010-06-03 07:39:34 +0300431 return mcbsp->pdata->buffer_size - buffstat;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200432}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200433
434/*
435 * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
436 * to reach the threshold value (when the DMA will be triggered to read it)
437 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200438u16 omap_mcbsp_get_rx_delay(struct omap_mcbsp *mcbsp)
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200439{
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200440 u16 buffstat, threshold;
441
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300442 if (mcbsp->pdata->buffer_size == 0)
443 return 0;
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200444
445 /* Returns the number of used locations in the buffer */
446 buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
447 /* RX threshold */
448 threshold = MCBSP_READ(mcbsp, THRSH1);
449
450 /* Return the number of location till we reach the threshold limit */
451 if (threshold <= buffstat)
452 return 0;
453 else
454 return threshold - buffstat;
455}
Peter Ujfalusi7dc976e2010-03-03 15:08:08 +0200456
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200457int omap_mcbsp_request(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100458{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800459 void *reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100460 int err;
461
Jarkko Nikulaac6747ca2011-09-26 10:45:43 +0300462 reg_cache = kzalloc(mcbsp->reg_cache_size, GFP_KERNEL);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800463 if (!reg_cache) {
464 return -ENOMEM;
465 }
466
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300467 spin_lock(&mcbsp->lock);
468 if (!mcbsp->free) {
469 dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
470 mcbsp->id);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800471 err = -EBUSY;
472 goto err_kfree;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100473 }
474
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800475 mcbsp->free = false;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800476 mcbsp->reg_cache = reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300477 spin_unlock(&mcbsp->lock);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100478
Russell Kingb820ce42009-01-23 10:26:46 +0000479 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200480 mcbsp->pdata->ops->request(mcbsp->id - 1);
Russell Kingb820ce42009-01-23 10:26:46 +0000481
Jarkko Nikula1a645882011-09-26 10:45:40 +0300482 /* Enable wakeup behavior */
483 if (mcbsp->pdata->has_wakeup)
484 MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300485
Jarkko Nikula5a070552008-10-08 10:01:41 +0300486 /*
487 * Make sure that transmitter, receiver and sample-rate generator are
488 * not running before activating IRQs.
489 */
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800490 MCBSP_WRITE(mcbsp, SPCR1, 0);
491 MCBSP_WRITE(mcbsp, SPCR2, 0);
Jarkko Nikula5a070552008-10-08 10:01:41 +0300492
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000493 err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
494 0, "McBSP", (void *)mcbsp);
495 if (err != 0) {
496 dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
497 "for McBSP%d\n", mcbsp->tx_irq,
498 mcbsp->id);
499 goto err_clk_disable;
500 }
Tony Lindgren120db2c2006-04-02 17:46:27 +0100501
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000502 if (mcbsp->rx_irq) {
503 err = request_irq(mcbsp->rx_irq,
504 omap_mcbsp_rx_irq_handler,
505 0, "McBSP", (void *)mcbsp);
506 if (err != 0) {
507 dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
508 "for McBSP%d\n", mcbsp->rx_irq,
509 mcbsp->id);
510 goto err_free_irq;
Tony Lindgren120db2c2006-04-02 17:46:27 +0100511 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100512 }
513
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100514 return 0;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800515err_free_irq:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800516 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800517err_clk_disable:
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800518 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200519 mcbsp->pdata->ops->free(mcbsp->id - 1);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800520
Jarkko Nikula1a645882011-09-26 10:45:40 +0300521 /* Disable wakeup behavior */
522 if (mcbsp->pdata->has_wakeup)
523 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800524
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800525 spin_lock(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800526 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800527 mcbsp->reg_cache = NULL;
528err_kfree:
529 spin_unlock(&mcbsp->lock);
530 kfree(reg_cache);
Janusz Krzysztofik1866b542010-01-08 10:29:04 -0800531
532 return err;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100533}
534
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200535void omap_mcbsp_free(struct omap_mcbsp *mcbsp)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100536{
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800537 void *reg_cache;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300538
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300539 if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200540 mcbsp->pdata->ops->free(mcbsp->id - 1);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300541
Jarkko Nikula1a645882011-09-26 10:45:40 +0300542 /* Disable wakeup behavior */
543 if (mcbsp->pdata->has_wakeup)
544 MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
Eero Nurkkala2122fdc2009-08-20 16:18:15 +0300545
Jarkko Nikulabafe2722011-06-14 11:23:52 +0000546 if (mcbsp->rx_irq)
547 free_irq(mcbsp->rx_irq, (void *)mcbsp);
548 free_irq(mcbsp->tx_irq, (void *)mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100549
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800550 reg_cache = mcbsp->reg_cache;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100551
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800552 spin_lock(&mcbsp->lock);
553 if (mcbsp->free)
554 dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
555 else
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800556 mcbsp->free = true;
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800557 mcbsp->reg_cache = NULL;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300558 spin_unlock(&mcbsp->lock);
Janusz Krzysztofikc8c99692010-02-15 10:03:33 -0800559
560 if (reg_cache)
561 kfree(reg_cache);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100562}
563
564/*
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300565 * Here we start the McBSP, by enabling transmitter, receiver or both.
566 * If no transmitter or receiver is active prior calling, then sample-rate
567 * generator and frame sync are started.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100568 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200569void omap_mcbsp_start(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100570{
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000571 int enable_srg = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100572 u16 w;
573
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300574 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000575 omap_st_start(mcbsp);
576
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000577 /* Only enable SRG, if McBSP is master */
578 w = MCBSP_READ_CACHE(mcbsp, PCR0);
579 if (w & (FSXM | FSRM | CLKXM | CLKRM))
580 enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
581 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300582
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000583 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300584 /* Start the sample generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800585 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800586 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300587 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100588
589 /* Enable transmitter and receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300590 tx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800591 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800592 MCBSP_WRITE(mcbsp, SPCR2, w | tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100593
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300594 rx &= 1;
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800595 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800596 MCBSP_WRITE(mcbsp, SPCR1, w | rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100597
Eduardo Valentin44a63112009-08-20 16:18:09 +0300598 /*
599 * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
600 * REVISIT: 100us may give enough time for two CLKSRG, however
601 * due to some unknown PM related, clock gating etc. reason it
602 * is now at 500us.
603 */
604 udelay(500);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100605
Peter Ujfalusice3f0542010-08-31 08:11:44 +0000606 if (enable_srg) {
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300607 /* Start frame sync */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800608 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800609 MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300610 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100611
Jarkko Nikula88408232011-09-26 10:45:41 +0300612 if (mcbsp->pdata->has_ccr) {
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300613 /* Release the transmitter and receiver */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800614 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300615 w &= ~(tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800616 MCBSP_WRITE(mcbsp, XCCR, w);
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800617 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300618 w &= ~(rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800619 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300620 }
621
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100622 /* Dump McBSP Regs */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200623 omap_mcbsp_dump_reg(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100624}
625
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200626void omap_mcbsp_stop(struct omap_mcbsp *mcbsp, int tx, int rx)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100627{
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300628 int idle;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629 u16 w;
630
Eduardo Valentinfb78d802008-07-03 12:24:39 +0300631 /* Reset transmitter */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300632 tx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300633 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800634 w = MCBSP_READ_CACHE(mcbsp, XCCR);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300635 w |= (tx ? XDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800636 MCBSP_WRITE(mcbsp, XCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300637 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800638 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800639 MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100640
641 /* Reset receiver */
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300642 rx &= 1;
Jarkko Nikula88408232011-09-26 10:45:41 +0300643 if (mcbsp->pdata->has_ccr) {
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800644 w = MCBSP_READ_CACHE(mcbsp, RCCR);
Jarkko Nikulaa93d4ed2009-10-14 09:56:35 -0700645 w |= (rx ? RDISABLE : 0);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800646 MCBSP_WRITE(mcbsp, RCCR, w);
Jarkko Nikulad09a2af2009-08-23 12:24:27 +0300647 }
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800648 w = MCBSP_READ_CACHE(mcbsp, SPCR1);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800649 MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100650
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800651 idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
652 MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300653
654 if (idle) {
655 /* Reset the sample rate generator */
Janusz Krzysztofik96fbd742010-02-15 10:03:33 -0800656 w = MCBSP_READ_CACHE(mcbsp, SPCR2);
Janusz Krzysztofik8ea32002010-02-15 10:03:32 -0800657 MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300658 }
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000659
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300660 if (mcbsp->st_data)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000661 omap_st_stop(mcbsp);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100662}
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100663
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200664int omap2_mcbsp_set_clks_src(struct omap_mcbsp *mcbsp, u8 fck_src_id)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000665{
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300666 const char *src;
Paul Walmsley69d042d2011-07-01 08:52:25 +0000667
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300668 if (fck_src_id == MCBSP_CLKS_PAD_SRC)
669 src = "clks_ext";
670 else if (fck_src_id == MCBSP_CLKS_PRCM_SRC)
671 src = "clks_fclk";
672 else
673 return -EINVAL;
674
675 if (mcbsp->pdata->set_clk_src)
676 return mcbsp->pdata->set_clk_src(mcbsp->dev, mcbsp->fclk, src);
677 else
678 return -EINVAL;
679}
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300680
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200681void omap2_mcbsp1_mux_clkr_src(struct omap_mcbsp *mcbsp, u8 mux)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000682{
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300683 const char *src;
684
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200685 if (mcbsp->id != 1)
686 return;
687
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300688 if (mux == CLKR_SRC_CLKR)
689 src = "clkr";
690 else if (mux == CLKR_SRC_CLKX)
691 src = "clkx";
692 else
693 return;
694
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300695 if (mcbsp->pdata->mux_signal)
696 mcbsp->pdata->mux_signal(mcbsp->dev, "clkr", src);
Paul Walmsley69d042d2011-07-01 08:52:25 +0000697}
698
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200699void omap2_mcbsp1_mux_fsr_src(struct omap_mcbsp *mcbsp, u8 mux)
Paul Walmsley69d042d2011-07-01 08:52:25 +0000700{
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300701 const char *src;
702
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200703 if (mcbsp->id != 1)
704 return;
705
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300706 if (mux == FSR_SRC_FSR)
707 src = "fsr";
708 else if (mux == FSR_SRC_FSX)
709 src = "fsx";
710 else
711 return;
712
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +0300713 if (mcbsp->pdata->mux_signal)
714 mcbsp->pdata->mux_signal(mcbsp->dev, "fsr", src);
Paul Walmsley69d042d2011-07-01 08:52:25 +0000715}
Paul Walmsley69d042d2011-07-01 08:52:25 +0000716
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +0300717#define max_thres(m) (mcbsp->pdata->buffer_size)
718#define valid_threshold(m, val) ((val) <= max_thres(m))
719#define THRESHOLD_PROP_BUILDER(prop) \
720static ssize_t prop##_show(struct device *dev, \
721 struct device_attribute *attr, char *buf) \
722{ \
723 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
724 \
725 return sprintf(buf, "%u\n", mcbsp->prop); \
726} \
727 \
728static ssize_t prop##_store(struct device *dev, \
729 struct device_attribute *attr, \
730 const char *buf, size_t size) \
731{ \
732 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
733 unsigned long val; \
734 int status; \
735 \
736 status = strict_strtoul(buf, 0, &val); \
737 if (status) \
738 return status; \
739 \
740 if (!valid_threshold(mcbsp, val)) \
741 return -EDOM; \
742 \
743 mcbsp->prop = val; \
744 return size; \
745} \
746 \
747static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
748
749THRESHOLD_PROP_BUILDER(max_tx_thres);
750THRESHOLD_PROP_BUILDER(max_rx_thres);
751
Jarkko Nikula9b300502009-08-24 17:45:50 +0300752static const char *dma_op_modes[] = {
753 "element", "threshold", "frame",
754};
755
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300756static ssize_t dma_op_mode_show(struct device *dev,
757 struct device_attribute *attr, char *buf)
758{
759 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300760 int dma_op_mode, i = 0;
761 ssize_t len = 0;
762 const char * const *s;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300763
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300764 dma_op_mode = mcbsp->dma_op_mode;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300765
Jarkko Nikula9b300502009-08-24 17:45:50 +0300766 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
767 if (dma_op_mode == i)
768 len += sprintf(buf + len, "[%s] ", *s);
769 else
770 len += sprintf(buf + len, "%s ", *s);
771 }
772 len += sprintf(buf + len, "\n");
773
774 return len;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300775}
776
777static ssize_t dma_op_mode_store(struct device *dev,
778 struct device_attribute *attr,
779 const char *buf, size_t size)
780{
781 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
Jarkko Nikula9b300502009-08-24 17:45:50 +0300782 const char * const *s;
783 int i = 0;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300784
Jarkko Nikula9b300502009-08-24 17:45:50 +0300785 for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
786 if (sysfs_streq(buf, *s))
787 break;
788
789 if (i == ARRAY_SIZE(dma_op_modes))
790 return -EINVAL;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300791
792 spin_lock_irq(&mcbsp->lock);
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300793 if (!mcbsp->free) {
794 size = -EBUSY;
795 goto unlock;
796 }
Jarkko Nikula9b300502009-08-24 17:45:50 +0300797 mcbsp->dma_op_mode = i;
Peter Ujfalusi98cb20e2009-08-20 16:18:14 +0300798
799unlock:
800 spin_unlock_irq(&mcbsp->lock);
801
802 return size;
803}
804
805static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
806
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300807static const struct attribute *additional_attrs[] = {
808 &dev_attr_max_tx_thres.attr,
809 &dev_attr_max_rx_thres.attr,
810 &dev_attr_dma_op_mode.attr,
811 NULL,
812};
813
814static const struct attribute_group additional_attr_group = {
815 .attrs = (struct attribute **)additional_attrs,
816};
817
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000818static ssize_t st_taps_show(struct device *dev,
819 struct device_attribute *attr, char *buf)
820{
821 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
822 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
823 ssize_t status = 0;
824 int i;
825
826 spin_lock_irq(&mcbsp->lock);
827 for (i = 0; i < st_data->nr_taps; i++)
828 status += sprintf(&buf[status], (i ? ", %d" : "%d"),
829 st_data->taps[i]);
830 if (i)
831 status += sprintf(&buf[status], "\n");
832 spin_unlock_irq(&mcbsp->lock);
833
834 return status;
835}
836
837static ssize_t st_taps_store(struct device *dev,
838 struct device_attribute *attr,
839 const char *buf, size_t size)
840{
841 struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
842 struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
843 int val, tmp, status, i = 0;
844
845 spin_lock_irq(&mcbsp->lock);
846 memset(st_data->taps, 0, sizeof(st_data->taps));
847 st_data->nr_taps = 0;
848
849 do {
850 status = sscanf(buf, "%d%n", &val, &tmp);
851 if (status < 0 || status == 0) {
852 size = -EINVAL;
853 goto out;
854 }
855 if (val < -32768 || val > 32767) {
856 size = -EINVAL;
857 goto out;
858 }
859 st_data->taps[i++] = val;
860 buf += tmp;
861 if (*buf != ',')
862 break;
863 buf++;
864 } while (1);
865
866 st_data->nr_taps = i;
867
868out:
869 spin_unlock_irq(&mcbsp->lock);
870
871 return size;
872}
873
874static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
875
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000876static const struct attribute *sidetone_attrs[] = {
877 &dev_attr_st_taps.attr,
878 NULL,
879};
880
881static const struct attribute_group sidetone_attr_group = {
882 .attrs = (struct attribute **)sidetone_attrs,
883};
884
Jarkko Nikulaf821eec2011-09-26 10:45:45 +0300885static int __devinit omap_st_add(struct omap_mcbsp *mcbsp,
886 struct resource *res)
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000887{
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000888 struct omap_mcbsp_st_data *st_data;
889 int err;
890
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200891 st_data = devm_kzalloc(mcbsp->dev, sizeof(*mcbsp->st_data), GFP_KERNEL);
892 if (!st_data)
893 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000894
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200895 st_data->io_base_st = devm_ioremap(mcbsp->dev, res->start,
896 resource_size(res));
897 if (!st_data->io_base_st)
898 return -ENOMEM;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000899
900 err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
901 if (err)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200902 return err;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000903
904 mcbsp->st_data = st_data;
905 return 0;
Eero Nurkkalad912fa92010-02-22 12:21:11 +0000906}
907
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100908/*
909 * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
910 * 730 has only 2 McBSP, and both of them are MPU peripherals.
911 */
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200912int __devinit omap_mcbsp_init(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100913{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200914 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800915 struct resource *res;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300916 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100917
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300918 spin_lock_init(&mcbsp->lock);
Shubhrajyoti D6722a722010-12-07 16:25:41 -0800919 mcbsp->free = true;
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300920
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800921 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
922 if (!res) {
923 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
924 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200925 dev_err(mcbsp->dev, "invalid memory resource\n");
926 return -ENOMEM;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800927 }
928 }
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200929 if (!devm_request_mem_region(&pdev->dev, res->start, resource_size(res),
930 dev_name(&pdev->dev))) {
931 dev_err(mcbsp->dev, "memory region already claimed\n");
932 return -ENODEV;
933 }
934
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800935 mcbsp->phys_base = res->start;
Jarkko Nikulaac6747ca2011-09-26 10:45:43 +0300936 mcbsp->reg_cache_size = resource_size(res);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200937 mcbsp->io_base = devm_ioremap(&pdev->dev, res->start,
938 resource_size(res));
939 if (!mcbsp->io_base)
940 return -ENOMEM;
Russell Kingd592dd12008-09-04 14:25:42 +0100941
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800942 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
943 if (!res)
944 mcbsp->phys_dma_base = mcbsp->phys_base;
945 else
946 mcbsp->phys_dma_base = res->start;
947
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800948 mcbsp->tx_irq = platform_get_irq_byname(pdev, "tx");
949 mcbsp->rx_irq = platform_get_irq_byname(pdev, "rx");
950
Kishon Vijay Abraham Icb7e9de2011-02-24 15:16:50 +0530951 /* From OMAP4 there will be a single irq line */
952 if (mcbsp->tx_irq == -ENXIO)
953 mcbsp->tx_irq = platform_get_irq(pdev, 0);
954
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800955 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
956 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200957 dev_err(&pdev->dev, "invalid rx DMA channel\n");
958 return -ENODEV;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800959 }
Peter Ujfalusib8fb4902012-02-14 15:41:29 +0200960 /* RX DMA request number, and port address configuration */
961 mcbsp->dma_data[1].name = "Audio Capture";
962 mcbsp->dma_data[1].dma_req = res->start;
963 mcbsp->dma_data[1].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 1);
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800964
965 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
966 if (!res) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200967 dev_err(&pdev->dev, "invalid tx DMA channel\n");
968 return -ENODEV;
Kishon Vijay Abraham I3cf32bb2011-02-24 12:51:45 -0800969 }
Peter Ujfalusib8fb4902012-02-14 15:41:29 +0200970 /* TX DMA request number, and port address configuration */
971 mcbsp->dma_data[0].name = "Audio Playback";
972 mcbsp->dma_data[0].dma_req = res->start;
973 mcbsp->dma_data[0].port_addr = omap_mcbsp_dma_reg_params(mcbsp, 0);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300974
Russell Kingb820ce42009-01-23 10:26:46 +0000975 mcbsp->fclk = clk_get(&pdev->dev, "fck");
976 if (IS_ERR(mcbsp->fclk)) {
977 ret = PTR_ERR(mcbsp->fclk);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200978 dev_err(mcbsp->dev, "unable to get fck: %d\n", ret);
979 return ret;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +0300980 }
981
Jarkko Nikula7bba67a2011-09-26 10:45:42 +0300982 mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
983 if (mcbsp->pdata->buffer_size) {
984 /*
985 * Initially configure the maximum thresholds to a safe value.
986 * The McBSP FIFO usage with these values should not go under
987 * 16 locations.
988 * If the whole FIFO without safety buffer is used, than there
989 * is a possibility that the DMA will be not able to push the
990 * new data on time, causing channel shifts in runtime.
991 */
992 mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
993 mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
994
995 ret = sysfs_create_group(&mcbsp->dev->kobj,
996 &additional_attr_group);
997 if (ret) {
998 dev_err(mcbsp->dev,
999 "Unable to create additional controls\n");
1000 goto err_thres;
1001 }
1002 } else {
1003 mcbsp->max_tx_thres = -EINVAL;
1004 mcbsp->max_rx_thres = -EINVAL;
1005 }
1006
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001007 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "sidetone");
1008 if (res) {
1009 ret = omap_st_add(mcbsp, res);
1010 if (ret) {
1011 dev_err(mcbsp->dev,
1012 "Unable to create sidetone controls\n");
1013 goto err_st;
1014 }
1015 }
Eduardo Valentina1a56f5f2009-08-20 16:18:11 +03001016
Russell Kingd592dd12008-09-04 14:25:42 +01001017 return 0;
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001018
Jarkko Nikulaf821eec2011-09-26 10:45:45 +03001019err_st:
1020 if (mcbsp->pdata->buffer_size)
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001021 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Jarkko Nikula7bba67a2011-09-26 10:45:42 +03001022err_thres:
1023 clk_put(mcbsp->fclk);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001024 return ret;
1025}
1026
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001027void __devexit omap_mcbsp_sysfs_remove(struct omap_mcbsp *mcbsp)
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001028{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001029 if (mcbsp->pdata->buffer_size)
1030 sysfs_remove_group(&mcbsp->dev->kobj, &additional_attr_group);
Eduardo Valentinbc5d0c82008-07-03 12:24:39 +03001031
Peter Ujfalusi2ee65952012-02-14 14:52:42 +02001032 if (mcbsp->st_data)
1033 sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001034}