blob: 7b60fb79c3a679800874648fd93588517e92205e [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Dave Airlie
30 */
31#include <linux/seq_file.h>
32#include <linux/atomic.h>
33#include <linux/wait.h>
34#include <linux/kref.h>
35#include <linux/slab.h>
36#include <linux/firmware.h>
37#include <drm/drmP.h>
38#include "amdgpu.h"
39#include "amdgpu_trace.h"
40
41/*
42 * Fences
43 * Fences mark an event in the GPUs pipeline and are used
44 * for GPU/CPU synchronization. When the fence is written,
45 * it is expected that all buffers associated with that fence
46 * are no longer in use by the associated ring on the GPU and
47 * that the the relevant GPU caches have been flushed.
48 */
49
Christian König22e5a2f2016-03-11 15:12:53 +010050struct amdgpu_fence {
Chris Wilsonf54d1862016-10-25 13:00:45 +010051 struct dma_fence base;
Christian König22e5a2f2016-03-11 15:12:53 +010052
53 /* RB, DMA, etc. */
54 struct amdgpu_ring *ring;
Christian König22e5a2f2016-03-11 15:12:53 +010055};
56
Chunming Zhoub49c84a2015-11-05 11:28:28 +080057static struct kmem_cache *amdgpu_fence_slab;
Chunming Zhoub49c84a2015-11-05 11:28:28 +080058
Rex Zhud573de22016-05-12 13:27:28 +080059int amdgpu_fence_slab_init(void)
60{
61 amdgpu_fence_slab = kmem_cache_create(
62 "amdgpu_fence", sizeof(struct amdgpu_fence), 0,
63 SLAB_HWCACHE_ALIGN, NULL);
64 if (!amdgpu_fence_slab)
65 return -ENOMEM;
66 return 0;
67}
68
69void amdgpu_fence_slab_fini(void)
70{
Grazvydas Ignotas0f104252016-10-23 21:31:43 +030071 rcu_barrier();
Rex Zhud573de22016-05-12 13:27:28 +080072 kmem_cache_destroy(amdgpu_fence_slab);
73}
Christian König22e5a2f2016-03-11 15:12:53 +010074/*
75 * Cast helper
76 */
Chris Wilsonf54d1862016-10-25 13:00:45 +010077static const struct dma_fence_ops amdgpu_fence_ops;
78static inline struct amdgpu_fence *to_amdgpu_fence(struct dma_fence *f)
Christian König22e5a2f2016-03-11 15:12:53 +010079{
80 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
81
82 if (__f->base.ops == &amdgpu_fence_ops)
83 return __f;
84
85 return NULL;
86}
87
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088/**
89 * amdgpu_fence_write - write a fence value
90 *
91 * @ring: ring the fence is associated with
92 * @seq: sequence number to write
93 *
94 * Writes a fence value to memory (all asics).
95 */
96static void amdgpu_fence_write(struct amdgpu_ring *ring, u32 seq)
97{
98 struct amdgpu_fence_driver *drv = &ring->fence_drv;
99
100 if (drv->cpu_addr)
101 *drv->cpu_addr = cpu_to_le32(seq);
102}
103
104/**
105 * amdgpu_fence_read - read a fence value
106 *
107 * @ring: ring the fence is associated with
108 *
109 * Reads a fence value from memory (all asics).
110 * Returns the value of the fence read from memory.
111 */
112static u32 amdgpu_fence_read(struct amdgpu_ring *ring)
113{
114 struct amdgpu_fence_driver *drv = &ring->fence_drv;
115 u32 seq = 0;
116
117 if (drv->cpu_addr)
118 seq = le32_to_cpu(*drv->cpu_addr);
119 else
Christian König742c0852016-03-14 15:46:06 +0100120 seq = atomic_read(&drv->last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121
122 return seq;
123}
124
125/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 * amdgpu_fence_emit - emit a fence on the requested ring
127 *
128 * @ring: ring the fence is associated with
Christian König364beb22016-02-16 17:39:39 +0100129 * @f: resulting fence object
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400130 *
131 * Emits a fence command on the requested ring (all asics).
132 * Returns 0 on success, -ENOMEM on failure.
133 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100134int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135{
136 struct amdgpu_device *adev = ring->adev;
Christian König364beb22016-02-16 17:39:39 +0100137 struct amdgpu_fence *fence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100138 struct dma_fence *old, **ptr;
Christian König742c0852016-03-14 15:46:06 +0100139 uint32_t seq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140
Christian König364beb22016-02-16 17:39:39 +0100141 fence = kmem_cache_alloc(amdgpu_fence_slab, GFP_KERNEL);
142 if (fence == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400143 return -ENOMEM;
Christian König364beb22016-02-16 17:39:39 +0100144
Christian König742c0852016-03-14 15:46:06 +0100145 seq = ++ring->fence_drv.sync_seq;
Christian König364beb22016-02-16 17:39:39 +0100146 fence->ring = ring;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100147 dma_fence_init(&fence->base, &amdgpu_fence_ops,
148 &ring->fence_drv.lock,
149 adev->fence_context + ring->idx,
150 seq);
Chunming Zhou890ee232015-06-01 14:35:03 +0800151 amdgpu_ring_emit_fence(ring, ring->fence_drv.gpu_addr,
Christian König742c0852016-03-14 15:46:06 +0100152 seq, AMDGPU_FENCE_FLAG_INT);
Christian Königc89377d2016-03-13 19:19:48 +0100153
Christian König742c0852016-03-14 15:46:06 +0100154 ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
Christian Königc89377d2016-03-13 19:19:48 +0100155 /* This function can't be called concurrently anyway, otherwise
156 * emitting the fence would mess up the hardware ring buffer.
157 */
Chunming Zhoufc387a02016-03-31 11:07:14 +0800158 old = rcu_dereference_protected(*ptr, 1);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100159 if (old && !dma_fence_is_signaled(old)) {
Chunming Zhoufc387a02016-03-31 11:07:14 +0800160 DRM_INFO("rcu slot is busy\n");
Chris Wilsonf54d1862016-10-25 13:00:45 +0100161 dma_fence_wait(old, false);
Chunming Zhoufc387a02016-03-31 11:07:14 +0800162 }
Christian Königc89377d2016-03-13 19:19:48 +0100163
Chris Wilsonf54d1862016-10-25 13:00:45 +0100164 rcu_assign_pointer(*ptr, dma_fence_get(&fence->base));
Christian Königc89377d2016-03-13 19:19:48 +0100165
Christian König364beb22016-02-16 17:39:39 +0100166 *f = &fence->base;
Christian Königc89377d2016-03-13 19:19:48 +0100167
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 return 0;
169}
170
171/**
Christian Königc2776af2015-11-03 13:27:39 +0100172 * amdgpu_fence_schedule_fallback - schedule fallback check
173 *
174 * @ring: pointer to struct amdgpu_ring
175 *
176 * Start a timer as fallback to our interrupts.
177 */
178static void amdgpu_fence_schedule_fallback(struct amdgpu_ring *ring)
179{
180 mod_timer(&ring->fence_drv.fallback_timer,
181 jiffies + AMDGPU_FENCE_JIFFIES_TIMEOUT);
182}
183
184/**
Christian Königca08e042016-03-11 17:57:56 +0100185 * amdgpu_fence_process - check for fence activity
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186 *
187 * @ring: pointer to struct amdgpu_ring
188 *
189 * Checks the current fence value and calculates the last
Christian Königca08e042016-03-11 17:57:56 +0100190 * signalled fence value. Wakes the fence queue if the
191 * sequence number has increased.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 */
Christian Königca08e042016-03-11 17:57:56 +0100193void amdgpu_fence_process(struct amdgpu_ring *ring)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400194{
Christian König4a7d74f2016-03-14 14:29:46 +0100195 struct amdgpu_fence_driver *drv = &ring->fence_drv;
Christian König742c0852016-03-14 15:46:06 +0100196 uint32_t seq, last_seq;
Christian König4a7d74f2016-03-14 14:29:46 +0100197 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199 do {
Christian König742c0852016-03-14 15:46:06 +0100200 last_seq = atomic_read(&ring->fence_drv.last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 seq = amdgpu_fence_read(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400202
Christian König742c0852016-03-14 15:46:06 +0100203 } while (atomic_cmpxchg(&drv->last_seq, last_seq, seq) != last_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400204
Christian König742c0852016-03-14 15:46:06 +0100205 if (seq != ring->fence_drv.sync_seq)
Christian Königc2776af2015-11-03 13:27:39 +0100206 amdgpu_fence_schedule_fallback(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400207
Christian König2ef004d2016-07-12 13:57:03 +0200208 if (unlikely(seq == last_seq))
209 return;
210
Christian König4f399a02016-06-24 21:11:51 +0200211 last_seq &= drv->num_fences_mask;
212 seq &= drv->num_fences_mask;
213
Christian König2ef004d2016-07-12 13:57:03 +0200214 do {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100215 struct dma_fence *fence, **ptr;
Christian König4a7d74f2016-03-14 14:29:46 +0100216
Christian König4f399a02016-06-24 21:11:51 +0200217 ++last_seq;
218 last_seq &= drv->num_fences_mask;
219 ptr = &drv->fences[last_seq];
Christian König4a7d74f2016-03-14 14:29:46 +0100220
221 /* There is always exactly one thread signaling this fence slot */
222 fence = rcu_dereference_protected(*ptr, 1);
Muhammad Falak R Wani84fae132016-05-01 00:30:24 +0530223 RCU_INIT_POINTER(*ptr, NULL);
Christian König4a7d74f2016-03-14 14:29:46 +0100224
Christian König4f399a02016-06-24 21:11:51 +0200225 if (!fence)
226 continue;
Christian König4a7d74f2016-03-14 14:29:46 +0100227
Chris Wilsonf54d1862016-10-25 13:00:45 +0100228 r = dma_fence_signal(fence);
Christian König4a7d74f2016-03-14 14:29:46 +0100229 if (!r)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100230 DMA_FENCE_TRACE(fence, "signaled from irq context\n");
Christian König4a7d74f2016-03-14 14:29:46 +0100231 else
232 BUG();
233
Chris Wilsonf54d1862016-10-25 13:00:45 +0100234 dma_fence_put(fence);
Christian König2ef004d2016-07-12 13:57:03 +0200235 } while (last_seq != seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400236}
237
238/**
Christian Königc2776af2015-11-03 13:27:39 +0100239 * amdgpu_fence_fallback - fallback for hardware interrupts
240 *
241 * @work: delayed work item
242 *
243 * Checks for fence activity.
244 */
245static void amdgpu_fence_fallback(unsigned long arg)
246{
247 struct amdgpu_ring *ring = (void *)arg;
248
249 amdgpu_fence_process(ring);
250}
251
252/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400253 * amdgpu_fence_wait_empty - wait for all fences to signal
254 *
255 * @adev: amdgpu device pointer
256 * @ring: ring index the fence is associated with
257 *
258 * Wait for all fences on the requested ring to signal (all asics).
259 * Returns 0 if the fences have passed, error for all other cases.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400260 */
261int amdgpu_fence_wait_empty(struct amdgpu_ring *ring)
262{
Christian Königf09c2be2016-03-13 19:37:01 +0100263 uint64_t seq = ACCESS_ONCE(ring->fence_drv.sync_seq);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100264 struct dma_fence *fence, **ptr;
Christian Königf09c2be2016-03-13 19:37:01 +0100265 int r;
Christian König00d2a2b2015-08-07 16:15:36 +0200266
monk.liu7f06c232015-07-30 18:28:12 +0800267 if (!seq)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400268 return 0;
269
Christian Königf09c2be2016-03-13 19:37:01 +0100270 ptr = &ring->fence_drv.fences[seq & ring->fence_drv.num_fences_mask];
271 rcu_read_lock();
272 fence = rcu_dereference(*ptr);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100273 if (!fence || !dma_fence_get_rcu(fence)) {
Christian Königf09c2be2016-03-13 19:37:01 +0100274 rcu_read_unlock();
275 return 0;
276 }
277 rcu_read_unlock();
278
Chris Wilsonf54d1862016-10-25 13:00:45 +0100279 r = dma_fence_wait(fence, false);
280 dma_fence_put(fence);
Christian Königf09c2be2016-03-13 19:37:01 +0100281 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282}
283
284/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 * amdgpu_fence_count_emitted - get the count of emitted fences
286 *
287 * @ring: ring the fence is associated with
288 *
289 * Get the number of fences emitted on the requested ring (all asics).
290 * Returns the number of emitted fences on the ring. Used by the
291 * dynpm code to ring track activity.
292 */
293unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring)
294{
295 uint64_t emitted;
296
297 /* We are not protected by ring lock when reading the last sequence
298 * but it's ok to report slightly wrong fence count here.
299 */
300 amdgpu_fence_process(ring);
Christian König742c0852016-03-14 15:46:06 +0100301 emitted = 0x100000000ull;
302 emitted -= atomic_read(&ring->fence_drv.last_seq);
303 emitted += ACCESS_ONCE(ring->fence_drv.sync_seq);
304 return lower_32_bits(emitted);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400305}
306
307/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400308 * amdgpu_fence_driver_start_ring - make the fence driver
309 * ready for use on the requested ring.
310 *
311 * @ring: ring to start the fence driver on
312 * @irq_src: interrupt source to use for this ring
313 * @irq_type: interrupt type to use for this ring
314 *
315 * Make the fence driver ready for processing (all asics).
316 * Not all asics have all rings, so each asic will only
317 * start the fence driver on the rings it has.
318 * Returns 0 for success, errors for failure.
319 */
320int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
321 struct amdgpu_irq_src *irq_src,
322 unsigned irq_type)
323{
324 struct amdgpu_device *adev = ring->adev;
325 uint64_t index;
326
327 if (ring != &adev->uvd.ring) {
328 ring->fence_drv.cpu_addr = &adev->wb.wb[ring->fence_offs];
329 ring->fence_drv.gpu_addr = adev->wb.gpu_addr + (ring->fence_offs * 4);
330 } else {
331 /* put fence directly behind firmware */
332 index = ALIGN(adev->uvd.fw->size, 8);
333 ring->fence_drv.cpu_addr = adev->uvd.cpu_addr + index;
334 ring->fence_drv.gpu_addr = adev->uvd.gpu_addr + index;
335 }
Christian König742c0852016-03-14 15:46:06 +0100336 amdgpu_fence_write(ring, atomic_read(&ring->fence_drv.last_seq));
Chunming Zhouc6a40792015-06-01 14:14:32 +0800337 amdgpu_irq_get(adev, irq_src, irq_type);
338
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400339 ring->fence_drv.irq_src = irq_src;
340 ring->fence_drv.irq_type = irq_type;
Chunming Zhouc6a40792015-06-01 14:14:32 +0800341 ring->fence_drv.initialized = true;
342
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400343 dev_info(adev->dev, "fence driver on ring %d use gpu addr 0x%016llx, "
344 "cpu addr 0x%p\n", ring->idx,
345 ring->fence_drv.gpu_addr, ring->fence_drv.cpu_addr);
346 return 0;
347}
348
349/**
350 * amdgpu_fence_driver_init_ring - init the fence driver
351 * for the requested ring.
352 *
353 * @ring: ring to init the fence driver on
Christian Könige6151a02016-03-15 14:52:26 +0100354 * @num_hw_submission: number of entries on the hardware queue
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400355 *
356 * Init the fence driver for the requested ring (all asics).
357 * Helper function for amdgpu_fence_driver_init().
358 */
Christian Könige6151a02016-03-15 14:52:26 +0100359int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
360 unsigned num_hw_submission)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400361{
Chunming Zhoucadf97b2016-01-15 11:25:00 +0800362 long timeout;
Christian König5907a0d2016-01-18 15:16:53 +0100363 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400364
Christian Könige6151a02016-03-15 14:52:26 +0100365 /* Check that num_hw_submission is a power of two */
366 if ((num_hw_submission & (num_hw_submission - 1)) != 0)
367 return -EINVAL;
368
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400369 ring->fence_drv.cpu_addr = NULL;
370 ring->fence_drv.gpu_addr = 0;
Christian König5907a0d2016-01-18 15:16:53 +0100371 ring->fence_drv.sync_seq = 0;
Christian König742c0852016-03-14 15:46:06 +0100372 atomic_set(&ring->fence_drv.last_seq, 0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 ring->fence_drv.initialized = false;
374
Christian Königc2776af2015-11-03 13:27:39 +0100375 setup_timer(&ring->fence_drv.fallback_timer, amdgpu_fence_fallback,
376 (unsigned long)ring);
Alex Deucherb80d8472015-08-16 22:55:02 -0400377
Chunming Zhou66067ad2016-04-14 10:27:28 +0800378 ring->fence_drv.num_fences_mask = num_hw_submission * 2 - 1;
Christian König4a7d74f2016-03-14 14:29:46 +0100379 spin_lock_init(&ring->fence_drv.lock);
Chunming Zhou66067ad2016-04-14 10:27:28 +0800380 ring->fence_drv.fences = kcalloc(num_hw_submission * 2, sizeof(void *),
Christian Königc89377d2016-03-13 19:19:48 +0100381 GFP_KERNEL);
382 if (!ring->fence_drv.fences)
383 return -ENOMEM;
Christian König5ec92a72015-09-07 18:43:02 +0200384
Trigger Huange2250442016-11-02 05:43:44 -0400385 /* No need to setup the GPU scheduler for KIQ ring */
386 if (ring->funcs->type != AMDGPU_RING_TYPE_KIQ) {
387 timeout = msecs_to_jiffies(amdgpu_lockup_timeout);
388 if (timeout == 0) {
389 /*
390 * FIXME:
391 * Delayed workqueue cannot use it directly,
392 * so the scheduler will not use delayed workqueue if
393 * MAX_SCHEDULE_TIMEOUT is set.
394 * Currently keep it simple and silly.
395 */
396 timeout = MAX_SCHEDULE_TIMEOUT;
397 }
398 r = amd_sched_init(&ring->sched, &amdgpu_sched_ops,
399 num_hw_submission,
400 timeout, ring->name);
401 if (r) {
402 DRM_ERROR("Failed to create scheduler on ring %s.\n",
403 ring->name);
404 return r;
405 }
Alex Deucherb80d8472015-08-16 22:55:02 -0400406 }
Christian König4f839a22015-09-08 20:22:31 +0200407
408 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400409}
410
411/**
412 * amdgpu_fence_driver_init - init the fence driver
413 * for all possible rings.
414 *
415 * @adev: amdgpu device pointer
416 *
417 * Init the fence driver for all possible rings (all asics).
418 * Not all asics have all rings, so each asic will only
419 * start the fence driver on the rings it has using
420 * amdgpu_fence_driver_start_ring().
421 * Returns 0 for success.
422 */
423int amdgpu_fence_driver_init(struct amdgpu_device *adev)
424{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400425 if (amdgpu_debugfs_fence_init(adev))
426 dev_err(adev->dev, "fence debugfs file creation failed\n");
427
428 return 0;
429}
430
431/**
432 * amdgpu_fence_driver_fini - tear down the fence driver
433 * for all possible rings.
434 *
435 * @adev: amdgpu device pointer
436 *
437 * Tear down the fence driver for all possible rings (all asics).
438 */
439void amdgpu_fence_driver_fini(struct amdgpu_device *adev)
440{
Christian Königc89377d2016-03-13 19:19:48 +0100441 unsigned i, j;
442 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400443
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400444 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
445 struct amdgpu_ring *ring = adev->rings[i];
Christian Königc2776af2015-11-03 13:27:39 +0100446
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400447 if (!ring || !ring->fence_drv.initialized)
448 continue;
449 r = amdgpu_fence_wait_empty(ring);
450 if (r) {
451 /* no need to trigger GPU reset as we are unloading */
452 amdgpu_fence_driver_force_completion(adev);
453 }
Chunming Zhouc6a40792015-06-01 14:14:32 +0800454 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
455 ring->fence_drv.irq_type);
Christian König4f839a22015-09-08 20:22:31 +0200456 amd_sched_fini(&ring->sched);
Christian Königc2776af2015-11-03 13:27:39 +0100457 del_timer_sync(&ring->fence_drv.fallback_timer);
Christian Königc89377d2016-03-13 19:19:48 +0100458 for (j = 0; j <= ring->fence_drv.num_fences_mask; ++j)
Chris Wilsonf54d1862016-10-25 13:00:45 +0100459 dma_fence_put(ring->fence_drv.fences[j]);
Christian Königc89377d2016-03-13 19:19:48 +0100460 kfree(ring->fence_drv.fences);
Grazvydas Ignotas54ddf3a2016-09-25 23:34:46 +0300461 ring->fence_drv.fences = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400462 ring->fence_drv.initialized = false;
463 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400464}
465
466/**
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400467 * amdgpu_fence_driver_suspend - suspend the fence driver
468 * for all possible rings.
469 *
470 * @adev: amdgpu device pointer
471 *
472 * Suspend the fence driver for all possible rings (all asics).
473 */
474void amdgpu_fence_driver_suspend(struct amdgpu_device *adev)
475{
476 int i, r;
477
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400478 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
479 struct amdgpu_ring *ring = adev->rings[i];
480 if (!ring || !ring->fence_drv.initialized)
481 continue;
482
483 /* wait for gpu to finish processing current batch */
484 r = amdgpu_fence_wait_empty(ring);
485 if (r) {
486 /* delay GPU reset to resume */
487 amdgpu_fence_driver_force_completion(adev);
488 }
489
490 /* disable the interrupt */
491 amdgpu_irq_put(adev, ring->fence_drv.irq_src,
492 ring->fence_drv.irq_type);
493 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400494}
495
496/**
497 * amdgpu_fence_driver_resume - resume the fence driver
498 * for all possible rings.
499 *
500 * @adev: amdgpu device pointer
501 *
502 * Resume the fence driver for all possible rings (all asics).
503 * Not all asics have all rings, so each asic will only
504 * start the fence driver on the rings it has using
505 * amdgpu_fence_driver_start_ring().
506 * Returns 0 for success.
507 */
508void amdgpu_fence_driver_resume(struct amdgpu_device *adev)
509{
510 int i;
511
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400512 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
513 struct amdgpu_ring *ring = adev->rings[i];
514 if (!ring || !ring->fence_drv.initialized)
515 continue;
516
517 /* enable the interrupt */
518 amdgpu_irq_get(adev, ring->fence_drv.irq_src,
519 ring->fence_drv.irq_type);
520 }
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400521}
522
523/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524 * amdgpu_fence_driver_force_completion - force all fence waiter to complete
525 *
526 * @adev: amdgpu device pointer
527 *
528 * In case of GPU reset failure make sure no process keep waiting on fence
529 * that will never complete.
530 */
531void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev)
532{
533 int i;
534
535 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
536 struct amdgpu_ring *ring = adev->rings[i];
537 if (!ring || !ring->fence_drv.initialized)
538 continue;
539
Christian König5907a0d2016-01-18 15:16:53 +0100540 amdgpu_fence_write(ring, ring->fence_drv.sync_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400541 }
542}
543
Christian Königa95e2642015-11-03 12:21:57 +0100544/*
545 * Common fence implementation
546 */
547
Chris Wilsonf54d1862016-10-25 13:00:45 +0100548static const char *amdgpu_fence_get_driver_name(struct dma_fence *fence)
Christian Königa95e2642015-11-03 12:21:57 +0100549{
550 return "amdgpu";
551}
552
Chris Wilsonf54d1862016-10-25 13:00:45 +0100553static const char *amdgpu_fence_get_timeline_name(struct dma_fence *f)
Christian Königa95e2642015-11-03 12:21:57 +0100554{
555 struct amdgpu_fence *fence = to_amdgpu_fence(f);
556 return (const char *)fence->ring->name;
557}
558
559/**
Christian Königa95e2642015-11-03 12:21:57 +0100560 * amdgpu_fence_enable_signaling - enable signalling on fence
561 * @fence: fence
562 *
563 * This function is called with fence_queue lock held, and adds a callback
564 * to fence_queue that checks if this fence is signaled, and if so it
565 * signals the fence and removes itself.
566 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100567static bool amdgpu_fence_enable_signaling(struct dma_fence *f)
Christian Königa95e2642015-11-03 12:21:57 +0100568{
569 struct amdgpu_fence *fence = to_amdgpu_fence(f);
570 struct amdgpu_ring *ring = fence->ring;
571
Christian Königc2776af2015-11-03 13:27:39 +0100572 if (!timer_pending(&ring->fence_drv.fallback_timer))
573 amdgpu_fence_schedule_fallback(ring);
Christian König4a7d74f2016-03-14 14:29:46 +0100574
Chris Wilsonf54d1862016-10-25 13:00:45 +0100575 DMA_FENCE_TRACE(&fence->base, "armed on ring %i!\n", ring->idx);
Christian König4a7d74f2016-03-14 14:29:46 +0100576
Christian Königa95e2642015-11-03 12:21:57 +0100577 return true;
578}
579
Christian Königb4413532016-03-15 13:40:17 +0100580/**
581 * amdgpu_fence_free - free up the fence memory
582 *
583 * @rcu: RCU callback head
584 *
585 * Free up the fence memory after the RCU grace period.
586 */
587static void amdgpu_fence_free(struct rcu_head *rcu)
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800588{
Chris Wilsonf54d1862016-10-25 13:00:45 +0100589 struct dma_fence *f = container_of(rcu, struct dma_fence, rcu);
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800590 struct amdgpu_fence *fence = to_amdgpu_fence(f);
591 kmem_cache_free(amdgpu_fence_slab, fence);
592}
593
Christian Königb4413532016-03-15 13:40:17 +0100594/**
595 * amdgpu_fence_release - callback that fence can be freed
596 *
597 * @fence: fence
598 *
599 * This function is called when the reference count becomes zero.
600 * It just RCU schedules freeing up the fence.
601 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100602static void amdgpu_fence_release(struct dma_fence *f)
Christian Königb4413532016-03-15 13:40:17 +0100603{
604 call_rcu(&f->rcu, amdgpu_fence_free);
605}
606
Chris Wilsonf54d1862016-10-25 13:00:45 +0100607static const struct dma_fence_ops amdgpu_fence_ops = {
Christian Königa95e2642015-11-03 12:21:57 +0100608 .get_driver_name = amdgpu_fence_get_driver_name,
609 .get_timeline_name = amdgpu_fence_get_timeline_name,
610 .enable_signaling = amdgpu_fence_enable_signaling,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100611 .wait = dma_fence_default_wait,
Chunming Zhoub49c84a2015-11-05 11:28:28 +0800612 .release = amdgpu_fence_release,
Christian Königa95e2642015-11-03 12:21:57 +0100613};
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400614
615/*
616 * Fence debugfs
617 */
618#if defined(CONFIG_DEBUG_FS)
619static int amdgpu_debugfs_fence_info(struct seq_file *m, void *data)
620{
621 struct drm_info_node *node = (struct drm_info_node *)m->private;
622 struct drm_device *dev = node->minor->dev;
623 struct amdgpu_device *adev = dev->dev_private;
Christian König5907a0d2016-01-18 15:16:53 +0100624 int i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400625
626 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
627 struct amdgpu_ring *ring = adev->rings[i];
628 if (!ring || !ring->fence_drv.initialized)
629 continue;
630
631 amdgpu_fence_process(ring);
632
Christian König344c19f2015-06-02 15:47:16 +0200633 seq_printf(m, "--- ring %d (%s) ---\n", i, ring->name);
Christian König742c0852016-03-14 15:46:06 +0100634 seq_printf(m, "Last signaled fence 0x%08x\n",
635 atomic_read(&ring->fence_drv.last_seq));
636 seq_printf(m, "Last emitted 0x%08x\n",
Christian König5907a0d2016-01-18 15:16:53 +0100637 ring->fence_drv.sync_seq);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400638 }
639 return 0;
640}
641
Alex Deucher18db89b2016-01-14 10:25:22 -0500642/**
643 * amdgpu_debugfs_gpu_reset - manually trigger a gpu reset
644 *
645 * Manually trigger a gpu reset at the next fence wait.
646 */
647static int amdgpu_debugfs_gpu_reset(struct seq_file *m, void *data)
648{
649 struct drm_info_node *node = (struct drm_info_node *) m->private;
650 struct drm_device *dev = node->minor->dev;
651 struct amdgpu_device *adev = dev->dev_private;
652
653 seq_printf(m, "gpu reset\n");
654 amdgpu_gpu_reset(adev);
655
656 return 0;
657}
658
Nils Wallménius06ab6832016-05-02 12:46:15 -0400659static const struct drm_info_list amdgpu_debugfs_fence_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400660 {"amdgpu_fence_info", &amdgpu_debugfs_fence_info, 0, NULL},
Alex Deucher18db89b2016-01-14 10:25:22 -0500661 {"amdgpu_gpu_reset", &amdgpu_debugfs_gpu_reset, 0, NULL}
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400662};
663#endif
664
665int amdgpu_debugfs_fence_init(struct amdgpu_device *adev)
666{
667#if defined(CONFIG_DEBUG_FS)
Alex Deucher18db89b2016-01-14 10:25:22 -0500668 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_fence_list, 2);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400669#else
670 return 0;
671#endif
672}
673