blob: 69d7b1d0b9d69e2b24f27be89cc7f869669bd4a3 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsebb945a2012-07-20 08:17:34 +100030#include <core/engine.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100031
Ben Skeggsebb945a2012-07-20 08:17:34 +100032#include <subdev/fb.h>
33#include <subdev/vm.h>
34#include <subdev/bar.h>
35
36#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100037#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100038#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100039
Ben Skeggsebb945a2012-07-20 08:17:34 +100040#include "nouveau_bo.h"
41#include "nouveau_ttm.h"
42#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010043
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100044/*
45 * NV10-NV40 tiling helpers
46 */
47
48static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100049nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
50 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100051{
Ben Skeggs77145f12012-07-31 16:16:21 +100052 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100053 int i = reg - drm->tile.reg;
54 struct nouveau_fb *pfb = nouveau_fb(drm->device);
55 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
56 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100057
Ben Skeggsebb945a2012-07-20 08:17:34 +100058 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100061 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
63 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100064 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100065
Ben Skeggsebb945a2012-07-20 08:17:34 +100066 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100067
Ben Skeggsebb945a2012-07-20 08:17:34 +100068 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
69 engine->tile_prog(engine, i);
70 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
71 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100072}
73
Ben Skeggsebb945a2012-07-20 08:17:34 +100074static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100075nv10_bo_get_tile_region(struct drm_device *dev, int i)
76{
Ben Skeggs77145f12012-07-31 16:16:21 +100077 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100078 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100079
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100081
82 if (!tile->used &&
83 (!tile->fence || nouveau_fence_done(tile->fence)))
84 tile->used = true;
85 else
86 tile = NULL;
87
Ben Skeggsebb945a2012-07-20 08:17:34 +100088 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100089 return tile;
90}
91
92static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100093nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
94 struct nouveau_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100095{
Ben Skeggs77145f12012-07-31 16:16:21 +100096 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100097
98 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100099 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000100 if (fence) {
101 /* Mark it as pending. */
102 tile->fence = fence;
103 nouveau_fence_ref(fence);
104 }
105
106 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000107 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000108 }
109}
110
Ben Skeggsebb945a2012-07-20 08:17:34 +1000111static struct nouveau_drm_tile *
112nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
113 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000114{
Ben Skeggs77145f12012-07-31 16:16:21 +1000115 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000116 struct nouveau_fb *pfb = nouveau_fb(drm->device);
117 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000118 int i;
119
Ben Skeggsebb945a2012-07-20 08:17:34 +1000120 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000121 tile = nv10_bo_get_tile_region(dev, i);
122
123 if (pitch && !found) {
124 found = tile;
125 continue;
126
Ben Skeggsebb945a2012-07-20 08:17:34 +1000127 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000128 /* Kill an unused tile region. */
129 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
130 }
131
132 nv10_bo_put_tile_region(dev, tile, NULL);
133 }
134
135 if (found)
136 nv10_bo_update_tile_region(dev, found, addr, size,
137 pitch, flags);
138 return found;
139}
140
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141static void
142nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
143{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000144 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
145 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000146 struct nouveau_bo *nvbo = nouveau_bo(bo);
147
Ben Skeggs6ee73862009-12-11 19:24:15 +1000148 if (unlikely(nvbo->gem))
149 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000150 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151 kfree(nvbo);
152}
153
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000155nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000156 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000158 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
159 struct nouveau_device *device = nv_device(drm->device);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160
Ben Skeggsebb945a2012-07-20 08:17:34 +1000161 if (device->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000162 if (nvbo->tile_mode) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000163 if (device->chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000165 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166
Ben Skeggsebb945a2012-07-20 08:17:34 +1000167 } else if (device->chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100168 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000169 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100170
Ben Skeggsebb945a2012-07-20 08:17:34 +1000171 } else if (device->chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100172 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000173 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174
Ben Skeggsebb945a2012-07-20 08:17:34 +1000175 } else if (device->chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100176 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000177 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100178 }
179 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000180 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000181 *size = roundup(*size, (1 << nvbo->page_shift));
182 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100183 }
184
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100185 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100186}
187
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188int
Ben Skeggs7375c952011-06-07 14:21:29 +1000189nouveau_bo_new(struct drm_device *dev, int size, int align,
190 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +0100191 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +1000192 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193{
Ben Skeggs77145f12012-07-31 16:16:21 +1000194 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000195 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500196 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000197 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100198 int type = ttm_bo_type_device;
199
200 if (sg)
201 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000202
203 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
204 if (!nvbo)
205 return -ENOMEM;
206 INIT_LIST_HEAD(&nvbo->head);
207 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000208 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000209 nvbo->tile_mode = tile_mode;
210 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000211 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000212
Ben Skeggsf91bac52011-06-06 14:15:46 +1000213 nvbo->page_shift = 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000214 if (drm->client.base.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000215 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000216 nvbo->page_shift = drm->client.base.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000217 }
218
219 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000220 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
221 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222
Ben Skeggsebb945a2012-07-20 08:17:34 +1000223 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500224 sizeof(struct nouveau_bo));
225
Ben Skeggsebb945a2012-07-20 08:17:34 +1000226 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100227 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000228 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000229 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000230 if (ret) {
231 /* ttm will call nouveau_bo_del_ttm if it fails.. */
232 return ret;
233 }
234
Ben Skeggs6ee73862009-12-11 19:24:15 +1000235 *pnvbo = nvbo;
236 return 0;
237}
238
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100239static void
240set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100242 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100244 if (type & TTM_PL_FLAG_VRAM)
245 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
246 if (type & TTM_PL_FLAG_TT)
247 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
248 if (type & TTM_PL_FLAG_SYSTEM)
249 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
250}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000251
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200252static void
253set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
254{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000255 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
256 struct nouveau_fb *pfb = nouveau_fb(drm->device);
257 u32 vram_pages = pfb->ram.size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200258
Ben Skeggsebb945a2012-07-20 08:17:34 +1000259 if (nv_device(drm->device)->card_type == NV_10 &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100260 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100261 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200262 /*
263 * Make sure that the color and depth buffers are handled
264 * by independent memory controller units. Up to a 9x
265 * speed up when alpha-blending and depth-test are enabled
266 * at the same time.
267 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200268 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
269 nvbo->placement.fpfn = vram_pages / 2;
270 nvbo->placement.lpfn = ~0;
271 } else {
272 nvbo->placement.fpfn = 0;
273 nvbo->placement.lpfn = vram_pages / 2;
274 }
275 }
276}
277
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100278void
279nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
280{
281 struct ttm_placement *pl = &nvbo->placement;
282 uint32_t flags = TTM_PL_MASK_CACHING |
283 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
284
285 pl->placement = nvbo->placements;
286 set_placement_list(nvbo->placements, &pl->num_placement,
287 type, flags);
288
289 pl->busy_placement = nvbo->busy_placements;
290 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
291 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200292
293 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000294}
295
296int
297nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
298{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000299 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100301 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000302
303 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000304 NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305 1 << bo->mem.mem_type, memtype);
306 return -EINVAL;
307 }
308
309 if (nvbo->pin_refcnt++)
310 return 0;
311
312 ret = ttm_bo_reserve(bo, false, false, false, 0);
313 if (ret)
314 goto out;
315
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100316 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000318 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 if (ret == 0) {
320 switch (bo->mem.mem_type) {
321 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000322 drm->gem.vram_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000323 break;
324 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000325 drm->gem.gart_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000326 break;
327 default:
328 break;
329 }
330 }
331 ttm_bo_unreserve(bo);
332out:
333 if (unlikely(ret))
334 nvbo->pin_refcnt--;
335 return ret;
336}
337
338int
339nouveau_bo_unpin(struct nouveau_bo *nvbo)
340{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000341 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000342 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100343 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344
345 if (--nvbo->pin_refcnt)
346 return 0;
347
348 ret = ttm_bo_reserve(bo, false, false, false, 0);
349 if (ret)
350 return ret;
351
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100352 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000353
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000354 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355 if (ret == 0) {
356 switch (bo->mem.mem_type) {
357 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000358 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359 break;
360 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000361 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000362 break;
363 default:
364 break;
365 }
366 }
367
368 ttm_bo_unreserve(bo);
369 return ret;
370}
371
372int
373nouveau_bo_map(struct nouveau_bo *nvbo)
374{
375 int ret;
376
377 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
378 if (ret)
379 return ret;
380
381 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
382 ttm_bo_unreserve(&nvbo->bo);
383 return ret;
384}
385
386void
387nouveau_bo_unmap(struct nouveau_bo *nvbo)
388{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000389 if (nvbo)
390 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000391}
392
Ben Skeggs7a45d762010-11-22 08:50:27 +1000393int
394nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000395 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000396{
397 int ret;
398
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000399 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
400 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000401 if (ret)
402 return ret;
403
404 return 0;
405}
406
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407u16
408nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
409{
410 bool is_iomem;
411 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
412 mem = &mem[index];
413 if (is_iomem)
414 return ioread16_native((void __force __iomem *)mem);
415 else
416 return *mem;
417}
418
419void
420nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
421{
422 bool is_iomem;
423 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
424 mem = &mem[index];
425 if (is_iomem)
426 iowrite16_native(val, (void __force __iomem *)mem);
427 else
428 *mem = val;
429}
430
431u32
432nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
433{
434 bool is_iomem;
435 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
436 mem = &mem[index];
437 if (is_iomem)
438 return ioread32_native((void __force __iomem *)mem);
439 else
440 return *mem;
441}
442
443void
444nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
445{
446 bool is_iomem;
447 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
448 mem = &mem[index];
449 if (is_iomem)
450 iowrite32_native(val, (void __force __iomem *)mem);
451 else
452 *mem = val;
453}
454
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400455static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000456nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
457 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000458{
Max Filippovdf1b4b92012-10-14 01:58:26 +0400459#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +1000460 struct nouveau_drm *drm = nouveau_bdev(bdev);
461 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000462
Ben Skeggsebb945a2012-07-20 08:17:34 +1000463 if (drm->agp.stat == ENABLED) {
464 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
465 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000466 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400467#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000468
Ben Skeggsebb945a2012-07-20 08:17:34 +1000469 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000470}
471
472static int
473nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
474{
475 /* We'll do this from user space. */
476 return 0;
477}
478
479static int
480nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
481 struct ttm_mem_type_manager *man)
482{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000483 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000484
485 switch (type) {
486 case TTM_PL_SYSTEM:
487 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
488 man->available_caching = TTM_PL_MASK_CACHING;
489 man->default_caching = TTM_PL_FLAG_CACHED;
490 break;
491 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000492 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000493 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000494 man->io_reserve_fastpath = false;
495 man->use_io_reserve_lru = true;
496 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000497 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000498 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000499 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200500 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000501 man->available_caching = TTM_PL_FLAG_UNCACHED |
502 TTM_PL_FLAG_WC;
503 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000504 break;
505 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000506 if (nv_device(drm->device)->card_type >= NV_50)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000507 man->func = &nouveau_gart_manager;
508 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000509 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000510 man->func = &nv04_gart_manager;
511 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000512 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000513
514 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200515 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100516 man->available_caching = TTM_PL_FLAG_UNCACHED |
517 TTM_PL_FLAG_WC;
518 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000519 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000520 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
521 TTM_MEMTYPE_FLAG_CMA;
522 man->available_caching = TTM_PL_MASK_CACHING;
523 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000524 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000525
Ben Skeggs6ee73862009-12-11 19:24:15 +1000526 break;
527 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528 return -EINVAL;
529 }
530 return 0;
531}
532
533static void
534nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
535{
536 struct nouveau_bo *nvbo = nouveau_bo(bo);
537
538 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100539 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100540 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
541 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100542 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000543 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100544 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000545 break;
546 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100547
548 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549}
550
551
552/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
553 * TTM_PL_{VRAM,TT} directly.
554 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100555
Ben Skeggs6ee73862009-12-11 19:24:15 +1000556static int
557nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000558 struct nouveau_bo *nvbo, bool evict,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000559 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000560{
561 struct nouveau_fence *fence = NULL;
562 int ret;
563
Ben Skeggsd375e7d52012-04-30 13:30:00 +1000564 ret = nouveau_fence_new(chan, &fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000565 if (ret)
566 return ret;
567
Maarten Lankhorstb03640b2012-10-12 15:03:11 +0000568 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, evict,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000569 no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200570 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000571 return ret;
572}
573
Ben Skeggs6ee73862009-12-11 19:24:15 +1000574static int
Ben Skeggs49981042012-08-06 19:38:25 +1000575nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
576{
577 int ret = RING_SPACE(chan, 2);
578 if (ret == 0) {
579 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
580 OUT_RING (chan, handle);
581 FIRE_RING (chan);
582 }
583 return ret;
584}
585
586static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000587nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
588 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
589{
590 struct nouveau_mem *node = old_mem->mm_node;
591 int ret = RING_SPACE(chan, 10);
592 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000593 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000594 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
595 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
596 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
597 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
598 OUT_RING (chan, PAGE_SIZE);
599 OUT_RING (chan, PAGE_SIZE);
600 OUT_RING (chan, PAGE_SIZE);
601 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000602 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000603 }
604 return ret;
605}
606
607static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000608nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
609{
610 int ret = RING_SPACE(chan, 2);
611 if (ret == 0) {
612 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
613 OUT_RING (chan, handle);
614 }
615 return ret;
616}
617
618static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000619nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
620 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
621{
622 struct nouveau_mem *node = old_mem->mm_node;
623 u64 src_offset = node->vma[0].offset;
624 u64 dst_offset = node->vma[1].offset;
625 u32 page_count = new_mem->num_pages;
626 int ret;
627
628 page_count = new_mem->num_pages;
629 while (page_count) {
630 int line_count = (page_count > 8191) ? 8191 : page_count;
631
632 ret = RING_SPACE(chan, 11);
633 if (ret)
634 return ret;
635
636 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
637 OUT_RING (chan, upper_32_bits(src_offset));
638 OUT_RING (chan, lower_32_bits(src_offset));
639 OUT_RING (chan, upper_32_bits(dst_offset));
640 OUT_RING (chan, lower_32_bits(dst_offset));
641 OUT_RING (chan, PAGE_SIZE);
642 OUT_RING (chan, PAGE_SIZE);
643 OUT_RING (chan, PAGE_SIZE);
644 OUT_RING (chan, line_count);
645 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
646 OUT_RING (chan, 0x00000110);
647
648 page_count -= line_count;
649 src_offset += (PAGE_SIZE * line_count);
650 dst_offset += (PAGE_SIZE * line_count);
651 }
652
653 return 0;
654}
655
656static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000657nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
658 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
659{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000660 struct nouveau_mem *node = old_mem->mm_node;
661 u64 src_offset = node->vma[0].offset;
662 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000663 u32 page_count = new_mem->num_pages;
664 int ret;
665
Ben Skeggs183720b2010-12-09 15:17:10 +1000666 page_count = new_mem->num_pages;
667 while (page_count) {
668 int line_count = (page_count > 2047) ? 2047 : page_count;
669
670 ret = RING_SPACE(chan, 12);
671 if (ret)
672 return ret;
673
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000674 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000675 OUT_RING (chan, upper_32_bits(dst_offset));
676 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000677 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000678 OUT_RING (chan, upper_32_bits(src_offset));
679 OUT_RING (chan, lower_32_bits(src_offset));
680 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
681 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
682 OUT_RING (chan, PAGE_SIZE); /* line_length */
683 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000684 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000685 OUT_RING (chan, 0x00100110);
686
687 page_count -= line_count;
688 src_offset += (PAGE_SIZE * line_count);
689 dst_offset += (PAGE_SIZE * line_count);
690 }
691
692 return 0;
693}
694
695static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000696nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
697 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
698{
699 struct nouveau_mem *node = old_mem->mm_node;
700 u64 src_offset = node->vma[0].offset;
701 u64 dst_offset = node->vma[1].offset;
702 u32 page_count = new_mem->num_pages;
703 int ret;
704
705 page_count = new_mem->num_pages;
706 while (page_count) {
707 int line_count = (page_count > 8191) ? 8191 : page_count;
708
709 ret = RING_SPACE(chan, 11);
710 if (ret)
711 return ret;
712
713 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
714 OUT_RING (chan, upper_32_bits(src_offset));
715 OUT_RING (chan, lower_32_bits(src_offset));
716 OUT_RING (chan, upper_32_bits(dst_offset));
717 OUT_RING (chan, lower_32_bits(dst_offset));
718 OUT_RING (chan, PAGE_SIZE);
719 OUT_RING (chan, PAGE_SIZE);
720 OUT_RING (chan, PAGE_SIZE);
721 OUT_RING (chan, line_count);
722 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
723 OUT_RING (chan, 0x00000110);
724
725 page_count -= line_count;
726 src_offset += (PAGE_SIZE * line_count);
727 dst_offset += (PAGE_SIZE * line_count);
728 }
729
730 return 0;
731}
732
733static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000734nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
735 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
736{
737 struct nouveau_mem *node = old_mem->mm_node;
738 int ret = RING_SPACE(chan, 7);
739 if (ret == 0) {
740 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
741 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
742 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
743 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
744 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
745 OUT_RING (chan, 0x00000000 /* COPY */);
746 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
747 }
748 return ret;
749}
750
751static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000752nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
753 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
754{
755 struct nouveau_mem *node = old_mem->mm_node;
756 int ret = RING_SPACE(chan, 7);
757 if (ret == 0) {
758 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
759 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
760 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
761 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
762 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
763 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
764 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
765 }
766 return ret;
767}
768
769static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000770nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
771{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000772 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000773 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000774 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
775 OUT_RING (chan, handle);
776 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
777 OUT_RING (chan, NvNotify0);
778 OUT_RING (chan, NvDmaFB);
779 OUT_RING (chan, NvDmaFB);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000780 }
781
782 return ret;
783}
784
785static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000786nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
787 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000788{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000789 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000790 struct nouveau_bo *nvbo = nouveau_bo(bo);
791 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000792 u64 src_offset = node->vma[0].offset;
793 u64 dst_offset = node->vma[1].offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000794 int ret;
795
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000796 while (length) {
797 u32 amount, stride, height;
798
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000799 amount = min(length, (u64)(4 * 1024 * 1024));
800 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000801 height = amount / stride;
802
Francisco Jerezf13b3262010-10-10 06:01:08 +0200803 if (new_mem->mem_type == TTM_PL_VRAM &&
804 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000805 ret = RING_SPACE(chan, 8);
806 if (ret)
807 return ret;
808
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000809 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000810 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000811 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000812 OUT_RING (chan, stride);
813 OUT_RING (chan, height);
814 OUT_RING (chan, 1);
815 OUT_RING (chan, 0);
816 OUT_RING (chan, 0);
817 } else {
818 ret = RING_SPACE(chan, 2);
819 if (ret)
820 return ret;
821
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000822 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000823 OUT_RING (chan, 1);
824 }
Francisco Jerezf13b3262010-10-10 06:01:08 +0200825 if (old_mem->mem_type == TTM_PL_VRAM &&
826 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000827 ret = RING_SPACE(chan, 8);
828 if (ret)
829 return ret;
830
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000831 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000832 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000833 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000834 OUT_RING (chan, stride);
835 OUT_RING (chan, height);
836 OUT_RING (chan, 1);
837 OUT_RING (chan, 0);
838 OUT_RING (chan, 0);
839 } else {
840 ret = RING_SPACE(chan, 2);
841 if (ret)
842 return ret;
843
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000844 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000845 OUT_RING (chan, 1);
846 }
847
848 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000849 if (ret)
850 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000851
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000852 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000853 OUT_RING (chan, upper_32_bits(src_offset));
854 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000855 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000856 OUT_RING (chan, lower_32_bits(src_offset));
857 OUT_RING (chan, lower_32_bits(dst_offset));
858 OUT_RING (chan, stride);
859 OUT_RING (chan, stride);
860 OUT_RING (chan, stride);
861 OUT_RING (chan, height);
862 OUT_RING (chan, 0x00000101);
863 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000864 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000865 OUT_RING (chan, 0);
866
867 length -= amount;
868 src_offset += amount;
869 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000870 }
871
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000872 return 0;
873}
874
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000875static int
876nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
877{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000878 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000879 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000880 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
881 OUT_RING (chan, handle);
882 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
883 OUT_RING (chan, NvNotify0);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000884 }
885
886 return ret;
887}
888
Ben Skeggsa6704782011-02-16 09:10:20 +1000889static inline uint32_t
890nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
891 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
892{
893 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000894 return NvDmaTT;
895 return NvDmaFB;
Ben Skeggsa6704782011-02-16 09:10:20 +1000896}
897
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000898static int
899nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
900 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
901{
Ben Skeggsd961db72010-08-05 10:48:18 +1000902 u32 src_offset = old_mem->start << PAGE_SHIFT;
903 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000904 u32 page_count = new_mem->num_pages;
905 int ret;
906
907 ret = RING_SPACE(chan, 3);
908 if (ret)
909 return ret;
910
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000911 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000912 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
913 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
914
Ben Skeggs6ee73862009-12-11 19:24:15 +1000915 page_count = new_mem->num_pages;
916 while (page_count) {
917 int line_count = (page_count > 2047) ? 2047 : page_count;
918
Ben Skeggs6ee73862009-12-11 19:24:15 +1000919 ret = RING_SPACE(chan, 11);
920 if (ret)
921 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000922
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000923 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000924 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000925 OUT_RING (chan, src_offset);
926 OUT_RING (chan, dst_offset);
927 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
928 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
929 OUT_RING (chan, PAGE_SIZE); /* line_length */
930 OUT_RING (chan, line_count);
931 OUT_RING (chan, 0x00000101);
932 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000933 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000934 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000935
936 page_count -= line_count;
937 src_offset += (PAGE_SIZE * line_count);
938 dst_offset += (PAGE_SIZE * line_count);
939 }
940
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000941 return 0;
942}
943
944static int
Ben Skeggsd2f966662011-06-06 20:54:42 +1000945nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
946 struct ttm_mem_reg *mem, struct nouveau_vma *vma)
947{
948 struct nouveau_mem *node = mem->mm_node;
949 int ret;
950
Ben Skeggsebb945a2012-07-20 08:17:34 +1000951 ret = nouveau_vm_get(nv_client(chan->cli)->vm, mem->num_pages <<
952 PAGE_SHIFT, node->page_shift,
953 NV_MEM_ACCESS_RW, vma);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000954 if (ret)
955 return ret;
956
957 if (mem->mem_type == TTM_PL_VRAM)
958 nouveau_vm_map(vma, node);
959 else
Ben Skeggsf7b24c42011-12-22 15:20:21 +1000960 nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000961
962 return 0;
963}
964
965static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000966nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000967 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000968{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000969 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
970 struct nouveau_channel *chan = chan = drm->channel;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000971 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs3425df42011-02-10 11:22:12 +1000972 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000973 int ret;
974
Ben Skeggsebb945a2012-07-20 08:17:34 +1000975 mutex_lock(&chan->cli->mutex);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000976
Ben Skeggsd2f966662011-06-06 20:54:42 +1000977 /* create temporary vmas for the transfer and attach them to the
978 * old nouveau_mem node, these will get cleaned up after ttm has
979 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000980 */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000981 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000982 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggs3425df42011-02-10 11:22:12 +1000983
Ben Skeggsd2f966662011-06-06 20:54:42 +1000984 ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
985 if (ret)
986 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000987
Ben Skeggsd2f966662011-06-06 20:54:42 +1000988 ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
989 if (ret)
990 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000991 }
992
Ben Skeggsebb945a2012-07-20 08:17:34 +1000993 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000994 if (ret == 0) {
995 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000996 no_wait_gpu, new_mem);
997 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000998
Ben Skeggs3425df42011-02-10 11:22:12 +1000999out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001000 mutex_unlock(&chan->cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001001 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001002}
1003
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001004void
Ben Skeggs49981042012-08-06 19:38:25 +10001005nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001006{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001007 static const struct {
1008 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001009 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001010 u32 oclass;
1011 int (*exec)(struct nouveau_channel *,
1012 struct ttm_buffer_object *,
1013 struct ttm_mem_reg *, struct ttm_mem_reg *);
1014 int (*init)(struct nouveau_channel *, u32 handle);
1015 } _methods[] = {
Ben Skeggs49981042012-08-06 19:38:25 +10001016 { "COPY", 0, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
1017 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001018 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1019 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1020 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1021 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1022 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1023 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1024 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001025 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001026 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001027 }, *mthd = _methods;
1028 const char *name = "CPU";
1029 int ret;
1030
1031 do {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001032 struct nouveau_object *object;
Ben Skeggs49981042012-08-06 19:38:25 +10001033 struct nouveau_channel *chan;
Ben Skeggs1a460982012-05-04 15:17:28 +10001034 u32 handle = (mthd->engine << 16) | mthd->oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001035
Ben Skeggs49981042012-08-06 19:38:25 +10001036 if (mthd->init == nve0_bo_move_init)
1037 chan = drm->cechan;
1038 else
1039 chan = drm->channel;
1040 if (chan == NULL)
1041 continue;
1042
1043 ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001044 mthd->oclass, NULL, 0, &object);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001045 if (ret == 0) {
Ben Skeggs1a460982012-05-04 15:17:28 +10001046 ret = mthd->init(chan, handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001047 if (ret) {
Ben Skeggs49981042012-08-06 19:38:25 +10001048 nouveau_object_del(nv_object(drm),
Ben Skeggsebb945a2012-07-20 08:17:34 +10001049 chan->handle, handle);
1050 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001051 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001052
1053 drm->ttm.move = mthd->exec;
1054 name = mthd->name;
1055 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001056 }
1057 } while ((++mthd)->exec);
1058
Ben Skeggsebb945a2012-07-20 08:17:34 +10001059 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001060}
1061
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062static int
1063nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001064 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001065{
1066 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1067 struct ttm_placement placement;
1068 struct ttm_mem_reg tmp_mem;
1069 int ret;
1070
1071 placement.fpfn = placement.lpfn = 0;
1072 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001073 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001074
1075 tmp_mem = *new_mem;
1076 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001077 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001078 if (ret)
1079 return ret;
1080
1081 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1082 if (ret)
1083 goto out;
1084
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001085 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001086 if (ret)
1087 goto out;
1088
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001089 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001090out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001091 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001092 return ret;
1093}
1094
1095static int
1096nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001097 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001098{
1099 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1100 struct ttm_placement placement;
1101 struct ttm_mem_reg tmp_mem;
1102 int ret;
1103
1104 placement.fpfn = placement.lpfn = 0;
1105 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001106 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001107
1108 tmp_mem = *new_mem;
1109 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001110 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001111 if (ret)
1112 return ret;
1113
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001114 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001115 if (ret)
1116 goto out;
1117
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001118 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001119 if (ret)
1120 goto out;
1121
1122out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001123 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001124 return ret;
1125}
1126
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001127static void
1128nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1129{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001130 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001131 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001132
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001133 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1134 if (bo->destroy != nouveau_bo_del_ttm)
1135 return;
1136
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001137 list_for_each_entry(vma, &nvbo->vma_list, head) {
Jerome Glissedc97b342011-11-18 11:47:03 -05001138 if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001139 nouveau_vm_map(vma, new_mem->mm_node);
1140 } else
Jerome Glissedc97b342011-11-18 11:47:03 -05001141 if (new_mem && new_mem->mem_type == TTM_PL_TT &&
Ben Skeggsebb945a2012-07-20 08:17:34 +10001142 nvbo->page_shift == vma->vm->vmm->spg_shift) {
Dave Airlie22b33e82012-04-02 11:53:06 +01001143 if (((struct nouveau_mem *)new_mem->mm_node)->sg)
1144 nouveau_vm_map_sg_table(vma, 0, new_mem->
1145 num_pages << PAGE_SHIFT,
1146 new_mem->mm_node);
1147 else
1148 nouveau_vm_map_sg(vma, 0, new_mem->
1149 num_pages << PAGE_SHIFT,
1150 new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001151 } else {
1152 nouveau_vm_unmap(vma);
1153 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001154 }
1155}
1156
Ben Skeggs6ee73862009-12-11 19:24:15 +10001157static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001158nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001159 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001160{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001161 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1162 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001163 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001164 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001165
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001166 *new_tile = NULL;
1167 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001168 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001169
Ben Skeggsebb945a2012-07-20 08:17:34 +10001170 if (nv_device(drm->device)->card_type >= NV_10) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001171 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001172 nvbo->tile_mode,
1173 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001174 }
1175
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001176 return 0;
1177}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001178
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001179static void
1180nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001181 struct nouveau_drm_tile *new_tile,
1182 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001183{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001184 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1185 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001186
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001187 nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001188 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001189}
1190
1191static int
1192nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001193 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001194{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001195 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001196 struct nouveau_bo *nvbo = nouveau_bo(bo);
1197 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001198 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001199 int ret = 0;
1200
Ben Skeggsebb945a2012-07-20 08:17:34 +10001201 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001202 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1203 if (ret)
1204 return ret;
1205 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001206
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001207 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001208 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1209 BUG_ON(bo->mem.mm_node != NULL);
1210 bo->mem = *new_mem;
1211 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001212 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001213 }
1214
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001215 /* CPU copy if we have no accelerated method available */
Ben Skeggsebb945a2012-07-20 08:17:34 +10001216 if (!drm->ttm.move) {
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001217 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001218 goto out;
1219 }
1220
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001221 /* Hardware assisted copy. */
1222 if (new_mem->mem_type == TTM_PL_SYSTEM)
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001223 ret = nouveau_bo_move_flipd(bo, evict, intr,
1224 no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001225 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001226 ret = nouveau_bo_move_flips(bo, evict, intr,
1227 no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001228 else
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001229 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1230 no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001231
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001232 if (!ret)
1233 goto out;
1234
1235 /* Fallback to software copy. */
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001236 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001237
1238out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001239 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001240 if (ret)
1241 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1242 else
1243 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1244 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001245
1246 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001247}
1248
1249static int
1250nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1251{
1252 return 0;
1253}
1254
Jerome Glissef32f02f2010-04-09 14:39:25 +02001255static int
1256nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1257{
1258 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001259 struct nouveau_drm *drm = nouveau_bdev(bdev);
1260 struct drm_device *dev = drm->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001261 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001262
1263 mem->bus.addr = NULL;
1264 mem->bus.offset = 0;
1265 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1266 mem->bus.base = 0;
1267 mem->bus.is_iomem = false;
1268 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1269 return -EINVAL;
1270 switch (mem->mem_type) {
1271 case TTM_PL_SYSTEM:
1272 /* System memory */
1273 return 0;
1274 case TTM_PL_TT:
1275#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001276 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001277 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001278 mem->bus.base = drm->agp.base;
Aaro Koskineneda85d62012-12-31 03:34:59 +02001279 mem->bus.is_iomem = !dev->agp->cant_use_aperture;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001280 }
1281#endif
1282 break;
1283 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001284 mem->bus.offset = mem->start << PAGE_SHIFT;
Jordan Crouse01d73a62010-05-27 13:40:24 -06001285 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001286 mem->bus.is_iomem = true;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001287 if (nv_device(drm->device)->card_type >= NV_50) {
1288 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001289 struct nouveau_mem *node = mem->mm_node;
1290
Ben Skeggsebb945a2012-07-20 08:17:34 +10001291 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001292 &node->bar_vma);
1293 if (ret)
1294 return ret;
1295
1296 mem->bus.offset = node->bar_vma.offset;
1297 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001298 break;
1299 default:
1300 return -EINVAL;
1301 }
1302 return 0;
1303}
1304
1305static void
1306nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1307{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001308 struct nouveau_drm *drm = nouveau_bdev(bdev);
1309 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001310 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001311
Ben Skeggsd5f42392011-02-10 12:22:52 +10001312 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001313 return;
1314
Ben Skeggsebb945a2012-07-20 08:17:34 +10001315 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001316}
1317
1318static int
1319nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1320{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001321 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001322 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001323 struct nouveau_device *device = nv_device(drm->device);
1324 u32 mappable = pci_resource_len(device->pdev, 1) >> PAGE_SHIFT;
Ben Skeggse1429b42010-09-10 11:12:25 +10001325
1326 /* as long as the bo isn't in vram, and isn't tiled, we've got
1327 * nothing to do here.
1328 */
1329 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001330 if (nv_device(drm->device)->card_type < NV_50 ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001331 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001332 return 0;
1333 }
1334
1335 /* make sure bo is in mappable vram */
Ben Skeggsebb945a2012-07-20 08:17:34 +10001336 if (bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001337 return 0;
1338
1339
1340 nvbo->placement.fpfn = 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001341 nvbo->placement.lpfn = mappable;
Dave Airliec2848152012-05-18 15:31:12 +01001342 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001343 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001344}
1345
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001346static int
1347nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1348{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001349 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001350 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001351 struct drm_device *dev;
1352 unsigned i;
1353 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001354 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001355
1356 if (ttm->state != tt_unpopulated)
1357 return 0;
1358
Dave Airlie22b33e82012-04-02 11:53:06 +01001359 if (slave && ttm->sg) {
1360 /* make userspace faulting work */
1361 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1362 ttm_dma->dma_address, ttm->num_pages);
1363 ttm->state = tt_unbound;
1364 return 0;
1365 }
1366
Ben Skeggsebb945a2012-07-20 08:17:34 +10001367 drm = nouveau_bdev(ttm->bdev);
1368 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001369
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001370#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001371 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001372 return ttm_agp_tt_populate(ttm);
1373 }
1374#endif
1375
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001376#ifdef CONFIG_SWIOTLB
1377 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001378 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001379 }
1380#endif
1381
1382 r = ttm_pool_populate(ttm);
1383 if (r) {
1384 return r;
1385 }
1386
1387 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001388 ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001389 0, PAGE_SIZE,
1390 PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001391 if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001392 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001393 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001394 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001395 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001396 }
1397 ttm_pool_unpopulate(ttm);
1398 return -EFAULT;
1399 }
1400 }
1401 return 0;
1402}
1403
1404static void
1405nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1406{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001407 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001408 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001409 struct drm_device *dev;
1410 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001411 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1412
1413 if (slave)
1414 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001415
Ben Skeggsebb945a2012-07-20 08:17:34 +10001416 drm = nouveau_bdev(ttm->bdev);
1417 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001418
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001419#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001420 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001421 ttm_agp_tt_unpopulate(ttm);
1422 return;
1423 }
1424#endif
1425
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001426#ifdef CONFIG_SWIOTLB
1427 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001428 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001429 return;
1430 }
1431#endif
1432
1433 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001434 if (ttm_dma->dma_address[i]) {
1435 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001436 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1437 }
1438 }
1439
1440 ttm_pool_unpopulate(ttm);
1441}
1442
Ben Skeggs875ac342012-04-30 12:51:48 +10001443void
1444nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1445{
1446 struct nouveau_fence *old_fence = NULL;
1447
1448 if (likely(fence))
1449 nouveau_fence_ref(fence);
1450
1451 spin_lock(&nvbo->bo.bdev->fence_lock);
1452 old_fence = nvbo->bo.sync_obj;
1453 nvbo->bo.sync_obj = fence;
1454 spin_unlock(&nvbo->bo.bdev->fence_lock);
1455
1456 nouveau_fence_unref(&old_fence);
1457}
1458
1459static void
1460nouveau_bo_fence_unref(void **sync_obj)
1461{
1462 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1463}
1464
1465static void *
1466nouveau_bo_fence_ref(void *sync_obj)
1467{
1468 return nouveau_fence_ref(sync_obj);
1469}
1470
1471static bool
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001472nouveau_bo_fence_signalled(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001473{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001474 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001475}
1476
1477static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001478nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
Ben Skeggs875ac342012-04-30 12:51:48 +10001479{
1480 return nouveau_fence_wait(sync_obj, lazy, intr);
1481}
1482
1483static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001484nouveau_bo_fence_flush(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001485{
1486 return 0;
1487}
1488
Ben Skeggs6ee73862009-12-11 19:24:15 +10001489struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001490 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001491 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1492 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001493 .invalidate_caches = nouveau_bo_invalidate_caches,
1494 .init_mem_type = nouveau_bo_init_mem_type,
1495 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001496 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001497 .move = nouveau_bo_move,
1498 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001499 .sync_obj_signaled = nouveau_bo_fence_signalled,
1500 .sync_obj_wait = nouveau_bo_fence_wait,
1501 .sync_obj_flush = nouveau_bo_fence_flush,
1502 .sync_obj_unref = nouveau_bo_fence_unref,
1503 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001504 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1505 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1506 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001507};
1508
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001509struct nouveau_vma *
1510nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1511{
1512 struct nouveau_vma *vma;
1513 list_for_each_entry(vma, &nvbo->vma_list, head) {
1514 if (vma->vm == vm)
1515 return vma;
1516 }
1517
1518 return NULL;
1519}
1520
1521int
1522nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1523 struct nouveau_vma *vma)
1524{
1525 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
1526 struct nouveau_mem *node = nvbo->bo.mem.mm_node;
1527 int ret;
1528
1529 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1530 NV_MEM_ACCESS_RW, vma);
1531 if (ret)
1532 return ret;
1533
1534 if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
1535 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Dave Airlie22b33e82012-04-02 11:53:06 +01001536 else if (nvbo->bo.mem.mem_type == TTM_PL_TT) {
1537 if (node->sg)
1538 nouveau_vm_map_sg_table(vma, 0, size, node);
1539 else
1540 nouveau_vm_map_sg(vma, 0, size, node);
1541 }
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001542
1543 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001544 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001545 return 0;
1546}
1547
1548void
1549nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1550{
1551 if (vma->node) {
1552 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM) {
1553 spin_lock(&nvbo->bo.bdev->fence_lock);
Dave Airlie1717c0e2011-10-27 18:28:37 +02001554 ttm_bo_wait(&nvbo->bo, false, false, false);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001555 spin_unlock(&nvbo->bo.bdev->fence_lock);
1556 nouveau_vm_unmap(vma);
1557 }
1558
1559 nouveau_vm_put(vma);
1560 list_del(&vma->head);
1561 }
1562}