blob: be832dcd8c034879e06e4f27ea6bc5f6781ae3d7 [file] [log] [blame]
Laurent Pinchart881023d2012-12-15 23:51:22 +01001/*
2 * r8a7779 processor support - PFC hardware block
3 *
Vladimir Barinov54ee73c2013-04-16 22:17:28 +00004 * Copyright (C) 2011, 2013 Renesas Solutions Corp.
Laurent Pinchart881023d2012-12-15 23:51:22 +01005 * Copyright (C) 2011 Magnus Damm
Vladimir Barinov54ee73c2013-04-16 22:17:28 +00006 * Copyright (C) 2013 Cogent Embedded, Inc.
Laurent Pinchart881023d2012-12-15 23:51:22 +01007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#include <linux/kernel.h>
Laurent Pincharte21ea192013-04-08 12:05:31 +020023#include <linux/platform_data/gpio-rcar.h>
Laurent Pinchart881023d2012-12-15 23:51:22 +010024
Laurent Pinchartc3323802012-12-15 23:51:55 +010025#include "sh_pfc.h"
26
Laurent Pincharte3d93b42013-07-15 15:14:22 +020027#define PORT_GP_9(bank, fn, sfx) \
Laurent Pinchart7417dae2013-03-07 23:47:18 +010028 PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
29 PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
30 PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
31 PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
32 PORT_GP_1(bank, 8, fn, sfx)
Laurent Pinchart881023d2012-12-15 23:51:22 +010033
Laurent Pinchart7417dae2013-03-07 23:47:18 +010034#define CPU_ALL_PORT(fn, sfx) \
35 PORT_GP_32(0, fn, sfx), \
36 PORT_GP_32(1, fn, sfx), \
37 PORT_GP_32(2, fn, sfx), \
38 PORT_GP_32(3, fn, sfx), \
39 PORT_GP_32(4, fn, sfx), \
40 PORT_GP_32(5, fn, sfx), \
Laurent Pincharte3d93b42013-07-15 15:14:22 +020041 PORT_GP_9(6, fn, sfx)
Laurent Pinchart881023d2012-12-15 23:51:22 +010042
43enum {
44 PINMUX_RESERVED = 0,
45
46 PINMUX_DATA_BEGIN,
47 GP_ALL(DATA), /* GP_0_0_DATA -> GP_6_8_DATA */
48 PINMUX_DATA_END,
49
Laurent Pinchart881023d2012-12-15 23:51:22 +010050 PINMUX_FUNCTION_BEGIN,
51 GP_ALL(FN), /* GP_0_0_FN -> GP_6_8_FN */
52
53 /* GPSR0 */
54 FN_AVS1, FN_AVS2, FN_IP0_7_6, FN_A17,
55 FN_A18, FN_A19, FN_IP0_9_8, FN_IP0_11_10,
56 FN_IP0_13_12, FN_IP0_15_14, FN_IP0_18_16, FN_IP0_22_19,
57 FN_IP0_24_23, FN_IP0_25, FN_IP0_27_26, FN_IP1_1_0,
58 FN_IP1_3_2, FN_IP1_6_4, FN_IP1_10_7, FN_IP1_14_11,
59 FN_IP1_18_15, FN_IP0_5_3, FN_IP0_30_28, FN_IP2_18_16,
60 FN_IP2_21_19, FN_IP2_30_28, FN_IP3_2_0, FN_IP3_11_9,
61 FN_IP3_14_12, FN_IP3_22_21, FN_IP3_26_24, FN_IP3_31_29,
62
63 /* GPSR1 */
64 FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5, FN_IP4_10_8,
65 FN_IP4_11, FN_IP4_12, FN_IP4_13, FN_IP4_14,
66 FN_IP4_15, FN_IP4_16, FN_IP4_19_17, FN_IP4_22_20,
67 FN_IP4_23, FN_IP4_24, FN_IP4_25, FN_IP4_26,
68 FN_IP4_27, FN_IP4_28, FN_IP4_31_29, FN_IP5_2_0,
69 FN_IP5_3, FN_IP5_4, FN_IP5_5, FN_IP5_6,
70 FN_IP5_7, FN_IP5_8, FN_IP5_10_9, FN_IP5_12_11,
71 FN_IP5_14_13, FN_IP5_16_15, FN_IP5_20_17, FN_IP5_23_21,
72
73 /* GPSR2 */
74 FN_IP5_27_24, FN_IP8_20, FN_IP8_22_21, FN_IP8_24_23,
75 FN_IP8_27_25, FN_IP8_30_28, FN_IP9_1_0, FN_IP9_3_2,
76 FN_IP9_4, FN_IP9_5, FN_IP9_6, FN_IP9_7,
77 FN_IP9_9_8, FN_IP9_11_10, FN_IP9_13_12, FN_IP9_15_14,
78 FN_IP9_18_16, FN_IP9_21_19, FN_IP9_23_22, FN_IP9_25_24,
79 FN_IP9_27_26, FN_IP9_29_28, FN_IP10_2_0, FN_IP10_5_3,
80 FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_17_15,
81 FN_IP10_20_18, FN_IP10_23_21, FN_IP10_25_24, FN_IP10_28_26,
82
83 /* GPSR3 */
84 FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
85 FN_IP11_11_9, FN_IP11_14_12, FN_IP11_17_15, FN_IP11_20_18,
86 FN_IP11_23_21, FN_IP11_26_24, FN_IP11_29_27, FN_IP12_2_0,
87 FN_IP12_5_3, FN_IP12_8_6, FN_IP12_11_9, FN_IP12_14_12,
88 FN_IP12_17_15, FN_IP7_16_15, FN_IP7_18_17, FN_IP7_28_27,
89 FN_IP7_30_29, FN_IP7_20_19, FN_IP7_22_21, FN_IP7_24_23,
90 FN_IP7_26_25, FN_IP1_20_19, FN_IP1_22_21, FN_IP1_24_23,
91 FN_IP5_28, FN_IP5_30_29, FN_IP6_1_0, FN_IP6_3_2,
92
93 /* GPSR4 */
94 FN_IP6_5_4, FN_IP6_7_6, FN_IP6_8, FN_IP6_11_9,
95 FN_IP6_14_12, FN_IP6_17_15, FN_IP6_19_18, FN_IP6_22_20,
96 FN_IP6_24_23, FN_IP6_26_25, FN_IP6_30_29, FN_IP7_1_0,
97 FN_IP7_3_2, FN_IP7_6_4, FN_IP7_9_7, FN_IP7_12_10,
98 FN_IP7_14_13, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
99 FN_IP1_28_25, FN_IP2_3_0, FN_IP8_3_0, FN_IP8_7_4,
100 FN_IP8_11_8, FN_IP8_15_12, FN_USB_PENC0, FN_USB_PENC1,
101 FN_IP0_2_0, FN_IP8_17_16, FN_IP8_18, FN_IP8_19,
102
103 /* GPSR5 */
104 FN_A1, FN_A2, FN_A3, FN_A4,
105 FN_A5, FN_A6, FN_A7, FN_A8,
106 FN_A9, FN_A10, FN_A11, FN_A12,
107 FN_A13, FN_A14, FN_A15, FN_A16,
108 FN_RD, FN_WE0, FN_WE1, FN_EX_WAIT0,
109 FN_IP3_23, FN_IP3_27, FN_IP3_28, FN_IP2_22,
110 FN_IP2_23, FN_IP2_24, FN_IP2_25, FN_IP2_26,
111 FN_IP2_27, FN_IP3_3, FN_IP3_4, FN_IP3_5,
112
113 /* GPSR6 */
114 FN_IP3_6, FN_IP3_7, FN_IP3_8, FN_IP3_15,
115 FN_IP3_16, FN_IP3_17, FN_IP3_18, FN_IP3_19,
116 FN_IP3_20,
117
118 /* IPSR0 */
119 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
120 FN_HRTS1, FN_RX4_C,
121 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B,
122 FN_CS0, FN_HSPI_CS2_B,
123 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B,
124 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
125 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
126 FN_CTS0_B,
127 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
128 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B,
129 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
130 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
131 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B,
132 FN_A20, FN_TX5_D, FN_HSPI_TX2_B,
133 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
134 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
135 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
136 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
137 FN_SCIF_CLK, FN_TCLK0_C,
138
139 /* IPSR1 */
140 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6,
141 FN_FD6, FN_EX_CS1, FN_MMC0_D7, FN_FD7,
142 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
143 FN_ATACS00, FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD,
144 FN_FRE, FN_ATACS10, FN_VI1_R4, FN_RX5_B,
145 FN_HSCK1, FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9,
146 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
147 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
148 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, FN_EX_CS5,
149 FN_SD1_DAT1, FN_MMC0_D1, FN_FD1, FN_ATAWR0,
150 FN_VI1_R6, FN_HRX1, FN_RX2_E, FN_RX0_B,
151 FN_SSI_WS9, FN_MLB_CLK, FN_PWM2, FN_SCK4,
152 FN_MLB_SIG, FN_PWM3, FN_TX4, FN_MLB_DAT,
153 FN_PWM4, FN_RX4, FN_HTX0, FN_TX1,
154 FN_SDATA, FN_CTS0_C, FN_SUB_TCK, FN_CC5_STATE2,
155 FN_CC5_STATE10, FN_CC5_STATE18, FN_CC5_STATE26, FN_CC5_STATE34,
156
157 /* IPSR2 */
158 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
159 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
160 FN_CC5_STATE27, FN_CC5_STATE35, FN_HSCK0, FN_SCK1,
161 FN_MTS, FN_PWM5, FN_SCK0_C, FN_SSI_SDATA9_B,
162 FN_SUB_TDO, FN_CC5_STATE0, FN_CC5_STATE8, FN_CC5_STATE16,
163 FN_CC5_STATE24, FN_CC5_STATE32, FN_HCTS0, FN_CTS1,
164 FN_STM, FN_PWM0_D, FN_RX0_C, FN_SCIF_CLK_C,
165 FN_SUB_TRST, FN_TCLK1_B, FN_CC5_OSCOUT, FN_HRTS0,
166 FN_RTS1_TANS, FN_MDATA, FN_TX0_C, FN_SUB_TMS,
167 FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17, FN_CC5_STATE25,
168 FN_CC5_STATE33, FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0,
169 FN_GPS_CLK_B, FN_AUDATA0, FN_TX5_C, FN_DU0_DR1,
170 FN_LCDOUT1, FN_DACK0, FN_DRACK0, FN_GPS_SIGN_B,
171 FN_AUDATA1, FN_RX5_C, FN_DU0_DR2, FN_LCDOUT2,
172 FN_DU0_DR3, FN_LCDOUT3, FN_DU0_DR4, FN_LCDOUT4,
173 FN_DU0_DR5, FN_LCDOUT5, FN_DU0_DR6, FN_LCDOUT6,
174 FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
175 FN_DREQ1, FN_SCL2, FN_AUDATA2,
176
177 /* IPSR3 */
178 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
179 FN_AUDATA3, FN_DU0_DG2, FN_LCDOUT10, FN_DU0_DG3,
180 FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12, FN_DU0_DG5,
181 FN_LCDOUT13, FN_DU0_DG6, FN_LCDOUT14, FN_DU0_DG7,
182 FN_LCDOUT15, FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1,
183 FN_SCL1, FN_TCLK1, FN_AUDATA4, FN_DU0_DB1,
184 FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1, FN_GPS_MAG_B,
185 FN_AUDATA5, FN_SCK5_C, FN_DU0_DB2, FN_LCDOUT18,
186 FN_DU0_DB3, FN_LCDOUT19, FN_DU0_DB4, FN_LCDOUT20,
187 FN_DU0_DB5, FN_LCDOUT21, FN_DU0_DB6, FN_LCDOUT22,
188 FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
189 FN_TX3_D_IRDA_TX_D, FN_SCL3_B, FN_DU0_DOTCLKOUT0, FN_QCLK,
190 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
191 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, FN_DU0_EXHSYNC_DU0_HSYNC,
192 FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
193 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX,
194 FN_TX2_C, FN_SCL2_C, FN_REMOCON,
195
196 /* IPSR4 */
197 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C,
198 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
199 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, FN_DU1_DR0,
200 FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK, FN_TX3_E_IRDA_TX_E,
201 FN_AUDCK, FN_PWMFSW0_B, FN_DU1_DR1, FN_VI2_DATA1_VI2_B1,
202 FN_PWM0, FN_SD3_CMD, FN_RX3_E_IRDA_RX_E, FN_AUDSYNC,
203 FN_CTS0_D, FN_DU1_DR2, FN_VI2_G0, FN_DU1_DR3,
204 FN_VI2_G1, FN_DU1_DR4, FN_VI2_G2, FN_DU1_DR5,
205 FN_VI2_G3, FN_DU1_DR6, FN_VI2_G4, FN_DU1_DR7,
206 FN_VI2_G5, FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B,
207 FN_SD3_DAT2, FN_SCK3_E, FN_AUDATA6, FN_TX0_D,
208 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
209 FN_SCK5, FN_AUDATA7, FN_RX0_D, FN_DU1_DG2,
210 FN_VI2_G6, FN_DU1_DG3, FN_VI2_G7, FN_DU1_DG4,
211 FN_VI2_R0, FN_DU1_DG5, FN_VI2_R1, FN_DU1_DG6,
212 FN_VI2_R2, FN_DU1_DG7, FN_VI2_R3, FN_DU1_DB0,
213 FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0, FN_TX5,
214 FN_SCK0_D,
215
216 /* IPSR5 */
217 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
218 FN_RX5, FN_RTS0_D_TANS_D, FN_DU1_DB2, FN_VI2_R4,
219 FN_DU1_DB3, FN_VI2_R5, FN_DU1_DB4, FN_VI2_R6,
220 FN_DU1_DB5, FN_VI2_R7, FN_DU1_DB6, FN_SCL2_D,
221 FN_DU1_DB7, FN_SDA2_D, FN_DU1_DOTCLKIN, FN_VI2_CLKENB,
222 FN_HSPI_CS1, FN_SCL1_D, FN_DU1_DOTCLKOUT, FN_VI2_FIELD,
223 FN_SDA1_D, FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC,
224 FN_VI3_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC,
225 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
226 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
227 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D,
228 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
229 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
230 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B,
231 FN_SD3_WP, FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD,
232 FN_AUDIO_CLKOUT, FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D,
233 FN_AUDIO_CLKA, FN_CAN_TXCLK, FN_AUDIO_CLKB, FN_USB_OVC2,
234 FN_CAN_DEBUGOUT0, FN_MOUT0,
235
236 /* IPSR6 */
237 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, FN_SSI_WS0129,
238 FN_CAN_DEBUGOUT2, FN_MOUT2, FN_SSI_SDATA0, FN_CAN_DEBUGOUT3,
239 FN_MOUT5, FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6,
240 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5, FN_SSI_SCK34, FN_CAN_DEBUGOUT6,
241 FN_CAN0_TX_B, FN_IERX, FN_SSI_SCK9_C, FN_SSI_WS34,
242 FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX, FN_SSI_WS9_C,
243 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
244 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, FN_SSI_SDATA4,
245 FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, FN_SSI_SCK5, FN_ADICLK,
246 FN_CAN_DEBUGOUT10, FN_SCK3, FN_TCLK0_D, FN_SSI_WS5,
247 FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX, FN_SSI_SDATA5,
248 FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX, FN_SSI_SCK6,
249 FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
250
251 /* IPSR7 */
252 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B,
253 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
254 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
255 FN_HSPI_CLK1_C, FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B,
256 FN_SSI_WS9_B, FN_HSPI_CS1_C, FN_SSI_SDATA7, FN_CAN_DEBUGOUT15,
257 FN_IRQ2_B, FN_TCLK1_C, FN_HSPI_TX1_C, FN_SSI_SDATA8,
258 FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C, FN_SD0_CLK,
259 FN_ATACS01, FN_SCK1_B, FN_SD0_CMD, FN_ATACS11,
260 FN_TX1_B, FN_CC5_TDO, FN_SD0_DAT0, FN_ATADIR1,
261 FN_RX1_B, FN_CC5_TRST, FN_SD0_DAT1, FN_ATAG1,
262 FN_SCK2_B, FN_CC5_TMS, FN_SD0_DAT2, FN_ATARD1,
263 FN_TX2_B, FN_CC5_TCK, FN_SD0_DAT3, FN_ATAWR1,
264 FN_RX2_B, FN_CC5_TDI, FN_SD0_CD, FN_DREQ2,
265 FN_RTS1_B_TANS_B, FN_SD0_WP, FN_DACK2, FN_CTS1_B,
266
267 /* IPSR8 */
268 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
269 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
270 FN_CC5_STATE36, FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1,
271 FN_AD_DI, FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21,
272 FN_CC5_STATE29, FN_CC5_STATE37, FN_HSPI_TX0, FN_TX0,
273 FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO, FN_CC5_STATE6, FN_CC5_STATE14,
274 FN_CC5_STATE22, FN_CC5_STATE30, FN_CC5_STATE38, FN_HSPI_RX0,
275 FN_RX0, FN_CAN_STEP0, FN_AD_NCS, FN_CC5_STATE7,
276 FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31, FN_CC5_STATE39,
277 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, FN_BPFCLK,
278 FN_PCMWE, FN_FMIN, FN_RDS_DATA, FN_VI0_CLK,
279 FN_MMC1_CLK, FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B,
280 FN_MT1_SYNC, FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B,
281 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
282 FN_MMC1_CMD, FN_HSCK1_B, FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B,
283 FN_RTS1_C_TANS_C, FN_RX4_D, FN_PWMFSW0_C,
284
285 /* IPSR9 */
286 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, FN_VI0_DATA1_VI0_B1,
287 FN_HCTS1_B, FN_MT1_PWM, FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
288 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1, FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
289 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3, FN_VI0_DATA6_VI0_B6, FN_MMC1_D4,
290 FN_ARM_TRACEDATA_0, FN_VI0_DATA7_VI0_B7, FN_MMC1_D5,
291 FN_ARM_TRACEDATA_1, FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0,
292 FN_ARM_TRACEDATA_2, FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1,
293 FN_ARM_TRACEDATA_3, FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6,
294 FN_ARM_TRACEDATA_4, FN_TS_SPSYNC0, FN_VI0_G3, FN_ETH_CRS_DV,
295 FN_MMC1_D7, FN_ARM_TRACEDATA_5, FN_TS_SDAT0, FN_VI0_G4,
296 FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6, FN_VI0_G5,
297 FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7, FN_VI0_G6,
298 FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8, FN_VI0_G7,
299 FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
300
301 /* IPSR10 */
302 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
303 FN_ARM_TRACEDATA_10, FN_DREQ0_C, FN_VI0_R1, FN_SSI_SDATA8_C,
304 FN_DACK1_B, FN_ARM_TRACEDATA_11, FN_DACK0_C, FN_DRACK0_C,
305 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
306 FN_ARM_TRACEDATA_12, FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B,
307 FN_IRQ3, FN_ARM_TRACEDATA_13, FN_VI0_R4, FN_ETH_REFCLK,
308 FN_SD2_CD_B, FN_HSPI_CLK1_B, FN_ARM_TRACEDATA_14, FN_MT1_CLK,
309 FN_TS_SCK0, FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
310 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, FN_VI0_R6,
311 FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B, FN_TRACECLK,
312 FN_MT1_BEN, FN_PWMFSW0_D, FN_VI0_R7, FN_ETH_MDIO,
313 FN_DACK2_C, FN_HSPI_RX1_B, FN_SCIF_CLK_D, FN_TRACECTL,
314 FN_MT1_PEN, FN_VI1_CLK, FN_SIM_D, FN_SDA3,
315 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
316 FN_PWMFSW0_E, FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4,
317 FN_SIM_CLK, FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3,
318
319 /* IPSR11 */
320 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
321 FN_ADICLK_B, FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK,
322 FN_SPV_TMS, FN_ADICS_B_SAMP_B, FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2,
323 FN_MT0_D, FN_SPVTDI, FN_ADIDATA_B, FN_VI1_DATA3_VI1_B3,
324 FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO, FN_ADICHS0_B,
325 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
326 FN_HSPI_CLK1_D, FN_ADICHS1_B, FN_VI1_DATA5_VI1_B5, FN_SD2_CMD,
327 FN_MT0_SYNC, FN_SPA_TCK, FN_HSPI_CS1_D, FN_ADICHS2_B,
328 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
329 FN_HSPI_TX1_D, FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM,
330 FN_SPA_TDI, FN_HSPI_RX1_D, FN_VI1_G0, FN_VI3_DATA0,
Laurent Pinchart2a028182013-01-09 22:32:25 +0100331 FN_TS_SCK1, FN_DREQ2_B, FN_TX2,
Laurent Pinchart881023d2012-12-15 23:51:22 +0100332 FN_SPA_TDO, FN_HCTS0_B, FN_VI1_G1, FN_VI3_DATA1,
333 FN_SSI_SCK1, FN_TS_SDEN1, FN_DACK2_B, FN_RX2, FN_HRTS0_B,
334
335 /* IPSR12 */
336 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
337 FN_SCK2, FN_HSCK0_B, FN_VI1_G3, FN_VI3_DATA3,
338 FN_SSI_SCK2, FN_TS_SDAT1, FN_SCL1_C, FN_HTX0_B,
339 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
340 FN_SIM_RST_B, FN_HRX0_B, FN_VI1_G5, FN_VI3_DATA5,
341 FN_GPS_CLK, FN_FSE, FN_TX4_B, FN_SIM_D_B,
342 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
343 FN_RX4_B, FN_SIM_CLK_B, FN_VI1_G7, FN_VI3_DATA7,
344 FN_GPS_MAG, FN_FCE, FN_SCK4_B,
345
346 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
347 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
348 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
349 FN_SEL_SCIF3_3, FN_SEL_SCIF3_4,
350 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
351 FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
352 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2,
353 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
354 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2,
355 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
356 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
357 FN_SEL_VI0_0, FN_SEL_VI0_1,
358 FN_SEL_SD2_0, FN_SEL_SD2_1,
359 FN_SEL_INT3_0, FN_SEL_INT3_1,
360 FN_SEL_INT2_0, FN_SEL_INT2_1,
361 FN_SEL_INT1_0, FN_SEL_INT1_1,
362 FN_SEL_INT0_0, FN_SEL_INT0_1,
363 FN_SEL_IE_0, FN_SEL_IE_1,
364 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2,
365 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
366 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2,
367
368 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2,
369 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
370 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
371 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
372 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
373 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
374 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
375 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
376 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4,
377 FN_SEL_ADI_0, FN_SEL_ADI_1,
378 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
379 FN_SEL_SIM_0, FN_SEL_SIM_1,
380 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
381 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
382 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
383 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
384 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
385 PINMUX_FUNCTION_END,
386
387 PINMUX_MARK_BEGIN,
388 AVS1_MARK, AVS2_MARK, A17_MARK, A18_MARK,
389 A19_MARK,
390
391 RD_WR_MARK, FWE_MARK, ATAG0_MARK, VI1_R7_MARK,
392 HRTS1_MARK, RX4_C_MARK,
393 CS1_A26_MARK, HSPI_TX2_MARK, SDSELF_B_MARK,
394 CS0_MARK, HSPI_CS2_B_MARK,
395 CLKOUT_MARK, TX3C_IRDA_TX_C_MARK, PWM0_B_MARK,
396 A25_MARK, SD1_WP_MARK, MMC0_D5_MARK, FD5_MARK,
397 HSPI_RX2_MARK, VI1_R3_MARK, TX5_B_MARK, SSI_SDATA7_B_MARK, CTS0_B_MARK,
398 A24_MARK, SD1_CD_MARK, MMC0_D4_MARK, FD4_MARK,
399 HSPI_CS2_MARK, VI1_R2_MARK, SSI_WS78_B_MARK,
400 A23_MARK, FCLE_MARK, HSPI_CLK2_MARK, VI1_R1_MARK,
401 A22_MARK, RX5_D_MARK, HSPI_RX2_B_MARK, VI1_R0_MARK,
402 A21_MARK, SCK5_D_MARK, HSPI_CLK2_B_MARK,
403 A20_MARK, TX5_D_MARK, HSPI_TX2_B_MARK,
404 A0_MARK, SD1_DAT3_MARK, MMC0_D3_MARK, FD3_MARK,
405 BS_MARK, SD1_DAT2_MARK, MMC0_D2_MARK, FD2_MARK,
406 ATADIR0_MARK, SDSELF_MARK, HCTS1_MARK, TX4_C_MARK,
Laurent Pinchart0f6e2e02013-03-07 13:36:36 +0100407 USB_PENC0_MARK, USB_PENC1_MARK, USB_PENC2_MARK,
408 SCK0_MARK, PWM1_MARK, PWMFSW0_MARK,
Laurent Pinchart881023d2012-12-15 23:51:22 +0100409 SCIF_CLK_MARK, TCLK0_C_MARK,
410
411 EX_CS0_MARK, RX3_C_IRDA_RX_C_MARK, MMC0_D6_MARK,
412 FD6_MARK, EX_CS1_MARK, MMC0_D7_MARK, FD7_MARK,
413 EX_CS2_MARK, SD1_CLK_MARK, MMC0_CLK_MARK, FALE_MARK,
414 ATACS00_MARK, EX_CS3_MARK, SD1_CMD_MARK, MMC0_CMD_MARK,
415 FRE_MARK, ATACS10_MARK, VI1_R4_MARK, RX5_B_MARK,
416 HSCK1_MARK, SSI_SDATA8_B_MARK, RTS0_B_TANS_B_MARK, SSI_SDATA9_MARK,
417 EX_CS4_MARK, SD1_DAT0_MARK, MMC0_D0_MARK, FD0_MARK,
418 ATARD0_MARK, VI1_R5_MARK, SCK5_B_MARK, HTX1_MARK,
419 TX2_E_MARK, TX0_B_MARK, SSI_SCK9_MARK, EX_CS5_MARK,
420 SD1_DAT1_MARK, MMC0_D1_MARK, FD1_MARK, ATAWR0_MARK,
421 VI1_R6_MARK, HRX1_MARK, RX2_E_MARK, RX0_B_MARK,
422 SSI_WS9_MARK, MLB_CLK_MARK, PWM2_MARK, SCK4_MARK,
423 MLB_SIG_MARK, PWM3_MARK, TX4_MARK, MLB_DAT_MARK,
424 PWM4_MARK, RX4_MARK, HTX0_MARK, TX1_MARK,
425 SDATA_MARK, CTS0_C_MARK, SUB_TCK_MARK, CC5_STATE2_MARK,
426 CC5_STATE10_MARK, CC5_STATE18_MARK, CC5_STATE26_MARK, CC5_STATE34_MARK,
427
428 HRX0_MARK, RX1_MARK, SCKZ_MARK, RTS0_C_TANS_C_MARK,
429 SUB_TDI_MARK, CC5_STATE3_MARK, CC5_STATE11_MARK, CC5_STATE19_MARK,
430 CC5_STATE27_MARK, CC5_STATE35_MARK, HSCK0_MARK, SCK1_MARK,
431 MTS_MARK, PWM5_MARK, SCK0_C_MARK, SSI_SDATA9_B_MARK,
432 SUB_TDO_MARK, CC5_STATE0_MARK, CC5_STATE8_MARK, CC5_STATE16_MARK,
433 CC5_STATE24_MARK, CC5_STATE32_MARK, HCTS0_MARK, CTS1_MARK,
434 STM_MARK, PWM0_D_MARK, RX0_C_MARK, SCIF_CLK_C_MARK,
435 SUB_TRST_MARK, TCLK1_B_MARK, CC5_OSCOUT_MARK, HRTS0_MARK,
436 RTS1_TANS_MARK, MDATA_MARK, TX0_C_MARK, SUB_TMS_MARK,
437 CC5_STATE1_MARK, CC5_STATE9_MARK, CC5_STATE17_MARK, CC5_STATE25_MARK,
438 CC5_STATE33_MARK, DU0_DR0_MARK, LCDOUT0_MARK, DREQ0_MARK,
439 GPS_CLK_B_MARK, AUDATA0_MARK, TX5_C_MARK, DU0_DR1_MARK,
440 LCDOUT1_MARK, DACK0_MARK, DRACK0_MARK, GPS_SIGN_B_MARK,
441 AUDATA1_MARK, RX5_C_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
442 DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
443 DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
444 DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
445 DREQ1_MARK, SCL2_MARK, AUDATA2_MARK,
446
447 DU0_DG1_MARK, LCDOUT9_MARK, DACK1_MARK, SDA2_MARK,
448 AUDATA3_MARK, DU0_DG2_MARK, LCDOUT10_MARK, DU0_DG3_MARK,
449 LCDOUT11_MARK, DU0_DG4_MARK, LCDOUT12_MARK, DU0_DG5_MARK,
450 LCDOUT13_MARK, DU0_DG6_MARK, LCDOUT14_MARK, DU0_DG7_MARK,
451 LCDOUT15_MARK, DU0_DB0_MARK, LCDOUT16_MARK, EX_WAIT1_MARK,
452 SCL1_MARK, TCLK1_MARK, AUDATA4_MARK, DU0_DB1_MARK,
453 LCDOUT17_MARK, EX_WAIT2_MARK, SDA1_MARK, GPS_MAG_B_MARK,
454 AUDATA5_MARK, SCK5_C_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
455 DU0_DB3_MARK, LCDOUT19_MARK, DU0_DB4_MARK, LCDOUT20_MARK,
456 DU0_DB5_MARK, LCDOUT21_MARK, DU0_DB6_MARK, LCDOUT22_MARK,
457 DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK, QSTVA_QVS_MARK,
458 TX3_D_IRDA_TX_D_MARK, SCL3_B_MARK, DU0_DOTCLKOUT0_MARK, QCLK_MARK,
459 DU0_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, RX3_D_IRDA_RX_D_MARK, SDA3_B_MARK,
460 SDA2_C_MARK, DACK0_B_MARK, DRACK0_B_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
461 QSTH_QHS_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
462 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK, CAN1_TX_MARK,
463 TX2_C_MARK, SCL2_C_MARK, REMOCON_MARK,
464
465 DU0_DISP_MARK, QPOLA_MARK, CAN_CLK_C_MARK, SCK2_C_MARK,
466 DU0_CDE_MARK, QPOLB_MARK, CAN1_RX_MARK, RX2_C_MARK,
467 DREQ0_B_MARK, SSI_SCK78_B_MARK, SCK0_B_MARK, DU1_DR0_MARK,
468 VI2_DATA0_VI2_B0_MARK, PWM6_MARK, SD3_CLK_MARK, TX3_E_IRDA_TX_E_MARK,
469 AUDCK_MARK, PWMFSW0_B_MARK, DU1_DR1_MARK, VI2_DATA1_VI2_B1_MARK,
470 PWM0_MARK, SD3_CMD_MARK, RX3_E_IRDA_RX_E_MARK, AUDSYNC_MARK,
471 CTS0_D_MARK, DU1_DR2_MARK, VI2_G0_MARK, DU1_DR3_MARK,
472 VI2_G1_MARK, DU1_DR4_MARK, VI2_G2_MARK, DU1_DR5_MARK,
473 VI2_G3_MARK, DU1_DR6_MARK, VI2_G4_MARK, DU1_DR7_MARK,
474 VI2_G5_MARK, DU1_DG0_MARK, VI2_DATA2_VI2_B2_MARK, SCL1_B_MARK,
475 SD3_DAT2_MARK, SCK3_E_MARK, AUDATA6_MARK, TX0_D_MARK,
476 DU1_DG1_MARK, VI2_DATA3_VI2_B3_MARK, SDA1_B_MARK, SD3_DAT3_MARK,
477 SCK5_MARK, AUDATA7_MARK, RX0_D_MARK, DU1_DG2_MARK,
478 VI2_G6_MARK, DU1_DG3_MARK, VI2_G7_MARK, DU1_DG4_MARK,
479 VI2_R0_MARK, DU1_DG5_MARK, VI2_R1_MARK, DU1_DG6_MARK,
480 VI2_R2_MARK, DU1_DG7_MARK, VI2_R3_MARK, DU1_DB0_MARK,
481 VI2_DATA4_VI2_B4_MARK, SCL2_B_MARK, SD3_DAT0_MARK, TX5_MARK,
482 SCK0_D_MARK,
483
484 DU1_DB1_MARK, VI2_DATA5_VI2_B5_MARK, SDA2_B_MARK, SD3_DAT1_MARK,
485 RX5_MARK, RTS0_D_TANS_D_MARK, DU1_DB2_MARK, VI2_R4_MARK,
486 DU1_DB3_MARK, VI2_R5_MARK, DU1_DB4_MARK, VI2_R6_MARK,
487 DU1_DB5_MARK, VI2_R7_MARK, DU1_DB6_MARK, SCL2_D_MARK,
488 DU1_DB7_MARK, SDA2_D_MARK, DU1_DOTCLKIN_MARK, VI2_CLKENB_MARK,
489 HSPI_CS1_MARK, SCL1_D_MARK, DU1_DOTCLKOUT_MARK, VI2_FIELD_MARK,
490 SDA1_D_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK, VI2_HSYNC_MARK,
491 VI3_HSYNC_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, VI2_VSYNC_MARK,
492 VI3_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, VI2_CLK_MARK,
493 TX3_B_IRDA_TX_B_MARK, SD3_CD_MARK, HSPI_TX1_MARK, VI1_CLKENB_MARK,
494 VI3_CLKENB_MARK, AUDIO_CLKC_MARK, TX2_D_MARK, SPEEDIN_MARK,
495 GPS_SIGN_D_MARK, DU1_DISP_MARK, VI2_DATA6_VI2_B6_MARK, TCLK0_MARK,
496 QSTVA_B_QVS_B_MARK, HSPI_CLK1_MARK, SCK2_D_MARK, AUDIO_CLKOUT_B_MARK,
497 GPS_MAG_D_MARK, DU1_CDE_MARK, VI2_DATA7_VI2_B7_MARK,
498 RX3_B_IRDA_RX_B_MARK, SD3_WP_MARK, HSPI_RX1_MARK, VI1_FIELD_MARK,
499 VI3_FIELD_MARK, AUDIO_CLKOUT_MARK, RX2_D_MARK, GPS_CLK_C_MARK,
500 GPS_CLK_D_MARK, AUDIO_CLKA_MARK, CAN_TXCLK_MARK, AUDIO_CLKB_MARK,
501 USB_OVC2_MARK, CAN_DEBUGOUT0_MARK, MOUT0_MARK,
502
503 SSI_SCK0129_MARK, CAN_DEBUGOUT1_MARK, MOUT1_MARK, SSI_WS0129_MARK,
504 CAN_DEBUGOUT2_MARK, MOUT2_MARK, SSI_SDATA0_MARK, CAN_DEBUGOUT3_MARK,
505 MOUT5_MARK, SSI_SDATA1_MARK, CAN_DEBUGOUT4_MARK, MOUT6_MARK,
506 SSI_SDATA2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK34_MARK,
507 CAN_DEBUGOUT6_MARK, CAN0_TX_B_MARK, IERX_MARK, SSI_SCK9_C_MARK,
508 SSI_WS34_MARK, CAN_DEBUGOUT7_MARK, CAN0_RX_B_MARK, IETX_MARK,
509 SSI_WS9_C_MARK, SSI_SDATA3_MARK, PWM0_C_MARK, CAN_DEBUGOUT8_MARK,
510 CAN_CLK_B_MARK, IECLK_MARK, SCIF_CLK_B_MARK, TCLK0_B_MARK,
511 SSI_SDATA4_MARK, CAN_DEBUGOUT9_MARK, SSI_SDATA9_C_MARK, SSI_SCK5_MARK,
512 ADICLK_MARK, CAN_DEBUGOUT10_MARK, SCK3_MARK, TCLK0_D_MARK,
513 SSI_WS5_MARK, ADICS_SAMP_MARK, CAN_DEBUGOUT11_MARK, TX3_IRDA_TX_MARK,
514 SSI_SDATA5_MARK, ADIDATA_MARK, CAN_DEBUGOUT12_MARK, RX3_IRDA_RX_MARK,
515 SSI_SCK6_MARK, ADICHS0_MARK, CAN0_TX_MARK, IERX_B_MARK,
516
517 SSI_WS6_MARK, ADICHS1_MARK, CAN0_RX_MARK, IETX_B_MARK,
518 SSI_SDATA6_MARK, ADICHS2_MARK, CAN_CLK_MARK, IECLK_B_MARK,
519 SSI_SCK78_MARK, CAN_DEBUGOUT13_MARK, IRQ0_B_MARK, SSI_SCK9_B_MARK,
520 HSPI_CLK1_C_MARK, SSI_WS78_MARK, CAN_DEBUGOUT14_MARK, IRQ1_B_MARK,
521 SSI_WS9_B_MARK, HSPI_CS1_C_MARK, SSI_SDATA7_MARK, CAN_DEBUGOUT15_MARK,
522 IRQ2_B_MARK, TCLK1_C_MARK, HSPI_TX1_C_MARK, SSI_SDATA8_MARK,
523 VSP_MARK, IRQ3_B_MARK, HSPI_RX1_C_MARK, SD0_CLK_MARK,
524 ATACS01_MARK, SCK1_B_MARK, SD0_CMD_MARK, ATACS11_MARK,
525 TX1_B_MARK, CC5_TDO_MARK, SD0_DAT0_MARK, ATADIR1_MARK,
526 RX1_B_MARK, CC5_TRST_MARK, SD0_DAT1_MARK, ATAG1_MARK,
527 SCK2_B_MARK, CC5_TMS_MARK, SD0_DAT2_MARK, ATARD1_MARK,
528 TX2_B_MARK, CC5_TCK_MARK, SD0_DAT3_MARK, ATAWR1_MARK,
529 RX2_B_MARK, CC5_TDI_MARK, SD0_CD_MARK, DREQ2_MARK,
530 RTS1_B_TANS_B_MARK, SD0_WP_MARK, DACK2_MARK, CTS1_B_MARK,
531
532 HSPI_CLK0_MARK, CTS0_MARK, USB_OVC0_MARK, AD_CLK_MARK,
533 CC5_STATE4_MARK, CC5_STATE12_MARK, CC5_STATE20_MARK, CC5_STATE28_MARK,
534 CC5_STATE36_MARK, HSPI_CS0_MARK, RTS0_TANS_MARK, USB_OVC1_MARK,
535 AD_DI_MARK, CC5_STATE5_MARK, CC5_STATE13_MARK, CC5_STATE21_MARK,
536 CC5_STATE29_MARK, CC5_STATE37_MARK, HSPI_TX0_MARK, TX0_MARK,
537 CAN_DEBUG_HW_TRIGGER_MARK, AD_DO_MARK, CC5_STATE6_MARK,
538 CC5_STATE14_MARK, CC5_STATE22_MARK, CC5_STATE30_MARK,
539 CC5_STATE38_MARK, HSPI_RX0_MARK, RX0_MARK, CAN_STEP0_MARK,
540 AD_NCS_MARK, CC5_STATE7_MARK, CC5_STATE15_MARK, CC5_STATE23_MARK,
541 CC5_STATE31_MARK, CC5_STATE39_MARK, FMCLK_MARK, RDS_CLK_MARK,
542 PCMOE_MARK, BPFCLK_MARK, PCMWE_MARK, FMIN_MARK, RDS_DATA_MARK,
543 VI0_CLK_MARK, MMC1_CLK_MARK, VI0_CLKENB_MARK, TX1_C_MARK, HTX1_B_MARK,
544 MT1_SYNC_MARK, VI0_FIELD_MARK, RX1_C_MARK, HRX1_B_MARK,
545 VI0_HSYNC_MARK, VI0_DATA0_B_VI0_B0_B_MARK, CTS1_C_MARK, TX4_D_MARK,
546 MMC1_CMD_MARK, HSCK1_B_MARK, VI0_VSYNC_MARK, VI0_DATA1_B_VI0_B1_B_MARK,
547 RTS1_C_TANS_C_MARK, RX4_D_MARK, PWMFSW0_C_MARK,
548
549 VI0_DATA0_VI0_B0_MARK, HRTS1_B_MARK, MT1_VCXO_MARK,
550 VI0_DATA1_VI0_B1_MARK, HCTS1_B_MARK, MT1_PWM_MARK,
551 VI0_DATA2_VI0_B2_MARK, MMC1_D0_MARK, VI0_DATA3_VI0_B3_MARK,
552 MMC1_D1_MARK, VI0_DATA4_VI0_B4_MARK, MMC1_D2_MARK,
553 VI0_DATA5_VI0_B5_MARK, MMC1_D3_MARK, VI0_DATA6_VI0_B6_MARK,
554 MMC1_D4_MARK, ARM_TRACEDATA_0_MARK, VI0_DATA7_VI0_B7_MARK,
555 MMC1_D5_MARK, ARM_TRACEDATA_1_MARK, VI0_G0_MARK, SSI_SCK78_C_MARK,
556 IRQ0_MARK, ARM_TRACEDATA_2_MARK, VI0_G1_MARK, SSI_WS78_C_MARK,
557 IRQ1_MARK, ARM_TRACEDATA_3_MARK, VI0_G2_MARK, ETH_TXD1_MARK,
558 MMC1_D6_MARK, ARM_TRACEDATA_4_MARK, TS_SPSYNC0_MARK, VI0_G3_MARK,
559 ETH_CRS_DV_MARK, MMC1_D7_MARK, ARM_TRACEDATA_5_MARK, TS_SDAT0_MARK,
560 VI0_G4_MARK, ETH_TX_EN_MARK, SD2_DAT0_B_MARK, ARM_TRACEDATA_6_MARK,
561 VI0_G5_MARK, ETH_RX_ER_MARK, SD2_DAT1_B_MARK, ARM_TRACEDATA_7_MARK,
562 VI0_G6_MARK, ETH_RXD0_MARK, SD2_DAT2_B_MARK, ARM_TRACEDATA_8_MARK,
563 VI0_G7_MARK, ETH_RXD1_MARK, SD2_DAT3_B_MARK, ARM_TRACEDATA_9_MARK,
564
565 VI0_R0_MARK, SSI_SDATA7_C_MARK, SCK1_C_MARK, DREQ1_B_MARK,
566 ARM_TRACEDATA_10_MARK, DREQ0_C_MARK, VI0_R1_MARK, SSI_SDATA8_C_MARK,
567 DACK1_B_MARK, ARM_TRACEDATA_11_MARK, DACK0_C_MARK, DRACK0_C_MARK,
568 VI0_R2_MARK, ETH_LINK_MARK, SD2_CLK_B_MARK, IRQ2_MARK,
569 ARM_TRACEDATA_12_MARK, VI0_R3_MARK, ETH_MAGIC_MARK, SD2_CMD_B_MARK,
570 IRQ3_MARK, ARM_TRACEDATA_13_MARK, VI0_R4_MARK, ETH_REFCLK_MARK,
571 SD2_CD_B_MARK, HSPI_CLK1_B_MARK, ARM_TRACEDATA_14_MARK, MT1_CLK_MARK,
572 TS_SCK0_MARK, VI0_R5_MARK, ETH_TXD0_MARK, SD2_WP_B_MARK,
573 HSPI_CS1_B_MARK, ARM_TRACEDATA_15_MARK, MT1_D_MARK, TS_SDEN0_MARK,
574 VI0_R6_MARK, ETH_MDC_MARK, DREQ2_C_MARK, HSPI_TX1_B_MARK,
575 TRACECLK_MARK, MT1_BEN_MARK, PWMFSW0_D_MARK, VI0_R7_MARK,
576 ETH_MDIO_MARK, DACK2_C_MARK, HSPI_RX1_B_MARK, SCIF_CLK_D_MARK,
577 TRACECTL_MARK, MT1_PEN_MARK, VI1_CLK_MARK, SIM_D_MARK, SDA3_MARK,
578 VI1_HSYNC_MARK, VI3_CLK_MARK, SSI_SCK4_MARK, GPS_SIGN_C_MARK,
579 PWMFSW0_E_MARK, VI1_VSYNC_MARK, AUDIO_CLKOUT_C_MARK, SSI_WS4_MARK,
580 SIM_CLK_MARK, GPS_MAG_C_MARK, SPV_TRST_MARK, SCL3_MARK,
581
582 VI1_DATA0_VI1_B0_MARK, SD2_DAT0_MARK, SIM_RST_MARK, SPV_TCK_MARK,
583 ADICLK_B_MARK, VI1_DATA1_VI1_B1_MARK, SD2_DAT1_MARK, MT0_CLK_MARK,
584 SPV_TMS_MARK, ADICS_B_SAMP_B_MARK, VI1_DATA2_VI1_B2_MARK,
585 SD2_DAT2_MARK, MT0_D_MARK, SPVTDI_MARK, ADIDATA_B_MARK,
586 VI1_DATA3_VI1_B3_MARK, SD2_DAT3_MARK, MT0_BEN_MARK, SPV_TDO_MARK,
587 ADICHS0_B_MARK, VI1_DATA4_VI1_B4_MARK, SD2_CLK_MARK, MT0_PEN_MARK,
588 SPA_TRST_MARK, HSPI_CLK1_D_MARK, ADICHS1_B_MARK,
589 VI1_DATA5_VI1_B5_MARK, SD2_CMD_MARK, MT0_SYNC_MARK, SPA_TCK_MARK,
590 HSPI_CS1_D_MARK, ADICHS2_B_MARK, VI1_DATA6_VI1_B6_MARK, SD2_CD_MARK,
591 MT0_VCXO_MARK, SPA_TMS_MARK, HSPI_TX1_D_MARK, VI1_DATA7_VI1_B7_MARK,
592 SD2_WP_MARK, MT0_PWM_MARK, SPA_TDI_MARK, HSPI_RX1_D_MARK,
Laurent Pinchart2a028182013-01-09 22:32:25 +0100593 VI1_G0_MARK, VI3_DATA0_MARK, TS_SCK1_MARK,
Laurent Pinchart881023d2012-12-15 23:51:22 +0100594 DREQ2_B_MARK, TX2_MARK, SPA_TDO_MARK, HCTS0_B_MARK,
595 VI1_G1_MARK, VI3_DATA1_MARK, SSI_SCK1_MARK, TS_SDEN1_MARK,
596 DACK2_B_MARK, RX2_MARK, HRTS0_B_MARK,
597
598 VI1_G2_MARK, VI3_DATA2_MARK, SSI_WS1_MARK, TS_SPSYNC1_MARK,
599 SCK2_MARK, HSCK0_B_MARK, VI1_G3_MARK, VI3_DATA3_MARK,
600 SSI_SCK2_MARK, TS_SDAT1_MARK, SCL1_C_MARK, HTX0_B_MARK,
601 VI1_G4_MARK, VI3_DATA4_MARK, SSI_WS2_MARK, SDA1_C_MARK,
602 SIM_RST_B_MARK, HRX0_B_MARK, VI1_G5_MARK, VI3_DATA5_MARK,
603 GPS_CLK_MARK, FSE_MARK, TX4_B_MARK, SIM_D_B_MARK,
604 VI1_G6_MARK, VI3_DATA6_MARK, GPS_SIGN_MARK, FRB_MARK,
605 RX4_B_MARK, SIM_CLK_B_MARK, VI1_G7_MARK, VI3_DATA7_MARK,
606 GPS_MAG_MARK, FCE_MARK, SCK4_B_MARK,
607 PINMUX_MARK_END,
608};
609
Laurent Pinchart533743d2013-07-15 13:03:20 +0200610static const u16 pinmux_data[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +0100611 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
612
613 PINMUX_DATA(AVS1_MARK, FN_AVS1),
614 PINMUX_DATA(AVS1_MARK, FN_AVS1),
615 PINMUX_DATA(A17_MARK, FN_A17),
616 PINMUX_DATA(A18_MARK, FN_A18),
617 PINMUX_DATA(A19_MARK, FN_A19),
618
Laurent Pinchart0f6e2e02013-03-07 13:36:36 +0100619 PINMUX_DATA(USB_PENC0_MARK, FN_USB_PENC0),
620 PINMUX_DATA(USB_PENC1_MARK, FN_USB_PENC1),
621
Laurent Pinchart881023d2012-12-15 23:51:22 +0100622 PINMUX_IPSR_DATA(IP0_2_0, USB_PENC2),
623 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCK0, SEL_SCIF0_0),
624 PINMUX_IPSR_DATA(IP0_2_0, PWM1),
625 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, PWMFSW0, SEL_PWMFSW_0),
626 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, SCIF_CLK, SEL_SCIF_0),
627 PINMUX_IPSR_MODSEL_DATA(IP0_2_0, TCLK0_C, SEL_TMU0_2),
628 PINMUX_IPSR_DATA(IP0_5_3, BS),
629 PINMUX_IPSR_DATA(IP0_5_3, SD1_DAT2),
630 PINMUX_IPSR_DATA(IP0_5_3, MMC0_D2),
631 PINMUX_IPSR_DATA(IP0_5_3, FD2),
632 PINMUX_IPSR_DATA(IP0_5_3, ATADIR0),
633 PINMUX_IPSR_DATA(IP0_5_3, SDSELF),
634 PINMUX_IPSR_MODSEL_DATA(IP0_5_3, HCTS1, SEL_HSCIF1_0),
635 PINMUX_IPSR_DATA(IP0_5_3, TX4_C),
636 PINMUX_IPSR_DATA(IP0_7_6, A0),
637 PINMUX_IPSR_DATA(IP0_7_6, SD1_DAT3),
638 PINMUX_IPSR_DATA(IP0_7_6, MMC0_D3),
639 PINMUX_IPSR_DATA(IP0_7_6, FD3),
640 PINMUX_IPSR_DATA(IP0_9_8, A20),
641 PINMUX_IPSR_DATA(IP0_9_8, TX5_D),
642 PINMUX_IPSR_DATA(IP0_9_8, HSPI_TX2_B),
643 PINMUX_IPSR_DATA(IP0_11_10, A21),
644 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, SCK5_D, SEL_SCIF5_3),
645 PINMUX_IPSR_MODSEL_DATA(IP0_11_10, HSPI_CLK2_B, SEL_HSPI2_1),
646 PINMUX_IPSR_DATA(IP0_13_12, A22),
647 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, RX5_D, SEL_SCIF5_3),
648 PINMUX_IPSR_MODSEL_DATA(IP0_13_12, HSPI_RX2_B, SEL_HSPI2_1),
649 PINMUX_IPSR_DATA(IP0_13_12, VI1_R0),
650 PINMUX_IPSR_DATA(IP0_15_14, A23),
651 PINMUX_IPSR_DATA(IP0_15_14, FCLE),
652 PINMUX_IPSR_MODSEL_DATA(IP0_15_14, HSPI_CLK2, SEL_HSPI2_0),
653 PINMUX_IPSR_DATA(IP0_15_14, VI1_R1),
654 PINMUX_IPSR_DATA(IP0_18_16, A24),
655 PINMUX_IPSR_DATA(IP0_18_16, SD1_CD),
656 PINMUX_IPSR_DATA(IP0_18_16, MMC0_D4),
657 PINMUX_IPSR_DATA(IP0_18_16, FD4),
658 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, HSPI_CS2, SEL_HSPI2_0),
659 PINMUX_IPSR_DATA(IP0_18_16, VI1_R2),
660 PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SSI_WS78_B, SEL_SSI7_1),
661 PINMUX_IPSR_DATA(IP0_22_19, A25),
662 PINMUX_IPSR_DATA(IP0_22_19, SD1_WP),
663 PINMUX_IPSR_DATA(IP0_22_19, MMC0_D5),
664 PINMUX_IPSR_DATA(IP0_22_19, FD5),
665 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, HSPI_RX2, SEL_HSPI2_0),
666 PINMUX_IPSR_DATA(IP0_22_19, VI1_R3),
667 PINMUX_IPSR_DATA(IP0_22_19, TX5_B),
668 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, SSI_SDATA7_B, SEL_SSI7_1),
669 PINMUX_IPSR_MODSEL_DATA(IP0_22_19, CTS0_B, SEL_SCIF0_1),
670 PINMUX_IPSR_DATA(IP0_24_23, CLKOUT),
671 PINMUX_IPSR_DATA(IP0_24_23, TX3C_IRDA_TX_C),
672 PINMUX_IPSR_DATA(IP0_24_23, PWM0_B),
673 PINMUX_IPSR_DATA(IP0_25, CS0),
674 PINMUX_IPSR_MODSEL_DATA(IP0_25, HSPI_CS2_B, SEL_HSPI2_1),
675 PINMUX_IPSR_DATA(IP0_27_26, CS1_A26),
676 PINMUX_IPSR_DATA(IP0_27_26, HSPI_TX2),
677 PINMUX_IPSR_DATA(IP0_27_26, SDSELF_B),
678 PINMUX_IPSR_DATA(IP0_30_28, RD_WR),
679 PINMUX_IPSR_DATA(IP0_30_28, FWE),
680 PINMUX_IPSR_DATA(IP0_30_28, ATAG0),
681 PINMUX_IPSR_DATA(IP0_30_28, VI1_R7),
682 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, HRTS1, SEL_HSCIF1_0),
683 PINMUX_IPSR_MODSEL_DATA(IP0_30_28, RX4_C, SEL_SCIF4_2),
684
685 PINMUX_IPSR_DATA(IP1_1_0, EX_CS0),
686 PINMUX_IPSR_MODSEL_DATA(IP1_1_0, RX3_C_IRDA_RX_C, SEL_SCIF3_2),
687 PINMUX_IPSR_DATA(IP1_1_0, MMC0_D6),
688 PINMUX_IPSR_DATA(IP1_1_0, FD6),
689 PINMUX_IPSR_DATA(IP1_3_2, EX_CS1),
690 PINMUX_IPSR_DATA(IP1_3_2, MMC0_D7),
691 PINMUX_IPSR_DATA(IP1_3_2, FD7),
692 PINMUX_IPSR_DATA(IP1_6_4, EX_CS2),
693 PINMUX_IPSR_DATA(IP1_6_4, SD1_CLK),
694 PINMUX_IPSR_DATA(IP1_6_4, MMC0_CLK),
695 PINMUX_IPSR_DATA(IP1_6_4, FALE),
696 PINMUX_IPSR_DATA(IP1_6_4, ATACS00),
697 PINMUX_IPSR_DATA(IP1_10_7, EX_CS3),
698 PINMUX_IPSR_DATA(IP1_10_7, SD1_CMD),
699 PINMUX_IPSR_DATA(IP1_10_7, MMC0_CMD),
700 PINMUX_IPSR_DATA(IP1_10_7, FRE),
701 PINMUX_IPSR_DATA(IP1_10_7, ATACS10),
702 PINMUX_IPSR_DATA(IP1_10_7, VI1_R4),
703 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RX5_B, SEL_SCIF5_1),
704 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, HSCK1, SEL_HSCIF1_0),
705 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA8_B, SEL_SSI8_1),
706 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, RTS0_B_TANS_B, SEL_SCIF0_1),
707 PINMUX_IPSR_MODSEL_DATA(IP1_10_7, SSI_SDATA9, SEL_SSI9_0),
708 PINMUX_IPSR_DATA(IP1_14_11, EX_CS4),
709 PINMUX_IPSR_DATA(IP1_14_11, SD1_DAT0),
710 PINMUX_IPSR_DATA(IP1_14_11, MMC0_D0),
711 PINMUX_IPSR_DATA(IP1_14_11, FD0),
712 PINMUX_IPSR_DATA(IP1_14_11, ATARD0),
713 PINMUX_IPSR_DATA(IP1_14_11, VI1_R5),
714 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SCK5_B, SEL_SCIF5_1),
715 PINMUX_IPSR_DATA(IP1_14_11, HTX1),
716 PINMUX_IPSR_DATA(IP1_14_11, TX2_E),
717 PINMUX_IPSR_DATA(IP1_14_11, TX0_B),
718 PINMUX_IPSR_MODSEL_DATA(IP1_14_11, SSI_SCK9, SEL_SSI9_0),
719 PINMUX_IPSR_DATA(IP1_18_15, EX_CS5),
720 PINMUX_IPSR_DATA(IP1_18_15, SD1_DAT1),
721 PINMUX_IPSR_DATA(IP1_18_15, MMC0_D1),
722 PINMUX_IPSR_DATA(IP1_18_15, FD1),
723 PINMUX_IPSR_DATA(IP1_18_15, ATAWR0),
724 PINMUX_IPSR_DATA(IP1_18_15, VI1_R6),
725 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, HRX1, SEL_HSCIF1_0),
726 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX2_E, SEL_SCIF2_4),
727 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, RX0_B, SEL_SCIF0_1),
728 PINMUX_IPSR_MODSEL_DATA(IP1_18_15, SSI_WS9, SEL_SSI9_0),
729 PINMUX_IPSR_DATA(IP1_20_19, MLB_CLK),
730 PINMUX_IPSR_DATA(IP1_20_19, PWM2),
731 PINMUX_IPSR_MODSEL_DATA(IP1_20_19, SCK4, SEL_SCIF4_0),
732 PINMUX_IPSR_DATA(IP1_22_21, MLB_SIG),
733 PINMUX_IPSR_DATA(IP1_22_21, PWM3),
734 PINMUX_IPSR_DATA(IP1_22_21, TX4),
735 PINMUX_IPSR_DATA(IP1_24_23, MLB_DAT),
736 PINMUX_IPSR_DATA(IP1_24_23, PWM4),
737 PINMUX_IPSR_MODSEL_DATA(IP1_24_23, RX4, SEL_SCIF4_0),
738 PINMUX_IPSR_DATA(IP1_28_25, HTX0),
739 PINMUX_IPSR_DATA(IP1_28_25, TX1),
740 PINMUX_IPSR_DATA(IP1_28_25, SDATA),
741 PINMUX_IPSR_MODSEL_DATA(IP1_28_25, CTS0_C, SEL_SCIF0_2),
742 PINMUX_IPSR_DATA(IP1_28_25, SUB_TCK),
743 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE2),
744 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE10),
745 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE18),
746 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE26),
747 PINMUX_IPSR_DATA(IP1_28_25, CC5_STATE34),
748
749 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, HRX0, SEL_HSCIF0_0),
750 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RX1, SEL_SCIF1_0),
751 PINMUX_IPSR_DATA(IP2_3_0, SCKZ),
752 PINMUX_IPSR_MODSEL_DATA(IP2_3_0, RTS0_C_TANS_C, SEL_SCIF0_2),
753 PINMUX_IPSR_DATA(IP2_3_0, SUB_TDI),
754 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE3),
755 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE11),
756 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE19),
757 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE27),
758 PINMUX_IPSR_DATA(IP2_3_0, CC5_STATE35),
759 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, HSCK0, SEL_HSCIF0_0),
760 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK1, SEL_SCIF1_0),
761 PINMUX_IPSR_DATA(IP2_7_4, MTS),
762 PINMUX_IPSR_DATA(IP2_7_4, PWM5),
763 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SCK0_C, SEL_SCIF0_2),
764 PINMUX_IPSR_MODSEL_DATA(IP2_7_4, SSI_SDATA9_B, SEL_SSI9_1),
765 PINMUX_IPSR_DATA(IP2_7_4, SUB_TDO),
766 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE0),
767 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE8),
768 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE16),
769 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE24),
770 PINMUX_IPSR_DATA(IP2_7_4, CC5_STATE32),
771 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, HCTS0, SEL_HSCIF0_0),
772 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, CTS1, SEL_SCIF1_0),
773 PINMUX_IPSR_DATA(IP2_11_8, STM),
774 PINMUX_IPSR_DATA(IP2_11_8, PWM0_D),
775 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, RX0_C, SEL_SCIF0_2),
776 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, SCIF_CLK_C, SEL_SCIF_2),
777 PINMUX_IPSR_DATA(IP2_11_8, SUB_TRST),
778 PINMUX_IPSR_MODSEL_DATA(IP2_11_8, TCLK1_B, SEL_TMU1_1),
779 PINMUX_IPSR_DATA(IP2_11_8, CC5_OSCOUT),
780 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, HRTS0, SEL_HSCIF0_0),
781 PINMUX_IPSR_MODSEL_DATA(IP2_15_12, RTS1_TANS, SEL_SCIF1_0),
782 PINMUX_IPSR_DATA(IP2_15_12, MDATA),
783 PINMUX_IPSR_DATA(IP2_15_12, TX0_C),
784 PINMUX_IPSR_DATA(IP2_15_12, SUB_TMS),
785 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE1),
786 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE9),
787 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE17),
788 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE25),
789 PINMUX_IPSR_DATA(IP2_15_12, CC5_STATE33),
790 PINMUX_IPSR_DATA(IP2_18_16, DU0_DR0),
791 PINMUX_IPSR_DATA(IP2_18_16, LCDOUT0),
792 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ0, SEL_EXBUS0_0),
793 PINMUX_IPSR_MODSEL_DATA(IP2_18_16, GPS_CLK_B, SEL_GPS_1),
794 PINMUX_IPSR_DATA(IP2_18_16, AUDATA0),
795 PINMUX_IPSR_DATA(IP2_18_16, TX5_C),
796 PINMUX_IPSR_DATA(IP2_21_19, DU0_DR1),
797 PINMUX_IPSR_DATA(IP2_21_19, LCDOUT1),
798 PINMUX_IPSR_DATA(IP2_21_19, DACK0),
799 PINMUX_IPSR_DATA(IP2_21_19, DRACK0),
800 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, GPS_SIGN_B, SEL_GPS_1),
801 PINMUX_IPSR_DATA(IP2_21_19, AUDATA1),
802 PINMUX_IPSR_MODSEL_DATA(IP2_21_19, RX5_C, SEL_SCIF5_2),
803 PINMUX_IPSR_DATA(IP2_22, DU0_DR2),
804 PINMUX_IPSR_DATA(IP2_22, LCDOUT2),
805 PINMUX_IPSR_DATA(IP2_23, DU0_DR3),
806 PINMUX_IPSR_DATA(IP2_23, LCDOUT3),
807 PINMUX_IPSR_DATA(IP2_24, DU0_DR4),
808 PINMUX_IPSR_DATA(IP2_24, LCDOUT4),
809 PINMUX_IPSR_DATA(IP2_25, DU0_DR5),
810 PINMUX_IPSR_DATA(IP2_25, LCDOUT5),
811 PINMUX_IPSR_DATA(IP2_26, DU0_DR6),
812 PINMUX_IPSR_DATA(IP2_26, LCDOUT6),
813 PINMUX_IPSR_DATA(IP2_27, DU0_DR7),
814 PINMUX_IPSR_DATA(IP2_27, LCDOUT7),
815 PINMUX_IPSR_DATA(IP2_30_28, DU0_DG0),
816 PINMUX_IPSR_DATA(IP2_30_28, LCDOUT8),
817 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, DREQ1, SEL_EXBUS1_0),
818 PINMUX_IPSR_MODSEL_DATA(IP2_30_28, SCL2, SEL_I2C2_0),
819 PINMUX_IPSR_DATA(IP2_30_28, AUDATA2),
820
821 PINMUX_IPSR_DATA(IP3_2_0, DU0_DG1),
822 PINMUX_IPSR_DATA(IP3_2_0, LCDOUT9),
823 PINMUX_IPSR_DATA(IP3_2_0, DACK1),
824 PINMUX_IPSR_MODSEL_DATA(IP3_2_0, SDA2, SEL_I2C2_0),
825 PINMUX_IPSR_DATA(IP3_2_0, AUDATA3),
826 PINMUX_IPSR_DATA(IP3_3, DU0_DG2),
827 PINMUX_IPSR_DATA(IP3_3, LCDOUT10),
828 PINMUX_IPSR_DATA(IP3_4, DU0_DG3),
829 PINMUX_IPSR_DATA(IP3_4, LCDOUT11),
830 PINMUX_IPSR_DATA(IP3_5, DU0_DG4),
831 PINMUX_IPSR_DATA(IP3_5, LCDOUT12),
832 PINMUX_IPSR_DATA(IP3_6, DU0_DG5),
833 PINMUX_IPSR_DATA(IP3_6, LCDOUT13),
834 PINMUX_IPSR_DATA(IP3_7, DU0_DG6),
835 PINMUX_IPSR_DATA(IP3_7, LCDOUT14),
836 PINMUX_IPSR_DATA(IP3_8, DU0_DG7),
837 PINMUX_IPSR_DATA(IP3_8, LCDOUT15),
838 PINMUX_IPSR_DATA(IP3_11_9, DU0_DB0),
839 PINMUX_IPSR_DATA(IP3_11_9, LCDOUT16),
840 PINMUX_IPSR_DATA(IP3_11_9, EX_WAIT1),
841 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCL1, SEL_I2C1_0),
842 PINMUX_IPSR_MODSEL_DATA(IP3_11_9, TCLK1, SEL_TMU1_0),
843 PINMUX_IPSR_DATA(IP3_11_9, AUDATA4),
844 PINMUX_IPSR_DATA(IP3_14_12, DU0_DB1),
845 PINMUX_IPSR_DATA(IP3_14_12, LCDOUT17),
846 PINMUX_IPSR_DATA(IP3_14_12, EX_WAIT2),
847 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SDA1, SEL_I2C1_0),
848 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, GPS_MAG_B, SEL_GPS_1),
849 PINMUX_IPSR_DATA(IP3_14_12, AUDATA5),
850 PINMUX_IPSR_MODSEL_DATA(IP3_14_12, SCK5_C, SEL_SCIF5_2),
851 PINMUX_IPSR_DATA(IP3_15, DU0_DB2),
852 PINMUX_IPSR_DATA(IP3_15, LCDOUT18),
853 PINMUX_IPSR_DATA(IP3_16, DU0_DB3),
854 PINMUX_IPSR_DATA(IP3_16, LCDOUT19),
855 PINMUX_IPSR_DATA(IP3_17, DU0_DB4),
856 PINMUX_IPSR_DATA(IP3_17, LCDOUT20),
857 PINMUX_IPSR_DATA(IP3_18, DU0_DB5),
858 PINMUX_IPSR_DATA(IP3_18, LCDOUT21),
859 PINMUX_IPSR_DATA(IP3_19, DU0_DB6),
860 PINMUX_IPSR_DATA(IP3_19, LCDOUT22),
861 PINMUX_IPSR_DATA(IP3_20, DU0_DB7),
862 PINMUX_IPSR_DATA(IP3_20, LCDOUT23),
863 PINMUX_IPSR_DATA(IP3_22_21, DU0_DOTCLKIN),
864 PINMUX_IPSR_DATA(IP3_22_21, QSTVA_QVS),
865 PINMUX_IPSR_DATA(IP3_22_21, TX3_D_IRDA_TX_D),
866 PINMUX_IPSR_MODSEL_DATA(IP3_22_21, SCL3_B, SEL_I2C3_1),
867 PINMUX_IPSR_DATA(IP3_23, DU0_DOTCLKOUT0),
868 PINMUX_IPSR_DATA(IP3_23, QCLK),
869 PINMUX_IPSR_DATA(IP3_26_24, DU0_DOTCLKOUT1),
870 PINMUX_IPSR_DATA(IP3_26_24, QSTVB_QVE),
871 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, RX3_D_IRDA_RX_D, SEL_SCIF3_3),
872 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA3_B, SEL_I2C3_1),
873 PINMUX_IPSR_MODSEL_DATA(IP3_26_24, SDA2_C, SEL_I2C2_2),
874 PINMUX_IPSR_DATA(IP3_26_24, DACK0_B),
875 PINMUX_IPSR_DATA(IP3_26_24, DRACK0_B),
876 PINMUX_IPSR_DATA(IP3_27, DU0_EXHSYNC_DU0_HSYNC),
877 PINMUX_IPSR_DATA(IP3_27, QSTH_QHS),
878 PINMUX_IPSR_DATA(IP3_28, DU0_EXVSYNC_DU0_VSYNC),
879 PINMUX_IPSR_DATA(IP3_28, QSTB_QHE),
880 PINMUX_IPSR_DATA(IP3_31_29, DU0_EXODDF_DU0_ODDF_DISP_CDE),
881 PINMUX_IPSR_DATA(IP3_31_29, QCPV_QDE),
882 PINMUX_IPSR_DATA(IP3_31_29, CAN1_TX),
883 PINMUX_IPSR_DATA(IP3_31_29, TX2_C),
884 PINMUX_IPSR_MODSEL_DATA(IP3_31_29, SCL2_C, SEL_I2C2_2),
885 PINMUX_IPSR_DATA(IP3_31_29, REMOCON),
886
887 PINMUX_IPSR_DATA(IP4_1_0, DU0_DISP),
888 PINMUX_IPSR_DATA(IP4_1_0, QPOLA),
889 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, CAN_CLK_C, SEL_CANCLK_2),
890 PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCK2_C, SEL_SCIF2_2),
891 PINMUX_IPSR_DATA(IP4_4_2, DU0_CDE),
892 PINMUX_IPSR_DATA(IP4_4_2, QPOLB),
893 PINMUX_IPSR_DATA(IP4_4_2, CAN1_RX),
894 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, RX2_C, SEL_SCIF2_2),
895 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, DREQ0_B, SEL_EXBUS0_1),
896 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK78_B, SEL_SSI7_1),
897 PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SCK0_B, SEL_SCIF0_1),
898 PINMUX_IPSR_DATA(IP4_7_5, DU1_DR0),
899 PINMUX_IPSR_DATA(IP4_7_5, VI2_DATA0_VI2_B0),
900 PINMUX_IPSR_DATA(IP4_7_5, PWM6),
901 PINMUX_IPSR_DATA(IP4_7_5, SD3_CLK),
902 PINMUX_IPSR_DATA(IP4_7_5, TX3_E_IRDA_TX_E),
903 PINMUX_IPSR_DATA(IP4_7_5, AUDCK),
904 PINMUX_IPSR_MODSEL_DATA(IP4_7_5, PWMFSW0_B, SEL_PWMFSW_1),
905 PINMUX_IPSR_DATA(IP4_10_8, DU1_DR1),
906 PINMUX_IPSR_DATA(IP4_10_8, VI2_DATA1_VI2_B1),
907 PINMUX_IPSR_DATA(IP4_10_8, PWM0),
908 PINMUX_IPSR_DATA(IP4_10_8, SD3_CMD),
909 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, RX3_E_IRDA_RX_E, SEL_SCIF3_4),
910 PINMUX_IPSR_DATA(IP4_10_8, AUDSYNC),
911 PINMUX_IPSR_MODSEL_DATA(IP4_10_8, CTS0_D, SEL_SCIF0_3),
912 PINMUX_IPSR_DATA(IP4_11, DU1_DR2),
913 PINMUX_IPSR_DATA(IP4_11, VI2_G0),
914 PINMUX_IPSR_DATA(IP4_12, DU1_DR3),
915 PINMUX_IPSR_DATA(IP4_12, VI2_G1),
916 PINMUX_IPSR_DATA(IP4_13, DU1_DR4),
917 PINMUX_IPSR_DATA(IP4_13, VI2_G2),
918 PINMUX_IPSR_DATA(IP4_14, DU1_DR5),
919 PINMUX_IPSR_DATA(IP4_14, VI2_G3),
920 PINMUX_IPSR_DATA(IP4_15, DU1_DR6),
921 PINMUX_IPSR_DATA(IP4_15, VI2_G4),
922 PINMUX_IPSR_DATA(IP4_16, DU1_DR7),
923 PINMUX_IPSR_DATA(IP4_16, VI2_G5),
924 PINMUX_IPSR_DATA(IP4_19_17, DU1_DG0),
925 PINMUX_IPSR_DATA(IP4_19_17, VI2_DATA2_VI2_B2),
926 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCL1_B, SEL_I2C1_1),
927 PINMUX_IPSR_DATA(IP4_19_17, SD3_DAT2),
928 PINMUX_IPSR_MODSEL_DATA(IP4_19_17, SCK3_E, SEL_SCIF3_4),
929 PINMUX_IPSR_DATA(IP4_19_17, AUDATA6),
930 PINMUX_IPSR_DATA(IP4_19_17, TX0_D),
931 PINMUX_IPSR_DATA(IP4_22_20, DU1_DG1),
932 PINMUX_IPSR_DATA(IP4_22_20, VI2_DATA3_VI2_B3),
933 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SDA1_B, SEL_I2C1_1),
934 PINMUX_IPSR_DATA(IP4_22_20, SD3_DAT3),
935 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, SCK5, SEL_SCIF5_0),
936 PINMUX_IPSR_DATA(IP4_22_20, AUDATA7),
937 PINMUX_IPSR_MODSEL_DATA(IP4_22_20, RX0_D, SEL_SCIF0_3),
938 PINMUX_IPSR_DATA(IP4_23, DU1_DG2),
939 PINMUX_IPSR_DATA(IP4_23, VI2_G6),
940 PINMUX_IPSR_DATA(IP4_24, DU1_DG3),
941 PINMUX_IPSR_DATA(IP4_24, VI2_G7),
942 PINMUX_IPSR_DATA(IP4_25, DU1_DG4),
943 PINMUX_IPSR_DATA(IP4_25, VI2_R0),
944 PINMUX_IPSR_DATA(IP4_26, DU1_DG5),
945 PINMUX_IPSR_DATA(IP4_26, VI2_R1),
946 PINMUX_IPSR_DATA(IP4_27, DU1_DG6),
947 PINMUX_IPSR_DATA(IP4_27, VI2_R2),
948 PINMUX_IPSR_DATA(IP4_28, DU1_DG7),
949 PINMUX_IPSR_DATA(IP4_28, VI2_R3),
950 PINMUX_IPSR_DATA(IP4_31_29, DU1_DB0),
951 PINMUX_IPSR_DATA(IP4_31_29, VI2_DATA4_VI2_B4),
952 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCL2_B, SEL_I2C2_1),
953 PINMUX_IPSR_DATA(IP4_31_29, SD3_DAT0),
954 PINMUX_IPSR_DATA(IP4_31_29, TX5),
955 PINMUX_IPSR_MODSEL_DATA(IP4_31_29, SCK0_D, SEL_SCIF0_3),
956
957 PINMUX_IPSR_DATA(IP5_2_0, DU1_DB1),
958 PINMUX_IPSR_DATA(IP5_2_0, VI2_DATA5_VI2_B5),
959 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, SDA2_B, SEL_I2C2_1),
960 PINMUX_IPSR_DATA(IP5_2_0, SD3_DAT1),
961 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RX5, SEL_SCIF5_0),
962 PINMUX_IPSR_MODSEL_DATA(IP5_2_0, RTS0_D_TANS_D, SEL_SCIF0_3),
963 PINMUX_IPSR_DATA(IP5_3, DU1_DB2),
964 PINMUX_IPSR_DATA(IP5_3, VI2_R4),
965 PINMUX_IPSR_DATA(IP5_4, DU1_DB3),
966 PINMUX_IPSR_DATA(IP5_4, VI2_R5),
967 PINMUX_IPSR_DATA(IP5_5, DU1_DB4),
968 PINMUX_IPSR_DATA(IP5_5, VI2_R6),
969 PINMUX_IPSR_DATA(IP5_6, DU1_DB5),
970 PINMUX_IPSR_DATA(IP5_6, VI2_R7),
971 PINMUX_IPSR_DATA(IP5_7, DU1_DB6),
972 PINMUX_IPSR_MODSEL_DATA(IP5_7, SCL2_D, SEL_I2C2_3),
973 PINMUX_IPSR_DATA(IP5_8, DU1_DB7),
974 PINMUX_IPSR_MODSEL_DATA(IP5_8, SDA2_D, SEL_I2C2_3),
975 PINMUX_IPSR_DATA(IP5_10_9, DU1_DOTCLKIN),
976 PINMUX_IPSR_DATA(IP5_10_9, VI2_CLKENB),
977 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, HSPI_CS1, SEL_HSPI1_0),
978 PINMUX_IPSR_MODSEL_DATA(IP5_10_9, SCL1_D, SEL_I2C1_3),
979 PINMUX_IPSR_DATA(IP5_12_11, DU1_DOTCLKOUT),
980 PINMUX_IPSR_DATA(IP5_12_11, VI2_FIELD),
981 PINMUX_IPSR_MODSEL_DATA(IP5_12_11, SDA1_D, SEL_I2C1_3),
982 PINMUX_IPSR_DATA(IP5_14_13, DU1_EXHSYNC_DU1_HSYNC),
983 PINMUX_IPSR_DATA(IP5_14_13, VI2_HSYNC),
984 PINMUX_IPSR_DATA(IP5_14_13, VI3_HSYNC),
985 PINMUX_IPSR_DATA(IP5_16_15, DU1_EXVSYNC_DU1_VSYNC),
986 PINMUX_IPSR_DATA(IP5_16_15, VI2_VSYNC),
987 PINMUX_IPSR_DATA(IP5_16_15, VI3_VSYNC),
988 PINMUX_IPSR_DATA(IP5_20_17, DU1_EXODDF_DU1_ODDF_DISP_CDE),
989 PINMUX_IPSR_DATA(IP5_20_17, VI2_CLK),
990 PINMUX_IPSR_DATA(IP5_20_17, TX3_B_IRDA_TX_B),
991 PINMUX_IPSR_DATA(IP5_20_17, SD3_CD),
992 PINMUX_IPSR_DATA(IP5_20_17, HSPI_TX1),
993 PINMUX_IPSR_DATA(IP5_20_17, VI1_CLKENB),
994 PINMUX_IPSR_DATA(IP5_20_17, VI3_CLKENB),
995 PINMUX_IPSR_DATA(IP5_20_17, AUDIO_CLKC),
996 PINMUX_IPSR_DATA(IP5_20_17, TX2_D),
997 PINMUX_IPSR_DATA(IP5_20_17, SPEEDIN),
998 PINMUX_IPSR_MODSEL_DATA(IP5_20_17, GPS_SIGN_D, SEL_GPS_3),
999 PINMUX_IPSR_DATA(IP5_23_21, DU1_DISP),
1000 PINMUX_IPSR_DATA(IP5_23_21, VI2_DATA6_VI2_B6),
1001 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, TCLK0, SEL_TMU0_0),
1002 PINMUX_IPSR_DATA(IP5_23_21, QSTVA_B_QVS_B),
1003 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, HSPI_CLK1, SEL_HSPI1_0),
1004 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, SCK2_D, SEL_SCIF2_3),
1005 PINMUX_IPSR_DATA(IP5_23_21, AUDIO_CLKOUT_B),
1006 PINMUX_IPSR_MODSEL_DATA(IP5_23_21, GPS_MAG_D, SEL_GPS_3),
1007 PINMUX_IPSR_DATA(IP5_27_24, DU1_CDE),
1008 PINMUX_IPSR_DATA(IP5_27_24, VI2_DATA7_VI2_B7),
1009 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX3_B_IRDA_RX_B, SEL_SCIF3_1),
1010 PINMUX_IPSR_DATA(IP5_27_24, SD3_WP),
1011 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, HSPI_RX1, SEL_HSPI1_0),
1012 PINMUX_IPSR_DATA(IP5_27_24, VI1_FIELD),
1013 PINMUX_IPSR_DATA(IP5_27_24, VI3_FIELD),
1014 PINMUX_IPSR_DATA(IP5_27_24, AUDIO_CLKOUT),
1015 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, RX2_D, SEL_SCIF2_3),
1016 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_C, SEL_GPS_2),
1017 PINMUX_IPSR_MODSEL_DATA(IP5_27_24, GPS_CLK_D, SEL_GPS_3),
1018 PINMUX_IPSR_DATA(IP5_28, AUDIO_CLKA),
1019 PINMUX_IPSR_DATA(IP5_28, CAN_TXCLK),
1020 PINMUX_IPSR_DATA(IP5_30_29, AUDIO_CLKB),
1021 PINMUX_IPSR_DATA(IP5_30_29, USB_OVC2),
1022 PINMUX_IPSR_DATA(IP5_30_29, CAN_DEBUGOUT0),
1023 PINMUX_IPSR_DATA(IP5_30_29, MOUT0),
1024
1025 PINMUX_IPSR_DATA(IP6_1_0, SSI_SCK0129),
1026 PINMUX_IPSR_DATA(IP6_1_0, CAN_DEBUGOUT1),
1027 PINMUX_IPSR_DATA(IP6_1_0, MOUT1),
1028 PINMUX_IPSR_DATA(IP6_3_2, SSI_WS0129),
1029 PINMUX_IPSR_DATA(IP6_3_2, CAN_DEBUGOUT2),
1030 PINMUX_IPSR_DATA(IP6_3_2, MOUT2),
1031 PINMUX_IPSR_DATA(IP6_5_4, SSI_SDATA0),
1032 PINMUX_IPSR_DATA(IP6_5_4, CAN_DEBUGOUT3),
1033 PINMUX_IPSR_DATA(IP6_5_4, MOUT5),
1034 PINMUX_IPSR_DATA(IP6_7_6, SSI_SDATA1),
1035 PINMUX_IPSR_DATA(IP6_7_6, CAN_DEBUGOUT4),
1036 PINMUX_IPSR_DATA(IP6_7_6, MOUT6),
1037 PINMUX_IPSR_DATA(IP6_8, SSI_SDATA2),
1038 PINMUX_IPSR_DATA(IP6_8, CAN_DEBUGOUT5),
1039 PINMUX_IPSR_DATA(IP6_11_9, SSI_SCK34),
1040 PINMUX_IPSR_DATA(IP6_11_9, CAN_DEBUGOUT6),
1041 PINMUX_IPSR_DATA(IP6_11_9, CAN0_TX_B),
1042 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, IERX, SEL_IE_0),
1043 PINMUX_IPSR_MODSEL_DATA(IP6_11_9, SSI_SCK9_C, SEL_SSI9_2),
1044 PINMUX_IPSR_DATA(IP6_14_12, SSI_WS34),
1045 PINMUX_IPSR_DATA(IP6_14_12, CAN_DEBUGOUT7),
1046 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, CAN0_RX_B, SEL_CAN0_1),
1047 PINMUX_IPSR_DATA(IP6_14_12, IETX),
1048 PINMUX_IPSR_MODSEL_DATA(IP6_14_12, SSI_WS9_C, SEL_SSI9_2),
1049 PINMUX_IPSR_DATA(IP6_17_15, SSI_SDATA3),
1050 PINMUX_IPSR_DATA(IP6_17_15, PWM0_C),
1051 PINMUX_IPSR_DATA(IP6_17_15, CAN_DEBUGOUT8),
1052 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, CAN_CLK_B, SEL_CANCLK_1),
1053 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, IECLK, SEL_IE_0),
1054 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, SCIF_CLK_B, SEL_SCIF_1),
1055 PINMUX_IPSR_MODSEL_DATA(IP6_17_15, TCLK0_B, SEL_TMU0_1),
1056 PINMUX_IPSR_DATA(IP6_19_18, SSI_SDATA4),
1057 PINMUX_IPSR_DATA(IP6_19_18, CAN_DEBUGOUT9),
1058 PINMUX_IPSR_MODSEL_DATA(IP6_19_18, SSI_SDATA9_C, SEL_SSI9_2),
1059 PINMUX_IPSR_DATA(IP6_22_20, SSI_SCK5),
1060 PINMUX_IPSR_DATA(IP6_22_20, ADICLK),
1061 PINMUX_IPSR_DATA(IP6_22_20, CAN_DEBUGOUT10),
1062 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, SCK3, SEL_SCIF3_0),
1063 PINMUX_IPSR_MODSEL_DATA(IP6_22_20, TCLK0_D, SEL_TMU0_3),
1064 PINMUX_IPSR_DATA(IP6_24_23, SSI_WS5),
1065 PINMUX_IPSR_MODSEL_DATA(IP6_24_23, ADICS_SAMP, SEL_ADI_0),
1066 PINMUX_IPSR_DATA(IP6_24_23, CAN_DEBUGOUT11),
1067 PINMUX_IPSR_DATA(IP6_24_23, TX3_IRDA_TX),
1068 PINMUX_IPSR_DATA(IP6_26_25, SSI_SDATA5),
1069 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, ADIDATA, SEL_ADI_0),
1070 PINMUX_IPSR_DATA(IP6_26_25, CAN_DEBUGOUT12),
1071 PINMUX_IPSR_MODSEL_DATA(IP6_26_25, RX3_IRDA_RX, SEL_SCIF3_0),
1072 PINMUX_IPSR_DATA(IP6_30_29, SSI_SCK6),
1073 PINMUX_IPSR_DATA(IP6_30_29, ADICHS0),
1074 PINMUX_IPSR_DATA(IP6_30_29, CAN0_TX),
1075 PINMUX_IPSR_MODSEL_DATA(IP6_30_29, IERX_B, SEL_IE_1),
1076
1077 PINMUX_IPSR_DATA(IP7_1_0, SSI_WS6),
1078 PINMUX_IPSR_DATA(IP7_1_0, ADICHS1),
1079 PINMUX_IPSR_MODSEL_DATA(IP7_1_0, CAN0_RX, SEL_CAN0_0),
1080 PINMUX_IPSR_DATA(IP7_1_0, IETX_B),
1081 PINMUX_IPSR_DATA(IP7_3_2, SSI_SDATA6),
1082 PINMUX_IPSR_DATA(IP7_3_2, ADICHS2),
1083 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, CAN_CLK, SEL_CANCLK_0),
1084 PINMUX_IPSR_MODSEL_DATA(IP7_3_2, IECLK_B, SEL_IE_1),
1085 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK78, SEL_SSI7_0),
1086 PINMUX_IPSR_DATA(IP7_6_4, CAN_DEBUGOUT13),
1087 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, IRQ0_B, SEL_INT0_1),
1088 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, SSI_SCK9_B, SEL_SSI9_1),
1089 PINMUX_IPSR_MODSEL_DATA(IP7_6_4, HSPI_CLK1_C, SEL_HSPI1_2),
1090 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS78, SEL_SSI7_0),
1091 PINMUX_IPSR_DATA(IP7_9_7, CAN_DEBUGOUT14),
1092 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, IRQ1_B, SEL_INT1_1),
1093 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, SSI_WS9_B, SEL_SSI9_1),
1094 PINMUX_IPSR_MODSEL_DATA(IP7_9_7, HSPI_CS1_C, SEL_HSPI1_2),
1095 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, SSI_SDATA7, SEL_SSI7_0),
1096 PINMUX_IPSR_DATA(IP7_12_10, CAN_DEBUGOUT15),
1097 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, IRQ2_B, SEL_INT2_1),
1098 PINMUX_IPSR_MODSEL_DATA(IP7_12_10, TCLK1_C, SEL_TMU1_2),
1099 PINMUX_IPSR_DATA(IP7_12_10, HSPI_TX1_C),
1100 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA8, SEL_SSI8_0),
1101 PINMUX_IPSR_DATA(IP7_14_13, VSP),
1102 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, IRQ3_B, SEL_INT3_1),
1103 PINMUX_IPSR_MODSEL_DATA(IP7_14_13, HSPI_RX1_C, SEL_HSPI1_2),
1104 PINMUX_IPSR_DATA(IP7_16_15, SD0_CLK),
1105 PINMUX_IPSR_DATA(IP7_16_15, ATACS01),
1106 PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SCK1_B, SEL_SCIF1_1),
1107 PINMUX_IPSR_DATA(IP7_18_17, SD0_CMD),
1108 PINMUX_IPSR_DATA(IP7_18_17, ATACS11),
1109 PINMUX_IPSR_DATA(IP7_18_17, TX1_B),
1110 PINMUX_IPSR_DATA(IP7_18_17, CC5_TDO),
1111 PINMUX_IPSR_DATA(IP7_20_19, SD0_DAT0),
1112 PINMUX_IPSR_DATA(IP7_20_19, ATADIR1),
1113 PINMUX_IPSR_MODSEL_DATA(IP7_20_19, RX1_B, SEL_SCIF1_1),
1114 PINMUX_IPSR_DATA(IP7_20_19, CC5_TRST),
1115 PINMUX_IPSR_DATA(IP7_22_21, SD0_DAT1),
1116 PINMUX_IPSR_DATA(IP7_22_21, ATAG1),
1117 PINMUX_IPSR_MODSEL_DATA(IP7_22_21, SCK2_B, SEL_SCIF2_1),
1118 PINMUX_IPSR_DATA(IP7_22_21, CC5_TMS),
1119 PINMUX_IPSR_DATA(IP7_24_23, SD0_DAT2),
1120 PINMUX_IPSR_DATA(IP7_24_23, ATARD1),
1121 PINMUX_IPSR_DATA(IP7_24_23, TX2_B),
1122 PINMUX_IPSR_DATA(IP7_24_23, CC5_TCK),
1123 PINMUX_IPSR_DATA(IP7_26_25, SD0_DAT3),
1124 PINMUX_IPSR_DATA(IP7_26_25, ATAWR1),
1125 PINMUX_IPSR_MODSEL_DATA(IP7_26_25, RX2_B, SEL_SCIF2_1),
1126 PINMUX_IPSR_DATA(IP7_26_25, CC5_TDI),
1127 PINMUX_IPSR_DATA(IP7_28_27, SD0_CD),
1128 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, DREQ2, SEL_EXBUS2_0),
1129 PINMUX_IPSR_MODSEL_DATA(IP7_28_27, RTS1_B_TANS_B, SEL_SCIF1_1),
1130 PINMUX_IPSR_DATA(IP7_30_29, SD0_WP),
1131 PINMUX_IPSR_DATA(IP7_30_29, DACK2),
1132 PINMUX_IPSR_MODSEL_DATA(IP7_30_29, CTS1_B, SEL_SCIF1_1),
1133
1134 PINMUX_IPSR_DATA(IP8_3_0, HSPI_CLK0),
1135 PINMUX_IPSR_MODSEL_DATA(IP8_3_0, CTS0, SEL_SCIF0_0),
1136 PINMUX_IPSR_DATA(IP8_3_0, USB_OVC0),
1137 PINMUX_IPSR_DATA(IP8_3_0, AD_CLK),
1138 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE4),
1139 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE12),
1140 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE20),
1141 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE28),
1142 PINMUX_IPSR_DATA(IP8_3_0, CC5_STATE36),
1143 PINMUX_IPSR_DATA(IP8_7_4, HSPI_CS0),
1144 PINMUX_IPSR_MODSEL_DATA(IP8_7_4, RTS0_TANS, SEL_SCIF0_0),
1145 PINMUX_IPSR_DATA(IP8_7_4, USB_OVC1),
1146 PINMUX_IPSR_DATA(IP8_7_4, AD_DI),
1147 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE5),
1148 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE13),
1149 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE21),
1150 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE29),
1151 PINMUX_IPSR_DATA(IP8_7_4, CC5_STATE37),
1152 PINMUX_IPSR_DATA(IP8_11_8, HSPI_TX0),
1153 PINMUX_IPSR_DATA(IP8_11_8, TX0),
1154 PINMUX_IPSR_DATA(IP8_11_8, CAN_DEBUG_HW_TRIGGER),
1155 PINMUX_IPSR_DATA(IP8_11_8, AD_DO),
1156 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE6),
1157 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE14),
1158 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE22),
1159 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE30),
1160 PINMUX_IPSR_DATA(IP8_11_8, CC5_STATE38),
1161 PINMUX_IPSR_DATA(IP8_15_12, HSPI_RX0),
1162 PINMUX_IPSR_MODSEL_DATA(IP8_15_12, RX0, SEL_SCIF0_0),
1163 PINMUX_IPSR_DATA(IP8_15_12, CAN_STEP0),
1164 PINMUX_IPSR_DATA(IP8_15_12, AD_NCS),
1165 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE7),
1166 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE15),
1167 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE23),
1168 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE31),
1169 PINMUX_IPSR_DATA(IP8_15_12, CC5_STATE39),
1170 PINMUX_IPSR_DATA(IP8_17_16, FMCLK),
1171 PINMUX_IPSR_DATA(IP8_17_16, RDS_CLK),
1172 PINMUX_IPSR_DATA(IP8_17_16, PCMOE),
1173 PINMUX_IPSR_DATA(IP8_18, BPFCLK),
1174 PINMUX_IPSR_DATA(IP8_18, PCMWE),
1175 PINMUX_IPSR_DATA(IP8_19, FMIN),
1176 PINMUX_IPSR_DATA(IP8_19, RDS_DATA),
1177 PINMUX_IPSR_DATA(IP8_20, VI0_CLK),
1178 PINMUX_IPSR_DATA(IP8_20, MMC1_CLK),
1179 PINMUX_IPSR_DATA(IP8_22_21, VI0_CLKENB),
1180 PINMUX_IPSR_DATA(IP8_22_21, TX1_C),
1181 PINMUX_IPSR_DATA(IP8_22_21, HTX1_B),
1182 PINMUX_IPSR_DATA(IP8_22_21, MT1_SYNC),
1183 PINMUX_IPSR_DATA(IP8_24_23, VI0_FIELD),
1184 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, RX1_C, SEL_SCIF1_2),
1185 PINMUX_IPSR_MODSEL_DATA(IP8_24_23, HRX1_B, SEL_HSCIF1_1),
1186 PINMUX_IPSR_DATA(IP8_27_25, VI0_HSYNC),
1187 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, VI0_DATA0_B_VI0_B0_B, SEL_VI0_1),
1188 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, CTS1_C, SEL_SCIF1_2),
1189 PINMUX_IPSR_DATA(IP8_27_25, TX4_D),
1190 PINMUX_IPSR_DATA(IP8_27_25, MMC1_CMD),
1191 PINMUX_IPSR_MODSEL_DATA(IP8_27_25, HSCK1_B, SEL_HSCIF1_1),
1192 PINMUX_IPSR_DATA(IP8_30_28, VI0_VSYNC),
1193 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, VI0_DATA1_B_VI0_B1_B, SEL_VI0_1),
1194 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RTS1_C_TANS_C, SEL_SCIF1_2),
1195 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, RX4_D, SEL_SCIF4_3),
1196 PINMUX_IPSR_MODSEL_DATA(IP8_30_28, PWMFSW0_C, SEL_PWMFSW_2),
1197
1198 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, VI0_DATA0_VI0_B0, SEL_VI0_0),
1199 PINMUX_IPSR_MODSEL_DATA(IP9_1_0, HRTS1_B, SEL_HSCIF1_1),
1200 PINMUX_IPSR_DATA(IP9_1_0, MT1_VCXO),
1201 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, VI0_DATA1_VI0_B1, SEL_VI0_0),
1202 PINMUX_IPSR_MODSEL_DATA(IP9_3_2, HCTS1_B, SEL_HSCIF1_1),
1203 PINMUX_IPSR_DATA(IP9_3_2, MT1_PWM),
1204 PINMUX_IPSR_DATA(IP9_4, VI0_DATA2_VI0_B2),
1205 PINMUX_IPSR_DATA(IP9_4, MMC1_D0),
1206 PINMUX_IPSR_DATA(IP9_5, VI0_DATA3_VI0_B3),
1207 PINMUX_IPSR_DATA(IP9_5, MMC1_D1),
1208 PINMUX_IPSR_DATA(IP9_6, VI0_DATA4_VI0_B4),
1209 PINMUX_IPSR_DATA(IP9_6, MMC1_D2),
1210 PINMUX_IPSR_DATA(IP9_7, VI0_DATA5_VI0_B5),
1211 PINMUX_IPSR_DATA(IP9_7, MMC1_D3),
1212 PINMUX_IPSR_DATA(IP9_9_8, VI0_DATA6_VI0_B6),
1213 PINMUX_IPSR_DATA(IP9_9_8, MMC1_D4),
1214 PINMUX_IPSR_DATA(IP9_9_8, ARM_TRACEDATA_0),
1215 PINMUX_IPSR_DATA(IP9_11_10, VI0_DATA7_VI0_B7),
1216 PINMUX_IPSR_DATA(IP9_11_10, MMC1_D5),
1217 PINMUX_IPSR_DATA(IP9_11_10, ARM_TRACEDATA_1),
1218 PINMUX_IPSR_DATA(IP9_13_12, VI0_G0),
1219 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, SSI_SCK78_C, SEL_SSI7_2),
1220 PINMUX_IPSR_MODSEL_DATA(IP9_13_12, IRQ0, SEL_INT0_0),
1221 PINMUX_IPSR_DATA(IP9_13_12, ARM_TRACEDATA_2),
1222 PINMUX_IPSR_DATA(IP9_15_14, VI0_G1),
1223 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, SSI_WS78_C, SEL_SSI7_2),
1224 PINMUX_IPSR_MODSEL_DATA(IP9_15_14, IRQ1, SEL_INT1_0),
1225 PINMUX_IPSR_DATA(IP9_15_14, ARM_TRACEDATA_3),
1226 PINMUX_IPSR_DATA(IP9_18_16, VI0_G2),
1227 PINMUX_IPSR_DATA(IP9_18_16, ETH_TXD1),
1228 PINMUX_IPSR_DATA(IP9_18_16, MMC1_D6),
1229 PINMUX_IPSR_DATA(IP9_18_16, ARM_TRACEDATA_4),
1230 PINMUX_IPSR_DATA(IP9_18_16, TS_SPSYNC0),
1231 PINMUX_IPSR_DATA(IP9_21_19, VI0_G3),
1232 PINMUX_IPSR_DATA(IP9_21_19, ETH_CRS_DV),
1233 PINMUX_IPSR_DATA(IP9_21_19, MMC1_D7),
1234 PINMUX_IPSR_DATA(IP9_21_19, ARM_TRACEDATA_5),
1235 PINMUX_IPSR_DATA(IP9_21_19, TS_SDAT0),
1236 PINMUX_IPSR_DATA(IP9_23_22, VI0_G4),
1237 PINMUX_IPSR_DATA(IP9_23_22, ETH_TX_EN),
1238 PINMUX_IPSR_MODSEL_DATA(IP9_23_22, SD2_DAT0_B, SEL_SD2_1),
1239 PINMUX_IPSR_DATA(IP9_23_22, ARM_TRACEDATA_6),
1240 PINMUX_IPSR_DATA(IP9_25_24, VI0_G5),
1241 PINMUX_IPSR_DATA(IP9_25_24, ETH_RX_ER),
1242 PINMUX_IPSR_MODSEL_DATA(IP9_25_24, SD2_DAT1_B, SEL_SD2_1),
1243 PINMUX_IPSR_DATA(IP9_25_24, ARM_TRACEDATA_7),
1244 PINMUX_IPSR_DATA(IP9_27_26, VI0_G6),
1245 PINMUX_IPSR_DATA(IP9_27_26, ETH_RXD0),
1246 PINMUX_IPSR_MODSEL_DATA(IP9_27_26, SD2_DAT2_B, SEL_SD2_1),
1247 PINMUX_IPSR_DATA(IP9_27_26, ARM_TRACEDATA_8),
1248 PINMUX_IPSR_DATA(IP9_29_28, VI0_G7),
1249 PINMUX_IPSR_DATA(IP9_29_28, ETH_RXD1),
1250 PINMUX_IPSR_MODSEL_DATA(IP9_29_28, SD2_DAT3_B, SEL_SD2_1),
1251 PINMUX_IPSR_DATA(IP9_29_28, ARM_TRACEDATA_9),
1252
1253 PINMUX_IPSR_DATA(IP10_2_0, VI0_R0),
1254 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SSI_SDATA7_C, SEL_SSI7_2),
1255 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCK1_C, SEL_SCIF1_2),
1256 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ1_B, SEL_EXBUS1_0),
1257 PINMUX_IPSR_DATA(IP10_2_0, ARM_TRACEDATA_10),
1258 PINMUX_IPSR_MODSEL_DATA(IP10_2_0, DREQ0_C, SEL_EXBUS0_2),
1259 PINMUX_IPSR_DATA(IP10_5_3, VI0_R1),
1260 PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SSI_SDATA8_C, SEL_SSI8_2),
1261 PINMUX_IPSR_DATA(IP10_5_3, DACK1_B),
1262 PINMUX_IPSR_DATA(IP10_5_3, ARM_TRACEDATA_11),
1263 PINMUX_IPSR_DATA(IP10_5_3, DACK0_C),
1264 PINMUX_IPSR_DATA(IP10_5_3, DRACK0_C),
1265 PINMUX_IPSR_DATA(IP10_8_6, VI0_R2),
1266 PINMUX_IPSR_DATA(IP10_8_6, ETH_LINK),
1267 PINMUX_IPSR_DATA(IP10_8_6, SD2_CLK_B),
1268 PINMUX_IPSR_MODSEL_DATA(IP10_8_6, IRQ2, SEL_INT2_0),
1269 PINMUX_IPSR_DATA(IP10_8_6, ARM_TRACEDATA_12),
1270 PINMUX_IPSR_DATA(IP10_11_9, VI0_R3),
1271 PINMUX_IPSR_DATA(IP10_11_9, ETH_MAGIC),
1272 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SD2_CMD_B, SEL_SD2_1),
1273 PINMUX_IPSR_MODSEL_DATA(IP10_11_9, IRQ3, SEL_INT3_0),
1274 PINMUX_IPSR_DATA(IP10_11_9, ARM_TRACEDATA_13),
1275 PINMUX_IPSR_DATA(IP10_14_12, VI0_R4),
1276 PINMUX_IPSR_DATA(IP10_14_12, ETH_REFCLK),
1277 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SD2_CD_B, SEL_SD2_1),
1278 PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HSPI_CLK1_B, SEL_HSPI1_1),
1279 PINMUX_IPSR_DATA(IP10_14_12, ARM_TRACEDATA_14),
1280 PINMUX_IPSR_DATA(IP10_14_12, MT1_CLK),
1281 PINMUX_IPSR_DATA(IP10_14_12, TS_SCK0),
1282 PINMUX_IPSR_DATA(IP10_17_15, VI0_R5),
1283 PINMUX_IPSR_DATA(IP10_17_15, ETH_TXD0),
1284 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, SD2_WP_B, SEL_SD2_1),
1285 PINMUX_IPSR_MODSEL_DATA(IP10_17_15, HSPI_CS1_B, SEL_HSPI1_1),
1286 PINMUX_IPSR_DATA(IP10_17_15, ARM_TRACEDATA_15),
1287 PINMUX_IPSR_DATA(IP10_17_15, MT1_D),
1288 PINMUX_IPSR_DATA(IP10_17_15, TS_SDEN0),
1289 PINMUX_IPSR_DATA(IP10_20_18, VI0_R6),
1290 PINMUX_IPSR_DATA(IP10_20_18, ETH_MDC),
1291 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, DREQ2_C, SEL_EXBUS2_2),
1292 PINMUX_IPSR_DATA(IP10_20_18, HSPI_TX1_B),
1293 PINMUX_IPSR_DATA(IP10_20_18, TRACECLK),
1294 PINMUX_IPSR_DATA(IP10_20_18, MT1_BEN),
1295 PINMUX_IPSR_MODSEL_DATA(IP10_20_18, PWMFSW0_D, SEL_PWMFSW_3),
1296 PINMUX_IPSR_DATA(IP10_23_21, VI0_R7),
1297 PINMUX_IPSR_DATA(IP10_23_21, ETH_MDIO),
1298 PINMUX_IPSR_DATA(IP10_23_21, DACK2_C),
1299 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, HSPI_RX1_B, SEL_HSPI1_1),
1300 PINMUX_IPSR_MODSEL_DATA(IP10_23_21, SCIF_CLK_D, SEL_SCIF_3),
1301 PINMUX_IPSR_DATA(IP10_23_21, TRACECTL),
1302 PINMUX_IPSR_DATA(IP10_23_21, MT1_PEN),
1303 PINMUX_IPSR_DATA(IP10_25_24, VI1_CLK),
1304 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SIM_D, SEL_SIM_0),
1305 PINMUX_IPSR_MODSEL_DATA(IP10_25_24, SDA3, SEL_I2C3_0),
1306 PINMUX_IPSR_DATA(IP10_28_26, VI1_HSYNC),
1307 PINMUX_IPSR_DATA(IP10_28_26, VI3_CLK),
1308 PINMUX_IPSR_DATA(IP10_28_26, SSI_SCK4),
1309 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, GPS_SIGN_C, SEL_GPS_2),
1310 PINMUX_IPSR_MODSEL_DATA(IP10_28_26, PWMFSW0_E, SEL_PWMFSW_4),
1311 PINMUX_IPSR_DATA(IP10_31_29, VI1_VSYNC),
1312 PINMUX_IPSR_DATA(IP10_31_29, AUDIO_CLKOUT_C),
1313 PINMUX_IPSR_DATA(IP10_31_29, SSI_WS4),
1314 PINMUX_IPSR_DATA(IP10_31_29, SIM_CLK),
1315 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GPS_MAG_C, SEL_GPS_2),
1316 PINMUX_IPSR_DATA(IP10_31_29, SPV_TRST),
1317 PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL3, SEL_I2C3_0),
1318
1319 PINMUX_IPSR_DATA(IP11_2_0, VI1_DATA0_VI1_B0),
1320 PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SD2_DAT0, SEL_SD2_0),
1321 PINMUX_IPSR_DATA(IP11_2_0, SIM_RST),
1322 PINMUX_IPSR_DATA(IP11_2_0, SPV_TCK),
1323 PINMUX_IPSR_DATA(IP11_2_0, ADICLK_B),
1324 PINMUX_IPSR_DATA(IP11_5_3, VI1_DATA1_VI1_B1),
1325 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SD2_DAT1, SEL_SD2_0),
1326 PINMUX_IPSR_DATA(IP11_5_3, MT0_CLK),
1327 PINMUX_IPSR_DATA(IP11_5_3, SPV_TMS),
1328 PINMUX_IPSR_MODSEL_DATA(IP11_5_3, ADICS_B_SAMP_B, SEL_ADI_1),
1329 PINMUX_IPSR_DATA(IP11_8_6, VI1_DATA2_VI1_B2),
1330 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SD2_DAT2, SEL_SD2_0),
1331 PINMUX_IPSR_DATA(IP11_8_6, MT0_D),
1332 PINMUX_IPSR_DATA(IP11_8_6, SPVTDI),
1333 PINMUX_IPSR_MODSEL_DATA(IP11_8_6, ADIDATA_B, SEL_ADI_1),
1334 PINMUX_IPSR_DATA(IP11_11_9, VI1_DATA3_VI1_B3),
1335 PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SD2_DAT3, SEL_SD2_0),
1336 PINMUX_IPSR_DATA(IP11_11_9, MT0_BEN),
1337 PINMUX_IPSR_DATA(IP11_11_9, SPV_TDO),
1338 PINMUX_IPSR_DATA(IP11_11_9, ADICHS0_B),
1339 PINMUX_IPSR_DATA(IP11_14_12, VI1_DATA4_VI1_B4),
1340 PINMUX_IPSR_DATA(IP11_14_12, SD2_CLK),
1341 PINMUX_IPSR_DATA(IP11_14_12, MT0_PEN),
1342 PINMUX_IPSR_DATA(IP11_14_12, SPA_TRST),
1343 PINMUX_IPSR_MODSEL_DATA(IP11_14_12, HSPI_CLK1_D, SEL_HSPI1_3),
1344 PINMUX_IPSR_DATA(IP11_14_12, ADICHS1_B),
1345 PINMUX_IPSR_DATA(IP11_17_15, VI1_DATA5_VI1_B5),
1346 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, SD2_CMD, SEL_SD2_0),
1347 PINMUX_IPSR_DATA(IP11_17_15, MT0_SYNC),
1348 PINMUX_IPSR_DATA(IP11_17_15, SPA_TCK),
1349 PINMUX_IPSR_MODSEL_DATA(IP11_17_15, HSPI_CS1_D, SEL_HSPI1_3),
1350 PINMUX_IPSR_DATA(IP11_17_15, ADICHS2_B),
1351 PINMUX_IPSR_DATA(IP11_20_18, VI1_DATA6_VI1_B6),
1352 PINMUX_IPSR_MODSEL_DATA(IP11_20_18, SD2_CD, SEL_SD2_0),
1353 PINMUX_IPSR_DATA(IP11_20_18, MT0_VCXO),
1354 PINMUX_IPSR_DATA(IP11_20_18, SPA_TMS),
1355 PINMUX_IPSR_DATA(IP11_20_18, HSPI_TX1_D),
1356 PINMUX_IPSR_DATA(IP11_23_21, VI1_DATA7_VI1_B7),
1357 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, SD2_WP, SEL_SD2_0),
1358 PINMUX_IPSR_DATA(IP11_23_21, MT0_PWM),
1359 PINMUX_IPSR_DATA(IP11_23_21, SPA_TDI),
1360 PINMUX_IPSR_MODSEL_DATA(IP11_23_21, HSPI_RX1_D, SEL_HSPI1_3),
1361 PINMUX_IPSR_DATA(IP11_26_24, VI1_G0),
1362 PINMUX_IPSR_DATA(IP11_26_24, VI3_DATA0),
Laurent Pinchart881023d2012-12-15 23:51:22 +01001363 PINMUX_IPSR_DATA(IP11_26_24, TS_SCK1),
1364 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, DREQ2_B, SEL_EXBUS2_1),
1365 PINMUX_IPSR_DATA(IP11_26_24, TX2),
1366 PINMUX_IPSR_DATA(IP11_26_24, SPA_TDO),
1367 PINMUX_IPSR_MODSEL_DATA(IP11_26_24, HCTS0_B, SEL_HSCIF0_1),
1368 PINMUX_IPSR_DATA(IP11_29_27, VI1_G1),
1369 PINMUX_IPSR_DATA(IP11_29_27, VI3_DATA1),
1370 PINMUX_IPSR_DATA(IP11_29_27, SSI_SCK1),
1371 PINMUX_IPSR_DATA(IP11_29_27, TS_SDEN1),
1372 PINMUX_IPSR_DATA(IP11_29_27, DACK2_B),
1373 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, RX2, SEL_SCIF2_0),
1374 PINMUX_IPSR_MODSEL_DATA(IP11_29_27, HRTS0_B, SEL_HSCIF0_1),
1375
1376 PINMUX_IPSR_DATA(IP12_2_0, VI1_G2),
1377 PINMUX_IPSR_DATA(IP12_2_0, VI3_DATA2),
1378 PINMUX_IPSR_DATA(IP12_2_0, SSI_WS1),
1379 PINMUX_IPSR_DATA(IP12_2_0, TS_SPSYNC1),
1380 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, SCK2, SEL_SCIF2_0),
1381 PINMUX_IPSR_MODSEL_DATA(IP12_2_0, HSCK0_B, SEL_HSCIF0_1),
1382 PINMUX_IPSR_DATA(IP12_5_3, VI1_G3),
1383 PINMUX_IPSR_DATA(IP12_5_3, VI3_DATA3),
1384 PINMUX_IPSR_DATA(IP12_5_3, SSI_SCK2),
1385 PINMUX_IPSR_DATA(IP12_5_3, TS_SDAT1),
1386 PINMUX_IPSR_MODSEL_DATA(IP12_5_3, SCL1_C, SEL_I2C1_2),
1387 PINMUX_IPSR_DATA(IP12_5_3, HTX0_B),
1388 PINMUX_IPSR_DATA(IP12_8_6, VI1_G4),
1389 PINMUX_IPSR_DATA(IP12_8_6, VI3_DATA4),
1390 PINMUX_IPSR_DATA(IP12_8_6, SSI_WS2),
1391 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, SDA1_C, SEL_I2C1_2),
1392 PINMUX_IPSR_DATA(IP12_8_6, SIM_RST_B),
1393 PINMUX_IPSR_MODSEL_DATA(IP12_8_6, HRX0_B, SEL_HSCIF0_1),
1394 PINMUX_IPSR_DATA(IP12_11_9, VI1_G5),
1395 PINMUX_IPSR_DATA(IP12_11_9, VI3_DATA5),
1396 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, GPS_CLK, SEL_GPS_0),
1397 PINMUX_IPSR_DATA(IP12_11_9, FSE),
1398 PINMUX_IPSR_DATA(IP12_11_9, TX4_B),
1399 PINMUX_IPSR_MODSEL_DATA(IP12_11_9, SIM_D_B, SEL_SIM_1),
1400 PINMUX_IPSR_DATA(IP12_14_12, VI1_G6),
1401 PINMUX_IPSR_DATA(IP12_14_12, VI3_DATA6),
1402 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, GPS_SIGN, SEL_GPS_0),
1403 PINMUX_IPSR_DATA(IP12_14_12, FRB),
1404 PINMUX_IPSR_MODSEL_DATA(IP12_14_12, RX4_B, SEL_SCIF4_1),
1405 PINMUX_IPSR_DATA(IP12_14_12, SIM_CLK_B),
1406 PINMUX_IPSR_DATA(IP12_17_15, VI1_G7),
1407 PINMUX_IPSR_DATA(IP12_17_15, VI3_DATA7),
1408 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, GPS_MAG, SEL_GPS_0),
1409 PINMUX_IPSR_DATA(IP12_17_15, FCE),
1410 PINMUX_IPSR_MODSEL_DATA(IP12_17_15, SCK4_B, SEL_SCIF4_1),
1411};
1412
Laurent Pincharta3db40a2013-01-02 14:53:37 +01001413static struct sh_pfc_pin pinmux_pins[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01001414 PINMUX_GPIO_GP_ALL(),
Laurent Pincharta373ed02012-11-29 13:24:07 +01001415};
1416
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001417/* - DU0 -------------------------------------------------------------------- */
1418static const unsigned int du0_rgb666_pins[] = {
1419 /* R[7:2], G[7:2], B[7:2] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001420 RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
1421 RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
1422 RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0),
1423 RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29),
1424 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
1425 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 3),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001426};
1427static const unsigned int du0_rgb666_mux[] = {
1428 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1429 DU0_DR3_MARK, DU0_DR2_MARK,
1430 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1431 DU0_DG3_MARK, DU0_DG2_MARK,
1432 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1433 DU0_DB3_MARK, DU0_DB2_MARK,
1434};
1435static const unsigned int du0_rgb888_pins[] = {
1436 /* R[7:0], G[7:0], B[7:0] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001437 RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 26),
1438 RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
1439 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23), RCAR_GP_PIN(6, 2),
1440 RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(5, 31),
1441 RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 29), RCAR_GP_PIN(0, 26),
1442 RCAR_GP_PIN(0, 25), RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 7),
1443 RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 4),
1444 RCAR_GP_PIN(6, 3), RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 27),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001445};
1446static const unsigned int du0_rgb888_mux[] = {
1447 DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
1448 DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
1449 DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
1450 DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
1451 DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
1452 DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
1453};
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001454static const unsigned int du0_clk_in_pins[] = {
1455 /* CLKIN */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001456 RCAR_GP_PIN(0, 29),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001457};
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001458static const unsigned int du0_clk_in_mux[] = {
1459 DU0_DOTCLKIN_MARK,
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001460};
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001461static const unsigned int du0_clk_out_0_pins[] = {
1462 /* CLKOUT */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001463 RCAR_GP_PIN(5, 20),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001464};
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001465static const unsigned int du0_clk_out_0_mux[] = {
1466 DU0_DOTCLKOUT0_MARK,
1467};
1468static const unsigned int du0_clk_out_1_pins[] = {
1469 /* CLKOUT */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001470 RCAR_GP_PIN(0, 30),
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001471};
1472static const unsigned int du0_clk_out_1_mux[] = {
1473 DU0_DOTCLKOUT1_MARK,
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001474};
1475static const unsigned int du0_sync_0_pins[] = {
1476 /* VSYNC, HSYNC, DISP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001477 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(0, 31),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001478};
1479static const unsigned int du0_sync_0_mux[] = {
1480 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1481 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1482};
1483static const unsigned int du0_sync_1_pins[] = {
1484 /* VSYNC, HSYNC, DISP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001485 RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 21), RCAR_GP_PIN(1, 0),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001486};
1487static const unsigned int du0_sync_1_mux[] = {
1488 DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
1489 DU0_DISP_MARK
1490};
1491static const unsigned int du0_oddf_pins[] = {
1492 /* ODDF */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001493 RCAR_GP_PIN(0, 31),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001494};
1495static const unsigned int du0_oddf_mux[] = {
1496 DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
1497};
1498static const unsigned int du0_cde_pins[] = {
1499 /* CDE */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001500 RCAR_GP_PIN(1, 1),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001501};
1502static const unsigned int du0_cde_mux[] = {
1503 DU0_CDE_MARK
1504};
1505/* - DU1 -------------------------------------------------------------------- */
1506static const unsigned int du1_rgb666_pins[] = {
1507 /* R[7:2], G[7:2], B[7:2] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001508 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
1509 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
1510 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
1511 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
1512 RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 23),
1513 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), RCAR_GP_PIN(1, 20),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001514};
1515static const unsigned int du1_rgb666_mux[] = {
1516 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1517 DU1_DR3_MARK, DU1_DR2_MARK,
1518 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1519 DU1_DG3_MARK, DU1_DG2_MARK,
1520 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1521 DU1_DB3_MARK, DU1_DB2_MARK,
1522};
1523static const unsigned int du1_rgb888_pins[] = {
1524 /* R[7:0], G[7:0], B[7:0] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001525 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7),
1526 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4),
1527 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 17),
1528 RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
1529 RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11),
1530 RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 24),
1531 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
1532 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001533};
1534static const unsigned int du1_rgb888_mux[] = {
1535 DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
1536 DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
1537 DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
1538 DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
1539 DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
1540 DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
1541};
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001542static const unsigned int du1_clk_in_pins[] = {
1543 /* CLKIN */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001544 RCAR_GP_PIN(1, 26),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001545};
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001546static const unsigned int du1_clk_in_mux[] = {
1547 DU1_DOTCLKIN_MARK,
1548};
1549static const unsigned int du1_clk_out_pins[] = {
1550 /* CLKOUT */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001551 RCAR_GP_PIN(1, 27),
Laurent Pinchartba774cc2013-03-27 11:06:37 +01001552};
1553static const unsigned int du1_clk_out_mux[] = {
1554 DU1_DOTCLKOUT_MARK,
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001555};
1556static const unsigned int du1_sync_0_pins[] = {
1557 /* VSYNC, HSYNC, DISP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001558 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 30),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001559};
1560static const unsigned int du1_sync_0_mux[] = {
1561 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1562 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1563};
1564static const unsigned int du1_sync_1_pins[] = {
1565 /* VSYNC, HSYNC, DISP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001566 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 31),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001567};
1568static const unsigned int du1_sync_1_mux[] = {
1569 DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
1570 DU1_DISP_MARK
1571};
1572static const unsigned int du1_oddf_pins[] = {
1573 /* ODDF */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001574 RCAR_GP_PIN(1, 30),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001575};
1576static const unsigned int du1_oddf_mux[] = {
1577 DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
1578};
1579static const unsigned int du1_cde_pins[] = {
1580 /* CDE */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001581 RCAR_GP_PIN(2, 0),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01001582};
1583static const unsigned int du1_cde_mux[] = {
1584 DU1_CDE_MARK
1585};
Sergei Shtylyoveca4e3b2013-05-08 23:17:33 +00001586/* - Ether ------------------------------------------------------------------ */
1587static const unsigned int ether_rmii_pins[] = {
1588 /*
1589 * ETH_TXD0, ETH_TXD1, ETH_TX_EN, ETH_REFCLK,
1590 * ETH_RXD0, ETH_RXD1, ETH_CRS_DV, ETH_RX_ER,
1591 * ETH_MDIO, ETH_MDC
1592 */
1593 RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 18),
1594 RCAR_GP_PIN(2, 26),
1595 RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 17),
1596 RCAR_GP_PIN(2, 19),
1597 RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 28),
1598};
1599static const unsigned int ether_rmii_mux[] = {
1600 ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
1601 ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_CRS_DV_MARK, ETH_RX_ER_MARK,
1602 ETH_MDIO_MARK, ETH_MDC_MARK,
1603};
1604static const unsigned int ether_link_pins[] = {
1605 /* ETH_LINK */
1606 RCAR_GP_PIN(2, 24),
1607};
1608static const unsigned int ether_link_mux[] = {
1609 ETH_LINK_MARK,
1610};
1611static const unsigned int ether_magic_pins[] = {
1612 /* ETH_MAGIC */
1613 RCAR_GP_PIN(2, 25),
1614};
1615static const unsigned int ether_magic_mux[] = {
1616 ETH_MAGIC_MARK,
1617};
Laurent Pinchartf5162382013-03-06 19:04:43 +01001618/* - HSPI0 ------------------------------------------------------------------ */
1619static const unsigned int hspi0_pins[] = {
1620 /* CLK, CS, RX, TX */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001621 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 25),
1622 RCAR_GP_PIN(4, 24),
Laurent Pinchartf5162382013-03-06 19:04:43 +01001623};
1624static const unsigned int hspi0_mux[] = {
1625 HSPI_CLK0_MARK, HSPI_CS0_MARK, HSPI_RX0_MARK, HSPI_TX0_MARK,
1626};
1627/* - HSPI1 ------------------------------------------------------------------ */
1628static const unsigned int hspi1_pins[] = {
1629 /* CLK, CS, RX, TX */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001630 RCAR_GP_PIN(1, 31), RCAR_GP_PIN(1, 26), RCAR_GP_PIN(2, 0),
1631 RCAR_GP_PIN(1, 30),
Laurent Pinchartf5162382013-03-06 19:04:43 +01001632};
1633static const unsigned int hspi1_mux[] = {
1634 HSPI_CLK1_MARK, HSPI_CS1_MARK, HSPI_RX1_MARK, HSPI_TX1_MARK,
1635};
1636static const unsigned int hspi1_b_pins[] = {
1637 /* CLK, CS, RX, TX */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001638 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 29),
1639 RCAR_GP_PIN(2, 28),
Laurent Pinchartf5162382013-03-06 19:04:43 +01001640};
1641static const unsigned int hspi1_b_mux[] = {
1642 HSPI_CLK1_B_MARK, HSPI_CS1_B_MARK, HSPI_RX1_B_MARK, HSPI_TX1_B_MARK,
1643};
1644static const unsigned int hspi1_c_pins[] = {
1645 /* CLK, CS, RX, TX */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001646 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 16),
1647 RCAR_GP_PIN(4, 15),
Laurent Pinchartf5162382013-03-06 19:04:43 +01001648};
1649static const unsigned int hspi1_c_mux[] = {
1650 HSPI_CLK1_C_MARK, HSPI_CS1_C_MARK, HSPI_RX1_C_MARK, HSPI_TX1_C_MARK,
1651};
1652static const unsigned int hspi1_d_pins[] = {
1653 /* CLK, CS, RX, TX */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001654 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 8),
1655 RCAR_GP_PIN(3, 7),
Laurent Pinchartf5162382013-03-06 19:04:43 +01001656};
1657static const unsigned int hspi1_d_mux[] = {
1658 HSPI_CLK1_D_MARK, HSPI_CS1_D_MARK, HSPI_RX1_D_MARK, HSPI_TX1_D_MARK,
1659};
1660/* - HSPI2 ------------------------------------------------------------------ */
1661static const unsigned int hspi2_pins[] = {
1662 /* CLK, CS, RX, TX */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001663 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
1664 RCAR_GP_PIN(0, 14),
Laurent Pinchartf5162382013-03-06 19:04:43 +01001665};
1666static const unsigned int hspi2_mux[] = {
1667 HSPI_CLK2_MARK, HSPI_CS2_MARK, HSPI_RX2_MARK, HSPI_TX2_MARK,
1668};
1669static const unsigned int hspi2_b_pins[] = {
1670 /* CLK, CS, RX, TX */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001671 RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 8),
1672 RCAR_GP_PIN(0, 6),
Laurent Pinchartf5162382013-03-06 19:04:43 +01001673};
1674static const unsigned int hspi2_b_mux[] = {
1675 HSPI_CLK2_B_MARK, HSPI_CS2_B_MARK, HSPI_RX2_B_MARK, HSPI_TX2_B_MARK,
1676};
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001677/* - INTC ------------------------------------------------------------------- */
1678static const unsigned int intc_irq0_pins[] = {
1679 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001680 RCAR_GP_PIN(2, 14),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001681};
1682static const unsigned int intc_irq0_mux[] = {
1683 IRQ0_MARK,
1684};
1685static const unsigned int intc_irq0_b_pins[] = {
1686 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001687 RCAR_GP_PIN(4, 13),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001688};
1689static const unsigned int intc_irq0_b_mux[] = {
1690 IRQ0_B_MARK,
1691};
1692static const unsigned int intc_irq1_pins[] = {
1693 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001694 RCAR_GP_PIN(2, 15),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001695};
1696static const unsigned int intc_irq1_mux[] = {
1697 IRQ1_MARK,
1698};
1699static const unsigned int intc_irq1_b_pins[] = {
1700 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001701 RCAR_GP_PIN(4, 14),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001702};
1703static const unsigned int intc_irq1_b_mux[] = {
1704 IRQ1_B_MARK,
1705};
1706static const unsigned int intc_irq2_pins[] = {
1707 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001708 RCAR_GP_PIN(2, 24),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001709};
1710static const unsigned int intc_irq2_mux[] = {
1711 IRQ2_MARK,
1712};
1713static const unsigned int intc_irq2_b_pins[] = {
1714 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001715 RCAR_GP_PIN(4, 15),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001716};
1717static const unsigned int intc_irq2_b_mux[] = {
1718 IRQ2_B_MARK,
1719};
1720static const unsigned int intc_irq3_pins[] = {
1721 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001722 RCAR_GP_PIN(2, 25),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001723};
1724static const unsigned int intc_irq3_mux[] = {
1725 IRQ3_MARK,
1726};
1727static const unsigned int intc_irq3_b_pins[] = {
1728 /* IRQ */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001729 RCAR_GP_PIN(4, 16),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01001730};
1731static const unsigned int intc_irq3_b_mux[] = {
1732 IRQ3_B_MARK,
1733};
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001734/* - LSBC ------------------------------------------------------------------- */
1735static const unsigned int lbsc_cs0_pins[] = {
1736 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001737 RCAR_GP_PIN(0, 13),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001738};
1739static const unsigned int lbsc_cs0_mux[] = {
1740 CS0_MARK,
1741};
1742static const unsigned int lbsc_cs1_pins[] = {
1743 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001744 RCAR_GP_PIN(0, 14),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001745};
1746static const unsigned int lbsc_cs1_mux[] = {
1747 CS1_A26_MARK,
1748};
1749static const unsigned int lbsc_ex_cs0_pins[] = {
1750 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001751 RCAR_GP_PIN(0, 15),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001752};
1753static const unsigned int lbsc_ex_cs0_mux[] = {
1754 EX_CS0_MARK,
1755};
1756static const unsigned int lbsc_ex_cs1_pins[] = {
1757 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001758 RCAR_GP_PIN(0, 16),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001759};
1760static const unsigned int lbsc_ex_cs1_mux[] = {
1761 EX_CS1_MARK,
1762};
1763static const unsigned int lbsc_ex_cs2_pins[] = {
1764 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001765 RCAR_GP_PIN(0, 17),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001766};
1767static const unsigned int lbsc_ex_cs2_mux[] = {
1768 EX_CS2_MARK,
1769};
1770static const unsigned int lbsc_ex_cs3_pins[] = {
1771 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001772 RCAR_GP_PIN(0, 18),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001773};
1774static const unsigned int lbsc_ex_cs3_mux[] = {
1775 EX_CS3_MARK,
1776};
1777static const unsigned int lbsc_ex_cs4_pins[] = {
1778 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001779 RCAR_GP_PIN(0, 19),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001780};
1781static const unsigned int lbsc_ex_cs4_mux[] = {
1782 EX_CS4_MARK,
1783};
1784static const unsigned int lbsc_ex_cs5_pins[] = {
1785 /* CS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001786 RCAR_GP_PIN(0, 20),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01001787};
1788static const unsigned int lbsc_ex_cs5_mux[] = {
1789 EX_CS5_MARK,
1790};
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001791/* - MMCIF ------------------------------------------------------------------ */
1792static const unsigned int mmc0_data1_pins[] = {
1793 /* D[0] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001794 RCAR_GP_PIN(0, 19),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001795};
1796static const unsigned int mmc0_data1_mux[] = {
1797 MMC0_D0_MARK,
1798};
1799static const unsigned int mmc0_data4_pins[] = {
1800 /* D[0:3] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001801 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
1802 RCAR_GP_PIN(0, 2),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001803};
1804static const unsigned int mmc0_data4_mux[] = {
1805 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1806};
1807static const unsigned int mmc0_data8_pins[] = {
1808 /* D[0:7] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001809 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
1810 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
1811 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001812};
1813static const unsigned int mmc0_data8_mux[] = {
1814 MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
1815 MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
1816};
1817static const unsigned int mmc0_ctrl_pins[] = {
1818 /* CMD, CLK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001819 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001820};
1821static const unsigned int mmc0_ctrl_mux[] = {
1822 MMC0_CMD_MARK, MMC0_CLK_MARK,
1823};
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001824static const unsigned int mmc1_data1_pins[] = {
1825 /* D[0] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001826 RCAR_GP_PIN(2, 8),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001827};
1828static const unsigned int mmc1_data1_mux[] = {
1829 MMC1_D0_MARK,
1830};
1831static const unsigned int mmc1_data4_pins[] = {
1832 /* D[0:3] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001833 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
1834 RCAR_GP_PIN(2, 11),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001835};
1836static const unsigned int mmc1_data4_mux[] = {
1837 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1838};
1839static const unsigned int mmc1_data8_pins[] = {
1840 /* D[0:7] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001841 RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
1842 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1843 RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001844};
1845static const unsigned int mmc1_data8_mux[] = {
1846 MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
1847 MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
1848};
1849static const unsigned int mmc1_ctrl_pins[] = {
1850 /* CMD, CLK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001851 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 1),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01001852};
1853static const unsigned int mmc1_ctrl_mux[] = {
1854 MMC1_CMD_MARK, MMC1_CLK_MARK,
1855};
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001856/* - SCIF0 ------------------------------------------------------------------ */
1857static const unsigned int scif0_data_pins[] = {
1858 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001859 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001860};
1861static const unsigned int scif0_data_mux[] = {
1862 RX0_MARK, TX0_MARK,
1863};
1864static const unsigned int scif0_clk_pins[] = {
1865 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001866 RCAR_GP_PIN(4, 28),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001867};
1868static const unsigned int scif0_clk_mux[] = {
1869 SCK0_MARK,
1870};
1871static const unsigned int scif0_ctrl_pins[] = {
1872 /* RTS, CTS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001873 RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 22),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001874};
1875static const unsigned int scif0_ctrl_mux[] = {
1876 RTS0_TANS_MARK, CTS0_MARK,
1877};
1878static const unsigned int scif0_data_b_pins[] = {
1879 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001880 RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001881};
1882static const unsigned int scif0_data_b_mux[] = {
1883 RX0_B_MARK, TX0_B_MARK,
1884};
1885static const unsigned int scif0_clk_b_pins[] = {
1886 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001887 RCAR_GP_PIN(1, 1),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001888};
1889static const unsigned int scif0_clk_b_mux[] = {
1890 SCK0_B_MARK,
1891};
1892static const unsigned int scif0_ctrl_b_pins[] = {
1893 /* RTS, CTS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001894 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001895};
1896static const unsigned int scif0_ctrl_b_mux[] = {
1897 RTS0_B_TANS_B_MARK, CTS0_B_MARK,
1898};
1899static const unsigned int scif0_data_c_pins[] = {
1900 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001901 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001902};
1903static const unsigned int scif0_data_c_mux[] = {
1904 RX0_C_MARK, TX0_C_MARK,
1905};
1906static const unsigned int scif0_clk_c_pins[] = {
1907 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001908 RCAR_GP_PIN(4, 17),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001909};
1910static const unsigned int scif0_clk_c_mux[] = {
1911 SCK0_C_MARK,
1912};
1913static const unsigned int scif0_ctrl_c_pins[] = {
1914 /* RTS, CTS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001915 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001916};
1917static const unsigned int scif0_ctrl_c_mux[] = {
1918 RTS0_C_TANS_C_MARK, CTS0_C_MARK,
1919};
1920static const unsigned int scif0_data_d_pins[] = {
1921 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001922 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001923};
1924static const unsigned int scif0_data_d_mux[] = {
1925 RX0_D_MARK, TX0_D_MARK,
1926};
1927static const unsigned int scif0_clk_d_pins[] = {
1928 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001929 RCAR_GP_PIN(1, 18),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001930};
1931static const unsigned int scif0_clk_d_mux[] = {
1932 SCK0_D_MARK,
1933};
1934static const unsigned int scif0_ctrl_d_pins[] = {
1935 /* RTS, CTS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001936 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 3),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001937};
1938static const unsigned int scif0_ctrl_d_mux[] = {
1939 RTS0_D_TANS_D_MARK, CTS0_D_MARK,
1940};
1941/* - SCIF1 ------------------------------------------------------------------ */
1942static const unsigned int scif1_data_pins[] = {
1943 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001944 RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001945};
1946static const unsigned int scif1_data_mux[] = {
1947 RX1_MARK, TX1_MARK,
1948};
1949static const unsigned int scif1_clk_pins[] = {
1950 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001951 RCAR_GP_PIN(4, 17),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001952};
1953static const unsigned int scif1_clk_mux[] = {
1954 SCK1_MARK,
1955};
1956static const unsigned int scif1_ctrl_pins[] = {
1957 /* RTS, CTS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001958 RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001959};
1960static const unsigned int scif1_ctrl_mux[] = {
1961 RTS1_TANS_MARK, CTS1_MARK,
1962};
1963static const unsigned int scif1_data_b_pins[] = {
1964 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001965 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 18),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001966};
1967static const unsigned int scif1_data_b_mux[] = {
1968 RX1_B_MARK, TX1_B_MARK,
1969};
1970static const unsigned int scif1_clk_b_pins[] = {
1971 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001972 RCAR_GP_PIN(3, 17),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001973};
1974static const unsigned int scif1_clk_b_mux[] = {
1975 SCK1_B_MARK,
1976};
1977static const unsigned int scif1_ctrl_b_pins[] = {
1978 /* RTS, CTS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001979 RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001980};
1981static const unsigned int scif1_ctrl_b_mux[] = {
1982 RTS1_B_TANS_B_MARK, CTS1_B_MARK,
1983};
1984static const unsigned int scif1_data_c_pins[] = {
1985 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001986 RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001987};
1988static const unsigned int scif1_data_c_mux[] = {
1989 RX1_C_MARK, TX1_C_MARK,
1990};
1991static const unsigned int scif1_clk_c_pins[] = {
1992 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02001993 RCAR_GP_PIN(2, 22),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01001994};
1995static const unsigned int scif1_clk_c_mux[] = {
1996 SCK1_C_MARK,
1997};
1998static const unsigned int scif1_ctrl_c_pins[] = {
1999 /* RTS, CTS */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002000 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002001};
2002static const unsigned int scif1_ctrl_c_mux[] = {
2003 RTS1_C_TANS_C_MARK, CTS1_C_MARK,
2004};
2005/* - SCIF2 ------------------------------------------------------------------ */
2006static const unsigned int scif2_data_pins[] = {
2007 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002008 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 9),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002009};
2010static const unsigned int scif2_data_mux[] = {
2011 RX2_MARK, TX2_MARK,
2012};
2013static const unsigned int scif2_clk_pins[] = {
2014 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002015 RCAR_GP_PIN(3, 11),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002016};
2017static const unsigned int scif2_clk_mux[] = {
2018 SCK2_MARK,
2019};
2020static const unsigned int scif2_data_b_pins[] = {
2021 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002022 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 23),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002023};
2024static const unsigned int scif2_data_b_mux[] = {
2025 RX2_B_MARK, TX2_B_MARK,
2026};
2027static const unsigned int scif2_clk_b_pins[] = {
2028 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002029 RCAR_GP_PIN(3, 22),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002030};
2031static const unsigned int scif2_clk_b_mux[] = {
2032 SCK2_B_MARK,
2033};
2034static const unsigned int scif2_data_c_pins[] = {
2035 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002036 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(0, 31),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002037};
2038static const unsigned int scif2_data_c_mux[] = {
2039 RX2_C_MARK, TX2_C_MARK,
2040};
2041static const unsigned int scif2_clk_c_pins[] = {
2042 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002043 RCAR_GP_PIN(1, 0),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002044};
2045static const unsigned int scif2_clk_c_mux[] = {
2046 SCK2_C_MARK,
2047};
2048static const unsigned int scif2_data_d_pins[] = {
2049 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002050 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002051};
2052static const unsigned int scif2_data_d_mux[] = {
2053 RX2_D_MARK, TX2_D_MARK,
2054};
2055static const unsigned int scif2_clk_d_pins[] = {
2056 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002057 RCAR_GP_PIN(1, 31),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002058};
2059static const unsigned int scif2_clk_d_mux[] = {
2060 SCK2_D_MARK,
2061};
2062static const unsigned int scif2_data_e_pins[] = {
2063 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002064 RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002065};
2066static const unsigned int scif2_data_e_mux[] = {
2067 RX2_E_MARK, TX2_E_MARK,
2068};
2069/* - SCIF3 ------------------------------------------------------------------ */
2070static const unsigned int scif3_data_pins[] = {
2071 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002072 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 8),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002073};
2074static const unsigned int scif3_data_mux[] = {
2075 RX3_IRDA_RX_MARK, TX3_IRDA_TX_MARK,
2076};
2077static const unsigned int scif3_clk_pins[] = {
2078 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002079 RCAR_GP_PIN(4, 7),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002080};
2081static const unsigned int scif3_clk_mux[] = {
2082 SCK3_MARK,
2083};
2084
2085static const unsigned int scif3_data_b_pins[] = {
2086 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002087 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(1, 30),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002088};
2089static const unsigned int scif3_data_b_mux[] = {
2090 RX3_B_IRDA_RX_B_MARK, TX3_B_IRDA_TX_B_MARK,
2091};
2092static const unsigned int scif3_data_c_pins[] = {
2093 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002094 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 12),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002095};
2096static const unsigned int scif3_data_c_mux[] = {
2097 RX3_C_IRDA_RX_C_MARK, TX3C_IRDA_TX_C_MARK,
2098};
2099static const unsigned int scif3_data_d_pins[] = {
2100 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002101 RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 29),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002102};
2103static const unsigned int scif3_data_d_mux[] = {
2104 RX3_D_IRDA_RX_D_MARK, TX3_D_IRDA_TX_D_MARK,
2105};
2106static const unsigned int scif3_data_e_pins[] = {
2107 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002108 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002109};
2110static const unsigned int scif3_data_e_mux[] = {
2111 RX3_E_IRDA_RX_E_MARK, TX3_E_IRDA_TX_E_MARK,
2112};
2113static const unsigned int scif3_clk_e_pins[] = {
2114 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002115 RCAR_GP_PIN(1, 10),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002116};
2117static const unsigned int scif3_clk_e_mux[] = {
2118 SCK3_E_MARK,
2119};
2120/* - SCIF4 ------------------------------------------------------------------ */
2121static const unsigned int scif4_data_pins[] = {
2122 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002123 RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 26),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002124};
2125static const unsigned int scif4_data_mux[] = {
2126 RX4_MARK, TX4_MARK,
2127};
2128static const unsigned int scif4_clk_pins[] = {
2129 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002130 RCAR_GP_PIN(3, 25),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002131};
2132static const unsigned int scif4_clk_mux[] = {
2133 SCK4_MARK,
2134};
2135static const unsigned int scif4_data_b_pins[] = {
2136 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002137 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002138};
2139static const unsigned int scif4_data_b_mux[] = {
2140 RX4_B_MARK, TX4_B_MARK,
2141};
2142static const unsigned int scif4_clk_b_pins[] = {
2143 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002144 RCAR_GP_PIN(3, 16),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002145};
2146static const unsigned int scif4_clk_b_mux[] = {
2147 SCK4_B_MARK,
2148};
2149static const unsigned int scif4_data_c_pins[] = {
2150 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002151 RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002152};
2153static const unsigned int scif4_data_c_mux[] = {
2154 RX4_C_MARK, TX4_C_MARK,
2155};
2156static const unsigned int scif4_data_d_pins[] = {
2157 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002158 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002159};
2160static const unsigned int scif4_data_d_mux[] = {
2161 RX4_D_MARK, TX4_D_MARK,
2162};
2163/* - SCIF5 ------------------------------------------------------------------ */
2164static const unsigned int scif5_data_pins[] = {
2165 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002166 RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002167};
2168static const unsigned int scif5_data_mux[] = {
2169 RX5_MARK, TX5_MARK,
2170};
2171static const unsigned int scif5_clk_pins[] = {
2172 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002173 RCAR_GP_PIN(1, 11),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002174};
2175static const unsigned int scif5_clk_mux[] = {
2176 SCK5_MARK,
2177};
2178static const unsigned int scif5_data_b_pins[] = {
2179 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002180 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 11),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002181};
2182static const unsigned int scif5_data_b_mux[] = {
2183 RX5_B_MARK, TX5_B_MARK,
2184};
2185static const unsigned int scif5_clk_b_pins[] = {
2186 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002187 RCAR_GP_PIN(0, 19),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002188};
2189static const unsigned int scif5_clk_b_mux[] = {
2190 SCK5_B_MARK,
2191};
2192static const unsigned int scif5_data_c_pins[] = {
2193 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002194 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 23),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002195};
2196static const unsigned int scif5_data_c_mux[] = {
2197 RX5_C_MARK, TX5_C_MARK,
2198};
2199static const unsigned int scif5_clk_c_pins[] = {
2200 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002201 RCAR_GP_PIN(0, 28),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002202};
2203static const unsigned int scif5_clk_c_mux[] = {
2204 SCK5_C_MARK,
2205};
2206static const unsigned int scif5_data_d_pins[] = {
2207 /* RXD, TXD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002208 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 6),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002209};
2210static const unsigned int scif5_data_d_mux[] = {
2211 RX5_D_MARK, TX5_D_MARK,
2212};
2213static const unsigned int scif5_clk_d_pins[] = {
2214 /* SCK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002215 RCAR_GP_PIN(0, 7),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002216};
2217static const unsigned int scif5_clk_d_mux[] = {
2218 SCK5_D_MARK,
2219};
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002220/* - SDHI0 ------------------------------------------------------------------ */
2221static const unsigned int sdhi0_data1_pins[] = {
2222 /* D0 */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002223 RCAR_GP_PIN(3, 21),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002224};
2225static const unsigned int sdhi0_data1_mux[] = {
2226 SD0_DAT0_MARK,
2227};
2228static const unsigned int sdhi0_data4_pins[] = {
2229 /* D[0:3] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002230 RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2231 RCAR_GP_PIN(3, 24),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002232};
2233static const unsigned int sdhi0_data4_mux[] = {
2234 SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
2235};
2236static const unsigned int sdhi0_ctrl_pins[] = {
2237 /* CMD, CLK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002238 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 17),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002239};
2240static const unsigned int sdhi0_ctrl_mux[] = {
2241 SD0_CMD_MARK, SD0_CLK_MARK,
2242};
2243static const unsigned int sdhi0_cd_pins[] = {
2244 /* CD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002245 RCAR_GP_PIN(3, 19),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002246};
2247static const unsigned int sdhi0_cd_mux[] = {
2248 SD0_CD_MARK,
2249};
2250static const unsigned int sdhi0_wp_pins[] = {
2251 /* WP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002252 RCAR_GP_PIN(3, 20),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002253};
2254static const unsigned int sdhi0_wp_mux[] = {
2255 SD0_WP_MARK,
2256};
2257/* - SDHI1 ------------------------------------------------------------------ */
2258static const unsigned int sdhi1_data1_pins[] = {
2259 /* D0 */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002260 RCAR_GP_PIN(0, 19),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002261};
2262static const unsigned int sdhi1_data1_mux[] = {
2263 SD1_DAT0_MARK,
2264};
2265static const unsigned int sdhi1_data4_pins[] = {
2266 /* D[0:3] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002267 RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 21),
2268 RCAR_GP_PIN(0, 2),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002269};
2270static const unsigned int sdhi1_data4_mux[] = {
2271 SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
2272};
2273static const unsigned int sdhi1_ctrl_pins[] = {
2274 /* CMD, CLK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002275 RCAR_GP_PIN(0, 18), RCAR_GP_PIN(0, 17),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002276};
2277static const unsigned int sdhi1_ctrl_mux[] = {
2278 SD1_CMD_MARK, SD1_CLK_MARK,
2279};
2280static const unsigned int sdhi1_cd_pins[] = {
2281 /* CD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002282 RCAR_GP_PIN(0, 10),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002283};
2284static const unsigned int sdhi1_cd_mux[] = {
2285 SD1_CD_MARK,
2286};
2287static const unsigned int sdhi1_wp_pins[] = {
2288 /* WP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002289 RCAR_GP_PIN(0, 11),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002290};
2291static const unsigned int sdhi1_wp_mux[] = {
2292 SD1_WP_MARK,
2293};
2294/* - SDHI2 ------------------------------------------------------------------ */
2295static const unsigned int sdhi2_data1_pins[] = {
2296 /* D0 */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002297 RCAR_GP_PIN(3, 1),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002298};
2299static const unsigned int sdhi2_data1_mux[] = {
2300 SD2_DAT0_MARK,
2301};
2302static const unsigned int sdhi2_data4_pins[] = {
2303 /* D[0:3] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002304 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2305 RCAR_GP_PIN(3, 4),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002306};
2307static const unsigned int sdhi2_data4_mux[] = {
2308 SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
2309};
2310static const unsigned int sdhi2_ctrl_pins[] = {
2311 /* CMD, CLK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002312 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002313};
2314static const unsigned int sdhi2_ctrl_mux[] = {
2315 SD2_CMD_MARK, SD2_CLK_MARK,
2316};
2317static const unsigned int sdhi2_cd_pins[] = {
2318 /* CD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002319 RCAR_GP_PIN(3, 7),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002320};
2321static const unsigned int sdhi2_cd_mux[] = {
2322 SD2_CD_MARK,
2323};
2324static const unsigned int sdhi2_wp_pins[] = {
2325 /* WP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002326 RCAR_GP_PIN(3, 8),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002327};
2328static const unsigned int sdhi2_wp_mux[] = {
2329 SD2_WP_MARK,
2330};
2331/* - SDHI3 ------------------------------------------------------------------ */
2332static const unsigned int sdhi3_data1_pins[] = {
2333 /* D0 */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002334 RCAR_GP_PIN(1, 18),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002335};
2336static const unsigned int sdhi3_data1_mux[] = {
2337 SD3_DAT0_MARK,
2338};
2339static const unsigned int sdhi3_data4_pins[] = {
2340 /* D[0:3] */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002341 RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 20),
2342 RCAR_GP_PIN(1, 21),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002343};
2344static const unsigned int sdhi3_data4_mux[] = {
2345 SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
2346};
2347static const unsigned int sdhi3_ctrl_pins[] = {
2348 /* CMD, CLK */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002349 RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002350};
2351static const unsigned int sdhi3_ctrl_mux[] = {
2352 SD3_CMD_MARK, SD3_CLK_MARK,
2353};
2354static const unsigned int sdhi3_cd_pins[] = {
2355 /* CD */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002356 RCAR_GP_PIN(1, 30),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002357};
2358static const unsigned int sdhi3_cd_mux[] = {
2359 SD3_CD_MARK,
2360};
2361static const unsigned int sdhi3_wp_pins[] = {
2362 /* WP */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002363 RCAR_GP_PIN(2, 0),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002364};
2365static const unsigned int sdhi3_wp_mux[] = {
2366 SD3_WP_MARK,
2367};
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002368/* - USB0 ------------------------------------------------------------------- */
2369static const unsigned int usb0_pins[] = {
Laurent Pinchart350753b2013-05-21 12:39:31 +02002370 /* PENC */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002371 RCAR_GP_PIN(4, 26),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002372};
2373static const unsigned int usb0_mux[] = {
Laurent Pinchart350753b2013-05-21 12:39:31 +02002374 USB_PENC0_MARK,
2375};
2376static const unsigned int usb0_ovc_pins[] = {
2377 /* USB_OVC */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002378 RCAR_GP_PIN(4, 22),
Laurent Pinchart350753b2013-05-21 12:39:31 +02002379};
2380static const unsigned int usb0_ovc_mux[] = {
2381 USB_OVC0_MARK,
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002382};
2383/* - USB1 ------------------------------------------------------------------- */
2384static const unsigned int usb1_pins[] = {
Laurent Pinchart350753b2013-05-21 12:39:31 +02002385 /* PENC */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002386 RCAR_GP_PIN(4, 27),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002387};
2388static const unsigned int usb1_mux[] = {
Laurent Pinchart350753b2013-05-21 12:39:31 +02002389 USB_PENC1_MARK,
2390};
2391static const unsigned int usb1_ovc_pins[] = {
2392 /* USB_OVC */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002393 RCAR_GP_PIN(4, 24),
Laurent Pinchart350753b2013-05-21 12:39:31 +02002394};
2395static const unsigned int usb1_ovc_mux[] = {
2396 USB_OVC1_MARK,
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002397};
2398/* - USB2 ------------------------------------------------------------------- */
2399static const unsigned int usb2_pins[] = {
Laurent Pinchart350753b2013-05-21 12:39:31 +02002400 /* PENC */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002401 RCAR_GP_PIN(4, 28),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002402};
2403static const unsigned int usb2_mux[] = {
Laurent Pinchart350753b2013-05-21 12:39:31 +02002404 USB_PENC2_MARK,
2405};
2406static const unsigned int usb2_ovc_pins[] = {
2407 /* USB_OVC */
Laurent Pincharte21ea192013-04-08 12:05:31 +02002408 RCAR_GP_PIN(3, 29),
Laurent Pinchart350753b2013-05-21 12:39:31 +02002409};
2410static const unsigned int usb2_ovc_mux[] = {
2411 USB_OVC2_MARK,
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002412};
Vladimir Barinov54ee73c2013-04-16 22:17:28 +00002413/* - VIN0 ------------------------------------------------------------------- */
2414static const unsigned int vin0_data8_pins[] = {
2415 /* D[0:7] */
2416 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2417 RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
2418 RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
2419};
2420static const unsigned int vin0_data8_mux[] = {
2421 VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK, VI0_DATA2_VI0_B2_MARK,
2422 VI0_DATA3_VI0_B3_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
2423 VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
2424};
2425static const unsigned int vin0_clk_pins[] = {
2426 /* CLK */
2427 RCAR_GP_PIN(2, 1),
2428};
2429static const unsigned int vin0_clk_mux[] = {
2430 VI0_CLK_MARK,
2431};
2432static const unsigned int vin0_sync_pins[] = {
2433 /* HSYNC, VSYNC */
2434 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
2435};
2436static const unsigned int vin0_sync_mux[] = {
2437 VI0_HSYNC_MARK, VI0_VSYNC_MARK,
2438};
2439/* - VIN1 ------------------------------------------------------------------- */
2440static const unsigned int vin1_data8_pins[] = {
2441 /* D[0:7] */
2442 RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2443 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
2444 RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8),
2445};
2446static const unsigned int vin1_data8_mux[] = {
2447 VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK, VI1_DATA2_VI1_B2_MARK,
2448 VI1_DATA3_VI1_B3_MARK, VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
2449 VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
2450};
2451static const unsigned int vin1_clk_pins[] = {
2452 /* CLK */
2453 RCAR_GP_PIN(2, 30),
2454};
2455static const unsigned int vin1_clk_mux[] = {
2456 VI1_CLK_MARK,
2457};
2458static const unsigned int vin1_sync_pins[] = {
2459 /* HSYNC, VSYNC */
2460 RCAR_GP_PIN(2, 31), RCAR_GP_PIN(3, 0),
2461};
2462static const unsigned int vin1_sync_mux[] = {
2463 VI1_HSYNC_MARK, VI1_VSYNC_MARK,
2464};
2465/* - VIN2 ------------------------------------------------------------------- */
2466static const unsigned int vin2_data8_pins[] = {
2467 /* D[0:7] */
2468 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 10),
2469 RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
2470 RCAR_GP_PIN(1, 31), RCAR_GP_PIN(2, 0),
2471};
2472static const unsigned int vin2_data8_mux[] = {
2473 VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK, VI2_DATA2_VI2_B2_MARK,
2474 VI2_DATA3_VI2_B3_MARK, VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
2475 VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
2476};
2477static const unsigned int vin2_clk_pins[] = {
2478 /* CLK */
2479 RCAR_GP_PIN(1, 30),
2480};
2481static const unsigned int vin2_clk_mux[] = {
2482 VI2_CLK_MARK,
2483};
2484static const unsigned int vin2_sync_pins[] = {
2485 /* HSYNC, VSYNC */
2486 RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
2487};
2488static const unsigned int vin2_sync_mux[] = {
2489 VI2_HSYNC_MARK, VI2_VSYNC_MARK,
2490};
2491/* - VIN3 ------------------------------------------------------------------- */
2492static const unsigned int vin3_data8_pins[] = {
2493 /* D[0:7] */
2494 RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
2495 RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
2496 RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
2497};
2498static const unsigned int vin3_data8_mux[] = {
2499 VI3_DATA0_MARK, VI3_DATA1_MARK, VI3_DATA2_MARK,
2500 VI3_DATA3_MARK, VI3_DATA4_MARK, VI3_DATA5_MARK,
2501 VI3_DATA6_MARK, VI3_DATA7_MARK,
2502};
2503static const unsigned int vin3_clk_pins[] = {
2504 /* CLK */
2505 RCAR_GP_PIN(2, 31),
2506};
2507static const unsigned int vin3_clk_mux[] = {
2508 VI3_CLK_MARK,
2509};
2510static const unsigned int vin3_sync_pins[] = {
2511 /* HSYNC, VSYNC */
2512 RCAR_GP_PIN(1, 28), RCAR_GP_PIN(1, 29),
2513};
2514static const unsigned int vin3_sync_mux[] = {
2515 VI3_HSYNC_MARK, VI3_VSYNC_MARK,
2516};
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002517
2518static const struct sh_pfc_pin_group pinmux_groups[] = {
2519 SH_PFC_PIN_GROUP(du0_rgb666),
2520 SH_PFC_PIN_GROUP(du0_rgb888),
Laurent Pinchartba774cc2013-03-27 11:06:37 +01002521 SH_PFC_PIN_GROUP(du0_clk_in),
2522 SH_PFC_PIN_GROUP(du0_clk_out_0),
2523 SH_PFC_PIN_GROUP(du0_clk_out_1),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002524 SH_PFC_PIN_GROUP(du0_sync_0),
2525 SH_PFC_PIN_GROUP(du0_sync_1),
2526 SH_PFC_PIN_GROUP(du0_oddf),
2527 SH_PFC_PIN_GROUP(du0_cde),
2528 SH_PFC_PIN_GROUP(du1_rgb666),
2529 SH_PFC_PIN_GROUP(du1_rgb888),
Laurent Pinchartba774cc2013-03-27 11:06:37 +01002530 SH_PFC_PIN_GROUP(du1_clk_in),
2531 SH_PFC_PIN_GROUP(du1_clk_out),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002532 SH_PFC_PIN_GROUP(du1_sync_0),
2533 SH_PFC_PIN_GROUP(du1_sync_1),
2534 SH_PFC_PIN_GROUP(du1_oddf),
2535 SH_PFC_PIN_GROUP(du1_cde),
Sergei Shtylyoveca4e3b2013-05-08 23:17:33 +00002536 SH_PFC_PIN_GROUP(ether_rmii),
2537 SH_PFC_PIN_GROUP(ether_link),
2538 SH_PFC_PIN_GROUP(ether_magic),
Laurent Pinchartf5162382013-03-06 19:04:43 +01002539 SH_PFC_PIN_GROUP(hspi0),
2540 SH_PFC_PIN_GROUP(hspi1),
2541 SH_PFC_PIN_GROUP(hspi1_b),
2542 SH_PFC_PIN_GROUP(hspi1_c),
2543 SH_PFC_PIN_GROUP(hspi1_d),
2544 SH_PFC_PIN_GROUP(hspi2),
2545 SH_PFC_PIN_GROUP(hspi2_b),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01002546 SH_PFC_PIN_GROUP(intc_irq0),
2547 SH_PFC_PIN_GROUP(intc_irq0_b),
2548 SH_PFC_PIN_GROUP(intc_irq1),
2549 SH_PFC_PIN_GROUP(intc_irq1_b),
2550 SH_PFC_PIN_GROUP(intc_irq2),
2551 SH_PFC_PIN_GROUP(intc_irq2_b),
2552 SH_PFC_PIN_GROUP(intc_irq3),
2553 SH_PFC_PIN_GROUP(intc_irq3_b),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01002554 SH_PFC_PIN_GROUP(lbsc_cs0),
2555 SH_PFC_PIN_GROUP(lbsc_cs1),
2556 SH_PFC_PIN_GROUP(lbsc_ex_cs0),
2557 SH_PFC_PIN_GROUP(lbsc_ex_cs1),
2558 SH_PFC_PIN_GROUP(lbsc_ex_cs2),
2559 SH_PFC_PIN_GROUP(lbsc_ex_cs3),
2560 SH_PFC_PIN_GROUP(lbsc_ex_cs4),
2561 SH_PFC_PIN_GROUP(lbsc_ex_cs5),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002562 SH_PFC_PIN_GROUP(mmc0_data1),
2563 SH_PFC_PIN_GROUP(mmc0_data4),
2564 SH_PFC_PIN_GROUP(mmc0_data8),
2565 SH_PFC_PIN_GROUP(mmc0_ctrl),
2566 SH_PFC_PIN_GROUP(mmc1_data1),
2567 SH_PFC_PIN_GROUP(mmc1_data4),
2568 SH_PFC_PIN_GROUP(mmc1_data8),
2569 SH_PFC_PIN_GROUP(mmc1_ctrl),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002570 SH_PFC_PIN_GROUP(scif0_data),
2571 SH_PFC_PIN_GROUP(scif0_clk),
2572 SH_PFC_PIN_GROUP(scif0_ctrl),
2573 SH_PFC_PIN_GROUP(scif0_data_b),
2574 SH_PFC_PIN_GROUP(scif0_clk_b),
2575 SH_PFC_PIN_GROUP(scif0_ctrl_b),
2576 SH_PFC_PIN_GROUP(scif0_data_c),
2577 SH_PFC_PIN_GROUP(scif0_clk_c),
2578 SH_PFC_PIN_GROUP(scif0_ctrl_c),
2579 SH_PFC_PIN_GROUP(scif0_data_d),
2580 SH_PFC_PIN_GROUP(scif0_clk_d),
2581 SH_PFC_PIN_GROUP(scif0_ctrl_d),
2582 SH_PFC_PIN_GROUP(scif1_data),
2583 SH_PFC_PIN_GROUP(scif1_clk),
2584 SH_PFC_PIN_GROUP(scif1_ctrl),
2585 SH_PFC_PIN_GROUP(scif1_data_b),
2586 SH_PFC_PIN_GROUP(scif1_clk_b),
2587 SH_PFC_PIN_GROUP(scif1_ctrl_b),
2588 SH_PFC_PIN_GROUP(scif1_data_c),
2589 SH_PFC_PIN_GROUP(scif1_clk_c),
2590 SH_PFC_PIN_GROUP(scif1_ctrl_c),
2591 SH_PFC_PIN_GROUP(scif2_data),
2592 SH_PFC_PIN_GROUP(scif2_clk),
2593 SH_PFC_PIN_GROUP(scif2_data_b),
2594 SH_PFC_PIN_GROUP(scif2_clk_b),
2595 SH_PFC_PIN_GROUP(scif2_data_c),
2596 SH_PFC_PIN_GROUP(scif2_clk_c),
2597 SH_PFC_PIN_GROUP(scif2_data_d),
2598 SH_PFC_PIN_GROUP(scif2_clk_d),
2599 SH_PFC_PIN_GROUP(scif2_data_e),
2600 SH_PFC_PIN_GROUP(scif3_data),
2601 SH_PFC_PIN_GROUP(scif3_clk),
2602 SH_PFC_PIN_GROUP(scif3_data_b),
2603 SH_PFC_PIN_GROUP(scif3_data_c),
2604 SH_PFC_PIN_GROUP(scif3_data_d),
2605 SH_PFC_PIN_GROUP(scif3_data_e),
2606 SH_PFC_PIN_GROUP(scif3_clk_e),
2607 SH_PFC_PIN_GROUP(scif4_data),
2608 SH_PFC_PIN_GROUP(scif4_clk),
2609 SH_PFC_PIN_GROUP(scif4_data_b),
2610 SH_PFC_PIN_GROUP(scif4_clk_b),
2611 SH_PFC_PIN_GROUP(scif4_data_c),
2612 SH_PFC_PIN_GROUP(scif4_data_d),
2613 SH_PFC_PIN_GROUP(scif5_data),
2614 SH_PFC_PIN_GROUP(scif5_clk),
2615 SH_PFC_PIN_GROUP(scif5_data_b),
2616 SH_PFC_PIN_GROUP(scif5_clk_b),
2617 SH_PFC_PIN_GROUP(scif5_data_c),
2618 SH_PFC_PIN_GROUP(scif5_clk_c),
2619 SH_PFC_PIN_GROUP(scif5_data_d),
2620 SH_PFC_PIN_GROUP(scif5_clk_d),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002621 SH_PFC_PIN_GROUP(sdhi0_data1),
2622 SH_PFC_PIN_GROUP(sdhi0_data4),
2623 SH_PFC_PIN_GROUP(sdhi0_ctrl),
2624 SH_PFC_PIN_GROUP(sdhi0_cd),
2625 SH_PFC_PIN_GROUP(sdhi0_wp),
2626 SH_PFC_PIN_GROUP(sdhi1_data1),
2627 SH_PFC_PIN_GROUP(sdhi1_data4),
2628 SH_PFC_PIN_GROUP(sdhi1_ctrl),
2629 SH_PFC_PIN_GROUP(sdhi1_cd),
2630 SH_PFC_PIN_GROUP(sdhi1_wp),
2631 SH_PFC_PIN_GROUP(sdhi2_data1),
2632 SH_PFC_PIN_GROUP(sdhi2_data4),
2633 SH_PFC_PIN_GROUP(sdhi2_ctrl),
2634 SH_PFC_PIN_GROUP(sdhi2_cd),
2635 SH_PFC_PIN_GROUP(sdhi2_wp),
2636 SH_PFC_PIN_GROUP(sdhi3_data1),
2637 SH_PFC_PIN_GROUP(sdhi3_data4),
2638 SH_PFC_PIN_GROUP(sdhi3_ctrl),
2639 SH_PFC_PIN_GROUP(sdhi3_cd),
2640 SH_PFC_PIN_GROUP(sdhi3_wp),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002641 SH_PFC_PIN_GROUP(usb0),
Laurent Pinchart350753b2013-05-21 12:39:31 +02002642 SH_PFC_PIN_GROUP(usb0_ovc),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002643 SH_PFC_PIN_GROUP(usb1),
Laurent Pinchart350753b2013-05-21 12:39:31 +02002644 SH_PFC_PIN_GROUP(usb1_ovc),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002645 SH_PFC_PIN_GROUP(usb2),
Laurent Pinchart350753b2013-05-21 12:39:31 +02002646 SH_PFC_PIN_GROUP(usb2_ovc),
Vladimir Barinov54ee73c2013-04-16 22:17:28 +00002647 SH_PFC_PIN_GROUP(vin0_data8),
2648 SH_PFC_PIN_GROUP(vin0_clk),
2649 SH_PFC_PIN_GROUP(vin0_sync),
2650 SH_PFC_PIN_GROUP(vin1_data8),
2651 SH_PFC_PIN_GROUP(vin1_clk),
2652 SH_PFC_PIN_GROUP(vin1_sync),
2653 SH_PFC_PIN_GROUP(vin2_data8),
2654 SH_PFC_PIN_GROUP(vin2_clk),
2655 SH_PFC_PIN_GROUP(vin2_sync),
2656 SH_PFC_PIN_GROUP(vin3_data8),
2657 SH_PFC_PIN_GROUP(vin3_clk),
2658 SH_PFC_PIN_GROUP(vin3_sync),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002659};
2660
2661static const char * const du0_groups[] = {
2662 "du0_rgb666",
2663 "du0_rgb888",
Laurent Pinchartba774cc2013-03-27 11:06:37 +01002664 "du0_clk_in",
2665 "du0_clk_out_0",
2666 "du0_clk_out_1",
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002667 "du0_sync_0",
2668 "du0_sync_1",
2669 "du0_oddf",
2670 "du0_cde",
2671};
2672
2673static const char * const du1_groups[] = {
2674 "du1_rgb666",
2675 "du1_rgb888",
Laurent Pinchartba774cc2013-03-27 11:06:37 +01002676 "du1_clk_in",
2677 "du1_clk_out",
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002678 "du1_sync_0",
2679 "du1_sync_1",
2680 "du1_oddf",
2681 "du1_cde",
2682};
2683
Sergei Shtylyoveca4e3b2013-05-08 23:17:33 +00002684static const char * const ether_groups[] = {
2685 "ether_rmii",
2686 "ether_link",
2687 "ether_magic",
2688};
2689
Laurent Pinchartf5162382013-03-06 19:04:43 +01002690static const char * const hspi0_groups[] = {
2691 "hspi0",
2692};
2693
2694static const char * const hspi1_groups[] = {
2695 "hspi1",
2696 "hspi1_b",
2697 "hspi1_c",
2698 "hspi1_d",
2699};
2700
2701static const char * const hspi2_groups[] = {
2702 "hspi2",
2703 "hspi2_b",
2704};
2705
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01002706static const char * const intc_groups[] = {
2707 "intc_irq0",
2708 "intc_irq0_b",
2709 "intc_irq1",
2710 "intc_irq1_b",
2711 "intc_irq2",
2712 "intc_irq2_b",
2713 "intc_irq3",
Kuninori Morimoto407cd592013-04-08 02:49:17 +00002714 "intc_irq3_b",
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01002715};
2716
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01002717static const char * const lbsc_groups[] = {
2718 "lbsc_cs0",
2719 "lbsc_cs1",
2720 "lbsc_ex_cs0",
2721 "lbsc_ex_cs1",
2722 "lbsc_ex_cs2",
2723 "lbsc_ex_cs3",
2724 "lbsc_ex_cs4",
2725 "lbsc_ex_cs5",
2726};
2727
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002728static const char * const mmc0_groups[] = {
2729 "mmc0_data1",
2730 "mmc0_data4",
2731 "mmc0_data8",
2732 "mmc0_ctrl",
2733};
2734
2735static const char * const mmc1_groups[] = {
2736 "mmc1_data1",
2737 "mmc1_data4",
2738 "mmc1_data8",
2739 "mmc1_ctrl",
2740};
2741
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002742static const char * const scif0_groups[] = {
2743 "scif0_data",
2744 "scif0_clk",
2745 "scif0_ctrl",
2746 "scif0_data_b",
2747 "scif0_clk_b",
2748 "scif0_ctrl_b",
2749 "scif0_data_c",
2750 "scif0_clk_c",
2751 "scif0_ctrl_c",
2752 "scif0_data_d",
2753 "scif0_clk_d",
2754 "scif0_ctrl_d",
2755};
2756
2757static const char * const scif1_groups[] = {
2758 "scif1_data",
2759 "scif1_clk",
2760 "scif1_ctrl",
2761 "scif1_data_b",
2762 "scif1_clk_b",
2763 "scif1_ctrl_b",
2764 "scif1_data_c",
2765 "scif1_clk_c",
2766 "scif1_ctrl_c",
2767};
2768
2769static const char * const scif2_groups[] = {
2770 "scif2_data",
2771 "scif2_clk",
2772 "scif2_data_b",
2773 "scif2_clk_b",
2774 "scif2_data_c",
2775 "scif2_clk_c",
2776 "scif2_data_d",
2777 "scif2_clk_d",
2778 "scif2_data_e",
2779};
2780
2781static const char * const scif3_groups[] = {
2782 "scif3_data",
2783 "scif3_clk",
2784 "scif3_data_b",
2785 "scif3_data_c",
2786 "scif3_data_d",
2787 "scif3_data_e",
2788 "scif3_clk_e",
2789};
2790
2791static const char * const scif4_groups[] = {
2792 "scif4_data",
2793 "scif4_clk",
2794 "scif4_data_b",
2795 "scif4_clk_b",
2796 "scif4_data_c",
2797 "scif4_data_d",
2798};
2799
2800static const char * const scif5_groups[] = {
2801 "scif5_data",
2802 "scif5_clk",
2803 "scif5_data_b",
2804 "scif5_clk_b",
2805 "scif5_data_c",
2806 "scif5_clk_c",
2807 "scif5_data_d",
2808 "scif5_clk_d",
2809};
2810
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002811static const char * const sdhi0_groups[] = {
2812 "sdhi0_data1",
2813 "sdhi0_data4",
2814 "sdhi0_ctrl",
2815 "sdhi0_cd",
2816 "sdhi0_wp",
2817};
2818
2819static const char * const sdhi1_groups[] = {
2820 "sdhi1_data1",
2821 "sdhi1_data4",
2822 "sdhi1_ctrl",
2823 "sdhi1_cd",
2824 "sdhi1_wp",
2825};
2826
2827static const char * const sdhi2_groups[] = {
2828 "sdhi2_data1",
2829 "sdhi2_data4",
2830 "sdhi2_ctrl",
2831 "sdhi2_cd",
2832 "sdhi2_wp",
2833};
2834
2835static const char * const sdhi3_groups[] = {
2836 "sdhi3_data1",
2837 "sdhi3_data4",
2838 "sdhi3_ctrl",
2839 "sdhi3_cd",
2840 "sdhi3_wp",
2841};
2842
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002843static const char * const usb0_groups[] = {
2844 "usb0",
Laurent Pinchart350753b2013-05-21 12:39:31 +02002845 "usb0_ovc",
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002846};
2847
2848static const char * const usb1_groups[] = {
2849 "usb1",
Laurent Pinchart350753b2013-05-21 12:39:31 +02002850 "usb1_ovc",
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002851};
2852
2853static const char * const usb2_groups[] = {
2854 "usb2",
Laurent Pinchart350753b2013-05-21 12:39:31 +02002855 "usb2_ovc",
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002856};
2857
Vladimir Barinov54ee73c2013-04-16 22:17:28 +00002858static const char * const vin0_groups[] = {
2859 "vin0_data8",
2860 "vin0_clk",
2861 "vin0_sync",
2862};
2863
2864static const char * const vin1_groups[] = {
2865 "vin1_data8",
2866 "vin1_clk",
2867 "vin1_sync",
2868};
2869
2870static const char * const vin2_groups[] = {
2871 "vin2_data8",
2872 "vin2_clk",
2873 "vin2_sync",
2874};
2875
2876static const char * const vin3_groups[] = {
2877 "vin3_data8",
2878 "vin3_clk",
2879 "vin3_sync",
2880};
2881
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002882static const struct sh_pfc_function pinmux_functions[] = {
2883 SH_PFC_FUNCTION(du0),
2884 SH_PFC_FUNCTION(du1),
Sergei Shtylyoveca4e3b2013-05-08 23:17:33 +00002885 SH_PFC_FUNCTION(ether),
Laurent Pinchartf5162382013-03-06 19:04:43 +01002886 SH_PFC_FUNCTION(hspi0),
2887 SH_PFC_FUNCTION(hspi1),
2888 SH_PFC_FUNCTION(hspi2),
Laurent Pinchartfd9e7fe2013-03-07 13:38:51 +01002889 SH_PFC_FUNCTION(intc),
Laurent Pinchartf27f81f2013-03-07 13:38:51 +01002890 SH_PFC_FUNCTION(lbsc),
Laurent Pinchart6dbf2962013-03-06 19:04:43 +01002891 SH_PFC_FUNCTION(mmc0),
2892 SH_PFC_FUNCTION(mmc1),
2893 SH_PFC_FUNCTION(sdhi0),
2894 SH_PFC_FUNCTION(sdhi1),
2895 SH_PFC_FUNCTION(sdhi2),
2896 SH_PFC_FUNCTION(sdhi3),
Laurent Pinchart081b69b2013-03-06 19:04:43 +01002897 SH_PFC_FUNCTION(scif0),
2898 SH_PFC_FUNCTION(scif1),
2899 SH_PFC_FUNCTION(scif2),
2900 SH_PFC_FUNCTION(scif3),
2901 SH_PFC_FUNCTION(scif4),
2902 SH_PFC_FUNCTION(scif5),
Laurent Pinchart97d40c42013-03-07 13:38:51 +01002903 SH_PFC_FUNCTION(usb0),
2904 SH_PFC_FUNCTION(usb1),
2905 SH_PFC_FUNCTION(usb2),
Vladimir Barinov54ee73c2013-04-16 22:17:28 +00002906 SH_PFC_FUNCTION(vin0),
2907 SH_PFC_FUNCTION(vin1),
2908 SH_PFC_FUNCTION(vin2),
2909 SH_PFC_FUNCTION(vin3),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01002910};
2911
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01002912static const struct pinmux_cfg_reg pinmux_config_regs[] = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01002913 { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
2914 GP_0_31_FN, FN_IP3_31_29,
2915 GP_0_30_FN, FN_IP3_26_24,
2916 GP_0_29_FN, FN_IP3_22_21,
2917 GP_0_28_FN, FN_IP3_14_12,
2918 GP_0_27_FN, FN_IP3_11_9,
2919 GP_0_26_FN, FN_IP3_2_0,
2920 GP_0_25_FN, FN_IP2_30_28,
2921 GP_0_24_FN, FN_IP2_21_19,
2922 GP_0_23_FN, FN_IP2_18_16,
2923 GP_0_22_FN, FN_IP0_30_28,
2924 GP_0_21_FN, FN_IP0_5_3,
2925 GP_0_20_FN, FN_IP1_18_15,
2926 GP_0_19_FN, FN_IP1_14_11,
2927 GP_0_18_FN, FN_IP1_10_7,
2928 GP_0_17_FN, FN_IP1_6_4,
2929 GP_0_16_FN, FN_IP1_3_2,
2930 GP_0_15_FN, FN_IP1_1_0,
2931 GP_0_14_FN, FN_IP0_27_26,
2932 GP_0_13_FN, FN_IP0_25,
2933 GP_0_12_FN, FN_IP0_24_23,
2934 GP_0_11_FN, FN_IP0_22_19,
2935 GP_0_10_FN, FN_IP0_18_16,
2936 GP_0_9_FN, FN_IP0_15_14,
2937 GP_0_8_FN, FN_IP0_13_12,
2938 GP_0_7_FN, FN_IP0_11_10,
2939 GP_0_6_FN, FN_IP0_9_8,
2940 GP_0_5_FN, FN_A19,
2941 GP_0_4_FN, FN_A18,
2942 GP_0_3_FN, FN_A17,
2943 GP_0_2_FN, FN_IP0_7_6,
2944 GP_0_1_FN, FN_AVS2,
2945 GP_0_0_FN, FN_AVS1 }
2946 },
2947 { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
2948 GP_1_31_FN, FN_IP5_23_21,
2949 GP_1_30_FN, FN_IP5_20_17,
2950 GP_1_29_FN, FN_IP5_16_15,
2951 GP_1_28_FN, FN_IP5_14_13,
2952 GP_1_27_FN, FN_IP5_12_11,
2953 GP_1_26_FN, FN_IP5_10_9,
2954 GP_1_25_FN, FN_IP5_8,
2955 GP_1_24_FN, FN_IP5_7,
2956 GP_1_23_FN, FN_IP5_6,
2957 GP_1_22_FN, FN_IP5_5,
2958 GP_1_21_FN, FN_IP5_4,
2959 GP_1_20_FN, FN_IP5_3,
2960 GP_1_19_FN, FN_IP5_2_0,
2961 GP_1_18_FN, FN_IP4_31_29,
2962 GP_1_17_FN, FN_IP4_28,
2963 GP_1_16_FN, FN_IP4_27,
2964 GP_1_15_FN, FN_IP4_26,
2965 GP_1_14_FN, FN_IP4_25,
2966 GP_1_13_FN, FN_IP4_24,
2967 GP_1_12_FN, FN_IP4_23,
2968 GP_1_11_FN, FN_IP4_22_20,
2969 GP_1_10_FN, FN_IP4_19_17,
2970 GP_1_9_FN, FN_IP4_16,
2971 GP_1_8_FN, FN_IP4_15,
2972 GP_1_7_FN, FN_IP4_14,
2973 GP_1_6_FN, FN_IP4_13,
2974 GP_1_5_FN, FN_IP4_12,
2975 GP_1_4_FN, FN_IP4_11,
2976 GP_1_3_FN, FN_IP4_10_8,
2977 GP_1_2_FN, FN_IP4_7_5,
2978 GP_1_1_FN, FN_IP4_4_2,
2979 GP_1_0_FN, FN_IP4_1_0 }
2980 },
2981 { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
2982 GP_2_31_FN, FN_IP10_28_26,
2983 GP_2_30_FN, FN_IP10_25_24,
2984 GP_2_29_FN, FN_IP10_23_21,
2985 GP_2_28_FN, FN_IP10_20_18,
2986 GP_2_27_FN, FN_IP10_17_15,
2987 GP_2_26_FN, FN_IP10_14_12,
2988 GP_2_25_FN, FN_IP10_11_9,
2989 GP_2_24_FN, FN_IP10_8_6,
2990 GP_2_23_FN, FN_IP10_5_3,
2991 GP_2_22_FN, FN_IP10_2_0,
2992 GP_2_21_FN, FN_IP9_29_28,
2993 GP_2_20_FN, FN_IP9_27_26,
2994 GP_2_19_FN, FN_IP9_25_24,
2995 GP_2_18_FN, FN_IP9_23_22,
2996 GP_2_17_FN, FN_IP9_21_19,
2997 GP_2_16_FN, FN_IP9_18_16,
2998 GP_2_15_FN, FN_IP9_15_14,
2999 GP_2_14_FN, FN_IP9_13_12,
3000 GP_2_13_FN, FN_IP9_11_10,
3001 GP_2_12_FN, FN_IP9_9_8,
3002 GP_2_11_FN, FN_IP9_7,
3003 GP_2_10_FN, FN_IP9_6,
3004 GP_2_9_FN, FN_IP9_5,
3005 GP_2_8_FN, FN_IP9_4,
3006 GP_2_7_FN, FN_IP9_3_2,
3007 GP_2_6_FN, FN_IP9_1_0,
3008 GP_2_5_FN, FN_IP8_30_28,
3009 GP_2_4_FN, FN_IP8_27_25,
3010 GP_2_3_FN, FN_IP8_24_23,
3011 GP_2_2_FN, FN_IP8_22_21,
3012 GP_2_1_FN, FN_IP8_20,
3013 GP_2_0_FN, FN_IP5_27_24 }
3014 },
3015 { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
3016 GP_3_31_FN, FN_IP6_3_2,
3017 GP_3_30_FN, FN_IP6_1_0,
3018 GP_3_29_FN, FN_IP5_30_29,
3019 GP_3_28_FN, FN_IP5_28,
3020 GP_3_27_FN, FN_IP1_24_23,
3021 GP_3_26_FN, FN_IP1_22_21,
3022 GP_3_25_FN, FN_IP1_20_19,
3023 GP_3_24_FN, FN_IP7_26_25,
3024 GP_3_23_FN, FN_IP7_24_23,
3025 GP_3_22_FN, FN_IP7_22_21,
3026 GP_3_21_FN, FN_IP7_20_19,
3027 GP_3_20_FN, FN_IP7_30_29,
3028 GP_3_19_FN, FN_IP7_28_27,
3029 GP_3_18_FN, FN_IP7_18_17,
3030 GP_3_17_FN, FN_IP7_16_15,
3031 GP_3_16_FN, FN_IP12_17_15,
3032 GP_3_15_FN, FN_IP12_14_12,
3033 GP_3_14_FN, FN_IP12_11_9,
3034 GP_3_13_FN, FN_IP12_8_6,
3035 GP_3_12_FN, FN_IP12_5_3,
3036 GP_3_11_FN, FN_IP12_2_0,
3037 GP_3_10_FN, FN_IP11_29_27,
3038 GP_3_9_FN, FN_IP11_26_24,
3039 GP_3_8_FN, FN_IP11_23_21,
3040 GP_3_7_FN, FN_IP11_20_18,
3041 GP_3_6_FN, FN_IP11_17_15,
3042 GP_3_5_FN, FN_IP11_14_12,
3043 GP_3_4_FN, FN_IP11_11_9,
3044 GP_3_3_FN, FN_IP11_8_6,
3045 GP_3_2_FN, FN_IP11_5_3,
3046 GP_3_1_FN, FN_IP11_2_0,
3047 GP_3_0_FN, FN_IP10_31_29 }
3048 },
3049 { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
3050 GP_4_31_FN, FN_IP8_19,
3051 GP_4_30_FN, FN_IP8_18,
3052 GP_4_29_FN, FN_IP8_17_16,
3053 GP_4_28_FN, FN_IP0_2_0,
3054 GP_4_27_FN, FN_USB_PENC1,
3055 GP_4_26_FN, FN_USB_PENC0,
3056 GP_4_25_FN, FN_IP8_15_12,
3057 GP_4_24_FN, FN_IP8_11_8,
3058 GP_4_23_FN, FN_IP8_7_4,
3059 GP_4_22_FN, FN_IP8_3_0,
3060 GP_4_21_FN, FN_IP2_3_0,
3061 GP_4_20_FN, FN_IP1_28_25,
3062 GP_4_19_FN, FN_IP2_15_12,
3063 GP_4_18_FN, FN_IP2_11_8,
3064 GP_4_17_FN, FN_IP2_7_4,
3065 GP_4_16_FN, FN_IP7_14_13,
3066 GP_4_15_FN, FN_IP7_12_10,
3067 GP_4_14_FN, FN_IP7_9_7,
3068 GP_4_13_FN, FN_IP7_6_4,
3069 GP_4_12_FN, FN_IP7_3_2,
3070 GP_4_11_FN, FN_IP7_1_0,
3071 GP_4_10_FN, FN_IP6_30_29,
3072 GP_4_9_FN, FN_IP6_26_25,
3073 GP_4_8_FN, FN_IP6_24_23,
3074 GP_4_7_FN, FN_IP6_22_20,
3075 GP_4_6_FN, FN_IP6_19_18,
3076 GP_4_5_FN, FN_IP6_17_15,
3077 GP_4_4_FN, FN_IP6_14_12,
3078 GP_4_3_FN, FN_IP6_11_9,
3079 GP_4_2_FN, FN_IP6_8,
3080 GP_4_1_FN, FN_IP6_7_6,
3081 GP_4_0_FN, FN_IP6_5_4 }
3082 },
3083 { PINMUX_CFG_REG("GPSR5", 0xfffc0018, 32, 1) {
3084 GP_5_31_FN, FN_IP3_5,
3085 GP_5_30_FN, FN_IP3_4,
3086 GP_5_29_FN, FN_IP3_3,
3087 GP_5_28_FN, FN_IP2_27,
3088 GP_5_27_FN, FN_IP2_26,
3089 GP_5_26_FN, FN_IP2_25,
3090 GP_5_25_FN, FN_IP2_24,
3091 GP_5_24_FN, FN_IP2_23,
3092 GP_5_23_FN, FN_IP2_22,
3093 GP_5_22_FN, FN_IP3_28,
3094 GP_5_21_FN, FN_IP3_27,
3095 GP_5_20_FN, FN_IP3_23,
3096 GP_5_19_FN, FN_EX_WAIT0,
3097 GP_5_18_FN, FN_WE1,
3098 GP_5_17_FN, FN_WE0,
3099 GP_5_16_FN, FN_RD,
3100 GP_5_15_FN, FN_A16,
3101 GP_5_14_FN, FN_A15,
3102 GP_5_13_FN, FN_A14,
3103 GP_5_12_FN, FN_A13,
3104 GP_5_11_FN, FN_A12,
3105 GP_5_10_FN, FN_A11,
3106 GP_5_9_FN, FN_A10,
3107 GP_5_8_FN, FN_A9,
3108 GP_5_7_FN, FN_A8,
3109 GP_5_6_FN, FN_A7,
3110 GP_5_5_FN, FN_A6,
3111 GP_5_4_FN, FN_A5,
3112 GP_5_3_FN, FN_A4,
3113 GP_5_2_FN, FN_A3,
3114 GP_5_1_FN, FN_A2,
3115 GP_5_0_FN, FN_A1 }
3116 },
3117 { PINMUX_CFG_REG("GPSR6", 0xfffc001c, 32, 1) {
3118 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3119 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
3120 0, 0, 0, 0, 0, 0, 0, 0,
3121 0, 0,
3122 0, 0,
3123 0, 0,
3124 GP_6_8_FN, FN_IP3_20,
3125 GP_6_7_FN, FN_IP3_19,
3126 GP_6_6_FN, FN_IP3_18,
3127 GP_6_5_FN, FN_IP3_17,
3128 GP_6_4_FN, FN_IP3_16,
3129 GP_6_3_FN, FN_IP3_15,
3130 GP_6_2_FN, FN_IP3_8,
3131 GP_6_1_FN, FN_IP3_7,
3132 GP_6_0_FN, FN_IP3_6 }
3133 },
3134
3135 { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
3136 1, 3, 2, 1, 2, 4, 3, 2, 2, 2, 2, 2, 3, 3) {
3137 /* IP0_31 [1] */
3138 0, 0,
3139 /* IP0_30_28 [3] */
3140 FN_RD_WR, FN_FWE, FN_ATAG0, FN_VI1_R7,
3141 FN_HRTS1, FN_RX4_C, 0, 0,
3142 /* IP0_27_26 [2] */
3143 FN_CS1_A26, FN_HSPI_TX2, FN_SDSELF_B, 0,
3144 /* IP0_25 [1] */
3145 FN_CS0, FN_HSPI_CS2_B,
3146 /* IP0_24_23 [2] */
3147 FN_CLKOUT, FN_TX3C_IRDA_TX_C, FN_PWM0_B, 0,
3148 /* IP0_22_19 [4] */
3149 FN_A25, FN_SD1_WP, FN_MMC0_D5, FN_FD5,
3150 FN_HSPI_RX2, FN_VI1_R3, FN_TX5_B, FN_SSI_SDATA7_B,
3151 FN_CTS0_B, 0, 0, 0,
3152 0, 0, 0, 0,
3153 /* IP0_18_16 [3] */
3154 FN_A24, FN_SD1_CD, FN_MMC0_D4, FN_FD4,
3155 FN_HSPI_CS2, FN_VI1_R2, FN_SSI_WS78_B, 0,
3156 /* IP0_15_14 [2] */
3157 FN_A23, FN_FCLE, FN_HSPI_CLK2, FN_VI1_R1,
3158 /* IP0_13_12 [2] */
3159 FN_A22, FN_RX5_D, FN_HSPI_RX2_B, FN_VI1_R0,
3160 /* IP0_11_10 [2] */
3161 FN_A21, FN_SCK5_D, FN_HSPI_CLK2_B, 0,
3162 /* IP0_9_8 [2] */
3163 FN_A20, FN_TX5_D, FN_HSPI_TX2_B, 0,
3164 /* IP0_7_6 [2] */
3165 FN_A0, FN_SD1_DAT3, FN_MMC0_D3, FN_FD3,
3166 /* IP0_5_3 [3] */
3167 FN_BS, FN_SD1_DAT2, FN_MMC0_D2, FN_FD2,
3168 FN_ATADIR0, FN_SDSELF, FN_HCTS1, FN_TX4_C,
3169 /* IP0_2_0 [3] */
3170 FN_USB_PENC2, FN_SCK0, FN_PWM1, FN_PWMFSW0,
3171 FN_SCIF_CLK, FN_TCLK0_C, 0, 0 }
3172 },
3173 { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
3174 3, 4, 2, 2, 2, 4, 4, 4, 3, 2, 2) {
3175 /* IP1_31_29 [3] */
3176 0, 0, 0, 0, 0, 0, 0, 0,
3177 /* IP1_28_25 [4] */
3178 FN_HTX0, FN_TX1, FN_SDATA, FN_CTS0_C,
3179 FN_SUB_TCK, FN_CC5_STATE2, FN_CC5_STATE10, FN_CC5_STATE18,
3180 FN_CC5_STATE26, FN_CC5_STATE34, 0, 0,
3181 0, 0, 0, 0,
3182 /* IP1_24_23 [2] */
3183 FN_MLB_DAT, FN_PWM4, FN_RX4, 0,
3184 /* IP1_22_21 [2] */
3185 FN_MLB_SIG, FN_PWM3, FN_TX4, 0,
3186 /* IP1_20_19 [2] */
3187 FN_MLB_CLK, FN_PWM2, FN_SCK4, 0,
3188 /* IP1_18_15 [4] */
3189 FN_EX_CS5, FN_SD1_DAT1, FN_MMC0_D1, FN_FD1,
3190 FN_ATAWR0, FN_VI1_R6, FN_HRX1, FN_RX2_E,
3191 FN_RX0_B, FN_SSI_WS9, 0, 0,
3192 0, 0, 0, 0,
3193 /* IP1_14_11 [4] */
3194 FN_EX_CS4, FN_SD1_DAT0, FN_MMC0_D0, FN_FD0,
3195 FN_ATARD0, FN_VI1_R5, FN_SCK5_B, FN_HTX1,
3196 FN_TX2_E, FN_TX0_B, FN_SSI_SCK9, 0,
3197 0, 0, 0, 0,
3198 /* IP1_10_7 [4] */
3199 FN_EX_CS3, FN_SD1_CMD, FN_MMC0_CMD, FN_FRE,
3200 FN_ATACS10, FN_VI1_R4, FN_RX5_B, FN_HSCK1,
3201 FN_SSI_SDATA8_B, FN_RTS0_B_TANS_B, FN_SSI_SDATA9, 0,
3202 0, 0, 0, 0,
3203 /* IP1_6_4 [3] */
3204 FN_EX_CS2, FN_SD1_CLK, FN_MMC0_CLK, FN_FALE,
3205 FN_ATACS00, 0, 0, 0,
3206 /* IP1_3_2 [2] */
3207 FN_EX_CS1, FN_MMC0_D7, FN_FD7, 0,
3208 /* IP1_1_0 [2] */
3209 FN_EX_CS0, FN_RX3_C_IRDA_RX_C, FN_MMC0_D6, FN_FD6 }
3210 },
3211 { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
3212 1, 3, 1, 1, 1, 1, 1, 1, 3, 3, 4, 4, 4, 4) {
3213 /* IP2_31 [1] */
3214 0, 0,
3215 /* IP2_30_28 [3] */
3216 FN_DU0_DG0, FN_LCDOUT8, FN_DREQ1, FN_SCL2,
3217 FN_AUDATA2, 0, 0, 0,
3218 /* IP2_27 [1] */
3219 FN_DU0_DR7, FN_LCDOUT7,
3220 /* IP2_26 [1] */
3221 FN_DU0_DR6, FN_LCDOUT6,
3222 /* IP2_25 [1] */
3223 FN_DU0_DR5, FN_LCDOUT5,
3224 /* IP2_24 [1] */
3225 FN_DU0_DR4, FN_LCDOUT4,
3226 /* IP2_23 [1] */
3227 FN_DU0_DR3, FN_LCDOUT3,
3228 /* IP2_22 [1] */
3229 FN_DU0_DR2, FN_LCDOUT2,
3230 /* IP2_21_19 [3] */
3231 FN_DU0_DR1, FN_LCDOUT1, FN_DACK0, FN_DRACK0,
3232 FN_GPS_SIGN_B, FN_AUDATA1, FN_RX5_C, 0,
3233 /* IP2_18_16 [3] */
3234 FN_DU0_DR0, FN_LCDOUT0, FN_DREQ0, FN_GPS_CLK_B,
3235 FN_AUDATA0, FN_TX5_C, 0, 0,
3236 /* IP2_15_12 [4] */
3237 FN_HRTS0, FN_RTS1_TANS, FN_MDATA, FN_TX0_C,
3238 FN_SUB_TMS, FN_CC5_STATE1, FN_CC5_STATE9, FN_CC5_STATE17,
3239 FN_CC5_STATE25, FN_CC5_STATE33, 0, 0,
3240 0, 0, 0, 0,
3241 /* IP2_11_8 [4] */
3242 FN_HCTS0, FN_CTS1, FN_STM, FN_PWM0_D,
3243 FN_RX0_C, FN_SCIF_CLK_C, FN_SUB_TRST, FN_TCLK1_B,
3244 FN_CC5_OSCOUT, 0, 0, 0,
3245 0, 0, 0, 0,
3246 /* IP2_7_4 [4] */
3247 FN_HSCK0, FN_SCK1, FN_MTS, FN_PWM5,
3248 FN_SCK0_C, FN_SSI_SDATA9_B, FN_SUB_TDO, FN_CC5_STATE0,
3249 FN_CC5_STATE8, FN_CC5_STATE16, FN_CC5_STATE24, FN_CC5_STATE32,
3250 0, 0, 0, 0,
3251 /* IP2_3_0 [4] */
3252 FN_HRX0, FN_RX1, FN_SCKZ, FN_RTS0_C_TANS_C,
3253 FN_SUB_TDI, FN_CC5_STATE3, FN_CC5_STATE11, FN_CC5_STATE19,
3254 FN_CC5_STATE27, FN_CC5_STATE35, 0, 0,
3255 0, 0, 0, 0 }
3256 },
3257 { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
3258 3, 1, 1, 3, 1, 2, 1, 1, 1, 1, 1,
3259 1, 3, 3, 1, 1, 1, 1, 1, 1, 3) {
3260 /* IP3_31_29 [3] */
3261 FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE, FN_CAN1_TX, FN_TX2_C,
3262 FN_SCL2_C, FN_REMOCON, 0, 0,
3263 /* IP3_28 [1] */
3264 FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
3265 /* IP3_27 [1] */
3266 FN_DU0_EXHSYNC_DU0_HSYNC, FN_QSTH_QHS,
3267 /* IP3_26_24 [3] */
3268 FN_DU0_DOTCLKOUT1, FN_QSTVB_QVE, FN_RX3_D_IRDA_RX_D, FN_SDA3_B,
3269 FN_SDA2_C, FN_DACK0_B, FN_DRACK0_B, 0,
3270 /* IP3_23 [1] */
3271 FN_DU0_DOTCLKOUT0, FN_QCLK,
3272 /* IP3_22_21 [2] */
3273 FN_DU0_DOTCLKIN, FN_QSTVA_QVS, FN_TX3_D_IRDA_TX_D, FN_SCL3_B,
3274 /* IP3_20 [1] */
3275 FN_DU0_DB7, FN_LCDOUT23,
3276 /* IP3_19 [1] */
3277 FN_DU0_DB6, FN_LCDOUT22,
3278 /* IP3_18 [1] */
3279 FN_DU0_DB5, FN_LCDOUT21,
3280 /* IP3_17 [1] */
3281 FN_DU0_DB4, FN_LCDOUT20,
3282 /* IP3_16 [1] */
3283 FN_DU0_DB3, FN_LCDOUT19,
3284 /* IP3_15 [1] */
3285 FN_DU0_DB2, FN_LCDOUT18,
3286 /* IP3_14_12 [3] */
3287 FN_DU0_DB1, FN_LCDOUT17, FN_EX_WAIT2, FN_SDA1,
3288 FN_GPS_MAG_B, FN_AUDATA5, FN_SCK5_C, 0,
3289 /* IP3_11_9 [3] */
3290 FN_DU0_DB0, FN_LCDOUT16, FN_EX_WAIT1, FN_SCL1,
3291 FN_TCLK1, FN_AUDATA4, 0, 0,
3292 /* IP3_8 [1] */
3293 FN_DU0_DG7, FN_LCDOUT15,
3294 /* IP3_7 [1] */
3295 FN_DU0_DG6, FN_LCDOUT14,
3296 /* IP3_6 [1] */
3297 FN_DU0_DG5, FN_LCDOUT13,
3298 /* IP3_5 [1] */
3299 FN_DU0_DG4, FN_LCDOUT12,
3300 /* IP3_4 [1] */
3301 FN_DU0_DG3, FN_LCDOUT11,
3302 /* IP3_3 [1] */
3303 FN_DU0_DG2, FN_LCDOUT10,
3304 /* IP3_2_0 [3] */
3305 FN_DU0_DG1, FN_LCDOUT9, FN_DACK1, FN_SDA2,
3306 FN_AUDATA3, 0, 0, 0 }
3307 },
3308 { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
3309 3, 1, 1, 1, 1, 1, 1, 3, 3,
3310 1, 1, 1, 1, 1, 1, 3, 3, 3, 2) {
3311 /* IP4_31_29 [3] */
3312 FN_DU1_DB0, FN_VI2_DATA4_VI2_B4, FN_SCL2_B, FN_SD3_DAT0,
3313 FN_TX5, FN_SCK0_D, 0, 0,
3314 /* IP4_28 [1] */
3315 FN_DU1_DG7, FN_VI2_R3,
3316 /* IP4_27 [1] */
3317 FN_DU1_DG6, FN_VI2_R2,
3318 /* IP4_26 [1] */
3319 FN_DU1_DG5, FN_VI2_R1,
3320 /* IP4_25 [1] */
3321 FN_DU1_DG4, FN_VI2_R0,
3322 /* IP4_24 [1] */
3323 FN_DU1_DG3, FN_VI2_G7,
3324 /* IP4_23 [1] */
3325 FN_DU1_DG2, FN_VI2_G6,
3326 /* IP4_22_20 [3] */
3327 FN_DU1_DG1, FN_VI2_DATA3_VI2_B3, FN_SDA1_B, FN_SD3_DAT3,
3328 FN_SCK5, FN_AUDATA7, FN_RX0_D, 0,
3329 /* IP4_19_17 [3] */
3330 FN_DU1_DG0, FN_VI2_DATA2_VI2_B2, FN_SCL1_B, FN_SD3_DAT2,
3331 FN_SCK3_E, FN_AUDATA6, FN_TX0_D, 0,
3332 /* IP4_16 [1] */
3333 FN_DU1_DR7, FN_VI2_G5,
3334 /* IP4_15 [1] */
3335 FN_DU1_DR6, FN_VI2_G4,
3336 /* IP4_14 [1] */
3337 FN_DU1_DR5, FN_VI2_G3,
3338 /* IP4_13 [1] */
3339 FN_DU1_DR4, FN_VI2_G2,
3340 /* IP4_12 [1] */
3341 FN_DU1_DR3, FN_VI2_G1,
3342 /* IP4_11 [1] */
3343 FN_DU1_DR2, FN_VI2_G0,
3344 /* IP4_10_8 [3] */
3345 FN_DU1_DR1, FN_VI2_DATA1_VI2_B1, FN_PWM0, FN_SD3_CMD,
3346 FN_RX3_E_IRDA_RX_E, FN_AUDSYNC, FN_CTS0_D, 0,
3347 /* IP4_7_5 [3] */
3348 FN_DU1_DR0, FN_VI2_DATA0_VI2_B0, FN_PWM6, FN_SD3_CLK,
3349 FN_TX3_E_IRDA_TX_E, FN_AUDCK, FN_PWMFSW0_B, 0,
3350 /* IP4_4_2 [3] */
3351 FN_DU0_CDE, FN_QPOLB, FN_CAN1_RX, FN_RX2_C,
3352 FN_DREQ0_B, FN_SSI_SCK78_B, FN_SCK0_B, 0,
3353 /* IP4_1_0 [2] */
3354 FN_DU0_DISP, FN_QPOLA, FN_CAN_CLK_C, FN_SCK2_C }
3355 },
3356 { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
3357 1, 2, 1, 4, 3, 4, 2, 2,
3358 2, 2, 1, 1, 1, 1, 1, 1, 3) {
3359 /* IP5_31 [1] */
3360 0, 0,
3361 /* IP5_30_29 [2] */
3362 FN_AUDIO_CLKB, FN_USB_OVC2, FN_CAN_DEBUGOUT0, FN_MOUT0,
3363 /* IP5_28 [1] */
3364 FN_AUDIO_CLKA, FN_CAN_TXCLK,
3365 /* IP5_27_24 [4] */
3366 FN_DU1_CDE, FN_VI2_DATA7_VI2_B7, FN_RX3_B_IRDA_RX_B, FN_SD3_WP,
3367 FN_HSPI_RX1, FN_VI1_FIELD, FN_VI3_FIELD, FN_AUDIO_CLKOUT,
3368 FN_RX2_D, FN_GPS_CLK_C, FN_GPS_CLK_D, 0,
3369 0, 0, 0, 0,
3370 /* IP5_23_21 [3] */
3371 FN_DU1_DISP, FN_VI2_DATA6_VI2_B6, FN_TCLK0, FN_QSTVA_B_QVS_B,
3372 FN_HSPI_CLK1, FN_SCK2_D, FN_AUDIO_CLKOUT_B, FN_GPS_MAG_D,
3373 /* IP5_20_17 [4] */
3374 FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_VI2_CLK, FN_TX3_B_IRDA_TX_B,
3375 FN_SD3_CD, FN_HSPI_TX1, FN_VI1_CLKENB, FN_VI3_CLKENB,
3376 FN_AUDIO_CLKC, FN_TX2_D, FN_SPEEDIN, FN_GPS_SIGN_D, 0,
3377 0, 0, 0, 0,
3378 /* IP5_16_15 [2] */
3379 FN_DU1_EXVSYNC_DU1_VSYNC, FN_VI2_VSYNC, FN_VI3_VSYNC, 0,
3380 /* IP5_14_13 [2] */
3381 FN_DU1_EXHSYNC_DU1_HSYNC, FN_VI2_HSYNC, FN_VI3_HSYNC, 0,
3382 /* IP5_12_11 [2] */
3383 FN_DU1_DOTCLKOUT, FN_VI2_FIELD, FN_SDA1_D, 0,
3384 /* IP5_10_9 [2] */
3385 FN_DU1_DOTCLKIN, FN_VI2_CLKENB, FN_HSPI_CS1, FN_SCL1_D,
3386 /* IP5_8 [1] */
3387 FN_DU1_DB7, FN_SDA2_D,
3388 /* IP5_7 [1] */
3389 FN_DU1_DB6, FN_SCL2_D,
3390 /* IP5_6 [1] */
3391 FN_DU1_DB5, FN_VI2_R7,
3392 /* IP5_5 [1] */
3393 FN_DU1_DB4, FN_VI2_R6,
3394 /* IP5_4 [1] */
3395 FN_DU1_DB3, FN_VI2_R5,
3396 /* IP5_3 [1] */
3397 FN_DU1_DB2, FN_VI2_R4,
3398 /* IP5_2_0 [3] */
3399 FN_DU1_DB1, FN_VI2_DATA5_VI2_B5, FN_SDA2_B, FN_SD3_DAT1,
3400 FN_RX5, FN_RTS0_D_TANS_D, 0, 0 }
3401 },
3402 { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
3403 1, 2, 2, 2, 2, 3, 2, 3, 3, 3, 1, 2, 2, 2, 2) {
3404 /* IP6_31 [1] */
3405 0, 0,
3406 /* IP6_30_29 [2] */
3407 FN_SSI_SCK6, FN_ADICHS0, FN_CAN0_TX, FN_IERX_B,
3408 /* IP_28_27 [2] */
3409 0, 0, 0, 0,
3410 /* IP6_26_25 [2] */
3411 FN_SSI_SDATA5, FN_ADIDATA, FN_CAN_DEBUGOUT12, FN_RX3_IRDA_RX,
3412 /* IP6_24_23 [2] */
3413 FN_SSI_WS5, FN_ADICS_SAMP, FN_CAN_DEBUGOUT11, FN_TX3_IRDA_TX,
3414 /* IP6_22_20 [3] */
3415 FN_SSI_SCK5, FN_ADICLK, FN_CAN_DEBUGOUT10, FN_SCK3,
3416 FN_TCLK0_D, 0, 0, 0,
3417 /* IP6_19_18 [2] */
3418 FN_SSI_SDATA4, FN_CAN_DEBUGOUT9, FN_SSI_SDATA9_C, 0,
3419 /* IP6_17_15 [3] */
3420 FN_SSI_SDATA3, FN_PWM0_C, FN_CAN_DEBUGOUT8, FN_CAN_CLK_B,
3421 FN_IECLK, FN_SCIF_CLK_B, FN_TCLK0_B, 0,
3422 /* IP6_14_12 [3] */
3423 FN_SSI_WS34, FN_CAN_DEBUGOUT7, FN_CAN0_RX_B, FN_IETX,
3424 FN_SSI_WS9_C, 0, 0, 0,
3425 /* IP6_11_9 [3] */
3426 FN_SSI_SCK34, FN_CAN_DEBUGOUT6, FN_CAN0_TX_B, FN_IERX,
3427 FN_SSI_SCK9_C, 0, 0, 0,
3428 /* IP6_8 [1] */
3429 FN_SSI_SDATA2, FN_CAN_DEBUGOUT5,
3430 /* IP6_7_6 [2] */
3431 FN_SSI_SDATA1, FN_CAN_DEBUGOUT4, FN_MOUT6, 0,
3432 /* IP6_5_4 [2] */
3433 FN_SSI_SDATA0, FN_CAN_DEBUGOUT3, FN_MOUT5, 0,
3434 /* IP6_3_2 [2] */
3435 FN_SSI_WS0129, FN_CAN_DEBUGOUT2, FN_MOUT2, 0,
3436 /* IP6_1_0 [2] */
3437 FN_SSI_SCK0129, FN_CAN_DEBUGOUT1, FN_MOUT1, 0 }
3438 },
3439 { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
3440 1, 2, 2, 2, 2, 2, 2, 2, 2, 2, 3, 3, 3, 2, 2) {
3441 /* IP7_31 [1] */
3442 0, 0,
3443 /* IP7_30_29 [2] */
3444 FN_SD0_WP, FN_DACK2, FN_CTS1_B, 0,
3445 /* IP7_28_27 [2] */
3446 FN_SD0_CD, FN_DREQ2, FN_RTS1_B_TANS_B, 0,
3447 /* IP7_26_25 [2] */
3448 FN_SD0_DAT3, FN_ATAWR1, FN_RX2_B, FN_CC5_TDI,
3449 /* IP7_24_23 [2] */
3450 FN_SD0_DAT2, FN_ATARD1, FN_TX2_B, FN_CC5_TCK,
3451 /* IP7_22_21 [2] */
3452 FN_SD0_DAT1, FN_ATAG1, FN_SCK2_B, FN_CC5_TMS,
3453 /* IP7_20_19 [2] */
3454 FN_SD0_DAT0, FN_ATADIR1, FN_RX1_B, FN_CC5_TRST,
3455 /* IP7_18_17 [2] */
3456 FN_SD0_CMD, FN_ATACS11, FN_TX1_B, FN_CC5_TDO,
3457 /* IP7_16_15 [2] */
3458 FN_SD0_CLK, FN_ATACS01, FN_SCK1_B, 0,
3459 /* IP7_14_13 [2] */
3460 FN_SSI_SDATA8, FN_VSP, FN_IRQ3_B, FN_HSPI_RX1_C,
3461 /* IP7_12_10 [3] */
3462 FN_SSI_SDATA7, FN_CAN_DEBUGOUT15, FN_IRQ2_B, FN_TCLK1_C,
3463 FN_HSPI_TX1_C, 0, 0, 0,
3464 /* IP7_9_7 [3] */
3465 FN_SSI_WS78, FN_CAN_DEBUGOUT14, FN_IRQ1_B, FN_SSI_WS9_B,
3466 FN_HSPI_CS1_C, 0, 0, 0,
3467 /* IP7_6_4 [3] */
3468 FN_SSI_SCK78, FN_CAN_DEBUGOUT13, FN_IRQ0_B, FN_SSI_SCK9_B,
3469 FN_HSPI_CLK1_C, 0, 0, 0,
3470 /* IP7_3_2 [2] */
3471 FN_SSI_SDATA6, FN_ADICHS2, FN_CAN_CLK, FN_IECLK_B,
3472 /* IP7_1_0 [2] */
3473 FN_SSI_WS6, FN_ADICHS1, FN_CAN0_RX, FN_IETX_B }
3474 },
3475 { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
3476 1, 3, 3, 2, 2, 1, 1, 1, 2, 4, 4, 4, 4) {
3477 /* IP8_31 [1] */
3478 0, 0,
3479 /* IP8_30_28 [3] */
3480 FN_VI0_VSYNC, FN_VI0_DATA1_B_VI0_B1_B, FN_RTS1_C_TANS_C, FN_RX4_D,
3481 FN_PWMFSW0_C, 0, 0, 0,
3482 /* IP8_27_25 [3] */
3483 FN_VI0_HSYNC, FN_VI0_DATA0_B_VI0_B0_B, FN_CTS1_C, FN_TX4_D,
3484 FN_MMC1_CMD, FN_HSCK1_B, 0, 0,
3485 /* IP8_24_23 [2] */
3486 FN_VI0_FIELD, FN_RX1_C, FN_HRX1_B, 0,
3487 /* IP8_22_21 [2] */
3488 FN_VI0_CLKENB, FN_TX1_C, FN_HTX1_B, FN_MT1_SYNC,
3489 /* IP8_20 [1] */
3490 FN_VI0_CLK, FN_MMC1_CLK,
3491 /* IP8_19 [1] */
3492 FN_FMIN, FN_RDS_DATA,
3493 /* IP8_18 [1] */
3494 FN_BPFCLK, FN_PCMWE,
3495 /* IP8_17_16 [2] */
3496 FN_FMCLK, FN_RDS_CLK, FN_PCMOE, 0,
3497 /* IP8_15_12 [4] */
3498 FN_HSPI_RX0, FN_RX0, FN_CAN_STEP0, FN_AD_NCS,
3499 FN_CC5_STATE7, FN_CC5_STATE15, FN_CC5_STATE23, FN_CC5_STATE31,
3500 FN_CC5_STATE39, 0, 0, 0,
3501 0, 0, 0, 0,
3502 /* IP8_11_8 [4] */
3503 FN_HSPI_TX0, FN_TX0, FN_CAN_DEBUG_HW_TRIGGER, FN_AD_DO,
3504 FN_CC5_STATE6, FN_CC5_STATE14, FN_CC5_STATE22, FN_CC5_STATE30,
3505 FN_CC5_STATE38, 0, 0, 0,
3506 0, 0, 0, 0,
3507 /* IP8_7_4 [4] */
3508 FN_HSPI_CS0, FN_RTS0_TANS, FN_USB_OVC1, FN_AD_DI,
3509 FN_CC5_STATE5, FN_CC5_STATE13, FN_CC5_STATE21, FN_CC5_STATE29,
3510 FN_CC5_STATE37, 0, 0, 0,
3511 0, 0, 0, 0,
3512 /* IP8_3_0 [4] */
3513 FN_HSPI_CLK0, FN_CTS0, FN_USB_OVC0, FN_AD_CLK,
3514 FN_CC5_STATE4, FN_CC5_STATE12, FN_CC5_STATE20, FN_CC5_STATE28,
3515 FN_CC5_STATE36, 0, 0, 0,
3516 0, 0, 0, 0 }
3517 },
3518 { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
3519 2, 2, 2, 2, 2, 3, 3, 2, 2,
3520 2, 2, 1, 1, 1, 1, 2, 2) {
3521 /* IP9_31_30 [2] */
3522 0, 0, 0, 0,
3523 /* IP9_29_28 [2] */
3524 FN_VI0_G7, FN_ETH_RXD1, FN_SD2_DAT3_B, FN_ARM_TRACEDATA_9,
3525 /* IP9_27_26 [2] */
3526 FN_VI0_G6, FN_ETH_RXD0, FN_SD2_DAT2_B, FN_ARM_TRACEDATA_8,
3527 /* IP9_25_24 [2] */
3528 FN_VI0_G5, FN_ETH_RX_ER, FN_SD2_DAT1_B, FN_ARM_TRACEDATA_7,
3529 /* IP9_23_22 [2] */
3530 FN_VI0_G4, FN_ETH_TX_EN, FN_SD2_DAT0_B, FN_ARM_TRACEDATA_6,
3531 /* IP9_21_19 [3] */
3532 FN_VI0_G3, FN_ETH_CRS_DV, FN_MMC1_D7, FN_ARM_TRACEDATA_5,
3533 FN_TS_SDAT0, 0, 0, 0,
3534 /* IP9_18_16 [3] */
3535 FN_VI0_G2, FN_ETH_TXD1, FN_MMC1_D6, FN_ARM_TRACEDATA_4,
3536 FN_TS_SPSYNC0, 0, 0, 0,
3537 /* IP9_15_14 [2] */
3538 FN_VI0_G1, FN_SSI_WS78_C, FN_IRQ1, FN_ARM_TRACEDATA_3,
3539 /* IP9_13_12 [2] */
3540 FN_VI0_G0, FN_SSI_SCK78_C, FN_IRQ0, FN_ARM_TRACEDATA_2,
3541 /* IP9_11_10 [2] */
3542 FN_VI0_DATA7_VI0_B7, FN_MMC1_D5, FN_ARM_TRACEDATA_1, 0,
3543 /* IP9_9_8 [2] */
3544 FN_VI0_DATA6_VI0_B6, FN_MMC1_D4, FN_ARM_TRACEDATA_0, 0,
3545 /* IP9_7 [1] */
3546 FN_VI0_DATA5_VI0_B5, FN_MMC1_D3,
3547 /* IP9_6 [1] */
3548 FN_VI0_DATA4_VI0_B4, FN_MMC1_D2,
3549 /* IP9_5 [1] */
3550 FN_VI0_DATA3_VI0_B3, FN_MMC1_D1,
3551 /* IP9_4 [1] */
3552 FN_VI0_DATA2_VI0_B2, FN_MMC1_D0,
3553 /* IP9_3_2 [2] */
3554 FN_VI0_DATA1_VI0_B1, FN_HCTS1_B, FN_MT1_PWM, 0,
3555 /* IP9_1_0 [2] */
3556 FN_VI0_DATA0_VI0_B0, FN_HRTS1_B, FN_MT1_VCXO, 0 }
3557 },
3558 { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
3559 3, 3, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
3560 /* IP10_31_29 [3] */
3561 FN_VI1_VSYNC, FN_AUDIO_CLKOUT_C, FN_SSI_WS4, FN_SIM_CLK,
3562 FN_GPS_MAG_C, FN_SPV_TRST, FN_SCL3, 0,
3563 /* IP10_28_26 [3] */
3564 FN_VI1_HSYNC, FN_VI3_CLK, FN_SSI_SCK4, FN_GPS_SIGN_C,
3565 FN_PWMFSW0_E, 0, 0, 0,
3566 /* IP10_25_24 [2] */
3567 FN_VI1_CLK, FN_SIM_D, FN_SDA3, 0,
3568 /* IP10_23_21 [3] */
3569 FN_VI0_R7, FN_ETH_MDIO, FN_DACK2_C, FN_HSPI_RX1_B,
3570 FN_SCIF_CLK_D, FN_TRACECTL, FN_MT1_PEN, 0,
3571 /* IP10_20_18 [3] */
3572 FN_VI0_R6, FN_ETH_MDC, FN_DREQ2_C, FN_HSPI_TX1_B,
3573 FN_TRACECLK, FN_MT1_BEN, FN_PWMFSW0_D, 0,
3574 /* IP10_17_15 [3] */
3575 FN_VI0_R5, FN_ETH_TXD0, FN_SD2_WP_B, FN_HSPI_CS1_B,
3576 FN_ARM_TRACEDATA_15, FN_MT1_D, FN_TS_SDEN0, 0,
3577 /* IP10_14_12 [3] */
3578 FN_VI0_R4, FN_ETH_REFCLK, FN_SD2_CD_B, FN_HSPI_CLK1_B,
3579 FN_ARM_TRACEDATA_14, FN_MT1_CLK, FN_TS_SCK0, 0,
3580 /* IP10_11_9 [3] */
3581 FN_VI0_R3, FN_ETH_MAGIC, FN_SD2_CMD_B, FN_IRQ3,
3582 FN_ARM_TRACEDATA_13, 0, 0, 0,
3583 /* IP10_8_6 [3] */
3584 FN_VI0_R2, FN_ETH_LINK, FN_SD2_CLK_B, FN_IRQ2,
3585 FN_ARM_TRACEDATA_12, 0, 0, 0,
3586 /* IP10_5_3 [3] */
3587 FN_VI0_R1, FN_SSI_SDATA8_C, FN_DACK1_B, FN_ARM_TRACEDATA_11,
3588 FN_DACK0_C, FN_DRACK0_C, 0, 0,
3589 /* IP10_2_0 [3] */
3590 FN_VI0_R0, FN_SSI_SDATA7_C, FN_SCK1_C, FN_DREQ1_B,
3591 FN_ARM_TRACEDATA_10, FN_DREQ0_C, 0, 0 }
3592 },
3593 { PINMUX_CFG_REG_VAR("IPSR11", 0xfffc004c, 32,
3594 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
3595 /* IP11_31_30 [2] */
3596 0, 0, 0, 0,
3597 /* IP11_29_27 [3] */
3598 FN_VI1_G1, FN_VI3_DATA1, FN_SSI_SCK1, FN_TS_SDEN1,
3599 FN_DACK2_B, FN_RX2, FN_HRTS0_B, 0,
3600 /* IP11_26_24 [3] */
Laurent Pinchart2a028182013-01-09 22:32:25 +01003601 FN_VI1_G0, FN_VI3_DATA0, 0, FN_TS_SCK1,
Laurent Pinchart881023d2012-12-15 23:51:22 +01003602 FN_DREQ2_B, FN_TX2, FN_SPA_TDO, FN_HCTS0_B,
3603 /* IP11_23_21 [3] */
3604 FN_VI1_DATA7_VI1_B7, FN_SD2_WP, FN_MT0_PWM, FN_SPA_TDI,
3605 FN_HSPI_RX1_D, 0, 0, 0,
3606 /* IP11_20_18 [3] */
3607 FN_VI1_DATA6_VI1_B6, FN_SD2_CD, FN_MT0_VCXO, FN_SPA_TMS,
3608 FN_HSPI_TX1_D, 0, 0, 0,
3609 /* IP11_17_15 [3] */
3610 FN_VI1_DATA5_VI1_B5, FN_SD2_CMD, FN_MT0_SYNC, FN_SPA_TCK,
3611 FN_HSPI_CS1_D, FN_ADICHS2_B, 0, 0,
3612 /* IP11_14_12 [3] */
3613 FN_VI1_DATA4_VI1_B4, FN_SD2_CLK, FN_MT0_PEN, FN_SPA_TRST,
3614 FN_HSPI_CLK1_D, FN_ADICHS1_B, 0, 0,
3615 /* IP11_11_9 [3] */
3616 FN_VI1_DATA3_VI1_B3, FN_SD2_DAT3, FN_MT0_BEN, FN_SPV_TDO,
3617 FN_ADICHS0_B, 0, 0, 0,
3618 /* IP11_8_6 [3] */
3619 FN_VI1_DATA2_VI1_B2, FN_SD2_DAT2, FN_MT0_D, FN_SPVTDI,
3620 FN_ADIDATA_B, 0, 0, 0,
3621 /* IP11_5_3 [3] */
3622 FN_VI1_DATA1_VI1_B1, FN_SD2_DAT1, FN_MT0_CLK, FN_SPV_TMS,
3623 FN_ADICS_B_SAMP_B, 0, 0, 0,
3624 /* IP11_2_0 [3] */
3625 FN_VI1_DATA0_VI1_B0, FN_SD2_DAT0, FN_SIM_RST, FN_SPV_TCK,
3626 FN_ADICLK_B, 0, 0, 0 }
3627 },
3628 { PINMUX_CFG_REG_VAR("IPSR12", 0xfffc0050, 32,
3629 4, 4, 4, 2, 3, 3, 3, 3, 3, 3) {
3630 /* IP12_31_28 [4] */
3631 0, 0, 0, 0, 0, 0, 0, 0,
3632 0, 0, 0, 0, 0, 0, 0, 0,
3633 /* IP12_27_24 [4] */
3634 0, 0, 0, 0, 0, 0, 0, 0,
3635 0, 0, 0, 0, 0, 0, 0, 0,
3636 /* IP12_23_20 [4] */
3637 0, 0, 0, 0, 0, 0, 0, 0,
3638 0, 0, 0, 0, 0, 0, 0, 0,
3639 /* IP12_19_18 [2] */
3640 0, 0, 0, 0,
3641 /* IP12_17_15 [3] */
3642 FN_VI1_G7, FN_VI3_DATA7, FN_GPS_MAG, FN_FCE,
3643 FN_SCK4_B, 0, 0, 0,
3644 /* IP12_14_12 [3] */
3645 FN_VI1_G6, FN_VI3_DATA6, FN_GPS_SIGN, FN_FRB,
3646 FN_RX4_B, FN_SIM_CLK_B, 0, 0,
3647 /* IP12_11_9 [3] */
3648 FN_VI1_G5, FN_VI3_DATA5, FN_GPS_CLK, FN_FSE,
3649 FN_TX4_B, FN_SIM_D_B, 0, 0,
3650 /* IP12_8_6 [3] */
3651 FN_VI1_G4, FN_VI3_DATA4, FN_SSI_WS2, FN_SDA1_C,
3652 FN_SIM_RST_B, FN_HRX0_B, 0, 0,
3653 /* IP12_5_3 [3] */
3654 FN_VI1_G3, FN_VI3_DATA3, FN_SSI_SCK2, FN_TS_SDAT1,
3655 FN_SCL1_C, FN_HTX0_B, 0, 0,
3656 /* IP12_2_0 [3] */
3657 FN_VI1_G2, FN_VI3_DATA2, FN_SSI_WS1, FN_TS_SPSYNC1,
3658 FN_SCK2, FN_HSCK0_B, 0, 0 }
3659 },
3660 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xfffc0090, 32,
3661 2, 2, 3, 3, 2, 2, 2, 2, 2,
3662 1, 1, 1, 1, 1, 1, 1, 2, 1, 2) {
3663 /* SEL_SCIF5 [2] */
3664 FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
3665 /* SEL_SCIF4 [2] */
3666 FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
3667 /* SEL_SCIF3 [3] */
3668 FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
3669 FN_SEL_SCIF3_4, 0, 0, 0,
3670 /* SEL_SCIF2 [3] */
3671 FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
3672 FN_SEL_SCIF2_4, 0, 0, 0,
3673 /* SEL_SCIF1 [2] */
3674 FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, 0,
3675 /* SEL_SCIF0 [2] */
3676 FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
3677 /* SEL_SSI9 [2] */
3678 FN_SEL_SSI9_0, FN_SEL_SSI9_1, FN_SEL_SSI9_2, 0,
3679 /* SEL_SSI8 [2] */
3680 FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0,
3681 /* SEL_SSI7 [2] */
3682 FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
3683 /* SEL_VI0 [1] */
3684 FN_SEL_VI0_0, FN_SEL_VI0_1,
3685 /* SEL_SD2 [1] */
3686 FN_SEL_SD2_0, FN_SEL_SD2_1,
3687 /* SEL_INT3 [1] */
3688 FN_SEL_INT3_0, FN_SEL_INT3_1,
3689 /* SEL_INT2 [1] */
3690 FN_SEL_INT2_0, FN_SEL_INT2_1,
3691 /* SEL_INT1 [1] */
3692 FN_SEL_INT1_0, FN_SEL_INT1_1,
3693 /* SEL_INT0 [1] */
3694 FN_SEL_INT0_0, FN_SEL_INT0_1,
3695 /* SEL_IE [1] */
3696 FN_SEL_IE_0, FN_SEL_IE_1,
3697 /* SEL_EXBUS2 [2] */
3698 FN_SEL_EXBUS2_0, FN_SEL_EXBUS2_1, FN_SEL_EXBUS2_2, 0,
3699 /* SEL_EXBUS1 [1] */
3700 FN_SEL_EXBUS1_0, FN_SEL_EXBUS1_1,
3701 /* SEL_EXBUS0 [2] */
3702 FN_SEL_EXBUS0_0, FN_SEL_EXBUS0_1, FN_SEL_EXBUS0_2, 0 }
3703 },
3704 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xfffc0094, 32,
3705 2, 2, 2, 2, 1, 1, 1, 3, 1,
3706 2, 2, 2, 2, 1, 1, 2, 1, 2, 2) {
3707 /* SEL_TMU1 [2] */
3708 FN_SEL_TMU1_0, FN_SEL_TMU1_1, FN_SEL_TMU1_2, 0,
3709 /* SEL_TMU0 [2] */
3710 FN_SEL_TMU0_0, FN_SEL_TMU0_1, FN_SEL_TMU0_2, FN_SEL_TMU0_3,
3711 /* SEL_SCIF [2] */
3712 FN_SEL_SCIF_0, FN_SEL_SCIF_1, FN_SEL_SCIF_2, FN_SEL_SCIF_3,
3713 /* SEL_CANCLK [2] */
Phil Edworthyb9ffcc22013-06-03 08:52:28 +01003714 FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, 0,
Laurent Pinchart881023d2012-12-15 23:51:22 +01003715 /* SEL_CAN0 [1] */
3716 FN_SEL_CAN0_0, FN_SEL_CAN0_1,
3717 /* SEL_HSCIF1 [1] */
3718 FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
3719 /* SEL_HSCIF0 [1] */
3720 FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
3721 /* SEL_PWMFSW [3] */
3722 FN_SEL_PWMFSW_0, FN_SEL_PWMFSW_1, FN_SEL_PWMFSW_2,
3723 FN_SEL_PWMFSW_3, FN_SEL_PWMFSW_4, 0, 0, 0,
3724 /* SEL_ADI [1] */
3725 FN_SEL_ADI_0, FN_SEL_ADI_1,
3726 /* [2] */
3727 0, 0, 0, 0,
3728 /* [2] */
3729 0, 0, 0, 0,
3730 /* [2] */
3731 0, 0, 0, 0,
3732 /* SEL_GPS [2] */
3733 FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
3734 /* SEL_SIM [1] */
3735 FN_SEL_SIM_0, FN_SEL_SIM_1,
3736 /* SEL_HSPI2 [1] */
3737 FN_SEL_HSPI2_0, FN_SEL_HSPI2_1,
3738 /* SEL_HSPI1 [2] */
3739 FN_SEL_HSPI1_0, FN_SEL_HSPI1_1, FN_SEL_HSPI1_2, FN_SEL_HSPI1_3,
3740 /* SEL_I2C3 [1] */
3741 FN_SEL_I2C3_0, FN_SEL_I2C3_1,
3742 /* SEL_I2C2 [2] */
3743 FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
3744 /* SEL_I2C1 [2] */
3745 FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3 }
3746 },
Laurent Pinchart881023d2012-12-15 23:51:22 +01003747 { },
3748};
3749
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +01003750const struct sh_pfc_soc_info r8a7779_pinmux_info = {
Laurent Pinchart881023d2012-12-15 23:51:22 +01003751 .name = "r8a7779_pfc",
3752
3753 .unlock_reg = 0xfffc0000, /* PMMR */
3754
Laurent Pinchart881023d2012-12-15 23:51:22 +01003755 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
3756
Laurent Pincharta373ed02012-11-29 13:24:07 +01003757 .pins = pinmux_pins,
3758 .nr_pins = ARRAY_SIZE(pinmux_pins),
Laurent Pincharte8ebafd2013-01-03 13:07:05 +01003759 .groups = pinmux_groups,
3760 .nr_groups = ARRAY_SIZE(pinmux_groups),
3761 .functions = pinmux_functions,
3762 .nr_functions = ARRAY_SIZE(pinmux_functions),
3763
Laurent Pinchart881023d2012-12-15 23:51:22 +01003764 .cfg_regs = pinmux_config_regs,
Laurent Pinchart881023d2012-12-15 23:51:22 +01003765
3766 .gpio_data = pinmux_data,
3767 .gpio_data_size = ARRAY_SIZE(pinmux_data),
3768};