blob: 1c5aac4b6139e960d19d3e6deee0d7957420617d [file] [log] [blame]
Yuval Mintze712d522015-10-26 11:02:27 +02001/* QLogic qede NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
Yuval Mintze712d522015-10-26 11:02:27 +020032#ifndef _QEDE_H_
33#define _QEDE_H_
34#include <linux/compiler.h>
35#include <linux/version.h>
36#include <linux/workqueue.h>
37#include <linux/netdevice.h>
38#include <linux/interrupt.h>
39#include <linux/bitmap.h>
40#include <linux/kernel.h>
41#include <linux/mutex.h>
Mintz, Yuval496e0512016-11-29 16:47:09 +020042#include <linux/bpf.h>
Yuval Mintze712d522015-10-26 11:02:27 +020043#include <linux/io.h>
44#include <linux/qed/common_hsi.h>
45#include <linux/qed/eth_common.h>
46#include <linux/qed/qed_if.h>
47#include <linux/qed/qed_chain.h>
48#include <linux/qed/qed_eth_if.h>
49
50#define QEDE_MAJOR_VERSION 8
Manish Chopra831a8e62016-06-30 02:35:22 -040051#define QEDE_MINOR_VERSION 10
Yuval Mintz05fafbf2016-08-19 09:33:31 +030052#define QEDE_REVISION_VERSION 9
Yuval Mintz7c2d7d72016-04-10 12:43:02 +030053#define QEDE_ENGINEERING_VERSION 20
Yuval Mintze712d522015-10-26 11:02:27 +020054#define DRV_MODULE_VERSION __stringify(QEDE_MAJOR_VERSION) "." \
55 __stringify(QEDE_MINOR_VERSION) "." \
56 __stringify(QEDE_REVISION_VERSION) "." \
57 __stringify(QEDE_ENGINEERING_VERSION)
58
Yuval Mintze712d522015-10-26 11:02:27 +020059#define DRV_MODULE_SYM qede
60
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020061struct qede_stats {
62 u64 no_buff_discards;
Sudarsana Reddy Kalluru1a5a3662016-08-16 10:51:01 -040063 u64 packet_too_big_discard;
64 u64 ttl0_discard;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020065 u64 rx_ucast_bytes;
66 u64 rx_mcast_bytes;
67 u64 rx_bcast_bytes;
68 u64 rx_ucast_pkts;
69 u64 rx_mcast_pkts;
70 u64 rx_bcast_pkts;
71 u64 mftag_filter_discards;
72 u64 mac_filter_discards;
73 u64 tx_ucast_bytes;
74 u64 tx_mcast_bytes;
75 u64 tx_bcast_bytes;
76 u64 tx_ucast_pkts;
77 u64 tx_mcast_pkts;
78 u64 tx_bcast_pkts;
79 u64 tx_err_drop_pkts;
80 u64 coalesced_pkts;
81 u64 coalesced_events;
82 u64 coalesced_aborts_num;
83 u64 non_coalesced_pkts;
84 u64 coalesced_bytes;
85
86 /* port */
87 u64 rx_64_byte_packets;
Yuval Mintzd4967cf2016-04-22 08:41:01 +030088 u64 rx_65_to_127_byte_packets;
89 u64 rx_128_to_255_byte_packets;
90 u64 rx_256_to_511_byte_packets;
91 u64 rx_512_to_1023_byte_packets;
92 u64 rx_1024_to_1518_byte_packets;
93 u64 rx_1519_to_1522_byte_packets;
94 u64 rx_1519_to_2047_byte_packets;
95 u64 rx_2048_to_4095_byte_packets;
96 u64 rx_4096_to_9216_byte_packets;
97 u64 rx_9217_to_16383_byte_packets;
Sudarsana Kalluru133fac02015-10-26 11:02:34 +020098 u64 rx_crc_errors;
99 u64 rx_mac_crtl_frames;
100 u64 rx_pause_frames;
101 u64 rx_pfc_frames;
102 u64 rx_align_errors;
103 u64 rx_carrier_errors;
104 u64 rx_oversize_packets;
105 u64 rx_jabbers;
106 u64 rx_undersize_packets;
107 u64 rx_fragments;
108 u64 tx_64_byte_packets;
109 u64 tx_65_to_127_byte_packets;
110 u64 tx_128_to_255_byte_packets;
111 u64 tx_256_to_511_byte_packets;
112 u64 tx_512_to_1023_byte_packets;
113 u64 tx_1024_to_1518_byte_packets;
114 u64 tx_1519_to_2047_byte_packets;
115 u64 tx_2048_to_4095_byte_packets;
116 u64 tx_4096_to_9216_byte_packets;
117 u64 tx_9217_to_16383_byte_packets;
118 u64 tx_pause_frames;
119 u64 tx_pfc_frames;
120 u64 tx_lpi_entry_count;
121 u64 tx_total_collisions;
122 u64 brb_truncates;
123 u64 brb_discards;
124 u64 tx_mac_ctrl_frames;
125};
126
Sudarsana Reddy Kalluru7c1bfca2016-02-18 17:00:40 +0200127struct qede_vlan {
128 struct list_head list;
129 u16 vid;
130 bool configured;
131};
132
Ram Amranicee9fbd2016-10-01 21:59:56 +0300133struct qede_rdma_dev {
134 struct qedr_dev *qedr_dev;
135 struct list_head entry;
136 struct list_head roce_event_list;
137 struct workqueue_struct *roce_wq;
138};
139
Yuval Mintze712d522015-10-26 11:02:27 +0200140struct qede_dev {
141 struct qed_dev *cdev;
142 struct net_device *ndev;
143 struct pci_dev *pdev;
144
145 u32 dp_module;
146 u8 dp_level;
147
Yuval Mintzfefb0202016-05-11 16:36:19 +0300148 u32 flags;
149#define QEDE_FLAG_IS_VF BIT(0)
150#define IS_VF(edev) (!!((edev)->flags & QEDE_FLAG_IS_VF))
151
Yuval Mintze712d522015-10-26 11:02:27 +0200152 const struct qed_eth_ops *ops;
153
Mintz, Yuval80439a12016-11-29 16:47:02 +0200154 struct qed_dev_eth_info dev_info;
Yuval Mintze712d522015-10-26 11:02:27 +0200155#define QEDE_MAX_RSS_CNT(edev) ((edev)->dev_info.num_queues)
Mintz, Yuval80439a12016-11-29 16:47:02 +0200156#define QEDE_MAX_TSS_CNT(edev) ((edev)->dev_info.num_queues)
Yuval Mintze712d522015-10-26 11:02:27 +0200157
Yuval Mintz29502192015-10-26 11:02:29 +0200158 struct qede_fastpath *fp_array;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400159 u8 req_num_tx;
160 u8 fp_num_tx;
161 u8 req_num_rx;
162 u8 fp_num_rx;
163 u16 req_queues;
164 u16 num_queues;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400165#define QEDE_QUEUE_CNT(edev) ((edev)->num_queues)
166#define QEDE_RSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_tx)
Mintz, Yuval80439a12016-11-29 16:47:02 +0200167#define QEDE_TSS_COUNT(edev) ((edev)->num_queues - (edev)->fp_num_rx)
Yuval Mintze712d522015-10-26 11:02:27 +0200168
169 struct qed_int_info int_info;
170 unsigned char primary_mac[ETH_ALEN];
171
172 /* Smaller private varaiant of the RTNL lock */
173 struct mutex qede_lock;
174 u32 state; /* Protected by qede_lock */
Yuval Mintz29502192015-10-26 11:02:29 +0200175 u16 rx_buf_size;
Manish Chopra3d789992016-06-30 02:35:21 -0400176 u32 rx_copybreak;
177
Yuval Mintz29502192015-10-26 11:02:29 +0200178 /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
179#define ETH_OVERHEAD (ETH_HLEN + 8 + 8)
180 /* Max supported alignment is 256 (8 shift)
181 * minimal alignment shift 6 is optimal for 57xxx HW performance
182 */
183#define QEDE_RX_ALIGN_SHIFT max(6, min(8, L1_CACHE_SHIFT))
184 /* We assume skb_build() uses sizeof(struct skb_shared_info) bytes
185 * at the end of skb->data, to avoid wasting a full cache line.
186 * This reduces memory use (skb->truesize).
187 */
188#define QEDE_FW_RX_ALIGN_END \
189 max_t(u64, 1UL << QEDE_RX_ALIGN_SHIFT, \
190 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
191
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200192 struct qede_stats stats;
Sudarsana Reddy Kalluru961acde2016-04-10 12:43:01 +0300193#define QEDE_RSS_INDIR_INITED BIT(0)
194#define QEDE_RSS_KEY_INITED BIT(1)
195#define QEDE_RSS_CAPS_INITED BIT(2)
196 u32 rss_params_inited; /* bit-field to track initialized rss params */
Yuval Mintz29502192015-10-26 11:02:29 +0200197 struct qed_update_vport_rss_params rss_params;
198 u16 q_num_rx_buffers; /* Must be a power of two */
199 u16 q_num_tx_buffers; /* Must be a power of two */
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200200
Manish Chopra55482ed2016-03-04 12:35:06 -0500201 bool gro_disable;
Sudarsana Reddy Kalluru7c1bfca2016-02-18 17:00:40 +0200202 struct list_head vlan_list;
203 u16 configured_vlans;
204 u16 non_configured_vlans;
205 bool accept_any_vlan;
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200206 struct delayed_work sp_task;
207 unsigned long sp_flags;
Manish Choprab18e1702016-04-14 01:38:30 -0400208 u16 vxlan_dst_port;
Manish Chopra9a109dd2016-04-14 01:38:31 -0400209 u16 geneve_dst_port;
Ram Amranicee9fbd2016-10-01 21:59:56 +0300210
Mintz, Yuval14d39642016-10-31 07:14:23 +0200211 bool wol_enabled;
212
Ram Amranicee9fbd2016-10-01 21:59:56 +0300213 struct qede_rdma_dev rdma_info;
Mintz, Yuval496e0512016-11-29 16:47:09 +0200214
215 struct bpf_prog *xdp_prog;
Yuval Mintz29502192015-10-26 11:02:29 +0200216};
217
218enum QEDE_STATE {
219 QEDE_STATE_CLOSED,
220 QEDE_STATE_OPEN,
221};
222
223#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
224
225#define MAX_NUM_TC 8
226#define MAX_NUM_PRI 8
227
228/* The driver supports the new build_skb() API:
229 * RX ring buffer contains pointer to kmalloc() data only,
230 * skb are built only after the frame was DMA-ed.
231 */
232struct sw_rx_data {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500233 struct page *data;
234 dma_addr_t mapping;
235 unsigned int page_offset;
Yuval Mintz29502192015-10-26 11:02:29 +0200236};
237
Manish Chopra55482ed2016-03-04 12:35:06 -0500238enum qede_agg_state {
239 QEDE_AGG_STATE_NONE = 0,
240 QEDE_AGG_STATE_START = 1,
241 QEDE_AGG_STATE_ERROR = 2
242};
243
244struct qede_agg_info {
Mintz, Yuval01e23012016-11-29 16:47:00 +0200245 /* rx_buf is a data buffer that can be placed / consumed from rx bd
246 * chain. It has two purposes: We will preallocate the data buffer
247 * for each aggregation when we open the interface and will place this
248 * buffer on the rx-bd-ring when we receive TPA_START. We don't want
249 * to be in a state where allocation fails, as we can't reuse the
250 * consumer buffer in the rx-chain since FW may still be writing to it
251 * (since header needs to be modified for TPA).
252 * The second purpose is to keep a pointer to the bd buffer during
253 * aggregation.
254 */
255 struct sw_rx_data buffer;
256 dma_addr_t buffer_mapping;
257
Manish Chopra55482ed2016-03-04 12:35:06 -0500258 struct sk_buff *skb;
Mintz, Yuval01e23012016-11-29 16:47:00 +0200259
260 /* We need some structs from the start cookie until termination */
Manish Chopra55482ed2016-03-04 12:35:06 -0500261 u16 vlan_tag;
Mintz, Yuval01e23012016-11-29 16:47:00 +0200262 u16 start_cqe_bd_len;
263 u8 start_cqe_placement_offset;
264
265 u8 state;
266 u8 frag_id;
267
268 u8 tunnel_type;
Manish Chopra55482ed2016-03-04 12:35:06 -0500269};
270
Yuval Mintz29502192015-10-26 11:02:29 +0200271struct qede_rx_queue {
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200272 __le16 *hw_cons_ptr;
273 void __iomem *hw_rxq_prod_addr;
274
275 /* Required for the allocation of replacement buffers */
276 struct device *dev;
277
Mintz, Yuval496e0512016-11-29 16:47:09 +0200278 struct bpf_prog *xdp_prog;
279
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200280 u16 sw_rx_cons;
281 u16 sw_rx_prod;
282
Mintz, Yuvale3eef7e2017-01-01 13:57:04 +0200283 u16 filled_buffers;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200284 u8 data_direction;
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200285 u8 rxq_id;
286
287 u32 rx_buf_size;
288 u32 rx_buf_seg_size;
289
290 u64 rcv_pkts;
291
292 struct sw_rx_data *sw_rx_ring;
293 struct qed_chain rx_bd_ring;
294 struct qed_chain rx_comp_ring ____cacheline_aligned;
Yuval Mintz29502192015-10-26 11:02:29 +0200295
Mintz, Yuvale3eef7e2017-01-01 13:57:04 +0200296 /* Used once per each NAPI run */
297 u16 num_rx_buffers;
298
Manish Chopra55482ed2016-03-04 12:35:06 -0500299 /* GRO */
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200300 struct qede_agg_info tpa_info[ETH_TPA_MAX_AGGS_NUM];
Manish Chopra55482ed2016-03-04 12:35:06 -0500301
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200302 u64 rx_hw_errors;
303 u64 rx_alloc_errors;
304 u64 rx_ip_frags;
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200305
Mintz, Yuval496e0512016-11-29 16:47:09 +0200306 u64 xdp_no_pass;
307
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200308 void *handle;
Yuval Mintz29502192015-10-26 11:02:29 +0200309};
310
311union db_prod {
312 struct eth_db_data data;
313 u32 raw;
314};
315
316struct sw_tx_bd {
317 struct sk_buff *skb;
318 u8 flags;
319/* Set on the first BD descriptor when there is a split BD */
320#define QEDE_TSO_SPLIT_BD BIT(0)
321};
322
323struct qede_tx_queue {
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200324 u8 is_xdp;
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200325 bool is_legacy;
326 u16 sw_tx_cons;
327 u16 sw_tx_prod;
328 u16 num_tx_buffers; /* Slowpath only */
Yuval Mintz29502192015-10-26 11:02:29 +0200329
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200330 u64 xmit_pkts;
331 u64 stopped_cnt;
Yuval Mintzd8c2c7e2016-08-22 13:25:11 +0300332
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200333 __le16 *hw_cons_ptr;
334
335 /* Needed for the mapping of packets */
336 struct device *dev;
337
338 void __iomem *doorbell_addr;
339 union db_prod tx_db;
340 int index; /* Slowpath only */
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200341#define QEDE_TXQ_XDP_TO_IDX(edev, txq) ((txq)->index - \
342 QEDE_MAX_TSS_CNT(edev))
343#define QEDE_TXQ_IDX_TO_XDP(edev, idx) ((idx) + QEDE_MAX_TSS_CNT(edev))
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200344
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200345 /* Regular Tx requires skb + metadata for release purpose,
346 * while XDP requires only the pages themselves.
347 */
348 union {
349 struct sw_tx_bd *skbs;
350 struct page **pages;
351 } sw_tx_ring;
352
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200353 struct qed_chain tx_pbl;
354
355 /* Slowpath; Should be kept in end [unless missing padding] */
Mintz, Yuval3da7a372016-11-29 16:47:06 +0200356 void *handle;
Yuval Mintz29502192015-10-26 11:02:29 +0200357};
358
359#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr.hi), \
360 le32_to_cpu((bd)->addr.lo))
361#define BD_SET_UNMAP_ADDR_LEN(bd, maddr, len) \
362 do { \
363 (bd)->addr.hi = cpu_to_le32(upper_32_bits(maddr)); \
364 (bd)->addr.lo = cpu_to_le32(lower_32_bits(maddr)); \
365 (bd)->nbytes = cpu_to_le16(len); \
366 } while (0)
367#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
368
369struct qede_fastpath {
370 struct qede_dev *edev;
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400371#define QEDE_FASTPATH_TX BIT(0)
372#define QEDE_FASTPATH_RX BIT(1)
Mintz, Yuval496e0512016-11-29 16:47:09 +0200373#define QEDE_FASTPATH_XDP BIT(2)
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400374#define QEDE_FASTPATH_COMBINED (QEDE_FASTPATH_TX | QEDE_FASTPATH_RX)
375 u8 type;
376 u8 id;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200377 u8 xdp_xmit;
Yuval Mintz29502192015-10-26 11:02:29 +0200378 struct napi_struct napi;
379 struct qed_sb_info *sb_info;
380 struct qede_rx_queue *rxq;
Mintz, Yuval80439a12016-11-29 16:47:02 +0200381 struct qede_tx_queue *txq;
Mintz, Yuvalcb6aeb02016-11-29 16:47:10 +0200382 struct qede_tx_queue *xdp_tx;
Yuval Mintz29502192015-10-26 11:02:29 +0200383
384#define VEC_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
385 char name[VEC_NAME_SIZE];
Yuval Mintze712d522015-10-26 11:02:27 +0200386};
387
388/* Debug print definitions */
389#define DP_NAME(edev) ((edev)->ndev->name)
390
Yuval Mintz29502192015-10-26 11:02:29 +0200391#define XMIT_PLAIN 0
392#define XMIT_L4_CSUM BIT(0)
393#define XMIT_LSO BIT(1)
394#define XMIT_ENC BIT(2)
Manish Chopraa1502412016-10-14 05:19:18 -0400395#define XMIT_ENC_GSO_L4_CSUM BIT(3)
Yuval Mintz29502192015-10-26 11:02:29 +0200396
397#define QEDE_CSUM_ERROR BIT(0)
398#define QEDE_CSUM_UNNECESSARY BIT(1)
Manish Chopra14db81d2016-04-14 01:38:33 -0400399#define QEDE_TUNN_CSUM_UNNECESSARY BIT(2)
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200400
Manish Choprab18e1702016-04-14 01:38:30 -0400401#define QEDE_SP_RX_MODE 1
402#define QEDE_SP_VXLAN_PORT_CONFIG 2
Manish Chopra9a109dd2016-04-14 01:38:31 -0400403#define QEDE_SP_GENEVE_PORT_CONFIG 3
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200404
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200405struct qede_reload_args {
406 void (*func)(struct qede_dev *edev, struct qede_reload_args *args);
407 union {
408 netdev_features_t features;
Mintz, Yuval496e0512016-11-29 16:47:09 +0200409 struct bpf_prog *new_prog;
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200410 u16 mtu;
411 } u;
Sudarsana Kalluru0d8e0aa2015-10-26 11:02:30 +0200412};
413
Mintz, Yuvalcdda9262017-01-01 13:57:01 +0200414/* Datapath functions definition */
415netdev_tx_t qede_start_xmit(struct sk_buff *skb, struct net_device *ndev);
416netdev_features_t qede_features_check(struct sk_buff *skb,
417 struct net_device *dev,
418 netdev_features_t features);
419void qede_tx_log_print(struct qede_dev *edev, struct qede_fastpath *fp);
Mintz, Yuvale3eef7e2017-01-01 13:57:04 +0200420int qede_alloc_rx_buffer(struct qede_rx_queue *rxq, bool allow_lazy);
Mintz, Yuvalcdda9262017-01-01 13:57:01 +0200421int qede_free_tx_pkt(struct qede_dev *edev,
422 struct qede_tx_queue *txq, int *len);
423int qede_poll(struct napi_struct *napi, int budget);
424irqreturn_t qede_msix_fp_int(int irq, void *fp_cookie);
Mintz, Yuvalaed284c2017-01-01 13:57:02 +0200425
426/* Filtering function definitions */
427void qede_force_mac(void *dev, u8 *mac, bool forced);
428int qede_set_mac_addr(struct net_device *ndev, void *p);
429
430int qede_vlan_rx_add_vid(struct net_device *dev, __be16 proto, u16 vid);
431int qede_vlan_rx_kill_vid(struct net_device *dev, __be16 proto, u16 vid);
432void qede_vlan_mark_nonconfigured(struct qede_dev *edev);
433int qede_configure_vlan_filters(struct qede_dev *edev);
434
435int qede_set_features(struct net_device *dev, netdev_features_t features);
436void qede_set_rx_mode(struct net_device *ndev);
437void qede_config_rx_mode(struct net_device *ndev);
438void qede_fill_rss_params(struct qede_dev *edev,
439 struct qed_update_vport_rss_params *rss, u8 *update);
440
441void qede_udp_tunnel_add(struct net_device *dev, struct udp_tunnel_info *ti);
442void qede_udp_tunnel_del(struct net_device *dev, struct udp_tunnel_info *ti);
443
444int qede_xdp(struct net_device *dev, struct netdev_xdp *xdp);
445
Sudarsana Reddy Kalluru489e45a2016-06-08 06:22:12 -0400446#ifdef CONFIG_DCB
447void qede_set_dcbnl_ops(struct net_device *ndev);
448#endif
Mintz, Yuvalaed284c2017-01-01 13:57:02 +0200449
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200450void qede_config_debug(uint debug, u32 *p_dp_module, u8 *p_dp_level);
451void qede_set_ethtool_ops(struct net_device *netdev);
452void qede_reload(struct qede_dev *edev,
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200453 struct qede_reload_args *args, bool is_locked);
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200454int qede_change_mtu(struct net_device *dev, int new_mtu);
455void qede_fill_by_demand_stats(struct qede_dev *edev);
Mintz, Yuval567b3c12016-11-29 16:47:05 +0200456void __qede_lock(struct qede_dev *edev);
457void __qede_unlock(struct qede_dev *edev);
Sudarsana Reddy Kalluru16f46bf2016-04-28 20:20:54 -0400458bool qede_has_rx_work(struct qede_rx_queue *rxq);
459int qede_txq_has_work(struct qede_tx_queue *txq);
Mintz, Yuval9eb22352016-11-29 16:47:08 +0200460void qede_recycle_rx_bd_ring(struct qede_rx_queue *rxq, u8 count);
Sudarsana Reddy Kalluru837d4eb2016-10-21 04:43:41 -0400461void qede_update_rx_prod(struct qede_dev *edev, struct qede_rx_queue *rxq);
Sudarsana Kalluru133fac02015-10-26 11:02:34 +0200462
Yuval Mintz29502192015-10-26 11:02:29 +0200463#define RX_RING_SIZE_POW 13
Sudarsana Kalluru01ef7e02015-11-30 12:25:02 +0200464#define RX_RING_SIZE ((u16)BIT(RX_RING_SIZE_POW))
Yuval Mintz29502192015-10-26 11:02:29 +0200465#define NUM_RX_BDS_MAX (RX_RING_SIZE - 1)
466#define NUM_RX_BDS_MIN 128
Sudarsana Reddy Kalluru0e191822016-10-21 04:43:42 -0400467#define NUM_RX_BDS_DEF ((u16)BIT(10) - 1)
Yuval Mintz29502192015-10-26 11:02:29 +0200468
469#define TX_RING_SIZE_POW 13
Sudarsana Kalluru01ef7e02015-11-30 12:25:02 +0200470#define TX_RING_SIZE ((u16)BIT(TX_RING_SIZE_POW))
Yuval Mintz29502192015-10-26 11:02:29 +0200471#define NUM_TX_BDS_MAX (TX_RING_SIZE - 1)
472#define NUM_TX_BDS_MIN 128
473#define NUM_TX_BDS_DEF NUM_TX_BDS_MAX
474
Jarod Wilsoncaff2a82016-10-17 15:54:08 -0400475#define QEDE_MIN_PKT_LEN 64
476#define QEDE_RX_HDR_SIZE 256
477#define QEDE_MAX_JUMBO_PACKET_SIZE 9600
Sudarsana Reddy Kalluru9a4d7e82016-08-23 10:56:55 -0400478#define for_each_queue(i) for (i = 0; i < edev->num_queues; i++)
Yuval Mintz29502192015-10-26 11:02:29 +0200479
Yuval Mintze712d522015-10-26 11:02:27 +0200480#endif /* _QEDE_H_ */