Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/plat-omap/include/mach/entry-macro.S |
| 3 | * |
| 4 | * Low-level IRQ helper macros for OMAP-based platforms |
| 5 | * |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 6 | * Copyright (C) 2009 Texas Instruments |
| 7 | * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> |
| 8 | * |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 9 | * This file is licensed under the terms of the GNU General Public |
| 10 | * License version 2. This program is licensed "as is" without any |
| 11 | * warranty of any kind, whether express or implied. |
| 12 | */ |
| 13 | #include <mach/hardware.h> |
| 14 | #include <mach/io.h> |
| 15 | #include <mach/irqs.h> |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 16 | #include <asm/hardware/gic.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 17 | |
| 18 | #if defined(CONFIG_ARCH_OMAP1) |
| 19 | |
Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 20 | #if (defined(CONFIG_ARCH_OMAP730)||defined(CONFIG_ARCH_OMAP850)) && \ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 21 | (defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)) |
Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 22 | #error "FIXME: OMAP7XX doesn't support multiple-OMAP" |
| 23 | #elif defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850) |
Alistair Buxton | 372b1c3 | 2009-09-18 04:09:39 +0100 | [diff] [blame] | 24 | #define INT_IH2_IRQ INT_7XX_IH2_IRQ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 25 | #elif defined(CONFIG_ARCH_OMAP15XX) |
| 26 | #define INT_IH2_IRQ INT_1510_IH2_IRQ |
| 27 | #elif defined(CONFIG_ARCH_OMAP16XX) |
| 28 | #define INT_IH2_IRQ INT_1610_IH2_IRQ |
| 29 | #else |
| 30 | #warning "IH2 IRQ defaulted" |
| 31 | #define INT_IH2_IRQ INT_1510_IH2_IRQ |
| 32 | #endif |
| 33 | |
| 34 | .macro disable_fiq |
| 35 | .endm |
| 36 | |
| 37 | .macro get_irqnr_preamble, base, tmp |
| 38 | .endm |
| 39 | |
| 40 | .macro arch_ret_to_user, tmp1, tmp2 |
| 41 | .endm |
| 42 | |
| 43 | .macro get_irqnr_and_base, irqnr, irqstat, base, tmp |
Tony Lindgren | 9411326 | 2009-08-28 10:50:33 -0700 | [diff] [blame] | 44 | ldr \base, =OMAP1_IO_ADDRESS(OMAP_IH1_BASE) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 45 | ldr \irqnr, [\base, #IRQ_ITR_REG_OFFSET] |
| 46 | ldr \tmp, [\base, #IRQ_MIR_REG_OFFSET] |
| 47 | mov \irqstat, #0xffffffff |
| 48 | bic \tmp, \irqstat, \tmp |
| 49 | tst \irqnr, \tmp |
| 50 | beq 1510f |
| 51 | |
| 52 | ldr \irqnr, [\base, #IRQ_SIR_FIQ_REG_OFFSET] |
| 53 | cmp \irqnr, #0 |
| 54 | ldreq \irqnr, [\base, #IRQ_SIR_IRQ_REG_OFFSET] |
| 55 | cmpeq \irqnr, #INT_IH2_IRQ |
Tony Lindgren | 9411326 | 2009-08-28 10:50:33 -0700 | [diff] [blame] | 56 | ldreq \base, =OMAP1_IO_ADDRESS(OMAP_IH2_BASE) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 57 | ldreq \irqnr, [\base, #IRQ_SIR_IRQ_REG_OFFSET] |
| 58 | addeqs \irqnr, \irqnr, #32 |
| 59 | 1510: |
| 60 | .endm |
| 61 | |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 62 | #endif |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 63 | #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \ |
| 64 | defined(CONFIG_ARCH_OMAP4) |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 65 | |
| 66 | #include <mach/omap24xx.h> |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 67 | #include <mach/omap34xx.h> |
Tony Lindgren | 8a424bb | 2009-05-25 11:08:35 -0700 | [diff] [blame] | 68 | |
| 69 | /* REVISIT: This should be set dynamically if CONFIG_MULTI_OMAP2 is selected */ |
| 70 | #if defined(CONFIG_ARCH_OMAP2420) || defined(CONFIG_ARCH_OMAP2430) |
Tony Lindgren | 9411326 | 2009-08-28 10:50:33 -0700 | [diff] [blame] | 71 | #define OMAP2_VA_IC_BASE OMAP2_IO_ADDRESS(OMAP24XX_IC_BASE) |
Tony Lindgren | 8a424bb | 2009-05-25 11:08:35 -0700 | [diff] [blame] | 72 | #elif defined(CONFIG_ARCH_OMAP34XX) |
Tony Lindgren | 9411326 | 2009-08-28 10:50:33 -0700 | [diff] [blame] | 73 | #define OMAP2_VA_IC_BASE OMAP2_IO_ADDRESS(OMAP34XX_IC_BASE) |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 74 | #endif |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 75 | #if defined(CONFIG_ARCH_OMAP4) |
| 76 | #include <mach/omap44xx.h> |
| 77 | #endif |
Tony Lindgren | 5241473 | 2008-11-04 13:35:07 -0800 | [diff] [blame] | 78 | #define INTCPS_SIR_IRQ_OFFSET 0x0040 /* Active interrupt offset */ |
| 79 | #define ACTIVEIRQ_MASK 0x7f /* Active interrupt bits */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 80 | |
| 81 | .macro disable_fiq |
| 82 | .endm |
| 83 | |
| 84 | .macro get_irqnr_preamble, base, tmp |
| 85 | .endm |
| 86 | |
| 87 | .macro arch_ret_to_user, tmp1, tmp2 |
| 88 | .endm |
| 89 | |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 90 | #ifndef CONFIG_ARCH_OMAP4 |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 91 | .macro get_irqnr_and_base, irqnr, irqstat, base, tmp |
| 92 | ldr \base, =OMAP2_VA_IC_BASE |
| 93 | ldr \irqnr, [\base, #0x98] /* IRQ pending reg 1 */ |
| 94 | cmp \irqnr, #0x0 |
| 95 | bne 2222f |
| 96 | ldr \irqnr, [\base, #0xb8] /* IRQ pending reg 2 */ |
| 97 | cmp \irqnr, #0x0 |
| 98 | bne 2222f |
| 99 | ldr \irqnr, [\base, #0xd8] /* IRQ pending reg 3 */ |
| 100 | cmp \irqnr, #0x0 |
| 101 | 2222: |
Syed Mohammed, Khasim | cc26b3b | 2008-10-09 17:51:41 +0300 | [diff] [blame] | 102 | ldrne \irqnr, [\base, #INTCPS_SIR_IRQ_OFFSET] |
Tony Lindgren | 5241473 | 2008-11-04 13:35:07 -0800 | [diff] [blame] | 103 | and \irqnr, \irqnr, #ACTIVEIRQ_MASK /* Clear spurious bits */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 104 | |
| 105 | .endm |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 106 | #else |
Tony Lindgren | e4e7a13 | 2009-10-19 15:25:26 -0700 | [diff] [blame^] | 107 | #define OMAP44XX_VA_GIC_CPU_BASE OMAP2_IO_ADDRESS(OMAP44XX_GIC_CPU_BASE) |
| 108 | |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 109 | /* |
| 110 | * The interrupt numbering scheme is defined in the |
| 111 | * interrupt controller spec. To wit: |
| 112 | * |
| 113 | * Interrupts 0-15 are IPI |
| 114 | * 16-28 are reserved |
| 115 | * 29-31 are local. We allow 30 to be used for the watchdog. |
| 116 | * 32-1020 are global |
| 117 | * 1021-1022 are reserved |
| 118 | * 1023 is "spurious" (no interrupt) |
| 119 | * |
| 120 | * For now, we ignore all local interrupts so only return an |
| 121 | * interrupt if it's between 30 and 1020. The test_for_ipi |
| 122 | * routine below will pick up on IPIs. |
| 123 | * A simple read from the controller will tell us the number |
| 124 | * of the highest priority enabled interrupt. |
| 125 | * We then just need to check whether it is in the |
| 126 | * valid range for an IRQ (30-1020 inclusive). |
| 127 | */ |
| 128 | .macro get_irqnr_and_base, irqnr, irqstat, base, tmp |
| 129 | ldr \base, =OMAP44XX_VA_GIC_CPU_BASE |
| 130 | ldr \irqstat, [\base, #GIC_CPU_INTACK] |
| 131 | |
| 132 | ldr \tmp, =1021 |
| 133 | |
| 134 | bic \irqnr, \irqstat, #0x1c00 |
| 135 | |
| 136 | cmp \irqnr, #29 |
| 137 | cmpcc \irqnr, \irqnr |
| 138 | cmpne \irqnr, \tmp |
| 139 | cmpcs \irqnr, \irqnr |
| 140 | .endm |
Santosh Shilimkar | 39e1d4c | 2009-04-28 20:52:00 +0530 | [diff] [blame] | 141 | |
| 142 | /* We assume that irqstat (the raw value of the IRQ acknowledge |
| 143 | * register) is preserved from the macro above. |
| 144 | * If there is an IPI, we immediately signal end of interrupt |
| 145 | * on the controller, since this requires the original irqstat |
| 146 | * value which we won't easily be able to recreate later. |
| 147 | */ |
| 148 | |
| 149 | .macro test_for_ipi, irqnr, irqstat, base, tmp |
| 150 | bic \irqnr, \irqstat, #0x1c00 |
| 151 | cmp \irqnr, #16 |
| 152 | it cc |
| 153 | strcc \irqstat, [\base, #GIC_CPU_EOI] |
| 154 | it cs |
| 155 | cmpcs \irqnr, \irqnr |
| 156 | .endm |
| 157 | |
| 158 | /* As above, this assumes that irqstat and base are preserved */ |
| 159 | |
| 160 | .macro test_for_ltirq, irqnr, irqstat, base, tmp |
| 161 | bic \irqnr, \irqstat, #0x1c00 |
| 162 | mov \tmp, #0 |
| 163 | cmp \irqnr, #29 |
| 164 | itt eq |
| 165 | moveq \tmp, #1 |
| 166 | streq \irqstat, [\base, #GIC_CPU_EOI] |
| 167 | cmp \tmp, #0 |
| 168 | .endm |
Santosh Shilimkar | 4416907 | 2009-05-28 14:16:04 -0700 | [diff] [blame] | 169 | #endif |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 170 | |
| 171 | .macro irq_prio_table |
| 172 | .endm |
| 173 | |
| 174 | #endif |