blob: 3fd9cfe6dcd7c146ff64df78ae0f0d48731d07d0 [file] [log] [blame]
Mark Brown6d4baf02011-09-20 15:44:21 +01001/*
2 * wm5100.c -- WM5100 ALSA SoC Audio driver
3 *
4 * Copyright 2011 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/pm.h>
18#include <linux/gcd.h>
19#include <linux/gpio.h>
20#include <linux/i2c.h>
Mark Brown6d4baf02011-09-20 15:44:21 +010021#include <linux/regulator/consumer.h>
22#include <linux/regulator/fixed.h>
23#include <linux/slab.h>
24#include <sound/core.h>
25#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/soc.h>
Mark Brownba896ed2011-09-27 17:39:50 +010028#include <sound/jack.h>
Mark Brown6d4baf02011-09-20 15:44:21 +010029#include <sound/initval.h>
30#include <sound/tlv.h>
31#include <sound/wm5100.h>
32
33#include "wm5100.h"
34
35#define WM5100_NUM_CORE_SUPPLIES 2
36static const char *wm5100_core_supply_names[WM5100_NUM_CORE_SUPPLIES] = {
37 "DBVDD1",
38 "LDOVDD", /* If DCVDD is supplied externally specify as LDOVDD */
39};
40
41#define WM5100_AIFS 3
42#define WM5100_SYNC_SRS 3
43
44struct wm5100_fll {
45 int fref;
46 int fout;
47 int src;
48 struct completion lock;
49};
50
51/* codec private data */
52struct wm5100_priv {
Mark Brownbd132ec2011-10-23 11:10:45 +010053 struct regmap *regmap;
Mark Brown6d4baf02011-09-20 15:44:21 +010054 struct snd_soc_codec *codec;
55
56 struct regulator_bulk_data core_supplies[WM5100_NUM_CORE_SUPPLIES];
57 struct regulator *cpvdd;
Mark Brown7aefb082011-09-21 17:59:02 +010058 struct regulator *dbvdd2;
59 struct regulator *dbvdd3;
Mark Brown6d4baf02011-09-20 15:44:21 +010060
61 int rev;
62
63 int sysclk;
64 int asyncclk;
65
66 bool aif_async[WM5100_AIFS];
67 bool aif_symmetric[WM5100_AIFS];
68 int sr_ref[WM5100_SYNC_SRS];
69
70 bool out_ena[2];
71
Mark Brownba896ed2011-09-27 17:39:50 +010072 struct snd_soc_jack *jack;
73 bool jack_detecting;
74 bool jack_mic;
75 int jack_mode;
76
Mark Brown6d4baf02011-09-20 15:44:21 +010077 struct wm5100_fll fll[2];
78
79 struct wm5100_pdata pdata;
80
81#ifdef CONFIG_GPIOLIB
82 struct gpio_chip gpio_chip;
83#endif
84};
85
86static int wm5100_sr_code[] = {
87 0,
88 12000,
89 24000,
90 48000,
91 96000,
92 192000,
93 384000,
94 768000,
95 0,
96 11025,
97 22050,
98 44100,
99 88200,
100 176400,
101 352800,
102 705600,
103 4000,
104 8000,
105 16000,
106 32000,
107 64000,
108 128000,
109 256000,
110 512000,
111};
112
113static int wm5100_sr_regs[WM5100_SYNC_SRS] = {
114 WM5100_CLOCKING_4,
115 WM5100_CLOCKING_5,
116 WM5100_CLOCKING_6,
117};
118
119static int wm5100_alloc_sr(struct snd_soc_codec *codec, int rate)
120{
121 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
122 int sr_code, sr_free, i;
123
124 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
125 if (wm5100_sr_code[i] == rate)
126 break;
127 if (i == ARRAY_SIZE(wm5100_sr_code)) {
128 dev_err(codec->dev, "Unsupported sample rate: %dHz\n", rate);
129 return -EINVAL;
130 }
131 sr_code = i;
132
133 if ((wm5100->sysclk % rate) == 0) {
134 /* Is this rate already in use? */
135 sr_free = -1;
136 for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
137 if (!wm5100->sr_ref[i] && sr_free == -1) {
138 sr_free = i;
139 continue;
140 }
141 if ((snd_soc_read(codec, wm5100_sr_regs[i]) &
142 WM5100_SAMPLE_RATE_1_MASK) == sr_code)
143 break;
144 }
145
146 if (i < ARRAY_SIZE(wm5100_sr_regs)) {
147 wm5100->sr_ref[i]++;
148 dev_dbg(codec->dev, "SR %dHz, slot %d, ref %d\n",
149 rate, i, wm5100->sr_ref[i]);
150 return i;
151 }
152
153 if (sr_free == -1) {
154 dev_err(codec->dev, "All SR slots already in use\n");
155 return -EBUSY;
156 }
157
158 dev_dbg(codec->dev, "Allocating SR slot %d for %dHz\n",
159 sr_free, rate);
160 wm5100->sr_ref[sr_free]++;
161 snd_soc_update_bits(codec, wm5100_sr_regs[sr_free],
162 WM5100_SAMPLE_RATE_1_MASK,
163 sr_code);
164
165 return sr_free;
166
167 } else {
168 dev_err(codec->dev,
169 "SR %dHz incompatible with %dHz SYSCLK and %dHz ASYNCCLK\n",
170 rate, wm5100->sysclk, wm5100->asyncclk);
171 return -EINVAL;
172 }
173}
174
175static void wm5100_free_sr(struct snd_soc_codec *codec, int rate)
176{
177 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
178 int i, sr_code;
179
180 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
181 if (wm5100_sr_code[i] == rate)
182 break;
183 if (i == ARRAY_SIZE(wm5100_sr_code)) {
184 dev_err(codec->dev, "Unsupported sample rate: %dHz\n", rate);
185 return;
186 }
187 sr_code = wm5100_sr_code[i];
188
189 for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
190 if (!wm5100->sr_ref[i])
191 continue;
192
193 if ((snd_soc_read(codec, wm5100_sr_regs[i]) &
194 WM5100_SAMPLE_RATE_1_MASK) == sr_code)
195 break;
196 }
197 if (i < ARRAY_SIZE(wm5100_sr_regs)) {
198 wm5100->sr_ref[i]--;
199 dev_dbg(codec->dev, "Dereference SR %dHz, count now %d\n",
200 rate, wm5100->sr_ref[i]);
201 } else {
202 dev_warn(codec->dev, "Freeing unreferenced sample rate %dHz\n",
203 rate);
204 }
205}
206
Mark Brown588ac5e2011-11-09 16:12:04 +0000207static int wm5100_reset(struct wm5100_priv *wm5100)
Mark Brown6d4baf02011-09-20 15:44:21 +0100208{
Mark Brown6d4baf02011-09-20 15:44:21 +0100209 if (wm5100->pdata.reset) {
210 gpio_set_value_cansleep(wm5100->pdata.reset, 0);
211 gpio_set_value_cansleep(wm5100->pdata.reset, 1);
212
213 return 0;
214 } else {
Mark Brown588ac5e2011-11-09 16:12:04 +0000215 return regmap_write(wm5100->regmap, WM5100_SOFTWARE_RESET, 0);
Mark Brown6d4baf02011-09-20 15:44:21 +0100216 }
217}
218
219static DECLARE_TLV_DB_SCALE(in_tlv, -6300, 100, 0);
220static DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
221static DECLARE_TLV_DB_SCALE(mixer_tlv, -3200, 100, 0);
222static DECLARE_TLV_DB_SCALE(out_tlv, -6400, 100, 0);
223static DECLARE_TLV_DB_SCALE(digital_tlv, -6400, 50, 0);
224
225static const char *wm5100_mixer_texts[] = {
226 "None",
227 "Tone Generator 1",
228 "Tone Generator 2",
229 "AEC loopback",
230 "IN1L",
231 "IN1R",
232 "IN2L",
233 "IN2R",
234 "IN3L",
235 "IN3R",
236 "IN4L",
237 "IN4R",
238 "AIF1RX1",
239 "AIF1RX2",
240 "AIF1RX3",
241 "AIF1RX4",
242 "AIF1RX5",
243 "AIF1RX6",
244 "AIF1RX7",
245 "AIF1RX8",
246 "AIF2RX1",
247 "AIF2RX2",
248 "AIF3RX1",
249 "AIF3RX2",
250 "EQ1",
251 "EQ2",
252 "EQ3",
253 "EQ4",
254 "DRC1L",
255 "DRC1R",
256 "LHPF1",
257 "LHPF2",
258 "LHPF3",
259 "LHPF4",
260 "DSP1.1",
261 "DSP1.2",
262 "DSP1.3",
263 "DSP1.4",
264 "DSP1.5",
265 "DSP1.6",
266 "DSP2.1",
267 "DSP2.2",
268 "DSP2.3",
269 "DSP2.4",
270 "DSP2.5",
271 "DSP2.6",
272 "DSP3.1",
273 "DSP3.2",
274 "DSP3.3",
275 "DSP3.4",
276 "DSP3.5",
277 "DSP3.6",
278 "ASRC1L",
279 "ASRC1R",
280 "ASRC2L",
281 "ASRC2R",
282 "ISRC1INT1",
283 "ISRC1INT2",
284 "ISRC1INT3",
285 "ISRC1INT4",
286 "ISRC2INT1",
287 "ISRC2INT2",
288 "ISRC2INT3",
289 "ISRC2INT4",
290 "ISRC1DEC1",
291 "ISRC1DEC2",
292 "ISRC1DEC3",
293 "ISRC1DEC4",
294 "ISRC2DEC1",
295 "ISRC2DEC2",
296 "ISRC2DEC3",
297 "ISRC2DEC4",
298};
299
300static int wm5100_mixer_values[] = {
301 0x00,
302 0x04, /* Tone */
303 0x05,
304 0x08, /* AEC */
305 0x10, /* Input */
306 0x11,
307 0x12,
308 0x13,
309 0x14,
310 0x15,
311 0x16,
312 0x17,
313 0x20, /* AIF */
314 0x21,
315 0x22,
316 0x23,
317 0x24,
318 0x25,
319 0x26,
320 0x27,
321 0x28,
322 0x29,
323 0x30, /* AIF3 - check */
324 0x31,
325 0x50, /* EQ */
326 0x51,
327 0x52,
328 0x53,
329 0x54,
330 0x58, /* DRC */
331 0x59,
332 0x60, /* LHPF1 */
333 0x61, /* LHPF2 */
334 0x62, /* LHPF3 */
335 0x63, /* LHPF4 */
336 0x68, /* DSP1 */
337 0x69,
338 0x6a,
339 0x6b,
340 0x6c,
341 0x6d,
342 0x70, /* DSP2 */
343 0x71,
344 0x72,
345 0x73,
346 0x74,
347 0x75,
348 0x78, /* DSP3 */
349 0x79,
350 0x7a,
351 0x7b,
352 0x7c,
353 0x7d,
354 0x90, /* ASRC1 */
355 0x91,
356 0x92, /* ASRC2 */
357 0x93,
358 0xa0, /* ISRC1DEC1 */
359 0xa1,
360 0xa2,
361 0xa3,
362 0xa4, /* ISRC1INT1 */
363 0xa5,
364 0xa6,
365 0xa7,
366 0xa8, /* ISRC2DEC1 */
367 0xa9,
368 0xaa,
369 0xab,
370 0xac, /* ISRC2INT1 */
371 0xad,
372 0xae,
373 0xaf,
374};
375
376#define WM5100_MIXER_CONTROLS(name, base) \
377 SOC_SINGLE_TLV(name " Input 1 Volume", base + 1 , \
378 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
379 SOC_SINGLE_TLV(name " Input 2 Volume", base + 3 , \
380 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
381 SOC_SINGLE_TLV(name " Input 3 Volume", base + 5 , \
382 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
383 SOC_SINGLE_TLV(name " Input 4 Volume", base + 7 , \
384 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv)
385
386#define WM5100_MUX_ENUM_DECL(name, reg) \
387 SOC_VALUE_ENUM_SINGLE_DECL(name, reg, 0, 0xff, \
388 wm5100_mixer_texts, wm5100_mixer_values)
389
390#define WM5100_MUX_CTL_DECL(name) \
391 const struct snd_kcontrol_new name##_mux = \
392 SOC_DAPM_VALUE_ENUM("Route", name##_enum)
393
394#define WM5100_MIXER_ENUMS(name, base_reg) \
395 static WM5100_MUX_ENUM_DECL(name##_in1_enum, base_reg); \
396 static WM5100_MUX_ENUM_DECL(name##_in2_enum, base_reg + 2); \
397 static WM5100_MUX_ENUM_DECL(name##_in3_enum, base_reg + 4); \
398 static WM5100_MUX_ENUM_DECL(name##_in4_enum, base_reg + 6); \
399 static WM5100_MUX_CTL_DECL(name##_in1); \
400 static WM5100_MUX_CTL_DECL(name##_in2); \
401 static WM5100_MUX_CTL_DECL(name##_in3); \
402 static WM5100_MUX_CTL_DECL(name##_in4)
403
404WM5100_MIXER_ENUMS(HPOUT1L, WM5100_OUT1LMIX_INPUT_1_SOURCE);
405WM5100_MIXER_ENUMS(HPOUT1R, WM5100_OUT1RMIX_INPUT_1_SOURCE);
406WM5100_MIXER_ENUMS(HPOUT2L, WM5100_OUT2LMIX_INPUT_1_SOURCE);
407WM5100_MIXER_ENUMS(HPOUT2R, WM5100_OUT2RMIX_INPUT_1_SOURCE);
408WM5100_MIXER_ENUMS(HPOUT3L, WM5100_OUT3LMIX_INPUT_1_SOURCE);
409WM5100_MIXER_ENUMS(HPOUT3R, WM5100_OUT3RMIX_INPUT_1_SOURCE);
410
411WM5100_MIXER_ENUMS(SPKOUTL, WM5100_OUT4LMIX_INPUT_1_SOURCE);
412WM5100_MIXER_ENUMS(SPKOUTR, WM5100_OUT4RMIX_INPUT_1_SOURCE);
413WM5100_MIXER_ENUMS(SPKDAT1L, WM5100_OUT5LMIX_INPUT_1_SOURCE);
414WM5100_MIXER_ENUMS(SPKDAT1R, WM5100_OUT5RMIX_INPUT_1_SOURCE);
415WM5100_MIXER_ENUMS(SPKDAT2L, WM5100_OUT6LMIX_INPUT_1_SOURCE);
416WM5100_MIXER_ENUMS(SPKDAT2R, WM5100_OUT6RMIX_INPUT_1_SOURCE);
417
418WM5100_MIXER_ENUMS(PWM1, WM5100_PWM1MIX_INPUT_1_SOURCE);
419WM5100_MIXER_ENUMS(PWM2, WM5100_PWM1MIX_INPUT_1_SOURCE);
420
421WM5100_MIXER_ENUMS(AIF1TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
422WM5100_MIXER_ENUMS(AIF1TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
423WM5100_MIXER_ENUMS(AIF1TX3, WM5100_AIF1TX3MIX_INPUT_1_SOURCE);
424WM5100_MIXER_ENUMS(AIF1TX4, WM5100_AIF1TX4MIX_INPUT_1_SOURCE);
425WM5100_MIXER_ENUMS(AIF1TX5, WM5100_AIF1TX5MIX_INPUT_1_SOURCE);
426WM5100_MIXER_ENUMS(AIF1TX6, WM5100_AIF1TX6MIX_INPUT_1_SOURCE);
427WM5100_MIXER_ENUMS(AIF1TX7, WM5100_AIF1TX7MIX_INPUT_1_SOURCE);
428WM5100_MIXER_ENUMS(AIF1TX8, WM5100_AIF1TX8MIX_INPUT_1_SOURCE);
429
430WM5100_MIXER_ENUMS(AIF2TX1, WM5100_AIF2TX1MIX_INPUT_1_SOURCE);
431WM5100_MIXER_ENUMS(AIF2TX2, WM5100_AIF2TX2MIX_INPUT_1_SOURCE);
432
433WM5100_MIXER_ENUMS(AIF3TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
434WM5100_MIXER_ENUMS(AIF3TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
435
436WM5100_MIXER_ENUMS(EQ1, WM5100_EQ1MIX_INPUT_1_SOURCE);
437WM5100_MIXER_ENUMS(EQ2, WM5100_EQ2MIX_INPUT_1_SOURCE);
438WM5100_MIXER_ENUMS(EQ3, WM5100_EQ3MIX_INPUT_1_SOURCE);
439WM5100_MIXER_ENUMS(EQ4, WM5100_EQ4MIX_INPUT_1_SOURCE);
440
441WM5100_MIXER_ENUMS(DRC1L, WM5100_DRC1LMIX_INPUT_1_SOURCE);
442WM5100_MIXER_ENUMS(DRC1R, WM5100_DRC1RMIX_INPUT_1_SOURCE);
443
444WM5100_MIXER_ENUMS(LHPF1, WM5100_HPLP1MIX_INPUT_1_SOURCE);
445WM5100_MIXER_ENUMS(LHPF2, WM5100_HPLP2MIX_INPUT_1_SOURCE);
446WM5100_MIXER_ENUMS(LHPF3, WM5100_HPLP3MIX_INPUT_1_SOURCE);
447WM5100_MIXER_ENUMS(LHPF4, WM5100_HPLP4MIX_INPUT_1_SOURCE);
448
449#define WM5100_MUX(name, ctrl) \
450 SND_SOC_DAPM_VALUE_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
451
452#define WM5100_MIXER_WIDGETS(name, name_str) \
453 WM5100_MUX(name_str " Input 1", &name##_in1_mux), \
454 WM5100_MUX(name_str " Input 2", &name##_in2_mux), \
455 WM5100_MUX(name_str " Input 3", &name##_in3_mux), \
456 WM5100_MUX(name_str " Input 4", &name##_in4_mux), \
457 SND_SOC_DAPM_MIXER(name_str " Mixer", SND_SOC_NOPM, 0, 0, NULL, 0)
458
459#define WM5100_MIXER_INPUT_ROUTES(name) \
460 { name, "Tone Generator 1", "Tone Generator 1" }, \
461 { name, "Tone Generator 2", "Tone Generator 2" }, \
462 { name, "IN1L", "IN1L PGA" }, \
463 { name, "IN1R", "IN1R PGA" }, \
464 { name, "IN2L", "IN2L PGA" }, \
465 { name, "IN2R", "IN2R PGA" }, \
466 { name, "IN3L", "IN3L PGA" }, \
467 { name, "IN3R", "IN3R PGA" }, \
468 { name, "IN4L", "IN4L PGA" }, \
469 { name, "IN4R", "IN4R PGA" }, \
470 { name, "AIF1RX1", "AIF1RX1" }, \
471 { name, "AIF1RX2", "AIF1RX2" }, \
472 { name, "AIF1RX3", "AIF1RX3" }, \
473 { name, "AIF1RX4", "AIF1RX4" }, \
474 { name, "AIF1RX5", "AIF1RX5" }, \
475 { name, "AIF1RX6", "AIF1RX6" }, \
476 { name, "AIF1RX7", "AIF1RX7" }, \
477 { name, "AIF1RX8", "AIF1RX8" }, \
478 { name, "AIF2RX1", "AIF2RX1" }, \
479 { name, "AIF2RX2", "AIF2RX2" }, \
480 { name, "AIF3RX1", "AIF3RX1" }, \
481 { name, "AIF3RX2", "AIF3RX2" }, \
482 { name, "EQ1", "EQ1" }, \
483 { name, "EQ2", "EQ2" }, \
484 { name, "EQ3", "EQ3" }, \
485 { name, "EQ4", "EQ4" }, \
486 { name, "DRC1L", "DRC1L" }, \
487 { name, "DRC1R", "DRC1R" }, \
488 { name, "LHPF1", "LHPF1" }, \
489 { name, "LHPF2", "LHPF2" }, \
490 { name, "LHPF3", "LHPF3" }, \
491 { name, "LHPF4", "LHPF4" }
492
493#define WM5100_MIXER_ROUTES(widget, name) \
494 { widget, NULL, name " Mixer" }, \
495 { name " Mixer", NULL, name " Input 1" }, \
496 { name " Mixer", NULL, name " Input 2" }, \
497 { name " Mixer", NULL, name " Input 3" }, \
498 { name " Mixer", NULL, name " Input 4" }, \
499 WM5100_MIXER_INPUT_ROUTES(name " Input 1"), \
500 WM5100_MIXER_INPUT_ROUTES(name " Input 2"), \
501 WM5100_MIXER_INPUT_ROUTES(name " Input 3"), \
502 WM5100_MIXER_INPUT_ROUTES(name " Input 4")
503
504static const char *wm5100_lhpf_mode_text[] = {
505 "Low-pass", "High-pass"
506};
507
508static const struct soc_enum wm5100_lhpf1_mode =
509 SOC_ENUM_SINGLE(WM5100_HPLPF1_1, WM5100_LHPF1_MODE_SHIFT, 2,
510 wm5100_lhpf_mode_text);
511
512static const struct soc_enum wm5100_lhpf2_mode =
513 SOC_ENUM_SINGLE(WM5100_HPLPF2_1, WM5100_LHPF2_MODE_SHIFT, 2,
514 wm5100_lhpf_mode_text);
515
516static const struct soc_enum wm5100_lhpf3_mode =
517 SOC_ENUM_SINGLE(WM5100_HPLPF3_1, WM5100_LHPF3_MODE_SHIFT, 2,
518 wm5100_lhpf_mode_text);
519
520static const struct soc_enum wm5100_lhpf4_mode =
521 SOC_ENUM_SINGLE(WM5100_HPLPF4_1, WM5100_LHPF4_MODE_SHIFT, 2,
522 wm5100_lhpf_mode_text);
523
524static const struct snd_kcontrol_new wm5100_snd_controls[] = {
525SOC_SINGLE("IN1 High Performance Switch", WM5100_IN1L_CONTROL,
526 WM5100_IN1_OSR_SHIFT, 1, 0),
527SOC_SINGLE("IN2 High Performance Switch", WM5100_IN2L_CONTROL,
528 WM5100_IN2_OSR_SHIFT, 1, 0),
529SOC_SINGLE("IN3 High Performance Switch", WM5100_IN3L_CONTROL,
530 WM5100_IN3_OSR_SHIFT, 1, 0),
531SOC_SINGLE("IN4 High Performance Switch", WM5100_IN4L_CONTROL,
532 WM5100_IN4_OSR_SHIFT, 1, 0),
533
534/* Only applicable for analogue inputs */
535SOC_DOUBLE_R_TLV("IN1 Volume", WM5100_IN1L_CONTROL, WM5100_IN1R_CONTROL,
536 WM5100_IN1L_PGA_VOL_SHIFT, 94, 0, in_tlv),
537SOC_DOUBLE_R_TLV("IN2 Volume", WM5100_IN2L_CONTROL, WM5100_IN2R_CONTROL,
538 WM5100_IN2L_PGA_VOL_SHIFT, 94, 0, in_tlv),
539SOC_DOUBLE_R_TLV("IN3 Volume", WM5100_IN3L_CONTROL, WM5100_IN3R_CONTROL,
540 WM5100_IN3L_PGA_VOL_SHIFT, 94, 0, in_tlv),
541SOC_DOUBLE_R_TLV("IN4 Volume", WM5100_IN4L_CONTROL, WM5100_IN4R_CONTROL,
542 WM5100_IN4L_PGA_VOL_SHIFT, 94, 0, in_tlv),
543
544SOC_DOUBLE_R_TLV("IN1 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_1L,
545 WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_VOL_SHIFT, 191,
546 0, digital_tlv),
547SOC_DOUBLE_R_TLV("IN2 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_2L,
548 WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_VOL_SHIFT, 191,
549 0, digital_tlv),
550SOC_DOUBLE_R_TLV("IN3 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_3L,
551 WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_VOL_SHIFT, 191,
552 0, digital_tlv),
553SOC_DOUBLE_R_TLV("IN4 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_4L,
554 WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_VOL_SHIFT, 191,
555 0, digital_tlv),
556
557SOC_DOUBLE_R("IN1 Switch", WM5100_ADC_DIGITAL_VOLUME_1L,
558 WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_MUTE_SHIFT, 1, 1),
559SOC_DOUBLE_R("IN2 Switch", WM5100_ADC_DIGITAL_VOLUME_2L,
560 WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_MUTE_SHIFT, 1, 1),
561SOC_DOUBLE_R("IN3 Switch", WM5100_ADC_DIGITAL_VOLUME_3L,
562 WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_MUTE_SHIFT, 1, 1),
563SOC_DOUBLE_R("IN4 Switch", WM5100_ADC_DIGITAL_VOLUME_4L,
564 WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_MUTE_SHIFT, 1, 1),
565
566SOC_SINGLE("HPOUT1 High Performance Switch", WM5100_OUT_VOLUME_1L,
567 WM5100_OUT1_OSR_SHIFT, 1, 0),
568SOC_SINGLE("HPOUT2 High Performance Switch", WM5100_OUT_VOLUME_2L,
569 WM5100_OUT2_OSR_SHIFT, 1, 0),
570SOC_SINGLE("HPOUT3 High Performance Switch", WM5100_OUT_VOLUME_3L,
571 WM5100_OUT3_OSR_SHIFT, 1, 0),
572SOC_SINGLE("SPKOUT High Performance Switch", WM5100_OUT_VOLUME_4L,
573 WM5100_OUT4_OSR_SHIFT, 1, 0),
574SOC_SINGLE("SPKDAT1 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_5L,
575 WM5100_OUT5_OSR_SHIFT, 1, 0),
576SOC_SINGLE("SPKDAT2 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_6L,
577 WM5100_OUT6_OSR_SHIFT, 1, 0),
578
579SOC_DOUBLE_R_TLV("HPOUT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_1L,
580 WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_VOL_SHIFT, 159, 0,
581 digital_tlv),
582SOC_DOUBLE_R_TLV("HPOUT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_2L,
583 WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_VOL_SHIFT, 159, 0,
584 digital_tlv),
585SOC_DOUBLE_R_TLV("HPOUT3 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_3L,
586 WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_VOL_SHIFT, 159, 0,
587 digital_tlv),
588SOC_DOUBLE_R_TLV("SPKOUT Digital Volume", WM5100_DAC_DIGITAL_VOLUME_4L,
589 WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_VOL_SHIFT, 159, 0,
590 digital_tlv),
591SOC_DOUBLE_R_TLV("SPKDAT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_5L,
592 WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_VOL_SHIFT, 159, 0,
593 digital_tlv),
594SOC_DOUBLE_R_TLV("SPKDAT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_6L,
595 WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_VOL_SHIFT, 159, 0,
596 digital_tlv),
597
598SOC_DOUBLE_R("HPOUT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_1L,
599 WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_MUTE_SHIFT, 1, 1),
600SOC_DOUBLE_R("HPOUT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_2L,
601 WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_MUTE_SHIFT, 1, 1),
602SOC_DOUBLE_R("HPOUT3 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_3L,
603 WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_MUTE_SHIFT, 1, 1),
604SOC_DOUBLE_R("SPKOUT Digital Switch", WM5100_DAC_DIGITAL_VOLUME_4L,
605 WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_MUTE_SHIFT, 1, 1),
606SOC_DOUBLE_R("SPKDAT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_5L,
607 WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_MUTE_SHIFT, 1, 1),
608SOC_DOUBLE_R("SPKDAT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_6L,
609 WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_MUTE_SHIFT, 1, 1),
610
611/* FIXME: Only valid from -12dB to 0dB (52-64) */
612SOC_DOUBLE_R_TLV("HPOUT1 Volume", WM5100_OUT_VOLUME_1L, WM5100_OUT_VOLUME_1R,
613 WM5100_OUT1L_PGA_VOL_SHIFT, 64, 0, out_tlv),
614SOC_DOUBLE_R_TLV("HPOUT2 Volume", WM5100_OUT_VOLUME_2L, WM5100_OUT_VOLUME_2R,
615 WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
616SOC_DOUBLE_R_TLV("HPOUT3 Volume", WM5100_OUT_VOLUME_3L, WM5100_OUT_VOLUME_3R,
617 WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
618
619SOC_DOUBLE("SPKDAT1 Switch", WM5100_PDM_SPK1_CTRL_1, WM5100_SPK1L_MUTE_SHIFT,
620 WM5100_SPK1R_MUTE_SHIFT, 1, 1),
621SOC_DOUBLE("SPKDAT2 Switch", WM5100_PDM_SPK2_CTRL_1, WM5100_SPK2L_MUTE_SHIFT,
622 WM5100_SPK2R_MUTE_SHIFT, 1, 1),
623
624SOC_SINGLE_TLV("EQ1 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ1_B1_GAIN_SHIFT,
625 24, 0, eq_tlv),
626SOC_SINGLE_TLV("EQ1 Band 2 Volume", WM5100_EQ1_1, WM5100_EQ1_B2_GAIN_SHIFT,
627 24, 0, eq_tlv),
628SOC_SINGLE_TLV("EQ1 Band 3 Volume", WM5100_EQ1_1, WM5100_EQ1_B3_GAIN_SHIFT,
629 24, 0, eq_tlv),
630SOC_SINGLE_TLV("EQ1 Band 4 Volume", WM5100_EQ1_2, WM5100_EQ1_B4_GAIN_SHIFT,
631 24, 0, eq_tlv),
632SOC_SINGLE_TLV("EQ1 Band 5 Volume", WM5100_EQ1_2, WM5100_EQ1_B5_GAIN_SHIFT,
633 24, 0, eq_tlv),
634
635SOC_SINGLE_TLV("EQ2 Band 1 Volume", WM5100_EQ2_1, WM5100_EQ2_B1_GAIN_SHIFT,
636 24, 0, eq_tlv),
637SOC_SINGLE_TLV("EQ2 Band 2 Volume", WM5100_EQ2_1, WM5100_EQ2_B2_GAIN_SHIFT,
638 24, 0, eq_tlv),
639SOC_SINGLE_TLV("EQ2 Band 3 Volume", WM5100_EQ2_1, WM5100_EQ2_B3_GAIN_SHIFT,
640 24, 0, eq_tlv),
641SOC_SINGLE_TLV("EQ2 Band 4 Volume", WM5100_EQ2_2, WM5100_EQ2_B4_GAIN_SHIFT,
642 24, 0, eq_tlv),
643SOC_SINGLE_TLV("EQ2 Band 5 Volume", WM5100_EQ2_2, WM5100_EQ2_B5_GAIN_SHIFT,
644 24, 0, eq_tlv),
645
646SOC_SINGLE_TLV("EQ3 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ3_B1_GAIN_SHIFT,
647 24, 0, eq_tlv),
648SOC_SINGLE_TLV("EQ3 Band 2 Volume", WM5100_EQ3_1, WM5100_EQ3_B2_GAIN_SHIFT,
649 24, 0, eq_tlv),
650SOC_SINGLE_TLV("EQ3 Band 3 Volume", WM5100_EQ3_1, WM5100_EQ3_B3_GAIN_SHIFT,
651 24, 0, eq_tlv),
652SOC_SINGLE_TLV("EQ3 Band 4 Volume", WM5100_EQ3_2, WM5100_EQ3_B4_GAIN_SHIFT,
653 24, 0, eq_tlv),
654SOC_SINGLE_TLV("EQ3 Band 5 Volume", WM5100_EQ3_2, WM5100_EQ3_B5_GAIN_SHIFT,
655 24, 0, eq_tlv),
656
657SOC_SINGLE_TLV("EQ4 Band 1 Volume", WM5100_EQ4_1, WM5100_EQ4_B1_GAIN_SHIFT,
658 24, 0, eq_tlv),
659SOC_SINGLE_TLV("EQ4 Band 2 Volume", WM5100_EQ4_1, WM5100_EQ4_B2_GAIN_SHIFT,
660 24, 0, eq_tlv),
661SOC_SINGLE_TLV("EQ4 Band 3 Volume", WM5100_EQ4_1, WM5100_EQ4_B3_GAIN_SHIFT,
662 24, 0, eq_tlv),
663SOC_SINGLE_TLV("EQ4 Band 4 Volume", WM5100_EQ4_2, WM5100_EQ4_B4_GAIN_SHIFT,
664 24, 0, eq_tlv),
665SOC_SINGLE_TLV("EQ4 Band 5 Volume", WM5100_EQ4_2, WM5100_EQ4_B5_GAIN_SHIFT,
666 24, 0, eq_tlv),
667
668SOC_ENUM("LHPF1 Mode", wm5100_lhpf1_mode),
669SOC_ENUM("LHPF2 Mode", wm5100_lhpf2_mode),
670SOC_ENUM("LHPF3 Mode", wm5100_lhpf3_mode),
671SOC_ENUM("LHPF4 Mode", wm5100_lhpf4_mode),
672
673WM5100_MIXER_CONTROLS("HPOUT1L", WM5100_OUT1LMIX_INPUT_1_SOURCE),
674WM5100_MIXER_CONTROLS("HPOUT1R", WM5100_OUT1RMIX_INPUT_1_SOURCE),
675WM5100_MIXER_CONTROLS("HPOUT2L", WM5100_OUT2LMIX_INPUT_1_SOURCE),
676WM5100_MIXER_CONTROLS("HPOUT2R", WM5100_OUT2RMIX_INPUT_1_SOURCE),
677WM5100_MIXER_CONTROLS("HPOUT3L", WM5100_OUT3LMIX_INPUT_1_SOURCE),
678WM5100_MIXER_CONTROLS("HPOUT3R", WM5100_OUT3RMIX_INPUT_1_SOURCE),
679
680WM5100_MIXER_CONTROLS("SPKOUTL", WM5100_OUT4LMIX_INPUT_1_SOURCE),
681WM5100_MIXER_CONTROLS("SPKOUTR", WM5100_OUT4RMIX_INPUT_1_SOURCE),
682WM5100_MIXER_CONTROLS("SPKDAT1L", WM5100_OUT5LMIX_INPUT_1_SOURCE),
683WM5100_MIXER_CONTROLS("SPKDAT1R", WM5100_OUT5RMIX_INPUT_1_SOURCE),
684WM5100_MIXER_CONTROLS("SPKDAT2L", WM5100_OUT6LMIX_INPUT_1_SOURCE),
685WM5100_MIXER_CONTROLS("SPKDAT2R", WM5100_OUT6RMIX_INPUT_1_SOURCE),
686
687WM5100_MIXER_CONTROLS("PWM1", WM5100_PWM1MIX_INPUT_1_SOURCE),
688WM5100_MIXER_CONTROLS("PWM2", WM5100_PWM2MIX_INPUT_1_SOURCE),
689
690WM5100_MIXER_CONTROLS("AIF1TX1", WM5100_AIF1TX1MIX_INPUT_1_SOURCE),
691WM5100_MIXER_CONTROLS("AIF1TX2", WM5100_AIF1TX2MIX_INPUT_1_SOURCE),
692WM5100_MIXER_CONTROLS("AIF1TX3", WM5100_AIF1TX3MIX_INPUT_1_SOURCE),
693WM5100_MIXER_CONTROLS("AIF1TX4", WM5100_AIF1TX4MIX_INPUT_1_SOURCE),
694WM5100_MIXER_CONTROLS("AIF1TX5", WM5100_AIF1TX5MIX_INPUT_1_SOURCE),
695WM5100_MIXER_CONTROLS("AIF1TX6", WM5100_AIF1TX6MIX_INPUT_1_SOURCE),
696WM5100_MIXER_CONTROLS("AIF1TX7", WM5100_AIF1TX7MIX_INPUT_1_SOURCE),
697WM5100_MIXER_CONTROLS("AIF1TX8", WM5100_AIF1TX8MIX_INPUT_1_SOURCE),
698
699WM5100_MIXER_CONTROLS("AIF2TX1", WM5100_AIF2TX1MIX_INPUT_1_SOURCE),
700WM5100_MIXER_CONTROLS("AIF2TX2", WM5100_AIF2TX2MIX_INPUT_1_SOURCE),
701
702WM5100_MIXER_CONTROLS("AIF3TX1", WM5100_AIF3TX1MIX_INPUT_1_SOURCE),
703WM5100_MIXER_CONTROLS("AIF3TX2", WM5100_AIF3TX2MIX_INPUT_1_SOURCE),
704
705WM5100_MIXER_CONTROLS("EQ1", WM5100_EQ1MIX_INPUT_1_SOURCE),
706WM5100_MIXER_CONTROLS("EQ2", WM5100_EQ2MIX_INPUT_1_SOURCE),
707WM5100_MIXER_CONTROLS("EQ3", WM5100_EQ3MIX_INPUT_1_SOURCE),
708WM5100_MIXER_CONTROLS("EQ4", WM5100_EQ4MIX_INPUT_1_SOURCE),
709
710WM5100_MIXER_CONTROLS("DRC1L", WM5100_DRC1LMIX_INPUT_1_SOURCE),
711WM5100_MIXER_CONTROLS("DRC1R", WM5100_DRC1RMIX_INPUT_1_SOURCE),
712
713WM5100_MIXER_CONTROLS("LHPF1", WM5100_HPLP1MIX_INPUT_1_SOURCE),
714WM5100_MIXER_CONTROLS("LHPF2", WM5100_HPLP2MIX_INPUT_1_SOURCE),
715WM5100_MIXER_CONTROLS("LHPF3", WM5100_HPLP3MIX_INPUT_1_SOURCE),
716WM5100_MIXER_CONTROLS("LHPF4", WM5100_HPLP4MIX_INPUT_1_SOURCE),
717};
718
719static void wm5100_seq_notifier(struct snd_soc_dapm_context *dapm,
720 enum snd_soc_dapm_type event, int subseq)
721{
722 struct snd_soc_codec *codec = container_of(dapm,
723 struct snd_soc_codec, dapm);
724 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
725 u16 val, expect, i;
726
727 /* Wait for the outputs to flag themselves as enabled */
728 if (wm5100->out_ena[0]) {
729 expect = snd_soc_read(codec, WM5100_CHANNEL_ENABLES_1);
730 for (i = 0; i < 200; i++) {
731 val = snd_soc_read(codec, WM5100_OUTPUT_STATUS_1);
732 if (val == expect) {
733 wm5100->out_ena[0] = false;
734 break;
735 }
736 }
737 if (i == 200) {
738 dev_err(codec->dev, "Timeout waiting for OUTPUT1 %x\n",
739 expect);
740 }
741 }
742
743 if (wm5100->out_ena[1]) {
744 expect = snd_soc_read(codec, WM5100_OUTPUT_ENABLES_2);
745 for (i = 0; i < 200; i++) {
746 val = snd_soc_read(codec, WM5100_OUTPUT_STATUS_2);
747 if (val == expect) {
748 wm5100->out_ena[1] = false;
749 break;
750 }
751 }
752 if (i == 200) {
753 dev_err(codec->dev, "Timeout waiting for OUTPUT2 %x\n",
754 expect);
755 }
756 }
757}
758
759static int wm5100_out_ev(struct snd_soc_dapm_widget *w,
760 struct snd_kcontrol *kcontrol,
761 int event)
762{
763 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(w->codec);
764
765 switch (w->reg) {
766 case WM5100_CHANNEL_ENABLES_1:
767 wm5100->out_ena[0] = true;
768 break;
769 case WM5100_OUTPUT_ENABLES_2:
770 wm5100->out_ena[0] = true;
771 break;
772 default:
773 break;
774 }
775
776 return 0;
777}
778
779static int wm5100_cp_ev(struct snd_soc_dapm_widget *w,
780 struct snd_kcontrol *kcontrol,
781 int event)
782{
783 struct snd_soc_codec *codec = w->codec;
784 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
785 int ret;
786
787 switch (event) {
788 case SND_SOC_DAPM_PRE_PMU:
789 ret = regulator_enable(wm5100->cpvdd);
790 if (ret != 0) {
791 dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
792 ret);
793 return ret;
794 }
795 return ret;
796
797 case SND_SOC_DAPM_POST_PMD:
798 ret = regulator_disable_deferred(wm5100->cpvdd, 20);
799 if (ret != 0) {
800 dev_err(codec->dev, "Failed to disable CPVDD: %d\n",
801 ret);
802 return ret;
803 }
804 return ret;
805
806 default:
807 BUG();
808 return 0;
809 }
810}
811
Mark Brown7aefb082011-09-21 17:59:02 +0100812static int wm5100_dbvdd_ev(struct snd_soc_dapm_widget *w,
813 struct snd_kcontrol *kcontrol,
814 int event)
815{
816 struct snd_soc_codec *codec = w->codec;
817 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
818 struct regulator *regulator;
819 int ret;
820
821 switch (w->shift) {
822 case 2:
823 regulator = wm5100->dbvdd2;
824 break;
825 case 3:
826 regulator = wm5100->dbvdd3;
827 break;
828 default:
829 BUG();
830 return 0;
831 }
832
833 switch (event) {
834 case SND_SOC_DAPM_PRE_PMU:
835 ret = regulator_enable(regulator);
836 if (ret != 0) {
837 dev_err(codec->dev, "Failed to enable DBVDD%d: %d\n",
838 w->shift, ret);
839 return ret;
840 }
841 return ret;
842
843 case SND_SOC_DAPM_POST_PMD:
844 ret = regulator_disable(regulator);
845 if (ret != 0) {
846 dev_err(codec->dev, "Failed to enable DBVDD%d: %d\n",
847 w->shift, ret);
848 return ret;
849 }
850 return ret;
851
852 default:
853 BUG();
854 return 0;
855 }
856}
857
Mark Brown6d4baf02011-09-20 15:44:21 +0100858static void wm5100_log_status3(struct snd_soc_codec *codec, int val)
859{
860 if (val & WM5100_SPK_SHUTDOWN_WARN_EINT)
861 dev_crit(codec->dev, "Speaker shutdown warning\n");
862 if (val & WM5100_SPK_SHUTDOWN_EINT)
863 dev_crit(codec->dev, "Speaker shutdown\n");
864 if (val & WM5100_CLKGEN_ERR_EINT)
865 dev_crit(codec->dev, "SYSCLK underclocked\n");
866 if (val & WM5100_CLKGEN_ERR_ASYNC_EINT)
867 dev_crit(codec->dev, "ASYNCCLK underclocked\n");
868}
869
870static void wm5100_log_status4(struct snd_soc_codec *codec, int val)
871{
872 if (val & WM5100_AIF3_ERR_EINT)
873 dev_err(codec->dev, "AIF3 configuration error\n");
874 if (val & WM5100_AIF2_ERR_EINT)
875 dev_err(codec->dev, "AIF2 configuration error\n");
876 if (val & WM5100_AIF1_ERR_EINT)
877 dev_err(codec->dev, "AIF1 configuration error\n");
878 if (val & WM5100_CTRLIF_ERR_EINT)
879 dev_err(codec->dev, "Control interface error\n");
880 if (val & WM5100_ISRC2_UNDERCLOCKED_EINT)
881 dev_err(codec->dev, "ISRC2 underclocked\n");
882 if (val & WM5100_ISRC1_UNDERCLOCKED_EINT)
883 dev_err(codec->dev, "ISRC1 underclocked\n");
884 if (val & WM5100_FX_UNDERCLOCKED_EINT)
885 dev_err(codec->dev, "FX underclocked\n");
886 if (val & WM5100_AIF3_UNDERCLOCKED_EINT)
887 dev_err(codec->dev, "AIF3 underclocked\n");
888 if (val & WM5100_AIF2_UNDERCLOCKED_EINT)
889 dev_err(codec->dev, "AIF2 underclocked\n");
890 if (val & WM5100_AIF1_UNDERCLOCKED_EINT)
891 dev_err(codec->dev, "AIF1 underclocked\n");
892 if (val & WM5100_ASRC_UNDERCLOCKED_EINT)
893 dev_err(codec->dev, "ASRC underclocked\n");
894 if (val & WM5100_DAC_UNDERCLOCKED_EINT)
895 dev_err(codec->dev, "DAC underclocked\n");
896 if (val & WM5100_ADC_UNDERCLOCKED_EINT)
897 dev_err(codec->dev, "ADC underclocked\n");
898 if (val & WM5100_MIXER_UNDERCLOCKED_EINT)
899 dev_err(codec->dev, "Mixer underclocked\n");
900}
901
902static int wm5100_post_ev(struct snd_soc_dapm_widget *w,
903 struct snd_kcontrol *kcontrol,
904 int event)
905{
906 struct snd_soc_codec *codec = w->codec;
907 int ret;
908
909 ret = snd_soc_read(codec, WM5100_INTERRUPT_RAW_STATUS_3);
910 ret &= WM5100_SPK_SHUTDOWN_WARN_STS |
911 WM5100_SPK_SHUTDOWN_STS | WM5100_CLKGEN_ERR_STS |
912 WM5100_CLKGEN_ERR_ASYNC_STS;
913 wm5100_log_status3(codec, ret);
914
915 ret = snd_soc_read(codec, WM5100_INTERRUPT_RAW_STATUS_4);
916 wm5100_log_status4(codec, ret);
917
918 return 0;
919}
920
921static const struct snd_soc_dapm_widget wm5100_dapm_widgets[] = {
922SND_SOC_DAPM_SUPPLY("SYSCLK", WM5100_CLOCKING_3, WM5100_SYSCLK_ENA_SHIFT, 0,
923 NULL, 0),
924SND_SOC_DAPM_SUPPLY("ASYNCCLK", WM5100_CLOCKING_6, WM5100_ASYNC_CLK_ENA_SHIFT,
925 0, NULL, 0),
926
927SND_SOC_DAPM_SUPPLY("CP1", WM5100_HP_CHARGE_PUMP_1, WM5100_CP1_ENA_SHIFT, 0,
928 wm5100_cp_ev,
929 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
930SND_SOC_DAPM_SUPPLY("CP2", WM5100_MIC_CHARGE_PUMP_1, WM5100_CP2_ENA_SHIFT, 0,
931 NULL, 0),
932SND_SOC_DAPM_SUPPLY("CP2 Active", WM5100_MIC_CHARGE_PUMP_1,
933 WM5100_CP2_BYPASS_SHIFT, 1, wm5100_cp_ev,
934 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown7aefb082011-09-21 17:59:02 +0100935SND_SOC_DAPM_SUPPLY("DBVDD2", SND_SOC_NOPM, 2, 0, wm5100_dbvdd_ev,
936 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
937SND_SOC_DAPM_SUPPLY("DBVDD3", SND_SOC_NOPM, 3, 0, wm5100_dbvdd_ev,
938 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown6d4baf02011-09-20 15:44:21 +0100939
940SND_SOC_DAPM_SUPPLY("MICBIAS1", WM5100_MIC_BIAS_CTRL_1, WM5100_MICB1_ENA_SHIFT,
941 0, NULL, 0),
942SND_SOC_DAPM_SUPPLY("MICBIAS2", WM5100_MIC_BIAS_CTRL_2, WM5100_MICB2_ENA_SHIFT,
943 0, NULL, 0),
944SND_SOC_DAPM_SUPPLY("MICBIAS3", WM5100_MIC_BIAS_CTRL_3, WM5100_MICB3_ENA_SHIFT,
945 0, NULL, 0),
946
947SND_SOC_DAPM_INPUT("IN1L"),
948SND_SOC_DAPM_INPUT("IN1R"),
949SND_SOC_DAPM_INPUT("IN2L"),
950SND_SOC_DAPM_INPUT("IN2R"),
951SND_SOC_DAPM_INPUT("IN3L"),
952SND_SOC_DAPM_INPUT("IN3R"),
953SND_SOC_DAPM_INPUT("IN4L"),
954SND_SOC_DAPM_INPUT("IN4R"),
Mark Browndea8e232011-11-27 16:24:05 +0000955SND_SOC_DAPM_SIGGEN("TONE"),
Mark Brown6d4baf02011-09-20 15:44:21 +0100956
957SND_SOC_DAPM_PGA_E("IN1L PGA", WM5100_INPUT_ENABLES, WM5100_IN1L_ENA_SHIFT, 0,
958 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
959SND_SOC_DAPM_PGA_E("IN1R PGA", WM5100_INPUT_ENABLES, WM5100_IN1R_ENA_SHIFT, 0,
960 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
961SND_SOC_DAPM_PGA_E("IN2L PGA", WM5100_INPUT_ENABLES, WM5100_IN2L_ENA_SHIFT, 0,
962 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
963SND_SOC_DAPM_PGA_E("IN2R PGA", WM5100_INPUT_ENABLES, WM5100_IN2R_ENA_SHIFT, 0,
964 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
965SND_SOC_DAPM_PGA_E("IN3L PGA", WM5100_INPUT_ENABLES, WM5100_IN3L_ENA_SHIFT, 0,
966 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
967SND_SOC_DAPM_PGA_E("IN3R PGA", WM5100_INPUT_ENABLES, WM5100_IN3R_ENA_SHIFT, 0,
968 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
969SND_SOC_DAPM_PGA_E("IN4L PGA", WM5100_INPUT_ENABLES, WM5100_IN4L_ENA_SHIFT, 0,
970 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
971SND_SOC_DAPM_PGA_E("IN4R PGA", WM5100_INPUT_ENABLES, WM5100_IN4R_ENA_SHIFT, 0,
972 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
973
974SND_SOC_DAPM_PGA("Tone Generator 1", WM5100_TONE_GENERATOR_1,
975 WM5100_TONE1_ENA_SHIFT, 0, NULL, 0),
976SND_SOC_DAPM_PGA("Tone Generator 2", WM5100_TONE_GENERATOR_1,
977 WM5100_TONE2_ENA_SHIFT, 0, NULL, 0),
978
979SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 0,
980 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX1_ENA_SHIFT, 0),
981SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 1,
982 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX2_ENA_SHIFT, 0),
983SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 2,
984 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX3_ENA_SHIFT, 0),
985SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 3,
986 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX4_ENA_SHIFT, 0),
987SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 4,
988 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX5_ENA_SHIFT, 0),
989SND_SOC_DAPM_AIF_IN("AIF1RX6", "AIF1 Playback", 5,
990 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX6_ENA_SHIFT, 0),
991SND_SOC_DAPM_AIF_IN("AIF1RX7", "AIF1 Playback", 6,
992 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX7_ENA_SHIFT, 0),
993SND_SOC_DAPM_AIF_IN("AIF1RX8", "AIF1 Playback", 7,
994 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX8_ENA_SHIFT, 0),
995
996SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
997 WM5100_AUDIO_IF_2_27, WM5100_AIF2RX1_ENA_SHIFT, 0),
998SND_SOC_DAPM_AIF_IN("AIF2RX2", "AIF2 Playback", 1,
999 WM5100_AUDIO_IF_2_27, WM5100_AIF2RX2_ENA_SHIFT, 0),
1000
1001SND_SOC_DAPM_AIF_IN("AIF3RX1", "AIF3 Playback", 0,
1002 WM5100_AUDIO_IF_3_27, WM5100_AIF3RX1_ENA_SHIFT, 0),
1003SND_SOC_DAPM_AIF_IN("AIF3RX2", "AIF3 Playback", 1,
1004 WM5100_AUDIO_IF_3_27, WM5100_AIF3RX2_ENA_SHIFT, 0),
1005
1006SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 0,
1007 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX1_ENA_SHIFT, 0),
1008SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 1,
1009 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX2_ENA_SHIFT, 0),
1010SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 2,
1011 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX3_ENA_SHIFT, 0),
1012SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 3,
1013 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX4_ENA_SHIFT, 0),
1014SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 4,
1015 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX5_ENA_SHIFT, 0),
1016SND_SOC_DAPM_AIF_OUT("AIF1TX6", "AIF1 Capture", 5,
1017 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX6_ENA_SHIFT, 0),
1018SND_SOC_DAPM_AIF_OUT("AIF1TX7", "AIF1 Capture", 6,
1019 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX7_ENA_SHIFT, 0),
1020SND_SOC_DAPM_AIF_OUT("AIF1TX8", "AIF1 Capture", 7,
1021 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX8_ENA_SHIFT, 0),
1022
1023SND_SOC_DAPM_AIF_OUT("AIF2TX1", "AIF2 Capture", 0,
1024 WM5100_AUDIO_IF_2_26, WM5100_AIF2TX1_ENA_SHIFT, 0),
1025SND_SOC_DAPM_AIF_OUT("AIF2TX2", "AIF2 Capture", 1,
1026 WM5100_AUDIO_IF_2_26, WM5100_AIF2TX2_ENA_SHIFT, 0),
1027
1028SND_SOC_DAPM_AIF_OUT("AIF3TX1", "AIF3 Capture", 0,
1029 WM5100_AUDIO_IF_3_26, WM5100_AIF3TX1_ENA_SHIFT, 0),
1030SND_SOC_DAPM_AIF_OUT("AIF3TX2", "AIF3 Capture", 1,
1031 WM5100_AUDIO_IF_3_26, WM5100_AIF3TX2_ENA_SHIFT, 0),
1032
1033SND_SOC_DAPM_PGA_E("OUT6L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6L_ENA_SHIFT, 0,
1034 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1035SND_SOC_DAPM_PGA_E("OUT6R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6R_ENA_SHIFT, 0,
1036 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1037SND_SOC_DAPM_PGA_E("OUT5L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5L_ENA_SHIFT, 0,
1038 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1039SND_SOC_DAPM_PGA_E("OUT5R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5R_ENA_SHIFT, 0,
1040 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1041SND_SOC_DAPM_PGA_E("OUT4L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4L_ENA_SHIFT, 0,
1042 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1043SND_SOC_DAPM_PGA_E("OUT4R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4R_ENA_SHIFT, 0,
1044 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1045SND_SOC_DAPM_PGA_E("OUT3L", WM5100_CHANNEL_ENABLES_1, WM5100_HP3L_ENA_SHIFT, 0,
1046 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1047SND_SOC_DAPM_PGA_E("OUT3R", WM5100_CHANNEL_ENABLES_1, WM5100_HP3R_ENA_SHIFT, 0,
1048 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1049SND_SOC_DAPM_PGA_E("OUT2L", WM5100_CHANNEL_ENABLES_1, WM5100_HP2L_ENA_SHIFT, 0,
1050 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1051SND_SOC_DAPM_PGA_E("OUT2R", WM5100_CHANNEL_ENABLES_1, WM5100_HP2R_ENA_SHIFT, 0,
1052 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1053SND_SOC_DAPM_PGA_E("OUT1L", WM5100_CHANNEL_ENABLES_1, WM5100_HP1L_ENA_SHIFT, 0,
1054 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1055SND_SOC_DAPM_PGA_E("OUT1R", WM5100_CHANNEL_ENABLES_1, WM5100_HP1R_ENA_SHIFT, 0,
1056 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1057SND_SOC_DAPM_PGA_E("PWM1 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM1_ENA_SHIFT, 0,
1058 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1059SND_SOC_DAPM_PGA_E("PWM2 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM2_ENA_SHIFT, 0,
1060 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1061
1062SND_SOC_DAPM_PGA("EQ1", WM5100_EQ1_1, WM5100_EQ1_ENA_SHIFT, 0, NULL, 0),
1063SND_SOC_DAPM_PGA("EQ2", WM5100_EQ2_1, WM5100_EQ2_ENA_SHIFT, 0, NULL, 0),
1064SND_SOC_DAPM_PGA("EQ3", WM5100_EQ3_1, WM5100_EQ3_ENA_SHIFT, 0, NULL, 0),
1065SND_SOC_DAPM_PGA("EQ4", WM5100_EQ4_1, WM5100_EQ4_ENA_SHIFT, 0, NULL, 0),
1066
1067SND_SOC_DAPM_PGA("DRC1L", WM5100_DRC1_CTRL1, WM5100_DRCL_ENA_SHIFT, 0,
1068 NULL, 0),
1069SND_SOC_DAPM_PGA("DRC1R", WM5100_DRC1_CTRL1, WM5100_DRCR_ENA_SHIFT, 0,
1070 NULL, 0),
1071
1072SND_SOC_DAPM_PGA("LHPF1", WM5100_HPLPF1_1, WM5100_LHPF1_ENA_SHIFT, 0,
1073 NULL, 0),
1074SND_SOC_DAPM_PGA("LHPF2", WM5100_HPLPF2_1, WM5100_LHPF2_ENA_SHIFT, 0,
1075 NULL, 0),
1076SND_SOC_DAPM_PGA("LHPF3", WM5100_HPLPF3_1, WM5100_LHPF3_ENA_SHIFT, 0,
1077 NULL, 0),
1078SND_SOC_DAPM_PGA("LHPF4", WM5100_HPLPF4_1, WM5100_LHPF4_ENA_SHIFT, 0,
1079 NULL, 0),
1080
1081WM5100_MIXER_WIDGETS(EQ1, "EQ1"),
1082WM5100_MIXER_WIDGETS(EQ2, "EQ2"),
1083WM5100_MIXER_WIDGETS(EQ3, "EQ3"),
1084WM5100_MIXER_WIDGETS(EQ4, "EQ4"),
1085
1086WM5100_MIXER_WIDGETS(DRC1L, "DRC1L"),
1087WM5100_MIXER_WIDGETS(DRC1R, "DRC1R"),
1088
1089WM5100_MIXER_WIDGETS(LHPF1, "LHPF1"),
1090WM5100_MIXER_WIDGETS(LHPF2, "LHPF2"),
1091WM5100_MIXER_WIDGETS(LHPF3, "LHPF3"),
1092WM5100_MIXER_WIDGETS(LHPF4, "LHPF4"),
1093
1094WM5100_MIXER_WIDGETS(AIF1TX1, "AIF1TX1"),
1095WM5100_MIXER_WIDGETS(AIF1TX2, "AIF1TX2"),
1096WM5100_MIXER_WIDGETS(AIF1TX3, "AIF1TX3"),
1097WM5100_MIXER_WIDGETS(AIF1TX4, "AIF1TX4"),
1098WM5100_MIXER_WIDGETS(AIF1TX5, "AIF1TX5"),
1099WM5100_MIXER_WIDGETS(AIF1TX6, "AIF1TX6"),
1100WM5100_MIXER_WIDGETS(AIF1TX7, "AIF1TX7"),
1101WM5100_MIXER_WIDGETS(AIF1TX8, "AIF1TX8"),
1102
1103WM5100_MIXER_WIDGETS(AIF2TX1, "AIF2TX1"),
1104WM5100_MIXER_WIDGETS(AIF2TX2, "AIF2TX2"),
1105
1106WM5100_MIXER_WIDGETS(AIF3TX1, "AIF3TX1"),
1107WM5100_MIXER_WIDGETS(AIF3TX2, "AIF3TX2"),
1108
1109WM5100_MIXER_WIDGETS(HPOUT1L, "HPOUT1L"),
1110WM5100_MIXER_WIDGETS(HPOUT1R, "HPOUT1R"),
1111WM5100_MIXER_WIDGETS(HPOUT2L, "HPOUT2L"),
1112WM5100_MIXER_WIDGETS(HPOUT2R, "HPOUT2R"),
1113WM5100_MIXER_WIDGETS(HPOUT3L, "HPOUT3L"),
1114WM5100_MIXER_WIDGETS(HPOUT3R, "HPOUT3R"),
1115
1116WM5100_MIXER_WIDGETS(SPKOUTL, "SPKOUTL"),
1117WM5100_MIXER_WIDGETS(SPKOUTR, "SPKOUTR"),
1118WM5100_MIXER_WIDGETS(SPKDAT1L, "SPKDAT1L"),
1119WM5100_MIXER_WIDGETS(SPKDAT1R, "SPKDAT1R"),
1120WM5100_MIXER_WIDGETS(SPKDAT2L, "SPKDAT2L"),
1121WM5100_MIXER_WIDGETS(SPKDAT2R, "SPKDAT2R"),
1122
1123WM5100_MIXER_WIDGETS(PWM1, "PWM1"),
1124WM5100_MIXER_WIDGETS(PWM2, "PWM2"),
1125
1126SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1127SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1128SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1129SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1130SND_SOC_DAPM_OUTPUT("HPOUT3L"),
1131SND_SOC_DAPM_OUTPUT("HPOUT3R"),
1132SND_SOC_DAPM_OUTPUT("SPKOUTL"),
1133SND_SOC_DAPM_OUTPUT("SPKOUTR"),
1134SND_SOC_DAPM_OUTPUT("SPKDAT1"),
1135SND_SOC_DAPM_OUTPUT("SPKDAT2"),
1136SND_SOC_DAPM_OUTPUT("PWM1"),
1137SND_SOC_DAPM_OUTPUT("PWM2"),
1138};
1139
1140/* We register a _POST event if we don't have IRQ support so we can
1141 * look at the error status from the CODEC - if we've got the IRQ
1142 * hooked up then we will get prompted to look by an interrupt.
1143 */
1144static const struct snd_soc_dapm_widget wm5100_dapm_widgets_noirq[] = {
1145SND_SOC_DAPM_POST("Post", wm5100_post_ev),
1146};
1147
1148static const struct snd_soc_dapm_route wm5100_dapm_routes[] = {
1149 { "IN1L", NULL, "SYSCLK" },
1150 { "IN1R", NULL, "SYSCLK" },
1151 { "IN2L", NULL, "SYSCLK" },
1152 { "IN2R", NULL, "SYSCLK" },
1153 { "IN3L", NULL, "SYSCLK" },
1154 { "IN3R", NULL, "SYSCLK" },
1155 { "IN4L", NULL, "SYSCLK" },
1156 { "IN4R", NULL, "SYSCLK" },
1157
1158 { "OUT1L", NULL, "SYSCLK" },
1159 { "OUT1R", NULL, "SYSCLK" },
1160 { "OUT2L", NULL, "SYSCLK" },
1161 { "OUT2R", NULL, "SYSCLK" },
1162 { "OUT3L", NULL, "SYSCLK" },
1163 { "OUT3R", NULL, "SYSCLK" },
1164 { "OUT4L", NULL, "SYSCLK" },
1165 { "OUT4R", NULL, "SYSCLK" },
1166 { "OUT5L", NULL, "SYSCLK" },
1167 { "OUT5R", NULL, "SYSCLK" },
1168 { "OUT6L", NULL, "SYSCLK" },
1169 { "OUT6R", NULL, "SYSCLK" },
1170
1171 { "AIF1RX1", NULL, "SYSCLK" },
1172 { "AIF1RX2", NULL, "SYSCLK" },
1173 { "AIF1RX3", NULL, "SYSCLK" },
1174 { "AIF1RX4", NULL, "SYSCLK" },
1175 { "AIF1RX5", NULL, "SYSCLK" },
1176 { "AIF1RX6", NULL, "SYSCLK" },
1177 { "AIF1RX7", NULL, "SYSCLK" },
1178 { "AIF1RX8", NULL, "SYSCLK" },
1179
1180 { "AIF2RX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001181 { "AIF2RX1", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001182 { "AIF2RX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001183 { "AIF2RX2", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001184
1185 { "AIF3RX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001186 { "AIF3RX1", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001187 { "AIF3RX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001188 { "AIF3RX2", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001189
1190 { "AIF1TX1", NULL, "SYSCLK" },
1191 { "AIF1TX2", NULL, "SYSCLK" },
1192 { "AIF1TX3", NULL, "SYSCLK" },
1193 { "AIF1TX4", NULL, "SYSCLK" },
1194 { "AIF1TX5", NULL, "SYSCLK" },
1195 { "AIF1TX6", NULL, "SYSCLK" },
1196 { "AIF1TX7", NULL, "SYSCLK" },
1197 { "AIF1TX8", NULL, "SYSCLK" },
1198
1199 { "AIF2TX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001200 { "AIF2TX1", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001201 { "AIF2TX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001202 { "AIF2TX2", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001203
1204 { "AIF3TX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001205 { "AIF3TX1", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001206 { "AIF3TX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001207 { "AIF3TX2", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001208
1209 { "MICBIAS1", NULL, "CP2" },
1210 { "MICBIAS2", NULL, "CP2" },
1211 { "MICBIAS3", NULL, "CP2" },
1212
1213 { "IN1L PGA", NULL, "CP2" },
1214 { "IN1R PGA", NULL, "CP2" },
1215 { "IN2L PGA", NULL, "CP2" },
1216 { "IN2R PGA", NULL, "CP2" },
1217 { "IN3L PGA", NULL, "CP2" },
1218 { "IN3R PGA", NULL, "CP2" },
1219 { "IN4L PGA", NULL, "CP2" },
1220 { "IN4R PGA", NULL, "CP2" },
1221
1222 { "IN1L PGA", NULL, "CP2 Active" },
1223 { "IN1R PGA", NULL, "CP2 Active" },
1224 { "IN2L PGA", NULL, "CP2 Active" },
1225 { "IN2R PGA", NULL, "CP2 Active" },
1226 { "IN3L PGA", NULL, "CP2 Active" },
1227 { "IN3R PGA", NULL, "CP2 Active" },
1228 { "IN4L PGA", NULL, "CP2 Active" },
1229 { "IN4R PGA", NULL, "CP2 Active" },
1230
1231 { "OUT1L", NULL, "CP1" },
1232 { "OUT1R", NULL, "CP1" },
1233 { "OUT2L", NULL, "CP1" },
1234 { "OUT2R", NULL, "CP1" },
1235 { "OUT3L", NULL, "CP1" },
1236 { "OUT3R", NULL, "CP1" },
1237
1238 { "Tone Generator 1", NULL, "TONE" },
1239 { "Tone Generator 2", NULL, "TONE" },
1240
1241 { "IN1L PGA", NULL, "IN1L" },
1242 { "IN1R PGA", NULL, "IN1R" },
1243 { "IN2L PGA", NULL, "IN2L" },
1244 { "IN2R PGA", NULL, "IN2R" },
1245 { "IN3L PGA", NULL, "IN3L" },
1246 { "IN3R PGA", NULL, "IN3R" },
1247 { "IN4L PGA", NULL, "IN4L" },
1248 { "IN4R PGA", NULL, "IN4R" },
1249
1250 WM5100_MIXER_ROUTES("OUT1L", "HPOUT1L"),
1251 WM5100_MIXER_ROUTES("OUT1R", "HPOUT1R"),
1252 WM5100_MIXER_ROUTES("OUT2L", "HPOUT2L"),
1253 WM5100_MIXER_ROUTES("OUT2R", "HPOUT2R"),
1254 WM5100_MIXER_ROUTES("OUT3L", "HPOUT3L"),
1255 WM5100_MIXER_ROUTES("OUT3R", "HPOUT3R"),
1256
1257 WM5100_MIXER_ROUTES("OUT4L", "SPKOUTL"),
1258 WM5100_MIXER_ROUTES("OUT4R", "SPKOUTR"),
1259 WM5100_MIXER_ROUTES("OUT5L", "SPKDAT1L"),
1260 WM5100_MIXER_ROUTES("OUT5R", "SPKDAT1R"),
1261 WM5100_MIXER_ROUTES("OUT6L", "SPKDAT2L"),
1262 WM5100_MIXER_ROUTES("OUT6R", "SPKDAT2R"),
1263
1264 WM5100_MIXER_ROUTES("PWM1 Driver", "PWM1"),
1265 WM5100_MIXER_ROUTES("PWM2 Driver", "PWM2"),
1266
1267 WM5100_MIXER_ROUTES("AIF1TX1", "AIF1TX1"),
1268 WM5100_MIXER_ROUTES("AIF1TX2", "AIF1TX2"),
1269 WM5100_MIXER_ROUTES("AIF1TX3", "AIF1TX3"),
1270 WM5100_MIXER_ROUTES("AIF1TX4", "AIF1TX4"),
1271 WM5100_MIXER_ROUTES("AIF1TX5", "AIF1TX5"),
1272 WM5100_MIXER_ROUTES("AIF1TX6", "AIF1TX6"),
1273 WM5100_MIXER_ROUTES("AIF1TX7", "AIF1TX7"),
1274 WM5100_MIXER_ROUTES("AIF1TX8", "AIF1TX8"),
1275
1276 WM5100_MIXER_ROUTES("AIF2TX1", "AIF2TX1"),
1277 WM5100_MIXER_ROUTES("AIF2TX2", "AIF2TX2"),
1278
1279 WM5100_MIXER_ROUTES("AIF3TX1", "AIF3TX1"),
1280 WM5100_MIXER_ROUTES("AIF3TX2", "AIF3TX2"),
1281
1282 WM5100_MIXER_ROUTES("EQ1", "EQ1"),
1283 WM5100_MIXER_ROUTES("EQ2", "EQ2"),
1284 WM5100_MIXER_ROUTES("EQ3", "EQ3"),
1285 WM5100_MIXER_ROUTES("EQ4", "EQ4"),
1286
1287 WM5100_MIXER_ROUTES("DRC1L", "DRC1L"),
1288 WM5100_MIXER_ROUTES("DRC1R", "DRC1R"),
1289
1290 WM5100_MIXER_ROUTES("LHPF1", "LHPF1"),
1291 WM5100_MIXER_ROUTES("LHPF2", "LHPF2"),
1292 WM5100_MIXER_ROUTES("LHPF3", "LHPF3"),
1293 WM5100_MIXER_ROUTES("LHPF4", "LHPF4"),
1294
1295 { "HPOUT1L", NULL, "OUT1L" },
1296 { "HPOUT1R", NULL, "OUT1R" },
1297 { "HPOUT2L", NULL, "OUT2L" },
1298 { "HPOUT2R", NULL, "OUT2R" },
1299 { "HPOUT3L", NULL, "OUT3L" },
1300 { "HPOUT3R", NULL, "OUT3R" },
1301 { "SPKOUTL", NULL, "OUT4L" },
1302 { "SPKOUTR", NULL, "OUT4R" },
1303 { "SPKDAT1", NULL, "OUT5L" },
1304 { "SPKDAT1", NULL, "OUT5R" },
1305 { "SPKDAT2", NULL, "OUT6L" },
1306 { "SPKDAT2", NULL, "OUT6R" },
1307 { "PWM1", NULL, "PWM1 Driver" },
1308 { "PWM2", NULL, "PWM2 Driver" },
1309};
1310
1311static struct {
1312 int reg;
1313 int val;
1314} wm5100_reva_patches[] = {
1315 { WM5100_AUDIO_IF_1_10, 0 },
1316 { WM5100_AUDIO_IF_1_11, 1 },
1317 { WM5100_AUDIO_IF_1_12, 2 },
1318 { WM5100_AUDIO_IF_1_13, 3 },
1319 { WM5100_AUDIO_IF_1_14, 4 },
1320 { WM5100_AUDIO_IF_1_15, 5 },
1321 { WM5100_AUDIO_IF_1_16, 6 },
1322 { WM5100_AUDIO_IF_1_17, 7 },
1323
1324 { WM5100_AUDIO_IF_1_18, 0 },
1325 { WM5100_AUDIO_IF_1_19, 1 },
1326 { WM5100_AUDIO_IF_1_20, 2 },
1327 { WM5100_AUDIO_IF_1_21, 3 },
1328 { WM5100_AUDIO_IF_1_22, 4 },
1329 { WM5100_AUDIO_IF_1_23, 5 },
1330 { WM5100_AUDIO_IF_1_24, 6 },
1331 { WM5100_AUDIO_IF_1_25, 7 },
1332
1333 { WM5100_AUDIO_IF_2_10, 0 },
1334 { WM5100_AUDIO_IF_2_11, 1 },
1335
1336 { WM5100_AUDIO_IF_2_18, 0 },
1337 { WM5100_AUDIO_IF_2_19, 1 },
1338
1339 { WM5100_AUDIO_IF_3_10, 0 },
1340 { WM5100_AUDIO_IF_3_11, 1 },
1341
1342 { WM5100_AUDIO_IF_3_18, 0 },
1343 { WM5100_AUDIO_IF_3_19, 1 },
1344};
1345
1346static int wm5100_set_bias_level(struct snd_soc_codec *codec,
1347 enum snd_soc_bias_level level)
1348{
1349 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1350 int ret, i;
1351
1352 switch (level) {
1353 case SND_SOC_BIAS_ON:
1354 break;
1355
1356 case SND_SOC_BIAS_PREPARE:
1357 break;
1358
1359 case SND_SOC_BIAS_STANDBY:
1360 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1361 ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
1362 wm5100->core_supplies);
1363 if (ret != 0) {
1364 dev_err(codec->dev,
1365 "Failed to enable supplies: %d\n",
1366 ret);
1367 return ret;
1368 }
1369
1370 if (wm5100->pdata.ldo_ena) {
1371 gpio_set_value_cansleep(wm5100->pdata.ldo_ena,
1372 1);
1373 msleep(2);
1374 }
1375
Mark Brownbd132ec2011-10-23 11:10:45 +01001376 regcache_cache_only(wm5100->regmap, false);
Mark Brown6d4baf02011-09-20 15:44:21 +01001377
1378 switch (wm5100->rev) {
1379 case 0:
1380 snd_soc_write(codec, 0x11, 0x3);
1381 snd_soc_write(codec, 0x203, 0xc);
1382 snd_soc_write(codec, 0x206, 0);
1383 snd_soc_write(codec, 0x207, 0xf0);
1384 snd_soc_write(codec, 0x208, 0x3c);
1385 snd_soc_write(codec, 0x209, 0);
1386 snd_soc_write(codec, 0x211, 0x20d8);
1387 snd_soc_write(codec, 0x11, 0);
1388
1389 for (i = 0;
1390 i < ARRAY_SIZE(wm5100_reva_patches);
1391 i++)
1392 snd_soc_write(codec,
1393 wm5100_reva_patches[i].reg,
1394 wm5100_reva_patches[i].val);
1395 break;
1396 default:
1397 break;
1398 }
1399
Mark Brown60bf5b02011-11-09 16:29:07 +00001400 regcache_sync(wm5100->regmap);
Mark Brown6d4baf02011-09-20 15:44:21 +01001401 }
1402 break;
1403
1404 case SND_SOC_BIAS_OFF:
Mark Browne53e4172012-01-18 20:02:38 +00001405 regcache_cache_only(wm5100->regmap, true);
Mark Brown6d4baf02011-09-20 15:44:21 +01001406 if (wm5100->pdata.ldo_ena)
1407 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
1408 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
1409 wm5100->core_supplies);
1410 break;
1411 }
1412 codec->dapm.bias_level = level;
1413
1414 return 0;
1415}
1416
1417static int wm5100_dai_to_base(struct snd_soc_dai *dai)
1418{
1419 switch (dai->id) {
1420 case 0:
1421 return WM5100_AUDIO_IF_1_1 - 1;
1422 case 1:
1423 return WM5100_AUDIO_IF_2_1 - 1;
1424 case 2:
1425 return WM5100_AUDIO_IF_3_1 - 1;
1426 default:
1427 BUG();
1428 return -EINVAL;
1429 }
1430}
1431
1432static int wm5100_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1433{
1434 struct snd_soc_codec *codec = dai->codec;
1435 int lrclk, bclk, mask, base;
1436
1437 base = wm5100_dai_to_base(dai);
1438 if (base < 0)
1439 return base;
1440
1441 lrclk = 0;
1442 bclk = 0;
1443
1444 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1445 case SND_SOC_DAIFMT_DSP_A:
1446 mask = 0;
1447 break;
1448 case SND_SOC_DAIFMT_DSP_B:
1449 mask = 1;
1450 break;
1451 case SND_SOC_DAIFMT_I2S:
1452 mask = 2;
1453 break;
1454 case SND_SOC_DAIFMT_LEFT_J:
1455 mask = 3;
1456 break;
1457 default:
1458 dev_err(codec->dev, "Unsupported DAI format %d\n",
1459 fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1460 return -EINVAL;
1461 }
1462
1463 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1464 case SND_SOC_DAIFMT_CBS_CFS:
1465 break;
1466 case SND_SOC_DAIFMT_CBS_CFM:
1467 lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1468 break;
1469 case SND_SOC_DAIFMT_CBM_CFS:
1470 bclk |= WM5100_AIF1_BCLK_MSTR;
1471 break;
1472 case SND_SOC_DAIFMT_CBM_CFM:
1473 lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1474 bclk |= WM5100_AIF1_BCLK_MSTR;
1475 break;
1476 default:
1477 dev_err(codec->dev, "Unsupported master mode %d\n",
1478 fmt & SND_SOC_DAIFMT_MASTER_MASK);
1479 return -EINVAL;
1480 }
1481
1482 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1483 case SND_SOC_DAIFMT_NB_NF:
1484 break;
1485 case SND_SOC_DAIFMT_IB_IF:
1486 bclk |= WM5100_AIF1_BCLK_INV;
1487 lrclk |= WM5100_AIF1TX_LRCLK_INV;
1488 break;
1489 case SND_SOC_DAIFMT_IB_NF:
1490 bclk |= WM5100_AIF1_BCLK_INV;
1491 break;
1492 case SND_SOC_DAIFMT_NB_IF:
1493 lrclk |= WM5100_AIF1TX_LRCLK_INV;
1494 break;
1495 default:
1496 return -EINVAL;
1497 }
1498
1499 snd_soc_update_bits(codec, base + 1, WM5100_AIF1_BCLK_MSTR |
1500 WM5100_AIF1_BCLK_INV, bclk);
1501 snd_soc_update_bits(codec, base + 2, WM5100_AIF1TX_LRCLK_MSTR |
1502 WM5100_AIF1TX_LRCLK_INV, lrclk);
1503 snd_soc_update_bits(codec, base + 3, WM5100_AIF1TX_LRCLK_MSTR |
1504 WM5100_AIF1TX_LRCLK_INV, lrclk);
1505 snd_soc_update_bits(codec, base + 5, WM5100_AIF1_FMT_MASK, mask);
1506
1507 return 0;
1508}
1509
1510#define WM5100_NUM_BCLK_RATES 19
1511
1512static int wm5100_bclk_rates_dat[WM5100_NUM_BCLK_RATES] = {
1513 32000,
1514 48000,
1515 64000,
1516 96000,
1517 128000,
1518 192000,
Mark Brownd73ec752011-09-22 17:48:01 +01001519 256000,
Mark Brown6d4baf02011-09-20 15:44:21 +01001520 384000,
1521 512000,
1522 768000,
1523 1024000,
1524 1536000,
1525 2048000,
1526 3072000,
1527 4096000,
1528 6144000,
1529 8192000,
1530 12288000,
1531 24576000,
1532};
1533
1534static int wm5100_bclk_rates_cd[WM5100_NUM_BCLK_RATES] = {
1535 29400,
1536 44100,
1537 58800,
1538 88200,
1539 117600,
1540 176400,
1541 235200,
1542 352800,
1543 470400,
1544 705600,
1545 940800,
1546 1411200,
1547 1881600,
1548 2882400,
1549 3763200,
1550 5644800,
1551 7526400,
1552 11289600,
1553 22579600,
1554};
1555
1556static int wm5100_hw_params(struct snd_pcm_substream *substream,
1557 struct snd_pcm_hw_params *params,
1558 struct snd_soc_dai *dai)
1559{
1560 struct snd_soc_codec *codec = dai->codec;
1561 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1562 bool async = wm5100->aif_async[dai->id];
1563 int i, base, bclk, aif_rate, lrclk, wl, fl, sr;
1564 int *bclk_rates;
1565
1566 base = wm5100_dai_to_base(dai);
1567 if (base < 0)
1568 return base;
1569
1570 /* Data sizes if not using TDM */
1571 wl = snd_pcm_format_width(params_format(params));
1572 if (wl < 0)
1573 return wl;
1574 fl = snd_soc_params_to_frame_size(params);
1575 if (fl < 0)
1576 return fl;
1577
1578 dev_dbg(codec->dev, "Word length %d bits, frame length %d bits\n",
1579 wl, fl);
1580
1581 /* Target BCLK rate */
1582 bclk = snd_soc_params_to_bclk(params);
1583 if (bclk < 0)
1584 return bclk;
1585
1586 /* Root for BCLK depends on SYS/ASYNCCLK */
1587 if (!async) {
1588 aif_rate = wm5100->sysclk;
1589 sr = wm5100_alloc_sr(codec, params_rate(params));
1590 if (sr < 0)
1591 return sr;
1592 } else {
1593 /* If we're in ASYNCCLK set the ASYNC sample rate */
1594 aif_rate = wm5100->asyncclk;
1595 sr = 3;
1596
1597 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
1598 if (params_rate(params) == wm5100_sr_code[i])
1599 break;
1600 if (i == ARRAY_SIZE(wm5100_sr_code)) {
1601 dev_err(codec->dev, "Invalid rate %dHzn",
1602 params_rate(params));
1603 return -EINVAL;
1604 }
1605
1606 /* TODO: We should really check for symmetry */
1607 snd_soc_update_bits(codec, WM5100_CLOCKING_8,
1608 WM5100_ASYNC_SAMPLE_RATE_MASK, i);
1609 }
1610
1611 if (!aif_rate) {
1612 dev_err(codec->dev, "%s has no rate set\n",
1613 async ? "ASYNCCLK" : "SYSCLK");
1614 return -EINVAL;
1615 }
1616
1617 dev_dbg(codec->dev, "Target BCLK is %dHz, using %dHz %s\n",
1618 bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1619
1620 if (aif_rate % 4000)
1621 bclk_rates = wm5100_bclk_rates_cd;
1622 else
1623 bclk_rates = wm5100_bclk_rates_dat;
1624
1625 for (i = 0; i < WM5100_NUM_BCLK_RATES; i++)
1626 if (bclk_rates[i] >= bclk && (bclk_rates[i] % bclk == 0))
1627 break;
1628 if (i == WM5100_NUM_BCLK_RATES) {
1629 dev_err(codec->dev,
1630 "No valid BCLK for %dHz found from %dHz %s\n",
1631 bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1632 return -EINVAL;
1633 }
1634
1635 bclk = i;
1636 dev_dbg(codec->dev, "Setting %dHz BCLK\n", bclk_rates[bclk]);
1637 snd_soc_update_bits(codec, base + 1, WM5100_AIF1_BCLK_FREQ_MASK, bclk);
1638
1639 lrclk = bclk_rates[bclk] / params_rate(params);
1640 dev_dbg(codec->dev, "Setting %dHz LRCLK\n", bclk_rates[bclk] / lrclk);
1641 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1642 wm5100->aif_symmetric[dai->id])
1643 snd_soc_update_bits(codec, base + 7,
1644 WM5100_AIF1RX_BCPF_MASK, lrclk);
1645 else
1646 snd_soc_update_bits(codec, base + 6,
1647 WM5100_AIF1TX_BCPF_MASK, lrclk);
1648
1649 i = (wl << WM5100_AIF1TX_WL_SHIFT) | fl;
1650 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1651 snd_soc_update_bits(codec, base + 9,
1652 WM5100_AIF1RX_WL_MASK |
1653 WM5100_AIF1RX_SLOT_LEN_MASK, i);
1654 else
1655 snd_soc_update_bits(codec, base + 8,
1656 WM5100_AIF1TX_WL_MASK |
1657 WM5100_AIF1TX_SLOT_LEN_MASK, i);
1658
1659 snd_soc_update_bits(codec, base + 4, WM5100_AIF1_RATE_MASK, sr);
1660
1661 return 0;
1662}
1663
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001664static const struct snd_soc_dai_ops wm5100_dai_ops = {
Mark Brown6d4baf02011-09-20 15:44:21 +01001665 .set_fmt = wm5100_set_fmt,
1666 .hw_params = wm5100_hw_params,
1667};
1668
1669static int wm5100_set_sysclk(struct snd_soc_codec *codec, int clk_id,
1670 int source, unsigned int freq, int dir)
1671{
1672 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1673 int *rate_store;
1674 int fval, audio_rate, ret, reg;
1675
1676 switch (clk_id) {
1677 case WM5100_CLK_SYSCLK:
1678 reg = WM5100_CLOCKING_3;
1679 rate_store = &wm5100->sysclk;
1680 break;
1681 case WM5100_CLK_ASYNCCLK:
1682 reg = WM5100_CLOCKING_7;
1683 rate_store = &wm5100->asyncclk;
1684 break;
1685 case WM5100_CLK_32KHZ:
1686 /* The 32kHz clock is slightly different to the others */
1687 switch (source) {
1688 case WM5100_CLKSRC_MCLK1:
1689 case WM5100_CLKSRC_MCLK2:
1690 case WM5100_CLKSRC_SYSCLK:
1691 snd_soc_update_bits(codec, WM5100_CLOCKING_1,
1692 WM5100_CLK_32K_SRC_MASK,
1693 source);
1694 break;
1695 default:
1696 return -EINVAL;
1697 }
1698 return 0;
1699
1700 case WM5100_CLK_AIF1:
1701 case WM5100_CLK_AIF2:
1702 case WM5100_CLK_AIF3:
1703 /* Not real clocks, record which clock domain they're in */
1704 switch (source) {
1705 case WM5100_CLKSRC_SYSCLK:
1706 wm5100->aif_async[clk_id - 1] = false;
1707 break;
1708 case WM5100_CLKSRC_ASYNCCLK:
1709 wm5100->aif_async[clk_id - 1] = true;
1710 break;
1711 default:
1712 dev_err(codec->dev, "Invalid source %d\n", source);
1713 return -EINVAL;
1714 }
1715 return 0;
1716
1717 case WM5100_CLK_OPCLK:
1718 switch (freq) {
1719 case 5644800:
1720 case 6144000:
1721 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1722 WM5100_OPCLK_SEL_MASK, 0);
1723 break;
1724 case 11289600:
1725 case 12288000:
1726 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1727 WM5100_OPCLK_SEL_MASK, 0);
1728 break;
1729 case 22579200:
1730 case 24576000:
1731 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1732 WM5100_OPCLK_SEL_MASK, 0);
1733 break;
1734 default:
1735 dev_err(codec->dev, "Unsupported OPCLK %dHz\n",
1736 freq);
1737 return -EINVAL;
1738 }
1739 return 0;
1740
1741 default:
1742 dev_err(codec->dev, "Unknown clock %d\n", clk_id);
1743 return -EINVAL;
1744 }
1745
1746 switch (source) {
1747 case WM5100_CLKSRC_SYSCLK:
1748 case WM5100_CLKSRC_ASYNCCLK:
1749 dev_err(codec->dev, "Invalid source %d\n", source);
1750 return -EINVAL;
1751 }
1752
1753 switch (freq) {
1754 case 5644800:
1755 case 6144000:
1756 fval = 0;
1757 break;
1758 case 11289600:
1759 case 12288000:
1760 fval = 1;
1761 break;
1762 case 22579200:
Mark Brown11c2b5f2011-10-03 21:07:06 +01001763 case 24576000:
Mark Brown6d4baf02011-09-20 15:44:21 +01001764 fval = 2;
1765 break;
1766 default:
1767 dev_err(codec->dev, "Invalid clock rate: %d\n", freq);
1768 return -EINVAL;
1769 }
1770
1771 switch (freq) {
1772 case 5644800:
1773 case 11289600:
1774 case 22579200:
1775 audio_rate = 44100;
1776 break;
1777
1778 case 6144000:
1779 case 12288000:
Mark Brown11c2b5f2011-10-03 21:07:06 +01001780 case 24576000:
Mark Brown6d4baf02011-09-20 15:44:21 +01001781 audio_rate = 48000;
1782 break;
1783
1784 default:
1785 BUG();
1786 audio_rate = 0;
1787 break;
1788 }
1789
1790 /* TODO: Check if MCLKs are in use and enable/disable pulls to
1791 * match.
1792 */
1793
1794 snd_soc_update_bits(codec, reg, WM5100_SYSCLK_FREQ_MASK |
1795 WM5100_SYSCLK_SRC_MASK,
1796 fval << WM5100_SYSCLK_FREQ_SHIFT | source);
1797
1798 /* If this is SYSCLK then configure the clock rate for the
1799 * internal audio functions to the natural sample rate for
1800 * this clock rate.
1801 */
1802 if (clk_id == WM5100_CLK_SYSCLK) {
1803 dev_dbg(codec->dev, "Setting primary audio rate to %dHz",
1804 audio_rate);
1805 if (0 && *rate_store)
1806 wm5100_free_sr(codec, audio_rate);
1807 ret = wm5100_alloc_sr(codec, audio_rate);
1808 if (ret != 0)
1809 dev_warn(codec->dev, "Primary audio slot is %d\n",
1810 ret);
1811 }
1812
1813 *rate_store = freq;
1814
1815 return 0;
1816}
1817
1818struct _fll_div {
1819 u16 fll_fratio;
1820 u16 fll_outdiv;
1821 u16 fll_refclk_div;
1822 u16 n;
1823 u16 theta;
1824 u16 lambda;
1825};
1826
1827static struct {
1828 unsigned int min;
1829 unsigned int max;
1830 u16 fll_fratio;
1831 int ratio;
1832} fll_fratios[] = {
1833 { 0, 64000, 4, 16 },
1834 { 64000, 128000, 3, 8 },
1835 { 128000, 256000, 2, 4 },
1836 { 256000, 1000000, 1, 2 },
1837 { 1000000, 13500000, 0, 1 },
1838};
1839
1840static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1841 unsigned int Fout)
1842{
1843 unsigned int target;
1844 unsigned int div;
1845 unsigned int fratio, gcd_fll;
1846 int i;
1847
1848 /* Fref must be <=13.5MHz */
1849 div = 1;
1850 fll_div->fll_refclk_div = 0;
1851 while ((Fref / div) > 13500000) {
1852 div *= 2;
1853 fll_div->fll_refclk_div++;
1854
1855 if (div > 8) {
1856 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1857 Fref);
1858 return -EINVAL;
1859 }
1860 }
1861
1862 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1863
1864 /* Apply the division for our remaining calculations */
1865 Fref /= div;
1866
1867 /* Fvco should be 90-100MHz; don't check the upper bound */
1868 div = 2;
1869 while (Fout * div < 90000000) {
1870 div++;
1871 if (div > 64) {
1872 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1873 Fout);
1874 return -EINVAL;
1875 }
1876 }
1877 target = Fout * div;
1878 fll_div->fll_outdiv = div - 1;
1879
1880 pr_debug("FLL Fvco=%dHz\n", target);
1881
1882 /* Find an appropraite FLL_FRATIO and factor it out of the target */
1883 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1884 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1885 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1886 fratio = fll_fratios[i].ratio;
1887 break;
1888 }
1889 }
1890 if (i == ARRAY_SIZE(fll_fratios)) {
1891 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1892 return -EINVAL;
1893 }
1894
1895 fll_div->n = target / (fratio * Fref);
1896
1897 if (target % Fref == 0) {
1898 fll_div->theta = 0;
1899 fll_div->lambda = 0;
1900 } else {
1901 gcd_fll = gcd(target, fratio * Fref);
1902
1903 fll_div->theta = (target - (fll_div->n * fratio * Fref))
1904 / gcd_fll;
1905 fll_div->lambda = (fratio * Fref) / gcd_fll;
1906 }
1907
1908 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1909 fll_div->n, fll_div->theta, fll_div->lambda);
1910 pr_debug("FLL_FRATIO=%x(%d) FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1911 fll_div->fll_fratio, fratio, fll_div->fll_outdiv,
1912 fll_div->fll_refclk_div);
1913
1914 return 0;
1915}
1916
1917static int wm5100_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
1918 unsigned int Fref, unsigned int Fout)
1919{
1920 struct i2c_client *i2c = to_i2c_client(codec->dev);
1921 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1922 struct _fll_div factors;
1923 struct wm5100_fll *fll;
1924 int ret, base, lock, i, timeout;
1925
1926 switch (fll_id) {
1927 case WM5100_FLL1:
1928 fll = &wm5100->fll[0];
1929 base = WM5100_FLL1_CONTROL_1 - 1;
1930 lock = WM5100_FLL1_LOCK_STS;
1931 break;
1932 case WM5100_FLL2:
1933 fll = &wm5100->fll[1];
1934 base = WM5100_FLL2_CONTROL_2 - 1;
1935 lock = WM5100_FLL2_LOCK_STS;
1936 break;
1937 default:
1938 dev_err(codec->dev, "Unknown FLL %d\n",fll_id);
1939 return -EINVAL;
1940 }
1941
1942 if (!Fout) {
1943 dev_dbg(codec->dev, "FLL%d disabled", fll_id);
1944 fll->fout = 0;
1945 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, 0);
1946 return 0;
1947 }
1948
1949 switch (source) {
1950 case WM5100_FLL_SRC_MCLK1:
1951 case WM5100_FLL_SRC_MCLK2:
1952 case WM5100_FLL_SRC_FLL1:
1953 case WM5100_FLL_SRC_FLL2:
1954 case WM5100_FLL_SRC_AIF1BCLK:
1955 case WM5100_FLL_SRC_AIF2BCLK:
1956 case WM5100_FLL_SRC_AIF3BCLK:
1957 break;
1958 default:
1959 dev_err(codec->dev, "Invalid FLL source %d\n", source);
1960 return -EINVAL;
1961 }
1962
1963 ret = fll_factors(&factors, Fref, Fout);
1964 if (ret < 0)
1965 return ret;
1966
1967 /* Disable the FLL while we reconfigure */
1968 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, 0);
1969
1970 snd_soc_update_bits(codec, base + 2,
1971 WM5100_FLL1_OUTDIV_MASK | WM5100_FLL1_FRATIO_MASK,
1972 (factors.fll_outdiv << WM5100_FLL1_OUTDIV_SHIFT) |
1973 factors.fll_fratio);
1974 snd_soc_update_bits(codec, base + 3, WM5100_FLL1_THETA_MASK,
1975 factors.theta);
1976 snd_soc_update_bits(codec, base + 5, WM5100_FLL1_N_MASK, factors.n);
1977 snd_soc_update_bits(codec, base + 6,
1978 WM5100_FLL1_REFCLK_DIV_MASK |
1979 WM5100_FLL1_REFCLK_SRC_MASK,
1980 (factors.fll_refclk_div
1981 << WM5100_FLL1_REFCLK_DIV_SHIFT) | source);
1982 snd_soc_update_bits(codec, base + 7, WM5100_FLL1_LAMBDA_MASK,
1983 factors.lambda);
1984
1985 /* Clear any pending completions */
1986 try_wait_for_completion(&fll->lock);
1987
1988 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, WM5100_FLL1_ENA);
1989
1990 if (i2c->irq)
1991 timeout = 2;
1992 else
1993 timeout = 50;
1994
Mark Brownbd132ec2011-10-23 11:10:45 +01001995 snd_soc_update_bits(codec, WM5100_CLOCKING_3, WM5100_SYSCLK_ENA,
1996 WM5100_SYSCLK_ENA);
1997
Mark Brown6d4baf02011-09-20 15:44:21 +01001998 /* Poll for the lock; will use interrupt when we can test */
1999 for (i = 0; i < timeout; i++) {
2000 if (i2c->irq) {
2001 ret = wait_for_completion_timeout(&fll->lock,
2002 msecs_to_jiffies(25));
2003 if (ret > 0)
2004 break;
2005 } else {
2006 msleep(1);
2007 }
2008
2009 ret = snd_soc_read(codec,
2010 WM5100_INTERRUPT_RAW_STATUS_3);
2011 if (ret < 0) {
2012 dev_err(codec->dev,
2013 "Failed to read FLL status: %d\n",
2014 ret);
2015 continue;
2016 }
2017 if (ret & lock)
2018 break;
2019 }
2020 if (i == timeout) {
2021 dev_err(codec->dev, "FLL%d lock timed out\n", fll_id);
2022 return -ETIMEDOUT;
2023 }
2024
2025 fll->src = source;
2026 fll->fref = Fref;
2027 fll->fout = Fout;
2028
2029 dev_dbg(codec->dev, "FLL%d running %dHz->%dHz\n", fll_id,
2030 Fref, Fout);
2031
2032 return 0;
2033}
2034
2035/* Actually go much higher */
2036#define WM5100_RATES SNDRV_PCM_RATE_8000_192000
2037
2038#define WM5100_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
2039 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
2040
2041static struct snd_soc_dai_driver wm5100_dai[] = {
2042 {
2043 .name = "wm5100-aif1",
2044 .playback = {
2045 .stream_name = "AIF1 Playback",
2046 .channels_min = 2,
2047 .channels_max = 2,
2048 .rates = WM5100_RATES,
2049 .formats = WM5100_FORMATS,
2050 },
2051 .capture = {
2052 .stream_name = "AIF1 Capture",
2053 .channels_min = 2,
2054 .channels_max = 2,
2055 .rates = WM5100_RATES,
2056 .formats = WM5100_FORMATS,
2057 },
2058 .ops = &wm5100_dai_ops,
2059 },
2060 {
2061 .name = "wm5100-aif2",
2062 .id = 1,
2063 .playback = {
2064 .stream_name = "AIF2 Playback",
2065 .channels_min = 2,
2066 .channels_max = 2,
2067 .rates = WM5100_RATES,
2068 .formats = WM5100_FORMATS,
2069 },
2070 .capture = {
2071 .stream_name = "AIF2 Capture",
2072 .channels_min = 2,
2073 .channels_max = 2,
2074 .rates = WM5100_RATES,
2075 .formats = WM5100_FORMATS,
2076 },
2077 .ops = &wm5100_dai_ops,
2078 },
2079 {
2080 .name = "wm5100-aif3",
2081 .id = 2,
2082 .playback = {
2083 .stream_name = "AIF3 Playback",
2084 .channels_min = 2,
2085 .channels_max = 2,
2086 .rates = WM5100_RATES,
2087 .formats = WM5100_FORMATS,
2088 },
2089 .capture = {
2090 .stream_name = "AIF3 Capture",
2091 .channels_min = 2,
2092 .channels_max = 2,
2093 .rates = WM5100_RATES,
2094 .formats = WM5100_FORMATS,
2095 },
2096 .ops = &wm5100_dai_ops,
2097 },
2098};
2099
2100static int wm5100_dig_vu[] = {
2101 WM5100_ADC_DIGITAL_VOLUME_1L,
2102 WM5100_ADC_DIGITAL_VOLUME_1R,
2103 WM5100_ADC_DIGITAL_VOLUME_2L,
2104 WM5100_ADC_DIGITAL_VOLUME_2R,
2105 WM5100_ADC_DIGITAL_VOLUME_3L,
2106 WM5100_ADC_DIGITAL_VOLUME_3R,
2107 WM5100_ADC_DIGITAL_VOLUME_4L,
2108 WM5100_ADC_DIGITAL_VOLUME_4R,
2109
2110 WM5100_DAC_DIGITAL_VOLUME_1L,
2111 WM5100_DAC_DIGITAL_VOLUME_1R,
2112 WM5100_DAC_DIGITAL_VOLUME_2L,
2113 WM5100_DAC_DIGITAL_VOLUME_2R,
2114 WM5100_DAC_DIGITAL_VOLUME_3L,
2115 WM5100_DAC_DIGITAL_VOLUME_3R,
2116 WM5100_DAC_DIGITAL_VOLUME_4L,
2117 WM5100_DAC_DIGITAL_VOLUME_4R,
2118 WM5100_DAC_DIGITAL_VOLUME_5L,
2119 WM5100_DAC_DIGITAL_VOLUME_5R,
2120 WM5100_DAC_DIGITAL_VOLUME_6L,
2121 WM5100_DAC_DIGITAL_VOLUME_6R,
2122};
2123
Mark Brownba896ed2011-09-27 17:39:50 +01002124static void wm5100_set_detect_mode(struct snd_soc_codec *codec, int the_mode)
2125{
2126 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2127 struct wm5100_jack_mode *mode = &wm5100->pdata.jack_modes[the_mode];
2128
2129 BUG_ON(the_mode >= ARRAY_SIZE(wm5100->pdata.jack_modes));
2130
2131 gpio_set_value_cansleep(wm5100->pdata.hp_pol, mode->hp_pol);
2132 snd_soc_update_bits(codec, WM5100_ACCESSORY_DETECT_MODE_1,
2133 WM5100_ACCDET_BIAS_SRC_MASK |
2134 WM5100_ACCDET_SRC,
2135 (mode->bias << WM5100_ACCDET_BIAS_SRC_SHIFT) |
2136 mode->micd_src << WM5100_ACCDET_SRC_SHIFT);
Mark Brown1cba77c2011-10-12 18:39:53 +01002137 snd_soc_update_bits(codec, WM5100_MISC_CONTROL,
2138 WM5100_HPCOM_SRC,
2139 mode->micd_src << WM5100_HPCOM_SRC_SHIFT);
Mark Brownba896ed2011-09-27 17:39:50 +01002140
2141 wm5100->jack_mode = the_mode;
2142
2143 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2144 wm5100->jack_mode);
2145}
2146
2147static void wm5100_micd_irq(struct snd_soc_codec *codec)
2148{
2149 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2150 int val;
2151
2152 val = snd_soc_read(codec, WM5100_MIC_DETECT_3);
2153
2154 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2155
2156 if (!(val & WM5100_ACCDET_VALID)) {
2157 dev_warn(codec->dev, "Microphone detection state invalid\n");
2158 return;
2159 }
2160
2161 /* No accessory, reset everything and report removal */
2162 if (!(val & WM5100_ACCDET_STS)) {
2163 dev_dbg(codec->dev, "Jack removal detected\n");
2164 wm5100->jack_mic = false;
2165 wm5100->jack_detecting = true;
2166 snd_soc_jack_report(wm5100->jack, 0,
2167 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2168 SND_JACK_BTN_0);
2169
2170 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2171 WM5100_ACCDET_RATE_MASK,
2172 WM5100_ACCDET_RATE_MASK);
2173 return;
2174 }
2175
2176 /* If the measurement is very high we've got a microphone,
2177 * either we just detected one or if we already reported then
2178 * we've got a button release event.
2179 */
2180 if (val & 0x400) {
2181 if (wm5100->jack_detecting) {
2182 dev_dbg(codec->dev, "Microphone detected\n");
2183 wm5100->jack_mic = true;
2184 snd_soc_jack_report(wm5100->jack,
2185 SND_JACK_HEADSET,
2186 SND_JACK_HEADSET | SND_JACK_BTN_0);
2187
2188 /* Increase poll rate to give better responsiveness
2189 * for buttons */
2190 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2191 WM5100_ACCDET_RATE_MASK,
2192 5 << WM5100_ACCDET_RATE_SHIFT);
2193 } else {
2194 dev_dbg(codec->dev, "Mic button up\n");
2195 snd_soc_jack_report(wm5100->jack, 0, SND_JACK_BTN_0);
2196 }
2197
2198 return;
2199 }
2200
2201 /* If we detected a lower impedence during initial startup
2202 * then we probably have the wrong polarity, flip it. Don't
2203 * do this for the lowest impedences to speed up detection of
2204 * plain headphones.
2205 */
2206 if (wm5100->jack_detecting && (val & 0x3f8)) {
2207 wm5100_set_detect_mode(codec, !wm5100->jack_mode);
2208
2209 return;
2210 }
2211
2212 /* Don't distinguish between buttons, just report any low
2213 * impedence as BTN_0.
2214 */
2215 if (val & 0x3fc) {
2216 if (wm5100->jack_mic) {
2217 dev_dbg(codec->dev, "Mic button detected\n");
2218 snd_soc_jack_report(wm5100->jack, SND_JACK_BTN_0,
2219 SND_JACK_BTN_0);
2220 } else if (wm5100->jack_detecting) {
2221 dev_dbg(codec->dev, "Headphone detected\n");
2222 snd_soc_jack_report(wm5100->jack, SND_JACK_HEADPHONE,
2223 SND_JACK_HEADPHONE);
2224
2225 /* Increase the detection rate a bit for
2226 * responsiveness.
2227 */
2228 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2229 WM5100_ACCDET_RATE_MASK,
2230 7 << WM5100_ACCDET_RATE_SHIFT);
2231 }
2232 }
2233}
2234
2235int wm5100_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack)
2236{
2237 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2238
2239 if (jack) {
2240 wm5100->jack = jack;
2241 wm5100->jack_detecting = true;
2242
2243 wm5100_set_detect_mode(codec, 0);
2244
2245 /* Slowest detection rate, gives debounce for initial
2246 * detection */
2247 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2248 WM5100_ACCDET_BIAS_STARTTIME_MASK |
2249 WM5100_ACCDET_RATE_MASK,
2250 (7 << WM5100_ACCDET_BIAS_STARTTIME_SHIFT) |
2251 WM5100_ACCDET_RATE_MASK);
2252
2253 /* We need the charge pump to power MICBIAS */
2254 snd_soc_dapm_force_enable_pin(&codec->dapm, "CP2");
2255 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2256 snd_soc_dapm_sync(&codec->dapm);
2257
2258 /* We start off just enabling microphone detection - even a
2259 * plain headphone will trigger detection.
2260 */
2261 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2262 WM5100_ACCDET_ENA, WM5100_ACCDET_ENA);
2263
2264 snd_soc_update_bits(codec, WM5100_INTERRUPT_STATUS_3_MASK,
2265 WM5100_IM_ACCDET_EINT, 0);
2266 } else {
2267 snd_soc_update_bits(codec, WM5100_INTERRUPT_STATUS_3_MASK,
2268 WM5100_IM_HPDET_EINT |
2269 WM5100_IM_ACCDET_EINT,
2270 WM5100_IM_HPDET_EINT |
2271 WM5100_IM_ACCDET_EINT);
2272 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2273 WM5100_ACCDET_ENA, 0);
2274 wm5100->jack = NULL;
2275 }
2276
2277 return 0;
2278}
2279
Mark Brown6d4baf02011-09-20 15:44:21 +01002280static irqreturn_t wm5100_irq(int irq, void *data)
2281{
2282 struct snd_soc_codec *codec = data;
2283 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2284 irqreturn_t status = IRQ_NONE;
2285 int irq_val;
2286
2287 irq_val = snd_soc_read(codec, WM5100_INTERRUPT_STATUS_3);
2288 if (irq_val < 0) {
2289 dev_err(codec->dev, "Failed to read IRQ status 3: %d\n",
2290 irq_val);
2291 irq_val = 0;
2292 }
2293 irq_val &= ~snd_soc_read(codec, WM5100_INTERRUPT_STATUS_3_MASK);
2294
2295 snd_soc_write(codec, WM5100_INTERRUPT_STATUS_3, irq_val);
2296
2297 if (irq_val)
2298 status = IRQ_HANDLED;
2299
2300 wm5100_log_status3(codec, irq_val);
2301
2302 if (irq_val & WM5100_FLL1_LOCK_EINT) {
2303 dev_dbg(codec->dev, "FLL1 locked\n");
2304 complete(&wm5100->fll[0].lock);
2305 }
2306 if (irq_val & WM5100_FLL2_LOCK_EINT) {
2307 dev_dbg(codec->dev, "FLL2 locked\n");
2308 complete(&wm5100->fll[1].lock);
2309 }
2310
Mark Brownba896ed2011-09-27 17:39:50 +01002311 if (irq_val & WM5100_ACCDET_EINT)
2312 wm5100_micd_irq(codec);
2313
Mark Brown6d4baf02011-09-20 15:44:21 +01002314 irq_val = snd_soc_read(codec, WM5100_INTERRUPT_STATUS_4);
2315 if (irq_val < 0) {
2316 dev_err(codec->dev, "Failed to read IRQ status 4: %d\n",
2317 irq_val);
2318 irq_val = 0;
2319 }
2320 irq_val &= ~snd_soc_read(codec, WM5100_INTERRUPT_STATUS_4_MASK);
2321
2322 if (irq_val)
2323 status = IRQ_HANDLED;
2324
2325 snd_soc_write(codec, WM5100_INTERRUPT_STATUS_4, irq_val);
2326
2327 wm5100_log_status4(codec, irq_val);
2328
2329 return status;
2330}
2331
2332static irqreturn_t wm5100_edge_irq(int irq, void *data)
2333{
2334 irqreturn_t ret = IRQ_NONE;
2335 irqreturn_t val;
2336
2337 do {
2338 val = wm5100_irq(irq, data);
2339 if (val != IRQ_NONE)
2340 ret = val;
2341 } while (val != IRQ_NONE);
2342
2343 return ret;
2344}
2345
2346#ifdef CONFIG_GPIOLIB
2347static inline struct wm5100_priv *gpio_to_wm5100(struct gpio_chip *chip)
2348{
2349 return container_of(chip, struct wm5100_priv, gpio_chip);
2350}
2351
2352static void wm5100_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2353{
2354 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown6d4baf02011-09-20 15:44:21 +01002355
Mark Brown9db16e42011-11-09 17:27:28 +00002356 regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2357 WM5100_GP1_LVL, !!value << WM5100_GP1_LVL_SHIFT);
Mark Brown6d4baf02011-09-20 15:44:21 +01002358}
2359
2360static int wm5100_gpio_direction_out(struct gpio_chip *chip,
2361 unsigned offset, int value)
2362{
2363 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown64964e82011-10-31 19:02:13 +00002364 int val, ret;
Mark Brown6d4baf02011-09-20 15:44:21 +01002365
2366 val = (1 << WM5100_GP1_FN_SHIFT) | (!!value << WM5100_GP1_LVL_SHIFT);
2367
Mark Brown9db16e42011-11-09 17:27:28 +00002368 ret = regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2369 WM5100_GP1_FN_MASK | WM5100_GP1_DIR |
2370 WM5100_GP1_LVL, val);
Mark Brown64964e82011-10-31 19:02:13 +00002371 if (ret < 0)
2372 return ret;
2373 else
2374 return 0;
Mark Brown6d4baf02011-09-20 15:44:21 +01002375}
2376
2377static int wm5100_gpio_get(struct gpio_chip *chip, unsigned offset)
2378{
2379 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown9db16e42011-11-09 17:27:28 +00002380 unsigned int reg;
Mark Brown6d4baf02011-09-20 15:44:21 +01002381 int ret;
2382
Mark Brown9db16e42011-11-09 17:27:28 +00002383 ret = regmap_read(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset, &reg);
Mark Brown6d4baf02011-09-20 15:44:21 +01002384 if (ret < 0)
2385 return ret;
2386
Mark Brown9db16e42011-11-09 17:27:28 +00002387 return (reg & WM5100_GP1_LVL) != 0;
Mark Brown6d4baf02011-09-20 15:44:21 +01002388}
2389
2390static int wm5100_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2391{
2392 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
Mark Brown6d4baf02011-09-20 15:44:21 +01002393
Mark Brown9db16e42011-11-09 17:27:28 +00002394 return regmap_update_bits(wm5100->regmap, WM5100_GPIO_CTRL_1 + offset,
2395 WM5100_GP1_FN_MASK | WM5100_GP1_DIR,
2396 (1 << WM5100_GP1_FN_SHIFT) |
2397 (1 << WM5100_GP1_DIR_SHIFT));
Mark Brown6d4baf02011-09-20 15:44:21 +01002398}
2399
2400static struct gpio_chip wm5100_template_chip = {
2401 .label = "wm5100",
2402 .owner = THIS_MODULE,
2403 .direction_output = wm5100_gpio_direction_out,
2404 .set = wm5100_gpio_set,
2405 .direction_input = wm5100_gpio_direction_in,
2406 .get = wm5100_gpio_get,
2407 .can_sleep = 1,
2408};
2409
Mark Brown9db16e42011-11-09 17:27:28 +00002410static void wm5100_init_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002411{
Mark Brown9db16e42011-11-09 17:27:28 +00002412 struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
Mark Brown6d4baf02011-09-20 15:44:21 +01002413 int ret;
2414
2415 wm5100->gpio_chip = wm5100_template_chip;
2416 wm5100->gpio_chip.ngpio = 6;
Mark Brown9db16e42011-11-09 17:27:28 +00002417 wm5100->gpio_chip.dev = &i2c->dev;
Mark Brown6d4baf02011-09-20 15:44:21 +01002418
2419 if (wm5100->pdata.gpio_base)
2420 wm5100->gpio_chip.base = wm5100->pdata.gpio_base;
2421 else
2422 wm5100->gpio_chip.base = -1;
2423
2424 ret = gpiochip_add(&wm5100->gpio_chip);
2425 if (ret != 0)
Mark Brown9db16e42011-11-09 17:27:28 +00002426 dev_err(&i2c->dev, "Failed to add GPIOs: %d\n", ret);
Mark Brown6d4baf02011-09-20 15:44:21 +01002427}
2428
Mark Brown9db16e42011-11-09 17:27:28 +00002429static void wm5100_free_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002430{
Mark Brown9db16e42011-11-09 17:27:28 +00002431 struct wm5100_priv *wm5100 = i2c_get_clientdata(i2c);
Mark Brown6d4baf02011-09-20 15:44:21 +01002432 int ret;
2433
2434 ret = gpiochip_remove(&wm5100->gpio_chip);
2435 if (ret != 0)
Mark Brown9db16e42011-11-09 17:27:28 +00002436 dev_err(&i2c->dev, "Failed to remove GPIOs: %d\n", ret);
Mark Brown6d4baf02011-09-20 15:44:21 +01002437}
2438#else
Mark Brown9db16e42011-11-09 17:27:28 +00002439static void wm5100_init_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002440{
2441}
2442
Mark Brown9db16e42011-11-09 17:27:28 +00002443static void wm5100_free_gpio(struct i2c_client *i2c)
Mark Brown6d4baf02011-09-20 15:44:21 +01002444{
2445}
2446#endif
2447
2448static int wm5100_probe(struct snd_soc_codec *codec)
2449{
2450 struct i2c_client *i2c = to_i2c_client(codec->dev);
2451 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2452 int ret, i, irq_flags;
2453
2454 wm5100->codec = codec;
Mark Brownbd132ec2011-10-23 11:10:45 +01002455 codec->control_data = wm5100->regmap;
Mark Brown6d4baf02011-09-20 15:44:21 +01002456
Mark Brownbd132ec2011-10-23 11:10:45 +01002457 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown6d4baf02011-09-20 15:44:21 +01002458 if (ret != 0) {
2459 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
2460 return ret;
2461 }
2462
Mark Brownbd132ec2011-10-23 11:10:45 +01002463 regcache_cache_only(wm5100->regmap, true);
Mark Brown6d4baf02011-09-20 15:44:21 +01002464
Mark Brown6d4baf02011-09-20 15:44:21 +01002465
2466 for (i = 0; i < ARRAY_SIZE(wm5100_dig_vu); i++)
2467 snd_soc_update_bits(codec, wm5100_dig_vu[i], WM5100_OUT_VU,
2468 WM5100_OUT_VU);
2469
Mark Brown6d4baf02011-09-20 15:44:21 +01002470 /* Don't debounce interrupts to support use of SYSCLK only */
2471 snd_soc_write(codec, WM5100_IRQ_DEBOUNCE_1, 0);
2472 snd_soc_write(codec, WM5100_IRQ_DEBOUNCE_2, 0);
2473
2474 /* TODO: check if we're symmetric */
2475
2476 if (i2c->irq) {
2477 if (wm5100->pdata.irq_flags)
2478 irq_flags = wm5100->pdata.irq_flags;
2479 else
2480 irq_flags = IRQF_TRIGGER_LOW;
2481
2482 irq_flags |= IRQF_ONESHOT;
2483
2484 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2485 ret = request_threaded_irq(i2c->irq, NULL,
2486 wm5100_edge_irq,
2487 irq_flags, "wm5100", codec);
2488 else
2489 ret = request_threaded_irq(i2c->irq, NULL, wm5100_irq,
2490 irq_flags, "wm5100", codec);
2491
2492 if (ret != 0) {
2493 dev_err(codec->dev, "Failed to request IRQ %d: %d\n",
2494 i2c->irq, ret);
2495 } else {
2496 /* Enable default interrupts */
2497 snd_soc_update_bits(codec,
2498 WM5100_INTERRUPT_STATUS_3_MASK,
2499 WM5100_IM_SPK_SHUTDOWN_WARN_EINT |
2500 WM5100_IM_SPK_SHUTDOWN_EINT |
2501 WM5100_IM_ASRC2_LOCK_EINT |
2502 WM5100_IM_ASRC1_LOCK_EINT |
2503 WM5100_IM_FLL2_LOCK_EINT |
2504 WM5100_IM_FLL1_LOCK_EINT |
2505 WM5100_CLKGEN_ERR_EINT |
2506 WM5100_CLKGEN_ERR_ASYNC_EINT, 0);
2507
2508 snd_soc_update_bits(codec,
2509 WM5100_INTERRUPT_STATUS_4_MASK,
2510 WM5100_AIF3_ERR_EINT |
2511 WM5100_AIF2_ERR_EINT |
2512 WM5100_AIF1_ERR_EINT |
2513 WM5100_CTRLIF_ERR_EINT |
2514 WM5100_ISRC2_UNDERCLOCKED_EINT |
2515 WM5100_ISRC1_UNDERCLOCKED_EINT |
2516 WM5100_FX_UNDERCLOCKED_EINT |
2517 WM5100_AIF3_UNDERCLOCKED_EINT |
2518 WM5100_AIF2_UNDERCLOCKED_EINT |
2519 WM5100_AIF1_UNDERCLOCKED_EINT |
2520 WM5100_ASRC_UNDERCLOCKED_EINT |
2521 WM5100_DAC_UNDERCLOCKED_EINT |
2522 WM5100_ADC_UNDERCLOCKED_EINT |
2523 WM5100_MIXER_UNDERCLOCKED_EINT, 0);
2524 }
2525 } else {
2526 snd_soc_dapm_new_controls(&codec->dapm,
2527 wm5100_dapm_widgets_noirq,
2528 ARRAY_SIZE(wm5100_dapm_widgets_noirq));
2529 }
2530
2531 if (wm5100->pdata.hp_pol) {
2532 ret = gpio_request_one(wm5100->pdata.hp_pol,
2533 GPIOF_OUT_INIT_HIGH, "WM5100 HP_POL");
2534 if (ret < 0) {
2535 dev_err(&i2c->dev, "Failed to request HP_POL %d: %d\n",
2536 wm5100->pdata.hp_pol, ret);
2537 goto err_gpio;
2538 }
2539 }
2540
2541 /* We'll get woken up again when the system has something useful
2542 * for us to do.
2543 */
2544 if (wm5100->pdata.ldo_ena)
2545 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2546 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2547 wm5100->core_supplies);
2548
2549 return 0;
2550
2551err_gpio:
Axel Lin0a742682011-09-23 13:23:10 +08002552 if (i2c->irq)
2553 free_irq(i2c->irq, codec);
Mark Brown6d4baf02011-09-20 15:44:21 +01002554
2555 return ret;
2556}
2557
2558static int wm5100_remove(struct snd_soc_codec *codec)
2559{
2560 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
Axel Lin0a742682011-09-23 13:23:10 +08002561 struct i2c_client *i2c = to_i2c_client(codec->dev);
Mark Brown6d4baf02011-09-20 15:44:21 +01002562
2563 wm5100_set_bias_level(codec, SND_SOC_BIAS_OFF);
2564 if (wm5100->pdata.hp_pol) {
2565 gpio_free(wm5100->pdata.hp_pol);
2566 }
Axel Lin0a742682011-09-23 13:23:10 +08002567 if (i2c->irq)
2568 free_irq(i2c->irq, codec);
Mark Brown6d4baf02011-09-20 15:44:21 +01002569 return 0;
2570}
2571
Mark Brown1b39bf32011-12-29 12:18:53 +00002572static int wm5100_soc_volatile(struct snd_soc_codec *codec,
2573 unsigned int reg)
2574{
2575 return true;
2576}
2577
2578
Mark Brown6d4baf02011-09-20 15:44:21 +01002579static struct snd_soc_codec_driver soc_codec_dev_wm5100 = {
2580 .probe = wm5100_probe,
2581 .remove = wm5100_remove,
2582
2583 .set_sysclk = wm5100_set_sysclk,
2584 .set_pll = wm5100_set_fll,
2585 .set_bias_level = wm5100_set_bias_level,
2586 .idle_bias_off = 1,
Mark Brown1b39bf32011-12-29 12:18:53 +00002587 .reg_cache_size = WM5100_MAX_REGISTER,
2588 .volatile_register = wm5100_soc_volatile,
Mark Brown6d4baf02011-09-20 15:44:21 +01002589
2590 .seq_notifier = wm5100_seq_notifier,
2591 .controls = wm5100_snd_controls,
2592 .num_controls = ARRAY_SIZE(wm5100_snd_controls),
2593 .dapm_widgets = wm5100_dapm_widgets,
2594 .num_dapm_widgets = ARRAY_SIZE(wm5100_dapm_widgets),
2595 .dapm_routes = wm5100_dapm_routes,
2596 .num_dapm_routes = ARRAY_SIZE(wm5100_dapm_routes),
Mark Brownbd132ec2011-10-23 11:10:45 +01002597};
Mark Brown6d4baf02011-09-20 15:44:21 +01002598
Mark Brownbd132ec2011-10-23 11:10:45 +01002599static const struct regmap_config wm5100_regmap = {
2600 .reg_bits = 16,
2601 .val_bits = 16,
Mark Brown6d4baf02011-09-20 15:44:21 +01002602
Mark Brownbd132ec2011-10-23 11:10:45 +01002603 .max_register = WM5100_MAX_REGISTER,
2604 .reg_defaults = wm5100_reg_defaults,
2605 .num_reg_defaults = ARRAY_SIZE(wm5100_reg_defaults),
2606 .volatile_reg = wm5100_volatile_register,
2607 .readable_reg = wm5100_readable_register,
2608 .cache_type = REGCACHE_RBTREE,
Mark Brown6d4baf02011-09-20 15:44:21 +01002609};
2610
2611static __devinit int wm5100_i2c_probe(struct i2c_client *i2c,
2612 const struct i2c_device_id *id)
2613{
2614 struct wm5100_pdata *pdata = dev_get_platdata(&i2c->dev);
2615 struct wm5100_priv *wm5100;
Mark Brown588ac5e2011-11-09 16:12:04 +00002616 unsigned int reg;
Mark Brown6d4baf02011-09-20 15:44:21 +01002617 int ret, i;
2618
Mark Browna81b82c2011-11-24 18:28:51 +00002619 wm5100 = devm_kzalloc(&i2c->dev, sizeof(struct wm5100_priv),
2620 GFP_KERNEL);
Mark Brown6d4baf02011-09-20 15:44:21 +01002621 if (wm5100 == NULL)
2622 return -ENOMEM;
2623
Mark Brownbd132ec2011-10-23 11:10:45 +01002624 wm5100->regmap = regmap_init_i2c(i2c, &wm5100_regmap);
2625 if (IS_ERR(wm5100->regmap)) {
2626 ret = PTR_ERR(wm5100->regmap);
2627 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2628 ret);
Mark Browna81b82c2011-11-24 18:28:51 +00002629 goto err;
Mark Brownbd132ec2011-10-23 11:10:45 +01002630 }
2631
Mark Brown6d4baf02011-09-20 15:44:21 +01002632 for (i = 0; i < ARRAY_SIZE(wm5100->fll); i++)
2633 init_completion(&wm5100->fll[i].lock);
2634
2635 if (pdata)
2636 wm5100->pdata = *pdata;
2637
2638 i2c_set_clientdata(i2c, wm5100);
2639
Mark Brown588ac5e2011-11-09 16:12:04 +00002640 for (i = 0; i < ARRAY_SIZE(wm5100->core_supplies); i++)
2641 wm5100->core_supplies[i].supply = wm5100_core_supply_names[i];
2642
2643 ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm5100->core_supplies),
2644 wm5100->core_supplies);
2645 if (ret != 0) {
2646 dev_err(&i2c->dev, "Failed to request core supplies: %d\n",
2647 ret);
2648 goto err_regmap;
2649 }
2650
2651 wm5100->cpvdd = regulator_get(&i2c->dev, "CPVDD");
2652 if (IS_ERR(wm5100->cpvdd)) {
2653 ret = PTR_ERR(wm5100->cpvdd);
2654 dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
2655 goto err_core;
2656 }
2657
2658 wm5100->dbvdd2 = regulator_get(&i2c->dev, "DBVDD2");
2659 if (IS_ERR(wm5100->dbvdd2)) {
2660 ret = PTR_ERR(wm5100->dbvdd2);
2661 dev_err(&i2c->dev, "Failed to get DBVDD2: %d\n", ret);
2662 goto err_cpvdd;
2663 }
2664
2665 wm5100->dbvdd3 = regulator_get(&i2c->dev, "DBVDD3");
2666 if (IS_ERR(wm5100->dbvdd3)) {
2667 ret = PTR_ERR(wm5100->dbvdd3);
2668 dev_err(&i2c->dev, "Failed to get DBVDD2: %d\n", ret);
2669 goto err_dbvdd2;
2670 }
2671
2672 ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
2673 wm5100->core_supplies);
2674 if (ret != 0) {
2675 dev_err(&i2c->dev, "Failed to enable core supplies: %d\n",
2676 ret);
2677 goto err_dbvdd3;
2678 }
2679
2680 if (wm5100->pdata.ldo_ena) {
2681 ret = gpio_request_one(wm5100->pdata.ldo_ena,
2682 GPIOF_OUT_INIT_HIGH, "WM5100 LDOENA");
2683 if (ret < 0) {
2684 dev_err(&i2c->dev, "Failed to request LDOENA %d: %d\n",
2685 wm5100->pdata.ldo_ena, ret);
2686 goto err_enable;
2687 }
2688 msleep(2);
2689 }
2690
2691 if (wm5100->pdata.reset) {
2692 ret = gpio_request_one(wm5100->pdata.reset,
2693 GPIOF_OUT_INIT_HIGH, "WM5100 /RESET");
2694 if (ret < 0) {
2695 dev_err(&i2c->dev, "Failed to request /RESET %d: %d\n",
2696 wm5100->pdata.reset, ret);
2697 goto err_ldo;
2698 }
2699 }
2700
2701 ret = regmap_read(wm5100->regmap, WM5100_SOFTWARE_RESET, &reg);
2702 if (ret < 0) {
2703 dev_err(&i2c->dev, "Failed to read ID register\n");
2704 goto err_reset;
2705 }
2706 switch (reg) {
2707 case 0x8997:
2708 case 0x5100:
2709 break;
2710
2711 default:
2712 dev_err(&i2c->dev, "Device is not a WM5100, ID is %x\n", reg);
2713 ret = -EINVAL;
2714 goto err_reset;
2715 }
2716
2717 ret = regmap_read(wm5100->regmap, WM5100_DEVICE_REVISION, &reg);
2718 if (ret < 0) {
2719 dev_err(&i2c->dev, "Failed to read revision register\n");
2720 goto err_reset;
2721 }
2722 wm5100->rev = reg & WM5100_DEVICE_REVISION_MASK;
2723
2724 dev_info(&i2c->dev, "revision %c\n", wm5100->rev + 'A');
2725
2726 ret = wm5100_reset(wm5100);
2727 if (ret < 0) {
2728 dev_err(&i2c->dev, "Failed to issue reset\n");
2729 goto err_reset;
2730 }
2731
Mark Brown9db16e42011-11-09 17:27:28 +00002732 wm5100_init_gpio(i2c);
2733
Mark Brownd9b5e9c2011-11-10 16:14:04 +00002734 for (i = 0; i < ARRAY_SIZE(wm5100->pdata.gpio_defaults); i++) {
2735 if (!wm5100->pdata.gpio_defaults[i])
2736 continue;
2737
2738 regmap_write(wm5100->regmap, WM5100_GPIO_CTRL_1 + i,
2739 wm5100->pdata.gpio_defaults[i]);
2740 }
2741
2742 for (i = 0; i < ARRAY_SIZE(wm5100->pdata.in_mode); i++) {
2743 regmap_update_bits(wm5100->regmap, WM5100_IN1L_CONTROL,
2744 WM5100_IN1_MODE_MASK |
2745 WM5100_IN1_DMIC_SUP_MASK,
2746 (wm5100->pdata.in_mode[i] <<
2747 WM5100_IN1_MODE_SHIFT) |
2748 (wm5100->pdata.dmic_sup[i] <<
2749 WM5100_IN1_DMIC_SUP_SHIFT));
2750 }
2751
Mark Brown6d4baf02011-09-20 15:44:21 +01002752 ret = snd_soc_register_codec(&i2c->dev,
2753 &soc_codec_dev_wm5100, wm5100_dai,
2754 ARRAY_SIZE(wm5100_dai));
2755 if (ret < 0) {
2756 dev_err(&i2c->dev, "Failed to register WM5100: %d\n", ret);
Mark Brown588ac5e2011-11-09 16:12:04 +00002757 goto err_reset;
Mark Brown6d4baf02011-09-20 15:44:21 +01002758 }
2759
2760 return ret;
Mark Brownbd132ec2011-10-23 11:10:45 +01002761
Mark Brown588ac5e2011-11-09 16:12:04 +00002762err_reset:
Mark Brown9db16e42011-11-09 17:27:28 +00002763 wm5100_free_gpio(i2c);
Mark Brown588ac5e2011-11-09 16:12:04 +00002764 if (wm5100->pdata.reset) {
2765 gpio_set_value_cansleep(wm5100->pdata.reset, 1);
2766 gpio_free(wm5100->pdata.reset);
2767 }
2768err_ldo:
2769 if (wm5100->pdata.ldo_ena) {
2770 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2771 gpio_free(wm5100->pdata.ldo_ena);
2772 }
2773err_enable:
2774 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2775 wm5100->core_supplies);
2776err_dbvdd3:
2777 regulator_put(wm5100->dbvdd3);
2778err_dbvdd2:
2779 regulator_put(wm5100->dbvdd2);
2780err_cpvdd:
2781 regulator_put(wm5100->cpvdd);
2782err_core:
2783 regulator_bulk_free(ARRAY_SIZE(wm5100->core_supplies),
2784 wm5100->core_supplies);
Mark Brownbd132ec2011-10-23 11:10:45 +01002785err_regmap:
2786 regmap_exit(wm5100->regmap);
Mark Browna81b82c2011-11-24 18:28:51 +00002787err:
Mark Brownbd132ec2011-10-23 11:10:45 +01002788 return ret;
Mark Brown6d4baf02011-09-20 15:44:21 +01002789}
2790
2791static __devexit int wm5100_i2c_remove(struct i2c_client *client)
2792{
Mark Brownbd132ec2011-10-23 11:10:45 +01002793 struct wm5100_priv *wm5100 = i2c_get_clientdata(client);
2794
Mark Brown6d4baf02011-09-20 15:44:21 +01002795 snd_soc_unregister_codec(&client->dev);
Mark Brown9db16e42011-11-09 17:27:28 +00002796 wm5100_free_gpio(client);
Mark Brown588ac5e2011-11-09 16:12:04 +00002797 if (wm5100->pdata.reset) {
2798 gpio_set_value_cansleep(wm5100->pdata.reset, 1);
2799 gpio_free(wm5100->pdata.reset);
2800 }
2801 if (wm5100->pdata.ldo_ena) {
2802 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2803 gpio_free(wm5100->pdata.ldo_ena);
2804 }
2805 regulator_put(wm5100->dbvdd3);
2806 regulator_put(wm5100->dbvdd2);
2807 regulator_put(wm5100->cpvdd);
2808 regulator_bulk_free(ARRAY_SIZE(wm5100->core_supplies),
2809 wm5100->core_supplies);
Mark Brownbd132ec2011-10-23 11:10:45 +01002810 regmap_exit(wm5100->regmap);
Mark Brownbd132ec2011-10-23 11:10:45 +01002811
Mark Brown6d4baf02011-09-20 15:44:21 +01002812 return 0;
2813}
2814
2815static const struct i2c_device_id wm5100_i2c_id[] = {
2816 { "wm5100", 0 },
2817 { }
2818};
2819MODULE_DEVICE_TABLE(i2c, wm5100_i2c_id);
2820
2821static struct i2c_driver wm5100_i2c_driver = {
2822 .driver = {
2823 .name = "wm5100",
2824 .owner = THIS_MODULE,
2825 },
2826 .probe = wm5100_i2c_probe,
2827 .remove = __devexit_p(wm5100_i2c_remove),
2828 .id_table = wm5100_i2c_id,
2829};
2830
2831static int __init wm5100_modinit(void)
2832{
2833 return i2c_add_driver(&wm5100_i2c_driver);
2834}
2835module_init(wm5100_modinit);
2836
2837static void __exit wm5100_exit(void)
2838{
2839 i2c_del_driver(&wm5100_i2c_driver);
2840}
2841module_exit(wm5100_exit);
2842
2843MODULE_DESCRIPTION("ASoC WM5100 driver");
2844MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
2845MODULE_LICENSE("GPL");