blob: 5956f9be3e8ff026d5af8b4229455141926bda2b [file] [log] [blame]
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001/*
2 * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
3 * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
4 *
5 * Copyright (C) 2013 Atmel,
6 * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
7 *
8 * Licensed under GPLv2 or later.
9 */
10
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080011#include "skeleton.dtsi"
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020012#include <dt-bindings/dma/at91.h>
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080013#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080014#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080015#include <dt-bindings/gpio/gpio.h>
Ludovic Desroches655ff2662013-03-22 13:24:13 +000016
17/ {
18 model = "Atmel SAMA5D3 family SoC";
19 compatible = "atmel,sama5d3", "atmel,sama5";
20 interrupt-parent = <&aic>;
21
22 aliases {
23 serial0 = &dbgu;
24 serial1 = &usart0;
25 serial2 = &usart1;
26 serial3 = &usart2;
27 serial4 = &usart3;
28 gpio0 = &pioA;
29 gpio1 = &pioB;
30 gpio2 = &pioC;
31 gpio3 = &pioD;
32 gpio4 = &pioE;
33 tcb0 = &tcb0;
34 tcb1 = &tcb1;
35 i2c0 = &i2c0;
36 i2c1 = &i2c1;
37 i2c2 = &i2c2;
38 ssc0 = &ssc0;
39 ssc1 = &ssc1;
40 };
41 cpus {
42 cpu@0 {
43 compatible = "arm,cortex-a5";
44 };
45 };
46
47 memory {
48 reg = <0x20000000 0x8000000>;
49 };
50
51 ahb {
52 compatible = "simple-bus";
53 #address-cells = <1>;
54 #size-cells = <1>;
55 ranges;
56
57 apb {
58 compatible = "simple-bus";
59 #address-cells = <1>;
60 #size-cells = <1>;
61 ranges;
62
63 mmc0: mmc@f0000000 {
64 compatible = "atmel,hsmci";
65 reg = <0xf0000000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080066 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020067 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +020068 dma-names = "rxtx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +000069 pinctrl-names = "default";
70 pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
71 status = "disabled";
72 #address-cells = <1>;
73 #size-cells = <0>;
74 };
75
76 spi0: spi@f0004000 {
77 #address-cells = <1>;
78 #size-cells = <0>;
Nicolas Ferreb7ef6782013-06-24 12:04:55 +020079 compatible = "atmel,at91rm9200-spi";
Ludovic Desroches655ff2662013-03-22 13:24:13 +000080 reg = <0xf0004000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080081 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +000082 cs-gpios = <&pioD 13 0
83 &pioD 14 0 /* conflicts with SCK0 and CANRX0 */
84 &pioD 15 0 /* conflicts with CTS0 and CANTX0 */
85 &pioD 16 0 /* conflicts with RTS0 and PWMFI3 */
86 >;
Nicolas Ferree543a732013-06-24 12:16:05 +020087 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(1)>,
88 <&dma0 2 AT91_DMA_CFG_PER_ID(2)>;
89 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +000090 pinctrl-names = "default";
91 pinctrl-0 = <&pinctrl_spi0>;
92 status = "disabled";
93 };
94
95 ssc0: ssc@f0008000 {
96 compatible = "atmel,at91sam9g45-ssc";
97 reg = <0xf0008000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080098 interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +000099 pinctrl-names = "default";
100 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
101 status = "disabled";
102 };
103
104 can0: can@f000c000 {
105 compatible = "atmel,at91sam9x5-can";
106 reg = <0xf000c000 0x300>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800107 interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000108 pinctrl-names = "default";
109 pinctrl-0 = <&pinctrl_can0_rx_tx>;
110 status = "disabled";
111 };
112
113 tcb0: timer@f0010000 {
114 compatible = "atmel,at91sam9x5-tcb";
115 reg = <0xf0010000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800116 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000117 };
118
119 i2c0: i2c@f0014000 {
120 compatible = "atmel,at91sam9x5-i2c";
121 reg = <0xf0014000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800122 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200123 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(7)>,
124 <&dma0 2 AT91_DMA_CFG_PER_ID(8)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200125 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000126 pinctrl-names = "default";
127 pinctrl-0 = <&pinctrl_i2c0>;
128 #address-cells = <1>;
129 #size-cells = <0>;
130 status = "disabled";
131 };
132
133 i2c1: i2c@f0018000 {
134 compatible = "atmel,at91sam9x5-i2c";
135 reg = <0xf0018000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800136 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200137 dmas = <&dma0 2 AT91_DMA_CFG_PER_ID(9)>,
138 <&dma0 2 AT91_DMA_CFG_PER_ID(10)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200139 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000140 pinctrl-names = "default";
141 pinctrl-0 = <&pinctrl_i2c1>;
142 #address-cells = <1>;
143 #size-cells = <0>;
144 status = "disabled";
145 };
146
147 usart0: serial@f001c000 {
148 compatible = "atmel,at91sam9260-usart";
149 reg = <0xf001c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800150 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000151 pinctrl-names = "default";
152 pinctrl-0 = <&pinctrl_usart0>;
153 status = "disabled";
154 };
155
156 usart1: serial@f0020000 {
157 compatible = "atmel,at91sam9260-usart";
158 reg = <0xf0020000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800159 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000160 pinctrl-names = "default";
161 pinctrl-0 = <&pinctrl_usart1>;
162 status = "disabled";
163 };
164
165 macb0: ethernet@f0028000 {
166 compatible = "cnds,pc302-gem", "cdns,gem";
167 reg = <0xf0028000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800168 interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000169 pinctrl-names = "default";
170 pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
171 status = "disabled";
172 };
173
174 isi: isi@f0034000 {
175 compatible = "atmel,at91sam9g45-isi";
176 reg = <0xf0034000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800177 interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000178 status = "disabled";
179 };
180
181 mmc1: mmc@f8000000 {
182 compatible = "atmel,hsmci";
183 reg = <0xf8000000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800184 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200185 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200186 dma-names = "rxtx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000187 pinctrl-names = "default";
188 pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
189 status = "disabled";
190 #address-cells = <1>;
191 #size-cells = <0>;
192 };
193
194 mmc2: mmc@f8004000 {
195 compatible = "atmel,hsmci";
196 reg = <0xf8004000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800197 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200198 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(1)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200199 dma-names = "rxtx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000200 pinctrl-names = "default";
201 pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
202 status = "disabled";
203 #address-cells = <1>;
204 #size-cells = <0>;
205 };
206
207 spi1: spi@f8008000 {
208 #address-cells = <1>;
209 #size-cells = <0>;
Nicolas Ferreb7ef6782013-06-24 12:04:55 +0200210 compatible = "atmel,at91rm9200-spi";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000211 reg = <0xf8008000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800212 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000213 cs-gpios = <&pioC 25 0
214 &pioC 26 0 /* conflitcs with TWD1 and ISI_D11 */
215 &pioC 27 0 /* conflitcs with TWCK1 and ISI_D10 */
216 &pioC 28 0 /* conflitcs with PWMFI0 and ISI_D9 */
217 >;
Nicolas Ferree543a732013-06-24 12:16:05 +0200218 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(15)>,
219 <&dma1 2 AT91_DMA_CFG_PER_ID(16)>;
220 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000221 pinctrl-names = "default";
222 pinctrl-0 = <&pinctrl_spi1>;
223 status = "disabled";
224 };
225
226 ssc1: ssc@f800c000 {
227 compatible = "atmel,at91sam9g45-ssc";
228 reg = <0xf800c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800229 interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000230 pinctrl-names = "default";
231 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
232 status = "disabled";
233 };
234
235 can1: can@f8010000 {
236 compatible = "atmel,at91sam9x5-can";
237 reg = <0xf8010000 0x300>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800238 interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000239 pinctrl-names = "default";
240 pinctrl-0 = <&pinctrl_can1_rx_tx>;
241 };
242
243 tcb1: timer@f8014000 {
244 compatible = "atmel,at91sam9x5-tcb";
245 reg = <0xf8014000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800246 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000247 };
248
249 adc0: adc@f8018000 {
250 compatible = "atmel,at91sam9260-adc";
251 reg = <0xf8018000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800252 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000253 pinctrl-names = "default";
254 pinctrl-0 = <
255 &pinctrl_adc0_adtrg
256 &pinctrl_adc0_ad0
257 &pinctrl_adc0_ad1
258 &pinctrl_adc0_ad2
259 &pinctrl_adc0_ad3
260 &pinctrl_adc0_ad4
261 &pinctrl_adc0_ad5
262 &pinctrl_adc0_ad6
263 &pinctrl_adc0_ad7
264 &pinctrl_adc0_ad8
265 &pinctrl_adc0_ad9
266 &pinctrl_adc0_ad10
267 &pinctrl_adc0_ad11
268 >;
269 atmel,adc-channel-base = <0x50>;
270 atmel,adc-channels-used = <0xfff>;
271 atmel,adc-drdy-mask = <0x1000000>;
272 atmel,adc-num-channels = <12>;
273 atmel,adc-startup-time = <40>;
274 atmel,adc-status-register = <0x30>;
275 atmel,adc-trigger-register = <0xc0>;
276 atmel,adc-use-external;
277 atmel,adc-vref = <3000>;
278 atmel,adc-res = <10 12>;
279 atmel,adc-res-names = "lowres", "highres";
280 status = "disabled";
281
282 trigger@0 {
283 trigger-name = "external-rising";
284 trigger-value = <0x1>;
285 trigger-external;
286 };
287 trigger@1 {
288 trigger-name = "external-falling";
289 trigger-value = <0x2>;
290 trigger-external;
291 };
292 trigger@2 {
293 trigger-name = "external-any";
294 trigger-value = <0x3>;
295 trigger-external;
296 };
297 trigger@3 {
298 trigger-name = "continuous";
299 trigger-value = <0x6>;
300 };
301 };
302
303 tsadcc: tsadcc@f8018000 {
304 compatible = "atmel,at91sam9x5-tsadcc";
305 reg = <0xf8018000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800306 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000307 atmel,tsadcc_clock = <300000>;
308 atmel,filtering_average = <0x03>;
309 atmel,pendet_debounce = <0x08>;
310 atmel,pendet_sensitivity = <0x02>;
311 atmel,ts_sample_hold_time = <0x0a>;
312 status = "disabled";
313 };
314
315 i2c2: i2c@f801c000 {
316 compatible = "atmel,at91sam9x5-i2c";
317 reg = <0xf801c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800318 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200319 dmas = <&dma1 2 AT91_DMA_CFG_PER_ID(11)>,
320 <&dma1 2 AT91_DMA_CFG_PER_ID(12)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200321 dma-names = "tx", "rx";
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000322 #address-cells = <1>;
323 #size-cells = <0>;
324 status = "disabled";
325 };
326
327 usart2: serial@f8020000 {
328 compatible = "atmel,at91sam9260-usart";
329 reg = <0xf8020000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800330 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000331 pinctrl-names = "default";
332 pinctrl-0 = <&pinctrl_usart2>;
333 status = "disabled";
334 };
335
336 usart3: serial@f8024000 {
337 compatible = "atmel,at91sam9260-usart";
338 reg = <0xf8024000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800339 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000340 pinctrl-names = "default";
341 pinctrl-0 = <&pinctrl_usart3>;
342 status = "disabled";
343 };
344
345 macb1: ethernet@f802c000 {
346 compatible = "cdns,at32ap7000-macb", "cdns,macb";
347 reg = <0xf802c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800348 interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000349 pinctrl-names = "default";
350 pinctrl-0 = <&pinctrl_macb1_rmii>;
351 status = "disabled";
352 };
353
354 sha@f8034000 {
355 compatible = "atmel,sam9g46-sha";
356 reg = <0xf8034000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800357 interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000358 };
359
360 aes@f8038000 {
361 compatible = "atmel,sam9g46-aes";
362 reg = <0xf8038000 0x100>;
363 interrupts = <43 4 0>;
364 };
365
366 tdes@f803c000 {
367 compatible = "atmel,sam9g46-tdes";
368 reg = <0xf803c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800369 interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000370 };
371
372 dma0: dma-controller@ffffe600 {
373 compatible = "atmel,at91sam9g45-dma";
374 reg = <0xffffe600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800375 interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200376 #dma-cells = <2>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000377 };
378
379 dma1: dma-controller@ffffe800 {
380 compatible = "atmel,at91sam9g45-dma";
381 reg = <0xffffe800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800382 interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200383 #dma-cells = <2>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000384 };
385
386 ramc0: ramc@ffffea00 {
387 compatible = "atmel,at91sam9g45-ddramc";
388 reg = <0xffffea00 0x200>;
389 };
390
391 dbgu: serial@ffffee00 {
392 compatible = "atmel,at91sam9260-usart";
393 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800394 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000395 pinctrl-names = "default";
396 pinctrl-0 = <&pinctrl_dbgu>;
397 status = "disabled";
398 };
399
400 aic: interrupt-controller@fffff000 {
401 #interrupt-cells = <3>;
402 compatible = "atmel,sama5d3-aic";
403 interrupt-controller;
404 reg = <0xfffff000 0x200>;
405 atmel,external-irqs = <47>;
406 };
407
408 pinctrl@fffff200 {
409 #address-cells = <1>;
410 #size-cells = <1>;
411 compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
412 ranges = <0xfffff200 0xfffff200 0xa00>;
413 atmel,mux-mask = <
414 /* A B C */
415 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
416 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
417 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
418 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
419 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
420 >;
421
422 /* shared pinctrl settings */
423 adc0 {
424 pinctrl_adc0_adtrg: adc0_adtrg {
425 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800426 <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000427 };
428 pinctrl_adc0_ad0: adc0_ad0 {
429 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800430 <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000431 };
432 pinctrl_adc0_ad1: adc0_ad1 {
433 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800434 <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000435 };
436 pinctrl_adc0_ad2: adc0_ad2 {
437 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800438 <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000439 };
440 pinctrl_adc0_ad3: adc0_ad3 {
441 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800442 <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000443 };
444 pinctrl_adc0_ad4: adc0_ad4 {
445 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800446 <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000447 };
448 pinctrl_adc0_ad5: adc0_ad5 {
449 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800450 <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000451 };
452 pinctrl_adc0_ad6: adc0_ad6 {
453 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800454 <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000455 };
456 pinctrl_adc0_ad7: adc0_ad7 {
457 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800458 <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000459 };
460 pinctrl_adc0_ad8: adc0_ad8 {
461 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800462 <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000463 };
464 pinctrl_adc0_ad9: adc0_ad9 {
465 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800466 <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000467 };
468 pinctrl_adc0_ad10: adc0_ad10 {
469 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800470 <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000471 };
472 pinctrl_adc0_ad11: adc0_ad11 {
473 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800474 <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000475 };
476 };
477
478 can0 {
479 pinctrl_can0_rx_tx: can0_rx_tx {
480 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800481 <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
482 AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000483 };
484 };
485
486 can1 {
487 pinctrl_can1_rx_tx: can1_rx_tx {
488 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800489 <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
490 AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000491 };
492 };
493
494 dbgu {
495 pinctrl_dbgu: dbgu-0 {
496 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800497 <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
498 AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000499 };
500 };
501
502 i2c0 {
503 pinctrl_i2c0: i2c0-0 {
504 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800505 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
506 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000507 };
508 };
509
510 i2c1 {
511 pinctrl_i2c1: i2c1-0 {
512 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800513 <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
514 AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000515 };
516 };
517
518 isi {
519 pinctrl_isi: isi-0 {
520 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800521 <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
522 AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
523 AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
524 AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
525 AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
526 AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
527 AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
528 AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
529 AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
530 AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
531 AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
532 AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
533 AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000534 };
535 pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
536 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800537 <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000538 };
539 };
540
541 lcd {
542 pinctrl_lcd: lcd-0 {
543 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800544 <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
545 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
546 AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
547 AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
548 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
549 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
550 AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
551 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
552 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
553 AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
554 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
555 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
556 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
557 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
558 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
559 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
560 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
561 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
562 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
563 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
564 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
565 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
566 AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
567 AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
568 AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
569 AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
570 AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
571 AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
572 AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
573 AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000574 };
575 };
576
577 macb0 {
578 pinctrl_macb0_data_rgmii: macb0_data_rgmii {
579 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800580 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
581 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
582 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
583 AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
584 AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
585 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
586 AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
587 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000588 };
589 pinctrl_macb0_data_gmii: macb0_data_gmii {
590 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800591 <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
592 AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
593 AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
594 AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
595 AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
596 AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
597 AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
598 AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000599 };
600 pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
601 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800602 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
603 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
604 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
605 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
606 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
607 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
608 AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000609 };
610 pinctrl_macb0_signal_gmii: macb0_signal_gmii {
611 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800612 <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
613 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
614 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
615 AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
616 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
617 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
618 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
619 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
620 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
621 AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000622 };
623
624 };
625
626 macb1 {
627 pinctrl_macb1_rmii: macb1_rmii-0 {
628 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800629 <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
630 AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
631 AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
632 AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
633 AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
634 AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
635 AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
636 AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
637 AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
638 AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000639 };
640 };
641
642 mmc0 {
643 pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
644 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800645 <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
646 AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
647 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000648 };
649 pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
650 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800651 <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
652 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
653 AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000654 };
655 pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
656 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800657 <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
658 AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
659 AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
660 AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000661 };
662 };
663
664 mmc1 {
665 pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
666 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800667 <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
668 AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
669 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000670 };
671 pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
672 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800673 <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
674 AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
675 AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000676 };
677 };
678
679 mmc2 {
680 pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
681 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800682 <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
683 AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
684 AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000685 };
686 pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
687 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800688 <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
689 AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
690 AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000691 };
692 };
693
694 nand0 {
695 pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
696 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800697 <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
698 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000699 };
700 };
701
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800702 spi0 {
703 pinctrl_spi0: spi0-0 {
704 atmel,pins =
705 <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
706 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
707 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
708 };
709 };
710
711 spi1 {
712 pinctrl_spi1: spi1-0 {
713 atmel,pins =
714 <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
715 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
716 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
717 };
718 };
719
720 ssc0 {
721 pinctrl_ssc0_tx: ssc0_tx {
722 atmel,pins =
723 <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
724 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
725 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
726 };
727
728 pinctrl_ssc0_rx: ssc0_rx {
729 atmel,pins =
730 <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
731 AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
732 AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
733 };
734 };
735
736 ssc1 {
737 pinctrl_ssc1_tx: ssc1_tx {
738 atmel,pins =
739 <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
740 AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
741 AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
742 };
743
744 pinctrl_ssc1_rx: ssc1_rx {
745 atmel,pins =
746 <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
747 AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
748 AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
749 };
750 };
751
752 uart0 {
753 pinctrl_uart0: uart0-0 {
754 atmel,pins =
755 <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
756 AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
757 };
758 };
759
760 uart1 {
761 pinctrl_uart1: uart1-0 {
762 atmel,pins =
763 <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
764 AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
765 };
766 };
767
768 usart0 {
769 pinctrl_usart0: usart0-0 {
770 atmel,pins =
771 <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
772 AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
773 };
774
775 pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
776 atmel,pins =
777 <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
778 AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
779 };
780 };
781
782 usart1 {
783 pinctrl_usart1: usart1-0 {
784 atmel,pins =
785 <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
786 AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
787 };
788
789 pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
790 atmel,pins =
791 <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
792 AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
793 };
794 };
795
796 usart2 {
797 pinctrl_usart2: usart2-0 {
798 atmel,pins =
799 <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
800 AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
801 };
802
803 pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
804 atmel,pins =
805 <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
806 AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
807 };
808 };
809
810 usart3 {
811 pinctrl_usart3: usart3-0 {
812 atmel,pins =
813 <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
814 AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
815 };
816
817 pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
818 atmel,pins =
819 <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
820 AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
821 };
822 };
823
824
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000825 pioA: gpio@fffff200 {
826 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
827 reg = <0xfffff200 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800828 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000829 #gpio-cells = <2>;
830 gpio-controller;
831 interrupt-controller;
832 #interrupt-cells = <2>;
833 };
834
835 pioB: gpio@fffff400 {
836 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
837 reg = <0xfffff400 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800838 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000839 #gpio-cells = <2>;
840 gpio-controller;
841 interrupt-controller;
842 #interrupt-cells = <2>;
843 };
844
845 pioC: gpio@fffff600 {
846 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
847 reg = <0xfffff600 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800848 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000849 #gpio-cells = <2>;
850 gpio-controller;
851 interrupt-controller;
852 #interrupt-cells = <2>;
853 };
854
855 pioD: gpio@fffff800 {
856 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
857 reg = <0xfffff800 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800858 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000859 #gpio-cells = <2>;
860 gpio-controller;
861 interrupt-controller;
862 #interrupt-cells = <2>;
863 };
864
865 pioE: gpio@fffffa00 {
866 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
867 reg = <0xfffffa00 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800868 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000869 #gpio-cells = <2>;
870 gpio-controller;
871 interrupt-controller;
872 #interrupt-cells = <2>;
873 };
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000874 };
875
876 pmc: pmc@fffffc00 {
877 compatible = "atmel,at91rm9200-pmc";
878 reg = <0xfffffc00 0x120>;
879 };
880
881 rstc@fffffe00 {
882 compatible = "atmel,at91sam9g45-rstc";
883 reg = <0xfffffe00 0x10>;
884 };
885
886 pit: timer@fffffe30 {
887 compatible = "atmel,at91sam9260-pit";
888 reg = <0xfffffe30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800889 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000890 };
891
892 watchdog@fffffe40 {
893 compatible = "atmel,at91sam9260-wdt";
894 reg = <0xfffffe40 0x10>;
895 status = "disabled";
896 };
897
898 rtc@fffffeb0 {
899 compatible = "atmel,at91rm9200-rtc";
900 reg = <0xfffffeb0 0x30>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800901 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000902 };
903 };
904
905 usb0: gadget@00500000 {
906 #address-cells = <1>;
907 #size-cells = <0>;
908 compatible = "atmel,at91sam9rl-udc";
909 reg = <0x00500000 0x100000
910 0xf8030000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800911 interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +0000912 status = "disabled";
913
914 ep0 {
915 reg = <0>;
916 atmel,fifo-size = <64>;
917 atmel,nb-banks = <1>;
918 };
919
920 ep1 {
921 reg = <1>;
922 atmel,fifo-size = <1024>;
923 atmel,nb-banks = <3>;
924 atmel,can-dma;
925 atmel,can-isoc;
926 };
927
928 ep2 {
929 reg = <2>;
930 atmel,fifo-size = <1024>;
931 atmel,nb-banks = <3>;
932 atmel,can-dma;
933 atmel,can-isoc;
934 };
935
936 ep3 {
937 reg = <3>;
938 atmel,fifo-size = <1024>;
939 atmel,nb-banks = <2>;
940 atmel,can-dma;
941 };
942
943 ep4 {
944 reg = <4>;
945 atmel,fifo-size = <1024>;
946 atmel,nb-banks = <2>;
947 atmel,can-dma;
948 };
949
950 ep5 {
951 reg = <5>;
952 atmel,fifo-size = <1024>;
953 atmel,nb-banks = <2>;
954 atmel,can-dma;
955 };
956
957 ep6 {
958 reg = <6>;
959 atmel,fifo-size = <1024>;
960 atmel,nb-banks = <2>;
961 atmel,can-dma;
962 };
963
964 ep7 {
965 reg = <7>;
966 atmel,fifo-size = <1024>;
967 atmel,nb-banks = <2>;
968 atmel,can-dma;
969 };
970
971 ep8 {
972 reg = <8>;
973 atmel,fifo-size = <1024>;
974 atmel,nb-banks = <2>;
975 };
976
977 ep9 {
978 reg = <9>;
979 atmel,fifo-size = <1024>;
980 atmel,nb-banks = <2>;
981 };
982
983 ep10 {
984 reg = <10>;
985 atmel,fifo-size = <1024>;
986 atmel,nb-banks = <2>;
987 };
988
989 ep11 {
990 reg = <11>;
991 atmel,fifo-size = <1024>;
992 atmel,nb-banks = <2>;
993 };
994
995 ep12 {
996 reg = <12>;
997 atmel,fifo-size = <1024>;
998 atmel,nb-banks = <2>;
999 };
1000
1001 ep13 {
1002 reg = <13>;
1003 atmel,fifo-size = <1024>;
1004 atmel,nb-banks = <2>;
1005 };
1006
1007 ep14 {
1008 reg = <14>;
1009 atmel,fifo-size = <1024>;
1010 atmel,nb-banks = <2>;
1011 };
1012
1013 ep15 {
1014 reg = <15>;
1015 atmel,fifo-size = <1024>;
1016 atmel,nb-banks = <2>;
1017 };
1018 };
1019
1020 usb1: ohci@00600000 {
1021 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
1022 reg = <0x00600000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001023 interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001024 status = "disabled";
1025 };
1026
1027 usb2: ehci@00700000 {
1028 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
1029 reg = <0x00700000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001030 interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001031 status = "disabled";
1032 };
1033
1034 nand0: nand@60000000 {
1035 compatible = "atmel,at91rm9200-nand";
1036 #address-cells = <1>;
1037 #size-cells = <1>;
1038 reg = < 0x60000000 0x01000000 /* EBI CS3 */
1039 0xffffc070 0x00000490 /* SMC PMECC regs */
1040 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
1041 0x00100000 0x00100000 /* ROM code */
1042 0x70000000 0x10000000 /* NFC Command Registers */
1043 0xffffc000 0x00000070 /* NFC HSMC regs */
1044 0x00200000 0x00100000 /* NFC SRAM banks */
1045 >;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +08001046 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desroches655ff2662013-03-22 13:24:13 +00001047 atmel,nand-addr-offset = <21>;
1048 atmel,nand-cmd-offset = <22>;
1049 pinctrl-names = "default";
1050 pinctrl-0 = <&pinctrl_nand0_ale_cle>;
1051 atmel,pmecc-lookup-table-offset = <0x10000 0x18000>;
1052 status = "disabled";
1053 };
1054 };
1055};