blob: 9a78cc3e2820b5bfce8d14ce0f9138d6ad055ac9 [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/types.h>
18#include <linux/kernel.h>
19#include <linux/kthread.h>
20#include <linux/printk.h>
21#include <linux/pci_ids.h>
22#include <linux/netdevice.h>
23#include <linux/interrupt.h>
24#include <linux/sched.h>
25#include <linux/mmc/sdio.h>
26#include <linux/mmc/sdio_func.h>
27#include <linux/mmc/card.h>
28#include <linux/semaphore.h>
29#include <linux/firmware.h>
Stephen Rothwellb7a57e72011-10-12 21:35:07 +020030#include <linux/module.h>
Arend van Spriel5b435de2011-10-05 13:19:03 +020031#include <asm/unaligned.h>
32#include <defs.h>
33#include <brcmu_wifi.h>
34#include <brcmu_utils.h>
35#include <brcm_hw_ids.h>
36#include <soc.h>
37#include "sdio_host.h"
Franky Lina83369b2011-11-04 22:23:28 +010038#include "sdio_chip.h"
Arend van Spriel5b435de2011-10-05 13:19:03 +020039
40#define DCMD_RESP_TIMEOUT 2000 /* In milli second */
41
42#ifdef BCMDBG
43
44#define BRCMF_TRAP_INFO_SIZE 80
45
46#define CBUF_LEN (128)
47
48struct rte_log_le {
49 __le32 buf; /* Can't be pointer on (64-bit) hosts */
50 __le32 buf_size;
51 __le32 idx;
52 char *_buf_compat; /* Redundant pointer for backward compat. */
53};
54
55struct rte_console {
56 /* Virtual UART
57 * When there is no UART (e.g. Quickturn),
58 * the host should write a complete
59 * input line directly into cbuf and then write
60 * the length into vcons_in.
61 * This may also be used when there is a real UART
62 * (at risk of conflicting with
63 * the real UART). vcons_out is currently unused.
64 */
65 uint vcons_in;
66 uint vcons_out;
67
68 /* Output (logging) buffer
69 * Console output is written to a ring buffer log_buf at index log_idx.
70 * The host may read the output when it sees log_idx advance.
71 * Output will be lost if the output wraps around faster than the host
72 * polls.
73 */
74 struct rte_log_le log_le;
75
76 /* Console input line buffer
77 * Characters are read one at a time into cbuf
78 * until <CR> is received, then
79 * the buffer is processed as a command line.
80 * Also used for virtual UART.
81 */
82 uint cbuf_idx;
83 char cbuf[CBUF_LEN];
84};
85
86#endif /* BCMDBG */
87#include <chipcommon.h>
88
89#include "dhd.h"
90#include "dhd_bus.h"
91#include "dhd_proto.h"
92#include "dhd_dbg.h"
93#include <bcmchip.h>
94
95#define TXQLEN 2048 /* bulk tx queue length */
96#define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
97#define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
98#define PRIOMASK 7
99
100#define TXRETRIES 2 /* # of retries for tx frames */
101
102#define BRCMF_RXBOUND 50 /* Default for max rx frames in
103 one scheduling */
104
105#define BRCMF_TXBOUND 20 /* Default for max tx frames in
106 one scheduling */
107
108#define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
109
110#define MEMBLOCK 2048 /* Block size used for downloading
111 of dongle image */
112#define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
113 biggest possible glom */
114
115#define BRCMF_FIRSTREAD (1 << 6)
116
117
118/* SBSDIO_DEVICE_CTL */
119
120/* 1: device will assert busy signal when receiving CMD53 */
121#define SBSDIO_DEVCTL_SETBUSY 0x01
122/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
123#define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
124/* 1: mask all interrupts to host except the chipActive (rev 8) */
125#define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
126/* 1: isolate internal sdio signals, put external pads in tri-state; requires
127 * sdio bus power cycle to clear (rev 9) */
128#define SBSDIO_DEVCTL_PADS_ISO 0x08
129/* Force SD->SB reset mapping (rev 11) */
130#define SBSDIO_DEVCTL_SB_RST_CTL 0x30
131/* Determined by CoreControl bit */
132#define SBSDIO_DEVCTL_RST_CORECTL 0x00
133/* Force backplane reset */
134#define SBSDIO_DEVCTL_RST_BPRESET 0x10
135/* Force no backplane reset */
136#define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
137
Arend van Spriel5b435de2011-10-05 13:19:03 +0200138/* direct(mapped) cis space */
139
140/* MAPPED common CIS address */
141#define SBSDIO_CIS_BASE_COMMON 0x1000
142/* maximum bytes in one CIS */
143#define SBSDIO_CIS_SIZE_LIMIT 0x200
144/* cis offset addr is < 17 bits */
145#define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
146
147/* manfid tuple length, include tuple, link bytes */
148#define SBSDIO_CIS_MANFID_TUPLE_LEN 6
149
150/* intstatus */
151#define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
152#define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
153#define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
154#define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
155#define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
156#define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
157#define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
158#define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
159#define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
160#define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
161#define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
162#define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
163#define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
164#define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
165#define I_PC (1 << 10) /* descriptor error */
166#define I_PD (1 << 11) /* data error */
167#define I_DE (1 << 12) /* Descriptor protocol Error */
168#define I_RU (1 << 13) /* Receive descriptor Underflow */
169#define I_RO (1 << 14) /* Receive fifo Overflow */
170#define I_XU (1 << 15) /* Transmit fifo Underflow */
171#define I_RI (1 << 16) /* Receive Interrupt */
172#define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
173#define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
174#define I_XI (1 << 24) /* Transmit Interrupt */
175#define I_RF_TERM (1 << 25) /* Read Frame Terminate */
176#define I_WF_TERM (1 << 26) /* Write Frame Terminate */
177#define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
178#define I_SBINT (1 << 28) /* sbintstatus Interrupt */
179#define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
180#define I_SRESET (1 << 30) /* CCCR RES interrupt */
181#define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
182#define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
183#define I_DMA (I_RI | I_XI | I_ERRORS)
184
185/* corecontrol */
186#define CC_CISRDY (1 << 0) /* CIS Ready */
187#define CC_BPRESEN (1 << 1) /* CCCR RES signal */
188#define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
189#define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
190#define CC_XMTDATAAVAIL_MODE (1 << 4)
191#define CC_XMTDATAAVAIL_CTRL (1 << 5)
192
193/* SDA_FRAMECTRL */
194#define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
195#define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
196#define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
197#define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
198
199/* HW frame tag */
200#define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
201
202/* Total length of frame header for dongle protocol */
203#define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
204#define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
205
206/*
207 * Software allocation of To SB Mailbox resources
208 */
209
210/* tosbmailbox bits corresponding to intstatus bits */
211#define SMB_NAK (1 << 0) /* Frame NAK */
212#define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
213#define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
214#define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
215
216/* tosbmailboxdata */
217#define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
218
219/*
220 * Software allocation of To Host Mailbox resources
221 */
222
223/* intstatus bits */
224#define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
225#define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
226#define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
227#define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
228
229/* tohostmailboxdata */
230#define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
231#define HMB_DATA_DEVREADY 2 /* talk to host after enable */
232#define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
233#define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
234
235#define HMB_DATA_FCDATA_MASK 0xff000000
236#define HMB_DATA_FCDATA_SHIFT 24
237
238#define HMB_DATA_VERSION_MASK 0x00ff0000
239#define HMB_DATA_VERSION_SHIFT 16
240
241/*
242 * Software-defined protocol header
243 */
244
245/* Current protocol version */
246#define SDPCM_PROT_VERSION 4
247
248/* SW frame header */
249#define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
250
251#define SDPCM_CHANNEL_MASK 0x00000f00
252#define SDPCM_CHANNEL_SHIFT 8
253#define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
254
255#define SDPCM_NEXTLEN_OFFSET 2
256
257/* Data Offset from SOF (HW Tag, SW Tag, Pad) */
258#define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
259#define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
260#define SDPCM_DOFFSET_MASK 0xff000000
261#define SDPCM_DOFFSET_SHIFT 24
262#define SDPCM_FCMASK_OFFSET 4 /* Flow control */
263#define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
264#define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
265#define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
266
267#define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
268
269/* logical channel numbers */
270#define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
271#define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
272#define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
273#define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
274#define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
275
276#define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
277
278#define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
279
280/*
281 * Shared structure between dongle and the host.
282 * The structure contains pointers to trap or assert information.
283 */
284#define SDPCM_SHARED_VERSION 0x0002
285#define SDPCM_SHARED_VERSION_MASK 0x00FF
286#define SDPCM_SHARED_ASSERT_BUILT 0x0100
287#define SDPCM_SHARED_ASSERT 0x0200
288#define SDPCM_SHARED_TRAP 0x0400
289
290/* Space for header read, limit for data packets */
291#define MAX_HDR_READ (1 << 6)
292#define MAX_RX_DATASZ 2048
293
294/* Maximum milliseconds to wait for F2 to come up */
295#define BRCMF_WAIT_F2RDY 3000
296
297/* Bump up limit on waiting for HT to account for first startup;
298 * if the image is doing a CRC calculation before programming the PMU
299 * for HT availability, it could take a couple hundred ms more, so
300 * max out at a 1 second (1000000us).
301 */
302#undef PMU_MAX_TRANSITION_DLY
303#define PMU_MAX_TRANSITION_DLY 1000000
304
305/* Value for ChipClockCSR during initial setup */
306#define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
307 SBSDIO_ALP_AVAIL_REQ)
308
309/* Flags for SDH calls */
310#define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
311
312/* sbimstate */
313#define SBIM_IBE 0x20000 /* inbanderror */
314#define SBIM_TO 0x40000 /* timeout */
315#define SBIM_BY 0x01800000 /* busy (sonics >= 2.3) */
316#define SBIM_RJ 0x02000000 /* reject (sonics >= 2.3) */
317
318/* sbtmstatelow */
319
320/* reset */
321#define SBTML_RESET 0x0001
322/* reject field */
323#define SBTML_REJ_MASK 0x0006
324/* reject */
325#define SBTML_REJ 0x0002
326/* temporary reject, for error recovery */
327#define SBTML_TMPREJ 0x0004
328
329/* Shift to locate the SI control flags in sbtml */
330#define SBTML_SICF_SHIFT 16
331
332/* sbtmstatehigh */
333#define SBTMH_SERR 0x0001 /* serror */
334#define SBTMH_INT 0x0002 /* interrupt */
335#define SBTMH_BUSY 0x0004 /* busy */
336#define SBTMH_TO 0x0020 /* timeout (sonics >= 2.3) */
337
338/* Shift to locate the SI status flags in sbtmh */
339#define SBTMH_SISF_SHIFT 16
340
341/* sbidlow */
342#define SBIDL_INIT 0x80 /* initiator */
343
Arend van Spriel5b435de2011-10-05 13:19:03 +0200344/*
345 * Conversion of 802.1D priority to precedence level
346 */
347static uint prio2prec(u32 prio)
348{
349 return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
350 (prio^2) : prio;
351}
352
Arend van Spriel5b435de2011-10-05 13:19:03 +0200353/* core registers */
354struct sdpcmd_regs {
355 u32 corecontrol; /* 0x00, rev8 */
356 u32 corestatus; /* rev8 */
357 u32 PAD[1];
358 u32 biststatus; /* rev8 */
359
360 /* PCMCIA access */
361 u16 pcmciamesportaladdr; /* 0x010, rev8 */
362 u16 PAD[1];
363 u16 pcmciamesportalmask; /* rev8 */
364 u16 PAD[1];
365 u16 pcmciawrframebc; /* rev8 */
366 u16 PAD[1];
367 u16 pcmciaunderflowtimer; /* rev8 */
368 u16 PAD[1];
369
370 /* interrupt */
371 u32 intstatus; /* 0x020, rev8 */
372 u32 hostintmask; /* rev8 */
373 u32 intmask; /* rev8 */
374 u32 sbintstatus; /* rev8 */
375 u32 sbintmask; /* rev8 */
376 u32 funcintmask; /* rev4 */
377 u32 PAD[2];
378 u32 tosbmailbox; /* 0x040, rev8 */
379 u32 tohostmailbox; /* rev8 */
380 u32 tosbmailboxdata; /* rev8 */
381 u32 tohostmailboxdata; /* rev8 */
382
383 /* synchronized access to registers in SDIO clock domain */
384 u32 sdioaccess; /* 0x050, rev8 */
385 u32 PAD[3];
386
387 /* PCMCIA frame control */
388 u8 pcmciaframectrl; /* 0x060, rev8 */
389 u8 PAD[3];
390 u8 pcmciawatermark; /* rev8 */
391 u8 PAD[155];
392
393 /* interrupt batching control */
394 u32 intrcvlazy; /* 0x100, rev8 */
395 u32 PAD[3];
396
397 /* counters */
398 u32 cmd52rd; /* 0x110, rev8 */
399 u32 cmd52wr; /* rev8 */
400 u32 cmd53rd; /* rev8 */
401 u32 cmd53wr; /* rev8 */
402 u32 abort; /* rev8 */
403 u32 datacrcerror; /* rev8 */
404 u32 rdoutofsync; /* rev8 */
405 u32 wroutofsync; /* rev8 */
406 u32 writebusy; /* rev8 */
407 u32 readwait; /* rev8 */
408 u32 readterm; /* rev8 */
409 u32 writeterm; /* rev8 */
410 u32 PAD[40];
411 u32 clockctlstatus; /* rev8 */
412 u32 PAD[7];
413
414 u32 PAD[128]; /* DMA engines */
415
416 /* SDIO/PCMCIA CIS region */
417 char cis[512]; /* 0x400-0x5ff, rev6 */
418
419 /* PCMCIA function control registers */
420 char pcmciafcr[256]; /* 0x600-6ff, rev6 */
421 u16 PAD[55];
422
423 /* PCMCIA backplane access */
424 u16 backplanecsr; /* 0x76E, rev6 */
425 u16 backplaneaddr0; /* rev6 */
426 u16 backplaneaddr1; /* rev6 */
427 u16 backplaneaddr2; /* rev6 */
428 u16 backplaneaddr3; /* rev6 */
429 u16 backplanedata0; /* rev6 */
430 u16 backplanedata1; /* rev6 */
431 u16 backplanedata2; /* rev6 */
432 u16 backplanedata3; /* rev6 */
433 u16 PAD[31];
434
435 /* sprom "size" & "blank" info */
436 u16 spromstatus; /* 0x7BE, rev2 */
437 u32 PAD[464];
438
439 u16 PAD[0x80];
440};
441
442#ifdef BCMDBG
443/* Device console log buffer state */
444struct brcmf_console {
445 uint count; /* Poll interval msec counter */
446 uint log_addr; /* Log struct address (fixed) */
447 struct rte_log_le log_le; /* Log struct (host copy) */
448 uint bufsize; /* Size of log buffer */
449 u8 *buf; /* Log buffer (host copy) */
450 uint last; /* Last buffer read index */
451};
452#endif /* BCMDBG */
453
454struct sdpcm_shared {
455 u32 flags;
456 u32 trap_addr;
457 u32 assert_exp_addr;
458 u32 assert_file_addr;
459 u32 assert_line;
460 u32 console_addr; /* Address of struct rte_console */
461 u32 msgtrace_addr;
462 u8 tag[32];
463};
464
465struct sdpcm_shared_le {
466 __le32 flags;
467 __le32 trap_addr;
468 __le32 assert_exp_addr;
469 __le32 assert_file_addr;
470 __le32 assert_line;
471 __le32 console_addr; /* Address of struct rte_console */
472 __le32 msgtrace_addr;
473 u8 tag[32];
474};
475
476
477/* misc chip info needed by some of the routines */
Arend van Spriel5b435de2011-10-05 13:19:03 +0200478/* Private data for SDIO bus interaction */
479struct brcmf_bus {
480 struct brcmf_pub *drvr;
481
482 struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
483 struct chip_info *ci; /* Chip info struct */
484 char *vars; /* Variables (from CIS and/or other) */
485 uint varsz; /* Size of variables buffer */
486
487 u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
488
489 u32 hostintmask; /* Copy of Host Interrupt Mask */
490 u32 intstatus; /* Intstatus bits (events) pending */
491 bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
492 bool fcstate; /* State of dongle flow-control */
493
494 uint blocksize; /* Block size of SDIO transfers */
495 uint roundup; /* Max roundup limit */
496
497 struct pktq txq; /* Queue length used for flow-control */
498 u8 flowcontrol; /* per prio flow control bitmask */
499 u8 tx_seq; /* Transmit sequence number (next) */
500 u8 tx_max; /* Maximum transmit sequence allowed */
501
502 u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
503 u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
504 u16 nextlen; /* Next Read Len from last header */
505 u8 rx_seq; /* Receive sequence number (expected) */
506 bool rxskip; /* Skip receive (awaiting NAK ACK) */
507
508 uint rxbound; /* Rx frames to read before resched */
509 uint txbound; /* Tx frames to send before resched */
510 uint txminmax;
511
512 struct sk_buff *glomd; /* Packet containing glomming descriptor */
Arend van Sprielb83db862011-10-19 12:51:09 +0200513 struct sk_buff_head glom; /* Packet list for glommed superframe */
Arend van Spriel5b435de2011-10-05 13:19:03 +0200514 uint glomerr; /* Glom packet read errors */
515
516 u8 *rxbuf; /* Buffer for receiving control packets */
517 uint rxblen; /* Allocated length of rxbuf */
518 u8 *rxctl; /* Aligned pointer into rxbuf */
519 u8 *databuf; /* Buffer for receiving big glom packet */
520 u8 *dataptr; /* Aligned pointer into databuf */
521 uint rxlen; /* Length of valid data in buffer */
522
523 u8 sdpcm_ver; /* Bus protocol reported by dongle */
524
525 bool intr; /* Use interrupts */
526 bool poll; /* Use polling */
527 bool ipend; /* Device interrupt is pending */
528 uint intrcount; /* Count of device interrupt callbacks */
529 uint lastintrs; /* Count as of last watchdog timer */
530 uint spurious; /* Count of spurious interrupts */
531 uint pollrate; /* Ticks between device polls */
532 uint polltick; /* Tick counter */
533 uint pollcnt; /* Count of active polls */
534
535#ifdef BCMDBG
536 uint console_interval;
537 struct brcmf_console console; /* Console output polling support */
538 uint console_addr; /* Console address from shared struct */
539#endif /* BCMDBG */
540
541 uint regfails; /* Count of R_REG failures */
542
543 uint clkstate; /* State of sd and backplane clock(s) */
544 bool activity; /* Activity flag for clock down */
545 s32 idletime; /* Control for activity timeout */
546 s32 idlecount; /* Activity timeout counter */
547 s32 idleclock; /* How to set bus driver when idle */
548 s32 sd_rxchain;
549 bool use_rxchain; /* If brcmf should use PKT chains */
550 bool sleeping; /* Is SDIO bus sleeping? */
551 bool rxflow_mode; /* Rx flow control mode */
552 bool rxflow; /* Is rx flow control on */
553 bool alp_only; /* Don't use HT clock (ALP only) */
554/* Field to decide if rx of control frames happen in rxbuf or lb-pool */
555 bool usebufpool;
556
557 /* Some additional counters */
558 uint tx_sderrs; /* Count of tx attempts with sd errors */
559 uint fcqueued; /* Tx packets that got queued */
560 uint rxrtx; /* Count of rtx requests (NAK to dongle) */
561 uint rx_toolong; /* Receive frames too long to receive */
562 uint rxc_errors; /* SDIO errors when reading control frames */
563 uint rx_hdrfail; /* SDIO errors on header reads */
564 uint rx_badhdr; /* Bad received headers (roosync?) */
565 uint rx_badseq; /* Mismatched rx sequence number */
566 uint fc_rcvd; /* Number of flow-control events received */
567 uint fc_xoff; /* Number which turned on flow-control */
568 uint fc_xon; /* Number which turned off flow-control */
569 uint rxglomfail; /* Failed deglom attempts */
570 uint rxglomframes; /* Number of glom frames (superframes) */
571 uint rxglompkts; /* Number of packets from glom frames */
572 uint f2rxhdrs; /* Number of header reads */
573 uint f2rxdata; /* Number of frame data reads */
574 uint f2txdata; /* Number of f2 frame writes */
575 uint f1regdata; /* Number of f1 register accesses */
576
577 u8 *ctrl_frame_buf;
578 u32 ctrl_frame_len;
579 bool ctrl_frame_stat;
580
581 spinlock_t txqlock;
582 wait_queue_head_t ctrl_wait;
583 wait_queue_head_t dcmd_resp_wait;
584
585 struct timer_list timer;
586 struct completion watchdog_wait;
587 struct task_struct *watchdog_tsk;
588 bool wd_timer_valid;
589 uint save_ms;
590
591 struct task_struct *dpc_tsk;
592 struct completion dpc_wait;
593
594 struct semaphore sdsem;
595
596 const char *fw_name;
597 const struct firmware *firmware;
598 const char *nv_name;
599 u32 fw_ptr;
600};
601
Arend van Spriel5b435de2011-10-05 13:19:03 +0200602/* clkstate */
603#define CLK_NONE 0
604#define CLK_SDONLY 1
605#define CLK_PENDING 2 /* Not used yet */
606#define CLK_AVAIL 3
607
608#ifdef BCMDBG
609static int qcount[NUMPRIO];
610static int tx_packets[NUMPRIO];
611#endif /* BCMDBG */
612
613#define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
614
615#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
616
617/* Retry count for register access failures */
618static const uint retry_limit = 2;
619
620/* Limit on rounding up frames */
621static const uint max_roundup = 512;
622
623#define ALIGNMENT 4
624
625static void pkt_align(struct sk_buff *p, int len, int align)
626{
627 uint datalign;
628 datalign = (unsigned long)(p->data);
629 datalign = roundup(datalign, (align)) - datalign;
630 if (datalign)
631 skb_pull(p, datalign);
632 __skb_trim(p, len);
633}
634
635/* To check if there's window offered */
636static bool data_ok(struct brcmf_bus *bus)
637{
638 return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
639 ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
640}
641
642/*
643 * Reads a register in the SDIO hardware block. This block occupies a series of
644 * adresses on the 32 bit backplane bus.
645 */
646static void
647r_sdreg32(struct brcmf_bus *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
648{
649 *retryvar = 0;
650 do {
651 *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
652 bus->ci->buscorebase + reg_offset, sizeof(u32));
653 } while (brcmf_sdcard_regfail(bus->sdiodev) &&
654 (++(*retryvar) <= retry_limit));
655 if (*retryvar) {
656 bus->regfails += (*retryvar-1);
657 if (*retryvar > retry_limit) {
658 brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
659 *regvar = 0;
660 }
661 }
662}
663
664static void
665w_sdreg32(struct brcmf_bus *bus, u32 regval, u32 reg_offset, u32 *retryvar)
666{
667 *retryvar = 0;
668 do {
669 brcmf_sdcard_reg_write(bus->sdiodev,
670 bus->ci->buscorebase + reg_offset,
671 sizeof(u32), regval);
672 } while (brcmf_sdcard_regfail(bus->sdiodev) &&
673 (++(*retryvar) <= retry_limit));
674 if (*retryvar) {
675 bus->regfails += (*retryvar-1);
676 if (*retryvar > retry_limit)
677 brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
678 reg_offset);
679 }
680}
681
682#define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
683
684#define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
685
686/* Packet free applicable unconditionally for sdio and sdspi.
687 * Conditional if bufpool was present for gspi bus.
688 */
689static void brcmf_sdbrcm_pktfree2(struct brcmf_bus *bus, struct sk_buff *pkt)
690{
691 if (bus->usebufpool)
692 brcmu_pkt_buf_free_skb(pkt);
693}
694
695/* Turn backplane clock on or off */
696static int brcmf_sdbrcm_htclk(struct brcmf_bus *bus, bool on, bool pendok)
697{
698 int err;
699 u8 clkctl, clkreq, devctl;
700 unsigned long timeout;
701
702 brcmf_dbg(TRACE, "Enter\n");
703
704 clkctl = 0;
705
706 if (on) {
707 /* Request HT Avail */
708 clkreq =
709 bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
710
Arend van Spriel5b435de2011-10-05 13:19:03 +0200711 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
712 SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
713 if (err) {
714 brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
715 return -EBADE;
716 }
717
718 if (pendok && ((bus->ci->buscoretype == PCMCIA_CORE_ID)
719 && (bus->ci->buscorerev == 9))) {
720 u32 dummy, retries;
721 r_sdreg32(bus, &dummy,
722 offsetof(struct sdpcmd_regs, clockctlstatus),
723 &retries);
724 }
725
726 /* Check current status */
727 clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
728 SBSDIO_FUNC1_CHIPCLKCSR, &err);
729 if (err) {
730 brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
731 return -EBADE;
732 }
733
734 /* Go to pending and await interrupt if appropriate */
735 if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
736 /* Allow only clock-available interrupt */
737 devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
738 SDIO_FUNC_1,
739 SBSDIO_DEVICE_CTL, &err);
740 if (err) {
741 brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
742 err);
743 return -EBADE;
744 }
745
746 devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
747 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
748 SBSDIO_DEVICE_CTL, devctl, &err);
749 brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
750 bus->clkstate = CLK_PENDING;
751
752 return 0;
753 } else if (bus->clkstate == CLK_PENDING) {
754 /* Cancel CA-only interrupt filter */
755 devctl =
756 brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
757 SBSDIO_DEVICE_CTL, &err);
758 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
759 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
760 SBSDIO_DEVICE_CTL, devctl, &err);
761 }
762
763 /* Otherwise, wait here (polling) for HT Avail */
764 timeout = jiffies +
765 msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
766 while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
767 clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
768 SDIO_FUNC_1,
769 SBSDIO_FUNC1_CHIPCLKCSR,
770 &err);
771 if (time_after(jiffies, timeout))
772 break;
773 else
774 usleep_range(5000, 10000);
775 }
776 if (err) {
777 brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
778 return -EBADE;
779 }
780 if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
781 brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
782 PMU_MAX_TRANSITION_DLY, clkctl);
783 return -EBADE;
784 }
785
786 /* Mark clock available */
787 bus->clkstate = CLK_AVAIL;
788 brcmf_dbg(INFO, "CLKCTL: turned ON\n");
789
790#if defined(BCMDBG)
791 if (bus->alp_only != true) {
792 if (SBSDIO_ALPONLY(clkctl))
793 brcmf_dbg(ERROR, "HT Clock should be on\n");
794 }
795#endif /* defined (BCMDBG) */
796
797 bus->activity = true;
798 } else {
799 clkreq = 0;
800
801 if (bus->clkstate == CLK_PENDING) {
802 /* Cancel CA-only interrupt filter */
803 devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
804 SDIO_FUNC_1,
805 SBSDIO_DEVICE_CTL, &err);
806 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
807 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
808 SBSDIO_DEVICE_CTL, devctl, &err);
809 }
810
811 bus->clkstate = CLK_SDONLY;
812 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
813 SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
814 brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
815 if (err) {
816 brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
817 err);
818 return -EBADE;
819 }
820 }
821 return 0;
822}
823
824/* Change idle/active SD state */
825static int brcmf_sdbrcm_sdclk(struct brcmf_bus *bus, bool on)
826{
827 brcmf_dbg(TRACE, "Enter\n");
828
829 if (on)
830 bus->clkstate = CLK_SDONLY;
831 else
832 bus->clkstate = CLK_NONE;
833
834 return 0;
835}
836
837/* Transition SD and backplane clock readiness */
838static int brcmf_sdbrcm_clkctl(struct brcmf_bus *bus, uint target, bool pendok)
839{
840#ifdef BCMDBG
841 uint oldstate = bus->clkstate;
842#endif /* BCMDBG */
843
844 brcmf_dbg(TRACE, "Enter\n");
845
846 /* Early exit if we're already there */
847 if (bus->clkstate == target) {
848 if (target == CLK_AVAIL) {
849 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
850 bus->activity = true;
851 }
852 return 0;
853 }
854
855 switch (target) {
856 case CLK_AVAIL:
857 /* Make sure SD clock is available */
858 if (bus->clkstate == CLK_NONE)
859 brcmf_sdbrcm_sdclk(bus, true);
860 /* Now request HT Avail on the backplane */
861 brcmf_sdbrcm_htclk(bus, true, pendok);
862 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
863 bus->activity = true;
864 break;
865
866 case CLK_SDONLY:
867 /* Remove HT request, or bring up SD clock */
868 if (bus->clkstate == CLK_NONE)
869 brcmf_sdbrcm_sdclk(bus, true);
870 else if (bus->clkstate == CLK_AVAIL)
871 brcmf_sdbrcm_htclk(bus, false, false);
872 else
873 brcmf_dbg(ERROR, "request for %d -> %d\n",
874 bus->clkstate, target);
875 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
876 break;
877
878 case CLK_NONE:
879 /* Make sure to remove HT request */
880 if (bus->clkstate == CLK_AVAIL)
881 brcmf_sdbrcm_htclk(bus, false, false);
882 /* Now remove the SD clock */
883 brcmf_sdbrcm_sdclk(bus, false);
884 brcmf_sdbrcm_wd_timer(bus, 0);
885 break;
886 }
887#ifdef BCMDBG
888 brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
889#endif /* BCMDBG */
890
891 return 0;
892}
893
894static int brcmf_sdbrcm_bussleep(struct brcmf_bus *bus, bool sleep)
895{
896 uint retries = 0;
897
898 brcmf_dbg(INFO, "request %s (currently %s)\n",
899 sleep ? "SLEEP" : "WAKE",
900 bus->sleeping ? "SLEEP" : "WAKE");
901
902 /* Done if we're already in the requested state */
903 if (sleep == bus->sleeping)
904 return 0;
905
906 /* Going to sleep: set the alarm and turn off the lights... */
907 if (sleep) {
908 /* Don't sleep if something is pending */
909 if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
910 return -EBUSY;
911
912 /* Make sure the controller has the bus up */
913 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
914
915 /* Tell device to start using OOB wakeup */
916 w_sdreg32(bus, SMB_USE_OOB,
917 offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
918 if (retries > retry_limit)
919 brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
920
921 /* Turn off our contribution to the HT clock request */
922 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
923
924 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
925 SBSDIO_FUNC1_CHIPCLKCSR,
926 SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
927
928 /* Isolate the bus */
Franky Lin718897eb2011-11-04 22:23:27 +0100929 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
930 SBSDIO_DEVICE_CTL,
931 SBSDIO_DEVCTL_PADS_ISO, NULL);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200932
933 /* Change state */
934 bus->sleeping = true;
935
936 } else {
937 /* Waking up: bus power up is ok, set local state */
938
939 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
940 SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
941
942 /* Force pad isolation off if possible
943 (in case power never toggled) */
944 if ((bus->ci->buscoretype == PCMCIA_CORE_ID)
945 && (bus->ci->buscorerev >= 10))
946 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
947 SBSDIO_DEVICE_CTL, 0, NULL);
948
949 /* Make sure the controller has the bus up */
950 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
951
952 /* Send misc interrupt to indicate OOB not needed */
953 w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
954 &retries);
955 if (retries <= retry_limit)
956 w_sdreg32(bus, SMB_DEV_INT,
957 offsetof(struct sdpcmd_regs, tosbmailbox),
958 &retries);
959
960 if (retries > retry_limit)
961 brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
962
963 /* Make sure we have SD bus access */
964 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
965
966 /* Change state */
967 bus->sleeping = false;
968 }
969
970 return 0;
971}
972
973static void bus_wake(struct brcmf_bus *bus)
974{
975 if (bus->sleeping)
976 brcmf_sdbrcm_bussleep(bus, false);
977}
978
979static u32 brcmf_sdbrcm_hostmail(struct brcmf_bus *bus)
980{
981 u32 intstatus = 0;
982 u32 hmb_data;
983 u8 fcbits;
984 uint retries = 0;
985
986 brcmf_dbg(TRACE, "Enter\n");
987
988 /* Read mailbox data and ack that we did so */
989 r_sdreg32(bus, &hmb_data,
990 offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
991
992 if (retries <= retry_limit)
993 w_sdreg32(bus, SMB_INT_ACK,
994 offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
995 bus->f1regdata += 2;
996
997 /* Dongle recomposed rx frames, accept them again */
998 if (hmb_data & HMB_DATA_NAKHANDLED) {
999 brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
1000 bus->rx_seq);
1001 if (!bus->rxskip)
1002 brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
1003
1004 bus->rxskip = false;
1005 intstatus |= I_HMB_FRAME_IND;
1006 }
1007
1008 /*
1009 * DEVREADY does not occur with gSPI.
1010 */
1011 if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
1012 bus->sdpcm_ver =
1013 (hmb_data & HMB_DATA_VERSION_MASK) >>
1014 HMB_DATA_VERSION_SHIFT;
1015 if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1016 brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
1017 "expecting %d\n",
1018 bus->sdpcm_ver, SDPCM_PROT_VERSION);
1019 else
1020 brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
1021 bus->sdpcm_ver);
1022 }
1023
1024 /*
1025 * Flow Control has been moved into the RX headers and this out of band
1026 * method isn't used any more.
1027 * remaining backward compatible with older dongles.
1028 */
1029 if (hmb_data & HMB_DATA_FC) {
1030 fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
1031 HMB_DATA_FCDATA_SHIFT;
1032
1033 if (fcbits & ~bus->flowcontrol)
1034 bus->fc_xoff++;
1035
1036 if (bus->flowcontrol & ~fcbits)
1037 bus->fc_xon++;
1038
1039 bus->fc_rcvd++;
1040 bus->flowcontrol = fcbits;
1041 }
1042
1043 /* Shouldn't be any others */
1044 if (hmb_data & ~(HMB_DATA_DEVREADY |
1045 HMB_DATA_NAKHANDLED |
1046 HMB_DATA_FC |
1047 HMB_DATA_FWREADY |
1048 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1049 brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
1050 hmb_data);
1051
1052 return intstatus;
1053}
1054
1055static void brcmf_sdbrcm_rxfail(struct brcmf_bus *bus, bool abort, bool rtx)
1056{
1057 uint retries = 0;
1058 u16 lastrbc;
1059 u8 hi, lo;
1060 int err;
1061
1062 brcmf_dbg(ERROR, "%sterminate frame%s\n",
1063 abort ? "abort command, " : "",
1064 rtx ? ", send NAK" : "");
1065
1066 if (abort)
1067 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
1068
1069 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
1070 SBSDIO_FUNC1_FRAMECTRL,
1071 SFC_RF_TERM, &err);
1072 bus->f1regdata++;
1073
1074 /* Wait until the packet has been flushed (device/FIFO stable) */
1075 for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1076 hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
1077 SBSDIO_FUNC1_RFRAMEBCHI, NULL);
1078 lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
1079 SBSDIO_FUNC1_RFRAMEBCLO, NULL);
1080 bus->f1regdata += 2;
1081
1082 if ((hi == 0) && (lo == 0))
1083 break;
1084
1085 if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1086 brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
1087 lastrbc, (hi << 8) + lo);
1088 }
1089 lastrbc = (hi << 8) + lo;
1090 }
1091
1092 if (!retries)
1093 brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
1094 else
1095 brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
1096
1097 if (rtx) {
1098 bus->rxrtx++;
1099 w_sdreg32(bus, SMB_NAK,
1100 offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
1101
1102 bus->f1regdata++;
1103 if (retries <= retry_limit)
1104 bus->rxskip = true;
1105 }
1106
1107 /* Clear partial in any case */
1108 bus->nextlen = 0;
1109
1110 /* If we can't reach the device, signal failure */
1111 if (err || brcmf_sdcard_regfail(bus->sdiodev))
1112 bus->drvr->busstate = BRCMF_BUS_DOWN;
1113}
1114
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001115/* copy a buffer into a pkt buffer chain */
1116static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_bus *bus, uint len)
1117{
1118 uint n, ret = 0;
1119 struct sk_buff *p;
1120 u8 *buf;
1121
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001122 buf = bus->dataptr;
1123
1124 /* copy the data */
Arend van Sprielb83db862011-10-19 12:51:09 +02001125 skb_queue_walk(&bus->glom, p) {
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001126 n = min_t(uint, p->len, len);
1127 memcpy(p->data, buf, n);
1128 buf += n;
1129 len -= n;
1130 ret += n;
Arend van Sprielb83db862011-10-19 12:51:09 +02001131 if (!len)
1132 break;
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001133 }
1134
1135 return ret;
1136}
1137
Arend van Spriel5b435de2011-10-05 13:19:03 +02001138static u8 brcmf_sdbrcm_rxglom(struct brcmf_bus *bus, u8 rxseq)
1139{
1140 u16 dlen, totlen;
1141 u8 *dptr, num = 0;
1142
1143 u16 sublen, check;
1144 struct sk_buff *pfirst, *plast, *pnext, *save_pfirst;
1145
1146 int errcode;
1147 u8 chan, seq, doff, sfdoff;
1148 u8 txmax;
1149
1150 int ifidx = 0;
1151 bool usechain = bus->use_rxchain;
1152
1153 /* If packets, issue read(s) and send up packet chain */
1154 /* Return sequence numbers consumed? */
1155
Arend van Sprielb83db862011-10-19 12:51:09 +02001156 brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
1157 bus->glomd, skb_peek(&bus->glom));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001158
1159 /* If there's a descriptor, generate the packet chain */
1160 if (bus->glomd) {
1161 pfirst = plast = pnext = NULL;
1162 dlen = (u16) (bus->glomd->len);
1163 dptr = bus->glomd->data;
1164 if (!dlen || (dlen & 1)) {
1165 brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
1166 dlen);
1167 dlen = 0;
1168 }
1169
1170 for (totlen = num = 0; dlen; num++) {
1171 /* Get (and move past) next length */
1172 sublen = get_unaligned_le16(dptr);
1173 dlen -= sizeof(u16);
1174 dptr += sizeof(u16);
1175 if ((sublen < SDPCM_HDRLEN) ||
1176 ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1177 brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
1178 num, sublen);
1179 pnext = NULL;
1180 break;
1181 }
1182 if (sublen % BRCMF_SDALIGN) {
1183 brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
1184 sublen, BRCMF_SDALIGN);
1185 usechain = false;
1186 }
1187 totlen += sublen;
1188
1189 /* For last frame, adjust read len so total
1190 is a block multiple */
1191 if (!dlen) {
1192 sublen +=
1193 (roundup(totlen, bus->blocksize) - totlen);
1194 totlen = roundup(totlen, bus->blocksize);
1195 }
1196
1197 /* Allocate/chain packet for next subframe */
1198 pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
1199 if (pnext == NULL) {
1200 brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
1201 num, sublen);
1202 break;
1203 }
Arend van Sprielb83db862011-10-19 12:51:09 +02001204 skb_queue_tail(&bus->glom, pnext);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001205
1206 /* Adhere to start alignment requirements */
1207 pkt_align(pnext, sublen, BRCMF_SDALIGN);
1208 }
1209
1210 /* If all allocations succeeded, save packet chain
1211 in bus structure */
1212 if (pnext) {
1213 brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
1214 totlen, num);
1215 if (BRCMF_GLOM_ON() && bus->nextlen &&
1216 totlen != bus->nextlen) {
1217 brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1218 bus->nextlen, totlen, rxseq);
1219 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001220 pfirst = pnext = NULL;
1221 } else {
Arend van Sprielb83db862011-10-19 12:51:09 +02001222 if (!skb_queue_empty(&bus->glom))
1223 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1224 skb_unlink(pfirst, &bus->glom);
1225 brcmu_pkt_buf_free_skb(pfirst);
1226 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001227 num = 0;
1228 }
1229
1230 /* Done with descriptor packet */
1231 brcmu_pkt_buf_free_skb(bus->glomd);
1232 bus->glomd = NULL;
1233 bus->nextlen = 0;
1234 }
1235
1236 /* Ok -- either we just generated a packet chain,
1237 or had one from before */
Arend van Sprielb83db862011-10-19 12:51:09 +02001238 if (!skb_queue_empty(&bus->glom)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001239 if (BRCMF_GLOM_ON()) {
1240 brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
Arend van Sprielb83db862011-10-19 12:51:09 +02001241 skb_queue_walk(&bus->glom, pnext) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001242 brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
1243 pnext, (u8 *) (pnext->data),
1244 pnext->len, pnext->len);
1245 }
1246 }
1247
Arend van Sprielb83db862011-10-19 12:51:09 +02001248 pfirst = skb_peek(&bus->glom);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001249 dlen = (u16) brcmu_pkttotlen(pfirst);
1250
1251 /* Do an SDIO read for the superframe. Configurable iovar to
1252 * read directly into the chained packet, or allocate a large
1253 * packet and and copy into the chain.
1254 */
1255 if (usechain) {
1256 errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
1257 bus->sdiodev->sbwad,
1258 SDIO_FUNC_2,
1259 F2SYNC, (u8 *) pfirst->data, dlen,
1260 pfirst);
1261 } else if (bus->dataptr) {
1262 errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
1263 bus->sdiodev->sbwad,
1264 SDIO_FUNC_2,
1265 F2SYNC, bus->dataptr, dlen,
1266 NULL);
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001267 sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001268 if (sublen != dlen) {
1269 brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
1270 dlen, sublen);
1271 errcode = -1;
1272 }
1273 pnext = NULL;
1274 } else {
1275 brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
1276 dlen);
1277 errcode = -1;
1278 }
1279 bus->f2rxdata++;
1280
1281 /* On failure, kill the superframe, allow a couple retries */
1282 if (errcode < 0) {
1283 brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
1284 dlen, errcode);
1285 bus->drvr->rx_errors++;
1286
1287 if (bus->glomerr++ < 3) {
1288 brcmf_sdbrcm_rxfail(bus, true, true);
1289 } else {
1290 bus->glomerr = 0;
1291 brcmf_sdbrcm_rxfail(bus, true, false);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001292 bus->rxglomfail++;
Arend van Sprielb83db862011-10-19 12:51:09 +02001293 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1294 skb_unlink(pfirst, &bus->glom);
1295 brcmu_pkt_buf_free_skb(pfirst);
1296 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001297 }
1298 return 0;
1299 }
1300#ifdef BCMDBG
1301 if (BRCMF_GLOM_ON()) {
1302 printk(KERN_DEBUG "SUPERFRAME:\n");
1303 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1304 pfirst->data, min_t(int, pfirst->len, 48));
1305 }
1306#endif
1307
1308 /* Validate the superframe header */
1309 dptr = (u8 *) (pfirst->data);
1310 sublen = get_unaligned_le16(dptr);
1311 check = get_unaligned_le16(dptr + sizeof(u16));
1312
1313 chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
1314 seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
1315 bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
1316 if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
1317 brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
1318 bus->nextlen, seq);
1319 bus->nextlen = 0;
1320 }
1321 doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1322 txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1323
1324 errcode = 0;
1325 if ((u16)~(sublen ^ check)) {
1326 brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
1327 sublen, check);
1328 errcode = -1;
1329 } else if (roundup(sublen, bus->blocksize) != dlen) {
1330 brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
1331 sublen, roundup(sublen, bus->blocksize),
1332 dlen);
1333 errcode = -1;
1334 } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
1335 SDPCM_GLOM_CHANNEL) {
1336 brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
1337 SDPCM_PACKET_CHANNEL(
1338 &dptr[SDPCM_FRAMETAG_LEN]));
1339 errcode = -1;
1340 } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
1341 brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
1342 errcode = -1;
1343 } else if ((doff < SDPCM_HDRLEN) ||
1344 (doff > (pfirst->len - SDPCM_HDRLEN))) {
1345 brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
1346 doff, sublen, pfirst->len, SDPCM_HDRLEN);
1347 errcode = -1;
1348 }
1349
1350 /* Check sequence number of superframe SW header */
1351 if (rxseq != seq) {
1352 brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
1353 seq, rxseq);
1354 bus->rx_badseq++;
1355 rxseq = seq;
1356 }
1357
1358 /* Check window for sanity */
1359 if ((u8) (txmax - bus->tx_seq) > 0x40) {
1360 brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
1361 txmax, bus->tx_seq);
1362 txmax = bus->tx_seq + 2;
1363 }
1364 bus->tx_max = txmax;
1365
1366 /* Remove superframe header, remember offset */
1367 skb_pull(pfirst, doff);
1368 sfdoff = doff;
1369
1370 /* Validate all the subframe headers */
1371 for (num = 0, pnext = pfirst; pnext && !errcode;
1372 num++, pnext = pnext->next) {
1373 dptr = (u8 *) (pnext->data);
1374 dlen = (u16) (pnext->len);
1375 sublen = get_unaligned_le16(dptr);
1376 check = get_unaligned_le16(dptr + sizeof(u16));
1377 chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
1378 doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1379#ifdef BCMDBG
1380 if (BRCMF_GLOM_ON()) {
1381 printk(KERN_DEBUG "subframe:\n");
1382 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1383 dptr, 32);
1384 }
1385#endif
1386
1387 if ((u16)~(sublen ^ check)) {
1388 brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
1389 num, sublen, check);
1390 errcode = -1;
1391 } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
1392 brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
1393 num, sublen, dlen);
1394 errcode = -1;
1395 } else if ((chan != SDPCM_DATA_CHANNEL) &&
1396 (chan != SDPCM_EVENT_CHANNEL)) {
1397 brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
1398 num, chan);
1399 errcode = -1;
1400 } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
1401 brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
1402 num, doff, sublen, SDPCM_HDRLEN);
1403 errcode = -1;
1404 }
1405 }
1406
1407 if (errcode) {
1408 /* Terminate frame on error, request
1409 a couple retries */
1410 if (bus->glomerr++ < 3) {
1411 /* Restore superframe header space */
1412 skb_push(pfirst, sfdoff);
1413 brcmf_sdbrcm_rxfail(bus, true, true);
1414 } else {
1415 bus->glomerr = 0;
1416 brcmf_sdbrcm_rxfail(bus, true, false);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001417 bus->rxglomfail++;
Arend van Sprielb83db862011-10-19 12:51:09 +02001418 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1419 skb_unlink(pfirst, &bus->glom);
1420 brcmu_pkt_buf_free_skb(pfirst);
1421 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001422 }
1423 bus->nextlen = 0;
1424 return 0;
1425 }
1426
1427 /* Basic SD framing looks ok - process each packet (header) */
1428 save_pfirst = pfirst;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001429 plast = NULL;
1430
1431 for (num = 0; pfirst; rxseq++, pfirst = pnext) {
1432 pnext = pfirst->next;
1433 pfirst->next = NULL;
1434
1435 dptr = (u8 *) (pfirst->data);
1436 sublen = get_unaligned_le16(dptr);
1437 chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
1438 seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
1439 doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1440
1441 brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
1442 num, pfirst, pfirst->data,
1443 pfirst->len, sublen, chan, seq);
1444
1445 /* precondition: chan == SDPCM_DATA_CHANNEL ||
1446 chan == SDPCM_EVENT_CHANNEL */
1447
1448 if (rxseq != seq) {
1449 brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
1450 seq, rxseq);
1451 bus->rx_badseq++;
1452 rxseq = seq;
1453 }
1454#ifdef BCMDBG
1455 if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
1456 printk(KERN_DEBUG "Rx Subframe Data:\n");
1457 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1458 dptr, dlen);
1459 }
1460#endif
1461
1462 __skb_trim(pfirst, sublen);
1463 skb_pull(pfirst, doff);
1464
1465 if (pfirst->len == 0) {
1466 brcmu_pkt_buf_free_skb(pfirst);
1467 if (plast)
1468 plast->next = pnext;
1469 else
1470 save_pfirst = pnext;
1471
1472 continue;
1473 } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx,
1474 pfirst) != 0) {
1475 brcmf_dbg(ERROR, "rx protocol error\n");
1476 bus->drvr->rx_errors++;
1477 brcmu_pkt_buf_free_skb(pfirst);
1478 if (plast)
1479 plast->next = pnext;
1480 else
1481 save_pfirst = pnext;
1482
1483 continue;
1484 }
1485
1486 /* this packet will go up, link back into
1487 chain and count it */
1488 pfirst->next = pnext;
1489 plast = pfirst;
1490 num++;
1491
1492#ifdef BCMDBG
1493 if (BRCMF_GLOM_ON()) {
1494 brcmf_dbg(GLOM, "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
1495 num, pfirst, pfirst->data,
1496 pfirst->len, pfirst->next,
1497 pfirst->prev);
1498 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1499 pfirst->data,
1500 min_t(int, pfirst->len, 32));
1501 }
1502#endif /* BCMDBG */
1503 }
1504 if (num) {
1505 up(&bus->sdsem);
1506 brcmf_rx_frame(bus->drvr, ifidx, save_pfirst, num);
1507 down(&bus->sdsem);
1508 }
1509
1510 bus->rxglomframes++;
1511 bus->rxglompkts += num;
1512 }
1513 return num;
1514}
1515
1516static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_bus *bus, uint *condition,
1517 bool *pending)
1518{
1519 DECLARE_WAITQUEUE(wait, current);
1520 int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
1521
1522 /* Wait until control frame is available */
1523 add_wait_queue(&bus->dcmd_resp_wait, &wait);
1524 set_current_state(TASK_INTERRUPTIBLE);
1525
1526 while (!(*condition) && (!signal_pending(current) && timeout))
1527 timeout = schedule_timeout(timeout);
1528
1529 if (signal_pending(current))
1530 *pending = true;
1531
1532 set_current_state(TASK_RUNNING);
1533 remove_wait_queue(&bus->dcmd_resp_wait, &wait);
1534
1535 return timeout;
1536}
1537
1538static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_bus *bus)
1539{
1540 if (waitqueue_active(&bus->dcmd_resp_wait))
1541 wake_up_interruptible(&bus->dcmd_resp_wait);
1542
1543 return 0;
1544}
1545static void
1546brcmf_sdbrcm_read_control(struct brcmf_bus *bus, u8 *hdr, uint len, uint doff)
1547{
1548 uint rdlen, pad;
1549
1550 int sdret;
1551
1552 brcmf_dbg(TRACE, "Enter\n");
1553
1554 /* Set rxctl for frame (w/optional alignment) */
1555 bus->rxctl = bus->rxbuf;
1556 bus->rxctl += BRCMF_FIRSTREAD;
1557 pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
1558 if (pad)
1559 bus->rxctl += (BRCMF_SDALIGN - pad);
1560 bus->rxctl -= BRCMF_FIRSTREAD;
1561
1562 /* Copy the already-read portion over */
1563 memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
1564 if (len <= BRCMF_FIRSTREAD)
1565 goto gotpkt;
1566
1567 /* Raise rdlen to next SDIO block to avoid tail command */
1568 rdlen = len - BRCMF_FIRSTREAD;
1569 if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
1570 pad = bus->blocksize - (rdlen % bus->blocksize);
1571 if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1572 ((len + pad) < bus->drvr->maxctl))
1573 rdlen += pad;
1574 } else if (rdlen % BRCMF_SDALIGN) {
1575 rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
1576 }
1577
1578 /* Satisfy length-alignment requirements */
1579 if (rdlen & (ALIGNMENT - 1))
1580 rdlen = roundup(rdlen, ALIGNMENT);
1581
1582 /* Drop if the read is too big or it exceeds our maximum */
1583 if ((rdlen + BRCMF_FIRSTREAD) > bus->drvr->maxctl) {
1584 brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
1585 rdlen, bus->drvr->maxctl);
1586 bus->drvr->rx_errors++;
1587 brcmf_sdbrcm_rxfail(bus, false, false);
1588 goto done;
1589 }
1590
1591 if ((len - doff) > bus->drvr->maxctl) {
1592 brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1593 len, len - doff, bus->drvr->maxctl);
1594 bus->drvr->rx_errors++;
1595 bus->rx_toolong++;
1596 brcmf_sdbrcm_rxfail(bus, false, false);
1597 goto done;
1598 }
1599
1600 /* Read remainder of frame body into the rxctl buffer */
1601 sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
1602 bus->sdiodev->sbwad,
1603 SDIO_FUNC_2,
1604 F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen,
1605 NULL);
1606 bus->f2rxdata++;
1607
1608 /* Control frame failures need retransmission */
1609 if (sdret < 0) {
1610 brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
1611 rdlen, sdret);
1612 bus->rxc_errors++;
1613 brcmf_sdbrcm_rxfail(bus, true, true);
1614 goto done;
1615 }
1616
1617gotpkt:
1618
1619#ifdef BCMDBG
1620 if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
1621 printk(KERN_DEBUG "RxCtrl:\n");
1622 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, bus->rxctl, len);
1623 }
1624#endif
1625
1626 /* Point to valid data and indicate its length */
1627 bus->rxctl += doff;
1628 bus->rxlen = len - doff;
1629
1630done:
1631 /* Awake any waiters */
1632 brcmf_sdbrcm_dcmd_resp_wake(bus);
1633}
1634
1635/* Pad read to blocksize for efficiency */
1636static void brcmf_pad(struct brcmf_bus *bus, u16 *pad, u16 *rdlen)
1637{
1638 if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
1639 *pad = bus->blocksize - (*rdlen % bus->blocksize);
1640 if (*pad <= bus->roundup && *pad < bus->blocksize &&
1641 *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
1642 *rdlen += *pad;
1643 } else if (*rdlen % BRCMF_SDALIGN) {
1644 *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
1645 }
1646}
1647
1648static void
1649brcmf_alloc_pkt_and_read(struct brcmf_bus *bus, u16 rdlen,
1650 struct sk_buff **pkt, u8 **rxbuf)
1651{
1652 int sdret; /* Return code from calls */
1653
1654 *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
1655 if (*pkt == NULL)
1656 return;
1657
1658 pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
1659 *rxbuf = (u8 *) ((*pkt)->data);
1660 /* Read the entire frame */
1661 sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
1662 SDIO_FUNC_2, F2SYNC,
1663 *rxbuf, rdlen, *pkt);
1664 bus->f2rxdata++;
1665
1666 if (sdret < 0) {
1667 brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
1668 rdlen, sdret);
1669 brcmu_pkt_buf_free_skb(*pkt);
1670 bus->drvr->rx_errors++;
1671 /* Force retry w/normal header read.
1672 * Don't attempt NAK for
1673 * gSPI
1674 */
1675 brcmf_sdbrcm_rxfail(bus, true, true);
1676 *pkt = NULL;
1677 }
1678}
1679
1680/* Checks the header */
1681static int
1682brcmf_check_rxbuf(struct brcmf_bus *bus, struct sk_buff *pkt, u8 *rxbuf,
1683 u8 rxseq, u16 nextlen, u16 *len)
1684{
1685 u16 check;
1686 bool len_consistent; /* Result of comparing readahead len and
1687 len from hw-hdr */
1688
1689 memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
1690
1691 /* Extract hardware header fields */
1692 *len = get_unaligned_le16(bus->rxhdr);
1693 check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
1694
1695 /* All zeros means readahead info was bad */
1696 if (!(*len | check)) {
1697 brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
1698 goto fail;
1699 }
1700
1701 /* Validate check bytes */
1702 if ((u16)~(*len ^ check)) {
1703 brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
1704 nextlen, *len, check);
1705 bus->rx_badhdr++;
1706 brcmf_sdbrcm_rxfail(bus, false, false);
1707 goto fail;
1708 }
1709
1710 /* Validate frame length */
1711 if (*len < SDPCM_HDRLEN) {
1712 brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
1713 *len);
1714 goto fail;
1715 }
1716
1717 /* Check for consistency with readahead info */
1718 len_consistent = (nextlen != (roundup(*len, 16) >> 4));
1719 if (len_consistent) {
1720 /* Mismatch, force retry w/normal
1721 header (may be >4K) */
1722 brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
1723 nextlen, *len, roundup(*len, 16),
1724 rxseq);
1725 brcmf_sdbrcm_rxfail(bus, true, true);
1726 goto fail;
1727 }
1728
1729 return 0;
1730
1731fail:
1732 brcmf_sdbrcm_pktfree2(bus, pkt);
1733 return -EINVAL;
1734}
1735
1736/* Return true if there may be more frames to read */
1737static uint
1738brcmf_sdbrcm_readframes(struct brcmf_bus *bus, uint maxframes, bool *finished)
1739{
1740 u16 len, check; /* Extracted hardware header fields */
1741 u8 chan, seq, doff; /* Extracted software header fields */
1742 u8 fcbits; /* Extracted fcbits from software header */
1743
1744 struct sk_buff *pkt; /* Packet for event or data frames */
1745 u16 pad; /* Number of pad bytes to read */
1746 u16 rdlen; /* Total number of bytes to read */
1747 u8 rxseq; /* Next sequence number to expect */
1748 uint rxleft = 0; /* Remaining number of frames allowed */
1749 int sdret; /* Return code from calls */
1750 u8 txmax; /* Maximum tx sequence offered */
1751 u8 *rxbuf;
1752 int ifidx = 0;
1753 uint rxcount = 0; /* Total frames read */
1754
1755 brcmf_dbg(TRACE, "Enter\n");
1756
1757 /* Not finished unless we encounter no more frames indication */
1758 *finished = false;
1759
1760 for (rxseq = bus->rx_seq, rxleft = maxframes;
1761 !bus->rxskip && rxleft && bus->drvr->busstate != BRCMF_BUS_DOWN;
1762 rxseq++, rxleft--) {
1763
1764 /* Handle glomming separately */
Arend van Sprielb83db862011-10-19 12:51:09 +02001765 if (bus->glomd || !skb_queue_empty(&bus->glom)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001766 u8 cnt;
1767 brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
Arend van Sprielb83db862011-10-19 12:51:09 +02001768 bus->glomd, skb_peek(&bus->glom));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001769 cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
1770 brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1771 rxseq += cnt - 1;
1772 rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
1773 continue;
1774 }
1775
1776 /* Try doing single read if we can */
1777 if (bus->nextlen) {
1778 u16 nextlen = bus->nextlen;
1779 bus->nextlen = 0;
1780
1781 rdlen = len = nextlen << 4;
1782 brcmf_pad(bus, &pad, &rdlen);
1783
1784 /*
1785 * After the frame is received we have to
1786 * distinguish whether it is data
1787 * or non-data frame.
1788 */
1789 brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
1790 if (pkt == NULL) {
1791 /* Give up on data, request rtx of events */
1792 brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
1793 len, rdlen, rxseq);
1794 continue;
1795 }
1796
1797 if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
1798 &len) < 0)
1799 continue;
1800
1801 /* Extract software header fields */
1802 chan = SDPCM_PACKET_CHANNEL(
1803 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1804 seq = SDPCM_PACKET_SEQUENCE(
1805 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1806 doff = SDPCM_DOFFSET_VALUE(
1807 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1808 txmax = SDPCM_WINDOW_VALUE(
1809 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1810
1811 bus->nextlen =
1812 bus->rxhdr[SDPCM_FRAMETAG_LEN +
1813 SDPCM_NEXTLEN_OFFSET];
1814 if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
1815 brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
1816 bus->nextlen, seq);
1817 bus->nextlen = 0;
1818 }
1819
1820 bus->drvr->rx_readahead_cnt++;
1821
1822 /* Handle Flow Control */
1823 fcbits = SDPCM_FCMASK_VALUE(
1824 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1825
1826 if (bus->flowcontrol != fcbits) {
1827 if (~bus->flowcontrol & fcbits)
1828 bus->fc_xoff++;
1829
1830 if (bus->flowcontrol & ~fcbits)
1831 bus->fc_xon++;
1832
1833 bus->fc_rcvd++;
1834 bus->flowcontrol = fcbits;
1835 }
1836
1837 /* Check and update sequence number */
1838 if (rxseq != seq) {
1839 brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
1840 seq, rxseq);
1841 bus->rx_badseq++;
1842 rxseq = seq;
1843 }
1844
1845 /* Check window for sanity */
1846 if ((u8) (txmax - bus->tx_seq) > 0x40) {
1847 brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
1848 txmax, bus->tx_seq);
1849 txmax = bus->tx_seq + 2;
1850 }
1851 bus->tx_max = txmax;
1852
1853#ifdef BCMDBG
1854 if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
1855 printk(KERN_DEBUG "Rx Data:\n");
1856 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1857 rxbuf, len);
1858 } else if (BRCMF_HDRS_ON()) {
1859 printk(KERN_DEBUG "RxHdr:\n");
1860 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1861 bus->rxhdr, SDPCM_HDRLEN);
1862 }
1863#endif
1864
1865 if (chan == SDPCM_CONTROL_CHANNEL) {
1866 brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
1867 seq);
1868 /* Force retry w/normal header read */
1869 bus->nextlen = 0;
1870 brcmf_sdbrcm_rxfail(bus, false, true);
1871 brcmf_sdbrcm_pktfree2(bus, pkt);
1872 continue;
1873 }
1874
1875 /* Validate data offset */
1876 if ((doff < SDPCM_HDRLEN) || (doff > len)) {
1877 brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
1878 doff, len, SDPCM_HDRLEN);
1879 brcmf_sdbrcm_rxfail(bus, false, false);
1880 brcmf_sdbrcm_pktfree2(bus, pkt);
1881 continue;
1882 }
1883
1884 /* All done with this one -- now deliver the packet */
1885 goto deliver;
1886 }
1887
1888 /* Read frame header (hardware and software) */
1889 sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
1890 SDIO_FUNC_2, F2SYNC, bus->rxhdr,
1891 BRCMF_FIRSTREAD, NULL);
1892 bus->f2rxhdrs++;
1893
1894 if (sdret < 0) {
1895 brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
1896 bus->rx_hdrfail++;
1897 brcmf_sdbrcm_rxfail(bus, true, true);
1898 continue;
1899 }
1900#ifdef BCMDBG
1901 if (BRCMF_BYTES_ON() || BRCMF_HDRS_ON()) {
1902 printk(KERN_DEBUG "RxHdr:\n");
1903 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1904 bus->rxhdr, SDPCM_HDRLEN);
1905 }
1906#endif
1907
1908 /* Extract hardware header fields */
1909 len = get_unaligned_le16(bus->rxhdr);
1910 check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
1911
1912 /* All zeros means no more frames */
1913 if (!(len | check)) {
1914 *finished = true;
1915 break;
1916 }
1917
1918 /* Validate check bytes */
1919 if ((u16) ~(len ^ check)) {
1920 brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
1921 len, check);
1922 bus->rx_badhdr++;
1923 brcmf_sdbrcm_rxfail(bus, false, false);
1924 continue;
1925 }
1926
1927 /* Validate frame length */
1928 if (len < SDPCM_HDRLEN) {
1929 brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
1930 continue;
1931 }
1932
1933 /* Extract software header fields */
1934 chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1935 seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1936 doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1937 txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1938
1939 /* Validate data offset */
1940 if ((doff < SDPCM_HDRLEN) || (doff > len)) {
1941 brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
1942 doff, len, SDPCM_HDRLEN, seq);
1943 bus->rx_badhdr++;
1944 brcmf_sdbrcm_rxfail(bus, false, false);
1945 continue;
1946 }
1947
1948 /* Save the readahead length if there is one */
1949 bus->nextlen =
1950 bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
1951 if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
1952 brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
1953 bus->nextlen, seq);
1954 bus->nextlen = 0;
1955 }
1956
1957 /* Handle Flow Control */
1958 fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1959
1960 if (bus->flowcontrol != fcbits) {
1961 if (~bus->flowcontrol & fcbits)
1962 bus->fc_xoff++;
1963
1964 if (bus->flowcontrol & ~fcbits)
1965 bus->fc_xon++;
1966
1967 bus->fc_rcvd++;
1968 bus->flowcontrol = fcbits;
1969 }
1970
1971 /* Check and update sequence number */
1972 if (rxseq != seq) {
1973 brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
1974 bus->rx_badseq++;
1975 rxseq = seq;
1976 }
1977
1978 /* Check window for sanity */
1979 if ((u8) (txmax - bus->tx_seq) > 0x40) {
1980 brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
1981 txmax, bus->tx_seq);
1982 txmax = bus->tx_seq + 2;
1983 }
1984 bus->tx_max = txmax;
1985
1986 /* Call a separate function for control frames */
1987 if (chan == SDPCM_CONTROL_CHANNEL) {
1988 brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
1989 continue;
1990 }
1991
1992 /* precondition: chan is either SDPCM_DATA_CHANNEL,
1993 SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
1994 SDPCM_GLOM_CHANNEL */
1995
1996 /* Length to read */
1997 rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
1998
1999 /* May pad read to blocksize for efficiency */
2000 if (bus->roundup && bus->blocksize &&
2001 (rdlen > bus->blocksize)) {
2002 pad = bus->blocksize - (rdlen % bus->blocksize);
2003 if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
2004 ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
2005 rdlen += pad;
2006 } else if (rdlen % BRCMF_SDALIGN) {
2007 rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
2008 }
2009
2010 /* Satisfy length-alignment requirements */
2011 if (rdlen & (ALIGNMENT - 1))
2012 rdlen = roundup(rdlen, ALIGNMENT);
2013
2014 if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
2015 /* Too long -- skip this frame */
2016 brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
2017 len, rdlen);
2018 bus->drvr->rx_errors++;
2019 bus->rx_toolong++;
2020 brcmf_sdbrcm_rxfail(bus, false, false);
2021 continue;
2022 }
2023
2024 pkt = brcmu_pkt_buf_get_skb(rdlen +
2025 BRCMF_FIRSTREAD + BRCMF_SDALIGN);
2026 if (!pkt) {
2027 /* Give up on data, request rtx of events */
2028 brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
2029 rdlen, chan);
2030 bus->drvr->rx_dropped++;
2031 brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
2032 continue;
2033 }
2034
2035 /* Leave room for what we already read, and align remainder */
2036 skb_pull(pkt, BRCMF_FIRSTREAD);
2037 pkt_align(pkt, rdlen, BRCMF_SDALIGN);
2038
2039 /* Read the remaining frame data */
2040 sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
2041 SDIO_FUNC_2, F2SYNC, ((u8 *) (pkt->data)),
2042 rdlen, pkt);
2043 bus->f2rxdata++;
2044
2045 if (sdret < 0) {
2046 brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
2047 ((chan == SDPCM_EVENT_CHANNEL) ? "event"
2048 : ((chan == SDPCM_DATA_CHANNEL) ? "data"
2049 : "test")), sdret);
2050 brcmu_pkt_buf_free_skb(pkt);
2051 bus->drvr->rx_errors++;
2052 brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
2053 continue;
2054 }
2055
2056 /* Copy the already-read portion */
2057 skb_push(pkt, BRCMF_FIRSTREAD);
2058 memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
2059
2060#ifdef BCMDBG
2061 if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
2062 printk(KERN_DEBUG "Rx Data:\n");
2063 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2064 pkt->data, len);
2065 }
2066#endif
2067
2068deliver:
2069 /* Save superframe descriptor and allocate packet frame */
2070 if (chan == SDPCM_GLOM_CHANNEL) {
2071 if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
2072 brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
2073 len);
2074#ifdef BCMDBG
2075 if (BRCMF_GLOM_ON()) {
2076 printk(KERN_DEBUG "Glom Data:\n");
2077 print_hex_dump_bytes("",
2078 DUMP_PREFIX_OFFSET,
2079 pkt->data, len);
2080 }
2081#endif
2082 __skb_trim(pkt, len);
2083 skb_pull(pkt, SDPCM_HDRLEN);
2084 bus->glomd = pkt;
2085 } else {
2086 brcmf_dbg(ERROR, "%s: glom superframe w/o "
2087 "descriptor!\n", __func__);
2088 brcmf_sdbrcm_rxfail(bus, false, false);
2089 }
2090 continue;
2091 }
2092
2093 /* Fill in packet len and prio, deliver upward */
2094 __skb_trim(pkt, len);
2095 skb_pull(pkt, doff);
2096
2097 if (pkt->len == 0) {
2098 brcmu_pkt_buf_free_skb(pkt);
2099 continue;
2100 } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx, pkt) != 0) {
2101 brcmf_dbg(ERROR, "rx protocol error\n");
2102 brcmu_pkt_buf_free_skb(pkt);
2103 bus->drvr->rx_errors++;
2104 continue;
2105 }
2106
2107 /* Unlock during rx call */
2108 up(&bus->sdsem);
2109 brcmf_rx_frame(bus->drvr, ifidx, pkt, 1);
2110 down(&bus->sdsem);
2111 }
2112 rxcount = maxframes - rxleft;
2113#ifdef BCMDBG
2114 /* Message if we hit the limit */
2115 if (!rxleft)
2116 brcmf_dbg(DATA, "hit rx limit of %d frames\n",
2117 maxframes);
2118 else
2119#endif /* BCMDBG */
2120 brcmf_dbg(DATA, "processed %d frames\n", rxcount);
2121 /* Back off rxseq if awaiting rtx, update rx_seq */
2122 if (bus->rxskip)
2123 rxseq--;
2124 bus->rx_seq = rxseq;
2125
2126 return rxcount;
2127}
2128
2129static int
2130brcmf_sdbrcm_send_buf(struct brcmf_bus *bus, u32 addr, uint fn, uint flags,
2131 u8 *buf, uint nbytes, struct sk_buff *pkt)
2132{
2133 return brcmf_sdcard_send_buf
2134 (bus->sdiodev, addr, fn, flags, buf, nbytes, pkt);
2135}
2136
2137static void
2138brcmf_sdbrcm_wait_for_event(struct brcmf_bus *bus, bool *lockvar)
2139{
2140 up(&bus->sdsem);
2141 wait_event_interruptible_timeout(bus->ctrl_wait,
2142 (*lockvar == false), HZ * 2);
2143 down(&bus->sdsem);
2144 return;
2145}
2146
2147static void
2148brcmf_sdbrcm_wait_event_wakeup(struct brcmf_bus *bus)
2149{
2150 if (waitqueue_active(&bus->ctrl_wait))
2151 wake_up_interruptible(&bus->ctrl_wait);
2152 return;
2153}
2154
2155/* Writes a HW/SW header into the packet and sends it. */
2156/* Assumes: (a) header space already there, (b) caller holds lock */
2157static int brcmf_sdbrcm_txpkt(struct brcmf_bus *bus, struct sk_buff *pkt,
2158 uint chan, bool free_pkt)
2159{
2160 int ret;
2161 u8 *frame;
2162 u16 len, pad = 0;
2163 u32 swheader;
2164 struct sk_buff *new;
2165 int i;
2166
2167 brcmf_dbg(TRACE, "Enter\n");
2168
2169 frame = (u8 *) (pkt->data);
2170
2171 /* Add alignment padding, allocate new packet if needed */
2172 pad = ((unsigned long)frame % BRCMF_SDALIGN);
2173 if (pad) {
2174 if (skb_headroom(pkt) < pad) {
2175 brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
2176 skb_headroom(pkt), pad);
2177 bus->drvr->tx_realloc++;
2178 new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
2179 if (!new) {
2180 brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
2181 pkt->len + BRCMF_SDALIGN);
2182 ret = -ENOMEM;
2183 goto done;
2184 }
2185
2186 pkt_align(new, pkt->len, BRCMF_SDALIGN);
2187 memcpy(new->data, pkt->data, pkt->len);
2188 if (free_pkt)
2189 brcmu_pkt_buf_free_skb(pkt);
2190 /* free the pkt if canned one is not used */
2191 free_pkt = true;
2192 pkt = new;
2193 frame = (u8 *) (pkt->data);
2194 /* precondition: (frame % BRCMF_SDALIGN) == 0) */
2195 pad = 0;
2196 } else {
2197 skb_push(pkt, pad);
2198 frame = (u8 *) (pkt->data);
2199 /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
2200 memset(frame, 0, pad + SDPCM_HDRLEN);
2201 }
2202 }
2203 /* precondition: pad < BRCMF_SDALIGN */
2204
2205 /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
2206 len = (u16) (pkt->len);
2207 *(__le16 *) frame = cpu_to_le16(len);
2208 *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
2209
2210 /* Software tag: channel, sequence number, data offset */
2211 swheader =
2212 ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
2213 (((pad +
2214 SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
2215
2216 put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
2217 put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
2218
2219#ifdef BCMDBG
2220 tx_packets[pkt->priority]++;
2221 if (BRCMF_BYTES_ON() &&
2222 (((BRCMF_CTL_ON() && (chan == SDPCM_CONTROL_CHANNEL)) ||
2223 (BRCMF_DATA_ON() && (chan != SDPCM_CONTROL_CHANNEL))))) {
2224 printk(KERN_DEBUG "Tx Frame:\n");
2225 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, frame, len);
2226 } else if (BRCMF_HDRS_ON()) {
2227 printk(KERN_DEBUG "TxHdr:\n");
2228 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2229 frame, min_t(u16, len, 16));
2230 }
2231#endif
2232
2233 /* Raise len to next SDIO block to eliminate tail command */
2234 if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2235 u16 pad = bus->blocksize - (len % bus->blocksize);
2236 if ((pad <= bus->roundup) && (pad < bus->blocksize))
2237 len += pad;
2238 } else if (len % BRCMF_SDALIGN) {
2239 len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
2240 }
2241
2242 /* Some controllers have trouble with odd bytes -- round to even */
2243 if (len & (ALIGNMENT - 1))
2244 len = roundup(len, ALIGNMENT);
2245
2246 ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
2247 SDIO_FUNC_2, F2SYNC, frame,
2248 len, pkt);
2249 bus->f2txdata++;
2250
2251 if (ret < 0) {
2252 /* On failure, abort the command and terminate the frame */
2253 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2254 ret);
2255 bus->tx_sderrs++;
2256
2257 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2258 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2259 SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
2260 NULL);
2261 bus->f1regdata++;
2262
2263 for (i = 0; i < 3; i++) {
2264 u8 hi, lo;
2265 hi = brcmf_sdcard_cfg_read(bus->sdiodev,
2266 SDIO_FUNC_1,
2267 SBSDIO_FUNC1_WFRAMEBCHI,
2268 NULL);
2269 lo = brcmf_sdcard_cfg_read(bus->sdiodev,
2270 SDIO_FUNC_1,
2271 SBSDIO_FUNC1_WFRAMEBCLO,
2272 NULL);
2273 bus->f1regdata += 2;
2274 if ((hi == 0) && (lo == 0))
2275 break;
2276 }
2277
2278 }
2279 if (ret == 0)
2280 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
2281
2282done:
2283 /* restore pkt buffer pointer before calling tx complete routine */
2284 skb_pull(pkt, SDPCM_HDRLEN + pad);
2285 up(&bus->sdsem);
2286 brcmf_txcomplete(bus->drvr, pkt, ret != 0);
2287 down(&bus->sdsem);
2288
2289 if (free_pkt)
2290 brcmu_pkt_buf_free_skb(pkt);
2291
2292 return ret;
2293}
2294
2295static uint brcmf_sdbrcm_sendfromq(struct brcmf_bus *bus, uint maxframes)
2296{
2297 struct sk_buff *pkt;
2298 u32 intstatus = 0;
2299 uint retries = 0;
2300 int ret = 0, prec_out;
2301 uint cnt = 0;
2302 uint datalen;
2303 u8 tx_prec_map;
2304
2305 struct brcmf_pub *drvr = bus->drvr;
2306
2307 brcmf_dbg(TRACE, "Enter\n");
2308
2309 tx_prec_map = ~bus->flowcontrol;
2310
2311 /* Send frames until the limit or some other event */
2312 for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
2313 spin_lock_bh(&bus->txqlock);
2314 pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
2315 if (pkt == NULL) {
2316 spin_unlock_bh(&bus->txqlock);
2317 break;
2318 }
2319 spin_unlock_bh(&bus->txqlock);
2320 datalen = pkt->len - SDPCM_HDRLEN;
2321
2322 ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
2323 if (ret)
2324 bus->drvr->tx_errors++;
2325 else
2326 bus->drvr->dstats.tx_bytes += datalen;
2327
2328 /* In poll mode, need to check for other events */
2329 if (!bus->intr && cnt) {
2330 /* Check device status, signal pending interrupt */
2331 r_sdreg32(bus, &intstatus,
2332 offsetof(struct sdpcmd_regs, intstatus),
2333 &retries);
2334 bus->f2txdata++;
2335 if (brcmf_sdcard_regfail(bus->sdiodev))
2336 break;
2337 if (intstatus & bus->hostintmask)
2338 bus->ipend = true;
2339 }
2340 }
2341
2342 /* Deflow-control stack if needed */
2343 if (drvr->up && (drvr->busstate == BRCMF_BUS_DATA) &&
2344 drvr->txoff && (pktq_len(&bus->txq) < TXLOW))
2345 brcmf_txflowcontrol(drvr, 0, OFF);
2346
2347 return cnt;
2348}
2349
2350static bool brcmf_sdbrcm_dpc(struct brcmf_bus *bus)
2351{
2352 u32 intstatus, newstatus = 0;
2353 uint retries = 0;
2354 uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
2355 uint txlimit = bus->txbound; /* Tx frames to send before resched */
2356 uint framecnt = 0; /* Temporary counter of tx/rx frames */
2357 bool rxdone = true; /* Flag for no more read data */
2358 bool resched = false; /* Flag indicating resched wanted */
2359
2360 brcmf_dbg(TRACE, "Enter\n");
2361
2362 /* Start with leftover status bits */
2363 intstatus = bus->intstatus;
2364
2365 down(&bus->sdsem);
2366
2367 /* If waiting for HTAVAIL, check status */
2368 if (bus->clkstate == CLK_PENDING) {
2369 int err;
2370 u8 clkctl, devctl = 0;
2371
2372#ifdef BCMDBG
2373 /* Check for inconsistent device control */
2374 devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2375 SBSDIO_DEVICE_CTL, &err);
2376 if (err) {
2377 brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
2378 bus->drvr->busstate = BRCMF_BUS_DOWN;
2379 }
2380#endif /* BCMDBG */
2381
2382 /* Read CSR, if clock on switch to AVAIL, else ignore */
2383 clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2384 SBSDIO_FUNC1_CHIPCLKCSR, &err);
2385 if (err) {
2386 brcmf_dbg(ERROR, "error reading CSR: %d\n",
2387 err);
2388 bus->drvr->busstate = BRCMF_BUS_DOWN;
2389 }
2390
2391 brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2392 devctl, clkctl);
2393
2394 if (SBSDIO_HTAV(clkctl)) {
2395 devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
2396 SDIO_FUNC_1,
2397 SBSDIO_DEVICE_CTL, &err);
2398 if (err) {
2399 brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
2400 err);
2401 bus->drvr->busstate = BRCMF_BUS_DOWN;
2402 }
2403 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2404 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2405 SBSDIO_DEVICE_CTL, devctl, &err);
2406 if (err) {
2407 brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
2408 err);
2409 bus->drvr->busstate = BRCMF_BUS_DOWN;
2410 }
2411 bus->clkstate = CLK_AVAIL;
2412 } else {
2413 goto clkwait;
2414 }
2415 }
2416
2417 bus_wake(bus);
2418
2419 /* Make sure backplane clock is on */
2420 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
2421 if (bus->clkstate == CLK_PENDING)
2422 goto clkwait;
2423
2424 /* Pending interrupt indicates new device status */
2425 if (bus->ipend) {
2426 bus->ipend = false;
2427 r_sdreg32(bus, &newstatus,
2428 offsetof(struct sdpcmd_regs, intstatus), &retries);
2429 bus->f1regdata++;
2430 if (brcmf_sdcard_regfail(bus->sdiodev))
2431 newstatus = 0;
2432 newstatus &= bus->hostintmask;
2433 bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
2434 if (newstatus) {
2435 w_sdreg32(bus, newstatus,
2436 offsetof(struct sdpcmd_regs, intstatus),
2437 &retries);
2438 bus->f1regdata++;
2439 }
2440 }
2441
2442 /* Merge new bits with previous */
2443 intstatus |= newstatus;
2444 bus->intstatus = 0;
2445
2446 /* Handle flow-control change: read new state in case our ack
2447 * crossed another change interrupt. If change still set, assume
2448 * FC ON for safety, let next loop through do the debounce.
2449 */
2450 if (intstatus & I_HMB_FC_CHANGE) {
2451 intstatus &= ~I_HMB_FC_CHANGE;
2452 w_sdreg32(bus, I_HMB_FC_CHANGE,
2453 offsetof(struct sdpcmd_regs, intstatus), &retries);
2454
2455 r_sdreg32(bus, &newstatus,
2456 offsetof(struct sdpcmd_regs, intstatus), &retries);
2457 bus->f1regdata += 2;
2458 bus->fcstate =
2459 !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
2460 intstatus |= (newstatus & bus->hostintmask);
2461 }
2462
2463 /* Handle host mailbox indication */
2464 if (intstatus & I_HMB_HOST_INT) {
2465 intstatus &= ~I_HMB_HOST_INT;
2466 intstatus |= brcmf_sdbrcm_hostmail(bus);
2467 }
2468
2469 /* Generally don't ask for these, can get CRC errors... */
2470 if (intstatus & I_WR_OOSYNC) {
2471 brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
2472 intstatus &= ~I_WR_OOSYNC;
2473 }
2474
2475 if (intstatus & I_RD_OOSYNC) {
2476 brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
2477 intstatus &= ~I_RD_OOSYNC;
2478 }
2479
2480 if (intstatus & I_SBINT) {
2481 brcmf_dbg(ERROR, "Dongle reports SBINT\n");
2482 intstatus &= ~I_SBINT;
2483 }
2484
2485 /* Would be active due to wake-wlan in gSPI */
2486 if (intstatus & I_CHIPACTIVE) {
2487 brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
2488 intstatus &= ~I_CHIPACTIVE;
2489 }
2490
2491 /* Ignore frame indications if rxskip is set */
2492 if (bus->rxskip)
2493 intstatus &= ~I_HMB_FRAME_IND;
2494
2495 /* On frame indication, read available frames */
2496 if (PKT_AVAILABLE()) {
2497 framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
2498 if (rxdone || bus->rxskip)
2499 intstatus &= ~I_HMB_FRAME_IND;
2500 rxlimit -= min(framecnt, rxlimit);
2501 }
2502
2503 /* Keep still-pending events for next scheduling */
2504 bus->intstatus = intstatus;
2505
2506clkwait:
2507 if (data_ok(bus) && bus->ctrl_frame_stat &&
2508 (bus->clkstate == CLK_AVAIL)) {
2509 int ret, i;
2510
2511 ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
2512 SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
2513 (u32) bus->ctrl_frame_len, NULL);
2514
2515 if (ret < 0) {
2516 /* On failure, abort the command and
2517 terminate the frame */
2518 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2519 ret);
2520 bus->tx_sderrs++;
2521
2522 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2523
2524 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2525 SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
2526 NULL);
2527 bus->f1regdata++;
2528
2529 for (i = 0; i < 3; i++) {
2530 u8 hi, lo;
2531 hi = brcmf_sdcard_cfg_read(bus->sdiodev,
2532 SDIO_FUNC_1,
2533 SBSDIO_FUNC1_WFRAMEBCHI,
2534 NULL);
2535 lo = brcmf_sdcard_cfg_read(bus->sdiodev,
2536 SDIO_FUNC_1,
2537 SBSDIO_FUNC1_WFRAMEBCLO,
2538 NULL);
2539 bus->f1regdata += 2;
2540 if ((hi == 0) && (lo == 0))
2541 break;
2542 }
2543
2544 }
2545 if (ret == 0)
2546 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
2547
2548 brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
2549 bus->ctrl_frame_stat = false;
2550 brcmf_sdbrcm_wait_event_wakeup(bus);
2551 }
2552 /* Send queued frames (limit 1 if rx may still be pending) */
2553 else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
2554 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
2555 && data_ok(bus)) {
2556 framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
2557 framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
2558 txlimit -= framecnt;
2559 }
2560
2561 /* Resched if events or tx frames are pending,
2562 else await next interrupt */
2563 /* On failed register access, all bets are off:
2564 no resched or interrupts */
2565 if ((bus->drvr->busstate == BRCMF_BUS_DOWN) ||
2566 brcmf_sdcard_regfail(bus->sdiodev)) {
2567 brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
2568 brcmf_sdcard_regfail(bus->sdiodev));
2569 bus->drvr->busstate = BRCMF_BUS_DOWN;
2570 bus->intstatus = 0;
2571 } else if (bus->clkstate == CLK_PENDING) {
2572 brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
2573 resched = true;
2574 } else if (bus->intstatus || bus->ipend ||
2575 (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
2576 && data_ok(bus)) || PKT_AVAILABLE()) {
2577 resched = true;
2578 }
2579
2580 bus->dpc_sched = resched;
2581
2582 /* If we're done for now, turn off clock request. */
2583 if ((bus->clkstate != CLK_PENDING)
2584 && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
2585 bus->activity = false;
2586 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
2587 }
2588
2589 up(&bus->sdsem);
2590
2591 return resched;
2592}
2593
2594static int brcmf_sdbrcm_dpc_thread(void *data)
2595{
2596 struct brcmf_bus *bus = (struct brcmf_bus *) data;
2597
2598 allow_signal(SIGTERM);
2599 /* Run until signal received */
2600 while (1) {
2601 if (kthread_should_stop())
2602 break;
2603 if (!wait_for_completion_interruptible(&bus->dpc_wait)) {
2604 /* Call bus dpc unless it indicated down
2605 (then clean stop) */
2606 if (bus->drvr->busstate != BRCMF_BUS_DOWN) {
2607 if (brcmf_sdbrcm_dpc(bus))
2608 complete(&bus->dpc_wait);
2609 } else {
2610 /* after stopping the bus, exit thread */
2611 brcmf_sdbrcm_bus_stop(bus);
2612 bus->dpc_tsk = NULL;
2613 break;
2614 }
2615 } else
2616 break;
2617 }
2618 return 0;
2619}
2620
2621int brcmf_sdbrcm_bus_txdata(struct brcmf_bus *bus, struct sk_buff *pkt)
2622{
2623 int ret = -EBADE;
2624 uint datalen, prec;
2625
2626 brcmf_dbg(TRACE, "Enter\n");
2627
2628 datalen = pkt->len;
2629
2630 /* Add space for the header */
2631 skb_push(pkt, SDPCM_HDRLEN);
2632 /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
2633
2634 prec = prio2prec((pkt->priority & PRIOMASK));
2635
2636 /* Check for existing queue, current flow-control,
2637 pending event, or pending clock */
2638 brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2639 bus->fcqueued++;
2640
2641 /* Priority based enq */
2642 spin_lock_bh(&bus->txqlock);
2643 if (brcmf_c_prec_enq(bus->drvr, &bus->txq, pkt, prec) == false) {
2644 skb_pull(pkt, SDPCM_HDRLEN);
2645 brcmf_txcomplete(bus->drvr, pkt, false);
2646 brcmu_pkt_buf_free_skb(pkt);
2647 brcmf_dbg(ERROR, "out of bus->txq !!!\n");
2648 ret = -ENOSR;
2649 } else {
2650 ret = 0;
2651 }
2652 spin_unlock_bh(&bus->txqlock);
2653
2654 if (pktq_len(&bus->txq) >= TXHI)
2655 brcmf_txflowcontrol(bus->drvr, 0, ON);
2656
2657#ifdef BCMDBG
2658 if (pktq_plen(&bus->txq, prec) > qcount[prec])
2659 qcount[prec] = pktq_plen(&bus->txq, prec);
2660#endif
2661 /* Schedule DPC if needed to send queued packet(s) */
2662 if (!bus->dpc_sched) {
2663 bus->dpc_sched = true;
2664 if (bus->dpc_tsk)
2665 complete(&bus->dpc_wait);
2666 }
2667
2668 return ret;
2669}
2670
2671static int
2672brcmf_sdbrcm_membytes(struct brcmf_bus *bus, bool write, u32 address, u8 *data,
2673 uint size)
2674{
2675 int bcmerror = 0;
2676 u32 sdaddr;
2677 uint dsize;
2678
2679 /* Determine initial transfer parameters */
2680 sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
2681 if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
2682 dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
2683 else
2684 dsize = size;
2685
2686 /* Set the backplane window to include the start address */
2687 bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
2688 if (bcmerror) {
2689 brcmf_dbg(ERROR, "window change failed\n");
2690 goto xfer_done;
2691 }
2692
2693 /* Do the transfer(s) */
2694 while (size) {
2695 brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
2696 write ? "write" : "read", dsize,
2697 sdaddr, address & SBSDIO_SBWINDOW_MASK);
2698 bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
2699 sdaddr, data, dsize);
2700 if (bcmerror) {
2701 brcmf_dbg(ERROR, "membytes transfer failed\n");
2702 break;
2703 }
2704
2705 /* Adjust for next transfer (if any) */
2706 size -= dsize;
2707 if (size) {
2708 data += dsize;
2709 address += dsize;
2710 bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
2711 address);
2712 if (bcmerror) {
2713 brcmf_dbg(ERROR, "window change failed\n");
2714 break;
2715 }
2716 sdaddr = 0;
2717 dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
2718 }
2719 }
2720
2721xfer_done:
2722 /* Return the window to backplane enumeration space for core access */
2723 if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
2724 brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
2725 bus->sdiodev->sbwad);
2726
2727 return bcmerror;
2728}
2729
2730#ifdef BCMDBG
2731#define CONSOLE_LINE_MAX 192
2732
2733static int brcmf_sdbrcm_readconsole(struct brcmf_bus *bus)
2734{
2735 struct brcmf_console *c = &bus->console;
2736 u8 line[CONSOLE_LINE_MAX], ch;
2737 u32 n, idx, addr;
2738 int rv;
2739
2740 /* Don't do anything until FWREADY updates console address */
2741 if (bus->console_addr == 0)
2742 return 0;
2743
2744 /* Read console log struct */
2745 addr = bus->console_addr + offsetof(struct rte_console, log_le);
2746 rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
2747 sizeof(c->log_le));
2748 if (rv < 0)
2749 return rv;
2750
2751 /* Allocate console buffer (one time only) */
2752 if (c->buf == NULL) {
2753 c->bufsize = le32_to_cpu(c->log_le.buf_size);
2754 c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
2755 if (c->buf == NULL)
2756 return -ENOMEM;
2757 }
2758
2759 idx = le32_to_cpu(c->log_le.idx);
2760
2761 /* Protect against corrupt value */
2762 if (idx > c->bufsize)
2763 return -EBADE;
2764
2765 /* Skip reading the console buffer if the index pointer
2766 has not moved */
2767 if (idx == c->last)
2768 return 0;
2769
2770 /* Read the console buffer */
2771 addr = le32_to_cpu(c->log_le.buf);
2772 rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
2773 if (rv < 0)
2774 return rv;
2775
2776 while (c->last != idx) {
2777 for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
2778 if (c->last == idx) {
2779 /* This would output a partial line.
2780 * Instead, back up
2781 * the buffer pointer and output this
2782 * line next time around.
2783 */
2784 if (c->last >= n)
2785 c->last -= n;
2786 else
2787 c->last = c->bufsize - n;
2788 goto break2;
2789 }
2790 ch = c->buf[c->last];
2791 c->last = (c->last + 1) % c->bufsize;
2792 if (ch == '\n')
2793 break;
2794 line[n] = ch;
2795 }
2796
2797 if (n > 0) {
2798 if (line[n - 1] == '\r')
2799 n--;
2800 line[n] = 0;
2801 printk(KERN_DEBUG "CONSOLE: %s\n", line);
2802 }
2803 }
2804break2:
2805
2806 return 0;
2807}
2808#endif /* BCMDBG */
2809
2810static int brcmf_tx_frame(struct brcmf_bus *bus, u8 *frame, u16 len)
2811{
2812 int i;
2813 int ret;
2814
2815 bus->ctrl_frame_stat = false;
2816 ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
2817 SDIO_FUNC_2, F2SYNC, frame, len, NULL);
2818
2819 if (ret < 0) {
2820 /* On failure, abort the command and terminate the frame */
2821 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2822 ret);
2823 bus->tx_sderrs++;
2824
2825 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2826
2827 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2828 SBSDIO_FUNC1_FRAMECTRL,
2829 SFC_WF_TERM, NULL);
2830 bus->f1regdata++;
2831
2832 for (i = 0; i < 3; i++) {
2833 u8 hi, lo;
2834 hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2835 SBSDIO_FUNC1_WFRAMEBCHI,
2836 NULL);
2837 lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2838 SBSDIO_FUNC1_WFRAMEBCLO,
2839 NULL);
2840 bus->f1regdata += 2;
2841 if (hi == 0 && lo == 0)
2842 break;
2843 }
2844 return ret;
2845 }
2846
2847 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
2848
2849 return ret;
2850}
2851
2852int
2853brcmf_sdbrcm_bus_txctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
2854{
2855 u8 *frame;
2856 u16 len;
2857 u32 swheader;
2858 uint retries = 0;
2859 u8 doff = 0;
2860 int ret = -1;
2861
2862 brcmf_dbg(TRACE, "Enter\n");
2863
2864 /* Back the pointer to make a room for bus header */
2865 frame = msg - SDPCM_HDRLEN;
2866 len = (msglen += SDPCM_HDRLEN);
2867
2868 /* Add alignment padding (optional for ctl frames) */
2869 doff = ((unsigned long)frame % BRCMF_SDALIGN);
2870 if (doff) {
2871 frame -= doff;
2872 len += doff;
2873 msglen += doff;
2874 memset(frame, 0, doff + SDPCM_HDRLEN);
2875 }
2876 /* precondition: doff < BRCMF_SDALIGN */
2877 doff += SDPCM_HDRLEN;
2878
2879 /* Round send length to next SDIO block */
2880 if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2881 u16 pad = bus->blocksize - (len % bus->blocksize);
2882 if ((pad <= bus->roundup) && (pad < bus->blocksize))
2883 len += pad;
2884 } else if (len % BRCMF_SDALIGN) {
2885 len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
2886 }
2887
2888 /* Satisfy length-alignment requirements */
2889 if (len & (ALIGNMENT - 1))
2890 len = roundup(len, ALIGNMENT);
2891
2892 /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
2893
2894 /* Need to lock here to protect txseq and SDIO tx calls */
2895 down(&bus->sdsem);
2896
2897 bus_wake(bus);
2898
2899 /* Make sure backplane clock is on */
2900 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
2901
2902 /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
2903 *(__le16 *) frame = cpu_to_le16((u16) msglen);
2904 *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
2905
2906 /* Software tag: channel, sequence number, data offset */
2907 swheader =
2908 ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
2909 SDPCM_CHANNEL_MASK)
2910 | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
2911 SDPCM_DOFFSET_MASK);
2912 put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
2913 put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
2914
2915 if (!data_ok(bus)) {
2916 brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
2917 bus->tx_max, bus->tx_seq);
2918 bus->ctrl_frame_stat = true;
2919 /* Send from dpc */
2920 bus->ctrl_frame_buf = frame;
2921 bus->ctrl_frame_len = len;
2922
2923 brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
2924
2925 if (bus->ctrl_frame_stat == false) {
2926 brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
2927 ret = 0;
2928 } else {
2929 brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
2930 ret = -1;
2931 }
2932 }
2933
2934 if (ret == -1) {
2935#ifdef BCMDBG
2936 if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
2937 printk(KERN_DEBUG "Tx Frame:\n");
2938 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2939 frame, len);
2940 } else if (BRCMF_HDRS_ON()) {
2941 printk(KERN_DEBUG "TxHdr:\n");
2942 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2943 frame, min_t(u16, len, 16));
2944 }
2945#endif
2946
2947 do {
2948 ret = brcmf_tx_frame(bus, frame, len);
2949 } while (ret < 0 && retries++ < TXRETRIES);
2950 }
2951
2952 if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
2953 bus->activity = false;
2954 brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
2955 }
2956
2957 up(&bus->sdsem);
2958
2959 if (ret)
2960 bus->drvr->tx_ctlerrs++;
2961 else
2962 bus->drvr->tx_ctlpkts++;
2963
2964 return ret ? -EIO : 0;
2965}
2966
2967int
2968brcmf_sdbrcm_bus_rxctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
2969{
2970 int timeleft;
2971 uint rxlen = 0;
2972 bool pending;
2973
2974 brcmf_dbg(TRACE, "Enter\n");
2975
2976 /* Wait until control frame is available */
2977 timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
2978
2979 down(&bus->sdsem);
2980 rxlen = bus->rxlen;
2981 memcpy(msg, bus->rxctl, min(msglen, rxlen));
2982 bus->rxlen = 0;
2983 up(&bus->sdsem);
2984
2985 if (rxlen) {
2986 brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
2987 rxlen, msglen);
2988 } else if (timeleft == 0) {
2989 brcmf_dbg(ERROR, "resumed on timeout\n");
2990 } else if (pending == true) {
2991 brcmf_dbg(CTL, "cancelled\n");
2992 return -ERESTARTSYS;
2993 } else {
2994 brcmf_dbg(CTL, "resumed for unknown reason?\n");
2995 }
2996
2997 if (rxlen)
2998 bus->drvr->rx_ctlpkts++;
2999 else
3000 bus->drvr->rx_ctlerrs++;
3001
3002 return rxlen ? (int)rxlen : -ETIMEDOUT;
3003}
3004
3005static int brcmf_sdbrcm_downloadvars(struct brcmf_bus *bus, void *arg, int len)
3006{
3007 int bcmerror = 0;
3008
3009 brcmf_dbg(TRACE, "Enter\n");
3010
3011 /* Basic sanity checks */
3012 if (bus->drvr->up) {
3013 bcmerror = -EISCONN;
3014 goto err;
3015 }
3016 if (!len) {
3017 bcmerror = -EOVERFLOW;
3018 goto err;
3019 }
3020
3021 /* Free the old ones and replace with passed variables */
3022 kfree(bus->vars);
3023
3024 bus->vars = kmalloc(len, GFP_ATOMIC);
3025 bus->varsz = bus->vars ? len : 0;
3026 if (bus->vars == NULL) {
3027 bcmerror = -ENOMEM;
3028 goto err;
3029 }
3030
3031 /* Copy the passed variables, which should include the
3032 terminating double-null */
3033 memcpy(bus->vars, arg, bus->varsz);
3034err:
3035 return bcmerror;
3036}
3037
3038static int brcmf_sdbrcm_write_vars(struct brcmf_bus *bus)
3039{
3040 int bcmerror = 0;
3041 u32 varsize;
3042 u32 varaddr;
3043 u8 *vbuffer;
3044 u32 varsizew;
3045 __le32 varsizew_le;
3046#ifdef BCMDBG
3047 char *nvram_ularray;
3048#endif /* BCMDBG */
3049
3050 /* Even if there are no vars are to be written, we still
3051 need to set the ramsize. */
3052 varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
3053 varaddr = (bus->ramsize - 4) - varsize;
3054
3055 if (bus->vars) {
3056 vbuffer = kzalloc(varsize, GFP_ATOMIC);
3057 if (!vbuffer)
3058 return -ENOMEM;
3059
3060 memcpy(vbuffer, bus->vars, bus->varsz);
3061
3062 /* Write the vars list */
3063 bcmerror =
3064 brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
3065#ifdef BCMDBG
3066 /* Verify NVRAM bytes */
3067 brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
3068 nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
3069 if (!nvram_ularray)
3070 return -ENOMEM;
3071
3072 /* Upload image to verify downloaded contents. */
3073 memset(nvram_ularray, 0xaa, varsize);
3074
3075 /* Read the vars list to temp buffer for comparison */
3076 bcmerror =
3077 brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
3078 varsize);
3079 if (bcmerror) {
3080 brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
3081 bcmerror, varsize, varaddr);
3082 }
3083 /* Compare the org NVRAM with the one read from RAM */
3084 if (memcmp(vbuffer, nvram_ularray, varsize))
3085 brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
3086 else
3087 brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
3088
3089 kfree(nvram_ularray);
3090#endif /* BCMDBG */
3091
3092 kfree(vbuffer);
3093 }
3094
3095 /* adjust to the user specified RAM */
3096 brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
3097 brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
3098 varaddr, varsize);
3099 varsize = ((bus->ramsize - 4) - varaddr);
3100
3101 /*
3102 * Determine the length token:
3103 * Varsize, converted to words, in lower 16-bits, checksum
3104 * in upper 16-bits.
3105 */
3106 if (bcmerror) {
3107 varsizew = 0;
3108 varsizew_le = cpu_to_le32(0);
3109 } else {
3110 varsizew = varsize / 4;
3111 varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
3112 varsizew_le = cpu_to_le32(varsizew);
3113 }
3114
3115 brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
3116 varsize, varsizew);
3117
3118 /* Write the length token to the last word */
3119 bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
3120 (u8 *)&varsizew_le, 4);
3121
3122 return bcmerror;
3123}
3124
3125static void
3126brcmf_sdbrcm_chip_disablecore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
3127{
3128 u32 regdata;
3129
3130 regdata = brcmf_sdcard_reg_read(sdiodev,
3131 CORE_SB(corebase, sbtmstatelow), 4);
3132 if (regdata & SBTML_RESET)
3133 return;
3134
3135 regdata = brcmf_sdcard_reg_read(sdiodev,
3136 CORE_SB(corebase, sbtmstatelow), 4);
3137 if ((regdata & (SICF_CLOCK_EN << SBTML_SICF_SHIFT)) != 0) {
3138 /*
3139 * set target reject and spin until busy is clear
3140 * (preserve core-specific bits)
3141 */
3142 regdata = brcmf_sdcard_reg_read(sdiodev,
3143 CORE_SB(corebase, sbtmstatelow), 4);
3144 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow),
3145 4, regdata | SBTML_REJ);
3146
3147 regdata = brcmf_sdcard_reg_read(sdiodev,
3148 CORE_SB(corebase, sbtmstatelow), 4);
3149 udelay(1);
3150 SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
3151 CORE_SB(corebase, sbtmstatehigh), 4) &
3152 SBTMH_BUSY), 100000);
3153
3154 regdata = brcmf_sdcard_reg_read(sdiodev,
3155 CORE_SB(corebase, sbtmstatehigh), 4);
3156 if (regdata & SBTMH_BUSY)
3157 brcmf_dbg(ERROR, "ARM core still busy\n");
3158
3159 regdata = brcmf_sdcard_reg_read(sdiodev,
3160 CORE_SB(corebase, sbidlow), 4);
3161 if (regdata & SBIDL_INIT) {
3162 regdata = brcmf_sdcard_reg_read(sdiodev,
3163 CORE_SB(corebase, sbimstate), 4) |
3164 SBIM_RJ;
3165 brcmf_sdcard_reg_write(sdiodev,
3166 CORE_SB(corebase, sbimstate), 4,
3167 regdata);
3168 regdata = brcmf_sdcard_reg_read(sdiodev,
3169 CORE_SB(corebase, sbimstate), 4);
3170 udelay(1);
3171 SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
3172 CORE_SB(corebase, sbimstate), 4) &
3173 SBIM_BY), 100000);
3174 }
3175
3176 /* set reset and reject while enabling the clocks */
3177 brcmf_sdcard_reg_write(sdiodev,
3178 CORE_SB(corebase, sbtmstatelow), 4,
3179 (((SICF_FGC | SICF_CLOCK_EN) << SBTML_SICF_SHIFT) |
3180 SBTML_REJ | SBTML_RESET));
3181 regdata = brcmf_sdcard_reg_read(sdiodev,
3182 CORE_SB(corebase, sbtmstatelow), 4);
3183 udelay(10);
3184
3185 /* clear the initiator reject bit */
3186 regdata = brcmf_sdcard_reg_read(sdiodev,
3187 CORE_SB(corebase, sbidlow), 4);
3188 if (regdata & SBIDL_INIT) {
3189 regdata = brcmf_sdcard_reg_read(sdiodev,
3190 CORE_SB(corebase, sbimstate), 4) &
3191 ~SBIM_RJ;
3192 brcmf_sdcard_reg_write(sdiodev,
3193 CORE_SB(corebase, sbimstate), 4,
3194 regdata);
3195 }
3196 }
3197
3198 /* leave reset and reject asserted */
3199 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3200 (SBTML_REJ | SBTML_RESET));
3201 udelay(1);
3202}
3203
3204static void
3205brcmf_sdbrcm_chip_resetcore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
3206{
3207 u32 regdata;
3208
3209 /*
3210 * Must do the disable sequence first to work for
3211 * arbitrary current core state.
3212 */
3213 brcmf_sdbrcm_chip_disablecore(sdiodev, corebase);
3214
3215 /*
3216 * Now do the initialization sequence.
3217 * set reset while enabling the clock and
3218 * forcing them on throughout the core
3219 */
3220 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3221 ((SICF_FGC | SICF_CLOCK_EN) << SBTML_SICF_SHIFT) |
3222 SBTML_RESET);
3223 udelay(1);
3224
3225 regdata = brcmf_sdcard_reg_read(sdiodev,
3226 CORE_SB(corebase, sbtmstatehigh), 4);
3227 if (regdata & SBTMH_SERR)
3228 brcmf_sdcard_reg_write(sdiodev,
3229 CORE_SB(corebase, sbtmstatehigh), 4, 0);
3230
3231 regdata = brcmf_sdcard_reg_read(sdiodev,
3232 CORE_SB(corebase, sbimstate), 4);
3233 if (regdata & (SBIM_IBE | SBIM_TO))
3234 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbimstate), 4,
3235 regdata & ~(SBIM_IBE | SBIM_TO));
3236
3237 /* clear reset and allow it to propagate throughout the core */
3238 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3239 (SICF_FGC << SBTML_SICF_SHIFT) |
3240 (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
3241 udelay(1);
3242
3243 /* leave clock enabled */
3244 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3245 (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
3246 udelay(1);
3247}
3248
3249static int brcmf_sdbrcm_download_state(struct brcmf_bus *bus, bool enter)
3250{
3251 uint retries;
3252 u32 regdata;
3253 int bcmerror = 0;
3254
3255 /* To enter download state, disable ARM and reset SOCRAM.
3256 * To exit download state, simply reset ARM (default is RAM boot).
3257 */
3258 if (enter) {
3259 bus->alp_only = true;
3260
3261 brcmf_sdbrcm_chip_disablecore(bus->sdiodev,
3262 bus->ci->armcorebase);
3263
3264 brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->ramcorebase);
3265
3266 /* Clear the top bit of memory */
3267 if (bus->ramsize) {
3268 u32 zeros = 0;
3269 brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
3270 (u8 *)&zeros, 4);
3271 }
3272 } else {
3273 regdata = brcmf_sdcard_reg_read(bus->sdiodev,
3274 CORE_SB(bus->ci->ramcorebase, sbtmstatelow), 4);
3275 regdata &= (SBTML_RESET | SBTML_REJ_MASK |
3276 (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
3277 if ((SICF_CLOCK_EN << SBTML_SICF_SHIFT) != regdata) {
3278 brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
3279 bcmerror = -EBADE;
3280 goto fail;
3281 }
3282
3283 bcmerror = brcmf_sdbrcm_write_vars(bus);
3284 if (bcmerror) {
3285 brcmf_dbg(ERROR, "no vars written to RAM\n");
3286 bcmerror = 0;
3287 }
3288
3289 w_sdreg32(bus, 0xFFFFFFFF,
3290 offsetof(struct sdpcmd_regs, intstatus), &retries);
3291
3292 brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->armcorebase);
3293
3294 /* Allow HT Clock now that the ARM is running. */
3295 bus->alp_only = false;
3296
3297 bus->drvr->busstate = BRCMF_BUS_LOAD;
3298 }
3299fail:
3300 return bcmerror;
3301}
3302
3303static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_bus *bus)
3304{
3305 if (bus->firmware->size < bus->fw_ptr + len)
3306 len = bus->firmware->size - bus->fw_ptr;
3307
3308 memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
3309 bus->fw_ptr += len;
3310 return len;
3311}
3312
3313MODULE_FIRMWARE(BCM4329_FW_NAME);
3314MODULE_FIRMWARE(BCM4329_NV_NAME);
3315
3316static int brcmf_sdbrcm_download_code_file(struct brcmf_bus *bus)
3317{
3318 int offset = 0;
3319 uint len;
3320 u8 *memblock = NULL, *memptr;
3321 int ret;
3322
3323 brcmf_dbg(INFO, "Enter\n");
3324
3325 bus->fw_name = BCM4329_FW_NAME;
3326 ret = request_firmware(&bus->firmware, bus->fw_name,
3327 &bus->sdiodev->func[2]->dev);
3328 if (ret) {
3329 brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
3330 return ret;
3331 }
3332 bus->fw_ptr = 0;
3333
3334 memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
3335 if (memblock == NULL) {
3336 ret = -ENOMEM;
3337 goto err;
3338 }
3339 if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
3340 memptr += (BRCMF_SDALIGN -
3341 ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
3342
3343 /* Download image */
3344 while ((len =
3345 brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
3346 ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
3347 if (ret) {
3348 brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
3349 ret, MEMBLOCK, offset);
3350 goto err;
3351 }
3352
3353 offset += MEMBLOCK;
3354 }
3355
3356err:
3357 kfree(memblock);
3358
3359 release_firmware(bus->firmware);
3360 bus->fw_ptr = 0;
3361
3362 return ret;
3363}
3364
3365/*
3366 * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
3367 * and ending in a NUL.
3368 * Removes carriage returns, empty lines, comment lines, and converts
3369 * newlines to NULs.
3370 * Shortens buffer as needed and pads with NULs. End of buffer is marked
3371 * by two NULs.
3372*/
3373
3374static uint brcmf_process_nvram_vars(char *varbuf, uint len)
3375{
3376 char *dp;
3377 bool findNewline;
3378 int column;
3379 uint buf_len, n;
3380
3381 dp = varbuf;
3382
3383 findNewline = false;
3384 column = 0;
3385
3386 for (n = 0; n < len; n++) {
3387 if (varbuf[n] == 0)
3388 break;
3389 if (varbuf[n] == '\r')
3390 continue;
3391 if (findNewline && varbuf[n] != '\n')
3392 continue;
3393 findNewline = false;
3394 if (varbuf[n] == '#') {
3395 findNewline = true;
3396 continue;
3397 }
3398 if (varbuf[n] == '\n') {
3399 if (column == 0)
3400 continue;
3401 *dp++ = 0;
3402 column = 0;
3403 continue;
3404 }
3405 *dp++ = varbuf[n];
3406 column++;
3407 }
3408 buf_len = dp - varbuf;
3409
3410 while (dp < varbuf + n)
3411 *dp++ = 0;
3412
3413 return buf_len;
3414}
3415
3416static int brcmf_sdbrcm_download_nvram(struct brcmf_bus *bus)
3417{
3418 uint len;
3419 char *memblock = NULL;
3420 char *bufp;
3421 int ret;
3422
3423 bus->nv_name = BCM4329_NV_NAME;
3424 ret = request_firmware(&bus->firmware, bus->nv_name,
3425 &bus->sdiodev->func[2]->dev);
3426 if (ret) {
3427 brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
3428 return ret;
3429 }
3430 bus->fw_ptr = 0;
3431
3432 memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
3433 if (memblock == NULL) {
3434 ret = -ENOMEM;
3435 goto err;
3436 }
3437
3438 len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
3439
3440 if (len > 0 && len < MEMBLOCK) {
3441 bufp = (char *)memblock;
3442 bufp[len] = 0;
3443 len = brcmf_process_nvram_vars(bufp, len);
3444 bufp += len;
3445 *bufp++ = 0;
3446 if (len)
3447 ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
3448 if (ret)
3449 brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
3450 } else {
3451 brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
3452 ret = -EIO;
3453 }
3454
3455err:
3456 kfree(memblock);
3457
3458 release_firmware(bus->firmware);
3459 bus->fw_ptr = 0;
3460
3461 return ret;
3462}
3463
3464static int _brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
3465{
3466 int bcmerror = -1;
3467
3468 /* Keep arm in reset */
3469 if (brcmf_sdbrcm_download_state(bus, true)) {
3470 brcmf_dbg(ERROR, "error placing ARM core in reset\n");
3471 goto err;
3472 }
3473
3474 /* External image takes precedence if specified */
3475 if (brcmf_sdbrcm_download_code_file(bus)) {
3476 brcmf_dbg(ERROR, "dongle image file download failed\n");
3477 goto err;
3478 }
3479
3480 /* External nvram takes precedence if specified */
3481 if (brcmf_sdbrcm_download_nvram(bus))
3482 brcmf_dbg(ERROR, "dongle nvram file download failed\n");
3483
3484 /* Take arm out of reset */
3485 if (brcmf_sdbrcm_download_state(bus, false)) {
3486 brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
3487 goto err;
3488 }
3489
3490 bcmerror = 0;
3491
3492err:
3493 return bcmerror;
3494}
3495
3496static bool
3497brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
3498{
3499 bool ret;
3500
3501 /* Download the firmware */
3502 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3503
3504 ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
3505
3506 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
3507
3508 return ret;
3509}
3510
3511void brcmf_sdbrcm_bus_stop(struct brcmf_bus *bus)
3512{
3513 u32 local_hostintmask;
3514 u8 saveclk;
3515 uint retries;
3516 int err;
Arend van Sprielb83db862011-10-19 12:51:09 +02003517 struct sk_buff *cur;
3518 struct sk_buff *next;
Arend van Spriel5b435de2011-10-05 13:19:03 +02003519
3520 brcmf_dbg(TRACE, "Enter\n");
3521
3522 if (bus->watchdog_tsk) {
3523 send_sig(SIGTERM, bus->watchdog_tsk, 1);
3524 kthread_stop(bus->watchdog_tsk);
3525 bus->watchdog_tsk = NULL;
3526 }
3527
3528 if (bus->dpc_tsk && bus->dpc_tsk != current) {
3529 send_sig(SIGTERM, bus->dpc_tsk, 1);
3530 kthread_stop(bus->dpc_tsk);
3531 bus->dpc_tsk = NULL;
3532 }
3533
3534 down(&bus->sdsem);
3535
3536 bus_wake(bus);
3537
3538 /* Enable clock for device interrupts */
3539 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3540
3541 /* Disable and clear interrupts at the chip level also */
3542 w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
3543 local_hostintmask = bus->hostintmask;
3544 bus->hostintmask = 0;
3545
3546 /* Change our idea of bus state */
3547 bus->drvr->busstate = BRCMF_BUS_DOWN;
3548
3549 /* Force clocks on backplane to be sure F2 interrupt propagates */
3550 saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
3551 SBSDIO_FUNC1_CHIPCLKCSR, &err);
3552 if (!err) {
3553 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3554 SBSDIO_FUNC1_CHIPCLKCSR,
3555 (saveclk | SBSDIO_FORCE_HT), &err);
3556 }
3557 if (err)
3558 brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
3559
3560 /* Turn off the bus (F2), free any pending packets */
3561 brcmf_dbg(INTR, "disable SDIO interrupts\n");
3562 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
3563 SDIO_FUNC_ENABLE_1, NULL);
3564
3565 /* Clear any pending interrupts now that F2 is disabled */
3566 w_sdreg32(bus, local_hostintmask,
3567 offsetof(struct sdpcmd_regs, intstatus), &retries);
3568
3569 /* Turn off the backplane clock (only) */
3570 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
3571
3572 /* Clear the data packet queues */
3573 brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
3574
3575 /* Clear any held glomming stuff */
3576 if (bus->glomd)
3577 brcmu_pkt_buf_free_skb(bus->glomd);
Arend van Sprielb83db862011-10-19 12:51:09 +02003578 if (!skb_queue_empty(&bus->glom))
3579 skb_queue_walk_safe(&bus->glom, cur, next) {
3580 skb_unlink(cur, &bus->glom);
3581 brcmu_pkt_buf_free_skb(cur);
3582 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02003583
3584 /* Clear rx control and wake any waiters */
3585 bus->rxlen = 0;
3586 brcmf_sdbrcm_dcmd_resp_wake(bus);
3587
3588 /* Reset some F2 state stuff */
3589 bus->rxskip = false;
3590 bus->tx_seq = bus->rx_seq = 0;
3591
3592 up(&bus->sdsem);
3593}
3594
3595int brcmf_sdbrcm_bus_init(struct brcmf_pub *drvr)
3596{
3597 struct brcmf_bus *bus = drvr->bus;
3598 unsigned long timeout;
3599 uint retries = 0;
3600 u8 ready, enable;
3601 int err, ret = 0;
3602 u8 saveclk;
3603
3604 brcmf_dbg(TRACE, "Enter\n");
3605
3606 /* try to download image and nvram to the dongle */
3607 if (drvr->busstate == BRCMF_BUS_DOWN) {
3608 if (!(brcmf_sdbrcm_download_firmware(bus)))
3609 return -1;
3610 }
3611
3612 if (!bus->drvr)
3613 return 0;
3614
3615 /* Start the watchdog timer */
3616 bus->drvr->tickcnt = 0;
3617 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
3618
3619 down(&bus->sdsem);
3620
3621 /* Make sure backplane clock is on, needed to generate F2 interrupt */
3622 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3623 if (bus->clkstate != CLK_AVAIL)
3624 goto exit;
3625
3626 /* Force clocks on backplane to be sure F2 interrupt propagates */
3627 saveclk =
3628 brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
3629 SBSDIO_FUNC1_CHIPCLKCSR, &err);
3630 if (!err) {
3631 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3632 SBSDIO_FUNC1_CHIPCLKCSR,
3633 (saveclk | SBSDIO_FORCE_HT), &err);
3634 }
3635 if (err) {
3636 brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
3637 goto exit;
3638 }
3639
3640 /* Enable function 2 (frame transfers) */
3641 w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
3642 offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
3643 enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
3644
3645 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
3646 enable, NULL);
3647
3648 timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
3649 ready = 0;
3650 while (enable != ready) {
3651 ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
3652 SDIO_CCCR_IORx, NULL);
3653 if (time_after(jiffies, timeout))
3654 break;
3655 else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
3656 /* prevent busy waiting if it takes too long */
3657 msleep_interruptible(20);
3658 }
3659
3660 brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
3661
3662 /* If F2 successfully enabled, set core and enable interrupts */
3663 if (ready == enable) {
3664 /* Set up the interrupt mask and enable interrupts */
3665 bus->hostintmask = HOSTINTMASK;
3666 w_sdreg32(bus, bus->hostintmask,
3667 offsetof(struct sdpcmd_regs, hostintmask), &retries);
3668
3669 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3670 SBSDIO_WATERMARK, 8, &err);
3671
3672 /* Set bus state according to enable result */
3673 drvr->busstate = BRCMF_BUS_DATA;
3674 }
3675
3676 else {
3677 /* Disable F2 again */
3678 enable = SDIO_FUNC_ENABLE_1;
3679 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
3680 SDIO_CCCR_IOEx, enable, NULL);
3681 }
3682
3683 /* Restore previous clock setting */
3684 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3685 SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
3686
3687 /* If we didn't come up, turn off backplane clock */
3688 if (drvr->busstate != BRCMF_BUS_DATA)
3689 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
3690
3691exit:
3692 up(&bus->sdsem);
3693
3694 return ret;
3695}
3696
3697void brcmf_sdbrcm_isr(void *arg)
3698{
3699 struct brcmf_bus *bus = (struct brcmf_bus *) arg;
3700
3701 brcmf_dbg(TRACE, "Enter\n");
3702
3703 if (!bus) {
3704 brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
3705 return;
3706 }
3707
3708 if (bus->drvr->busstate == BRCMF_BUS_DOWN) {
3709 brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
3710 return;
3711 }
3712 /* Count the interrupt call */
3713 bus->intrcount++;
3714 bus->ipend = true;
3715
3716 /* Shouldn't get this interrupt if we're sleeping? */
3717 if (bus->sleeping) {
3718 brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
3719 return;
3720 }
3721
3722 /* Disable additional interrupts (is this needed now)? */
3723 if (!bus->intr)
3724 brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
3725
3726 bus->dpc_sched = true;
3727 if (bus->dpc_tsk)
3728 complete(&bus->dpc_wait);
3729}
3730
3731static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_pub *drvr)
3732{
3733 struct brcmf_bus *bus;
3734
3735 brcmf_dbg(TIMER, "Enter\n");
3736
3737 bus = drvr->bus;
3738
3739 /* Ignore the timer if simulating bus down */
3740 if (bus->sleeping)
3741 return false;
3742
3743 down(&bus->sdsem);
3744
3745 /* Poll period: check device if appropriate. */
3746 if (bus->poll && (++bus->polltick >= bus->pollrate)) {
3747 u32 intstatus = 0;
3748
3749 /* Reset poll tick */
3750 bus->polltick = 0;
3751
3752 /* Check device if no interrupts */
3753 if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
3754
3755 if (!bus->dpc_sched) {
3756 u8 devpend;
3757 devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
3758 SDIO_FUNC_0, SDIO_CCCR_INTx,
3759 NULL);
3760 intstatus =
3761 devpend & (INTR_STATUS_FUNC1 |
3762 INTR_STATUS_FUNC2);
3763 }
3764
3765 /* If there is something, make like the ISR and
3766 schedule the DPC */
3767 if (intstatus) {
3768 bus->pollcnt++;
3769 bus->ipend = true;
3770
3771 bus->dpc_sched = true;
3772 if (bus->dpc_tsk)
3773 complete(&bus->dpc_wait);
3774 }
3775 }
3776
3777 /* Update interrupt tracking */
3778 bus->lastintrs = bus->intrcount;
3779 }
3780#ifdef BCMDBG
3781 /* Poll for console output periodically */
3782 if (drvr->busstate == BRCMF_BUS_DATA && bus->console_interval != 0) {
3783 bus->console.count += BRCMF_WD_POLL_MS;
3784 if (bus->console.count >= bus->console_interval) {
3785 bus->console.count -= bus->console_interval;
3786 /* Make sure backplane clock is on */
3787 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3788 if (brcmf_sdbrcm_readconsole(bus) < 0)
3789 /* stop on error */
3790 bus->console_interval = 0;
3791 }
3792 }
3793#endif /* BCMDBG */
3794
3795 /* On idle timeout clear activity flag and/or turn off clock */
3796 if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
3797 if (++bus->idlecount >= bus->idletime) {
3798 bus->idlecount = 0;
3799 if (bus->activity) {
3800 bus->activity = false;
3801 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
3802 } else {
3803 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
3804 }
3805 }
3806 }
3807
3808 up(&bus->sdsem);
3809
3810 return bus->ipend;
3811}
3812
3813static bool brcmf_sdbrcm_chipmatch(u16 chipid)
3814{
3815 if (chipid == BCM4329_CHIP_ID)
3816 return true;
3817 return false;
3818}
3819
3820static void brcmf_sdbrcm_release_malloc(struct brcmf_bus *bus)
3821{
3822 brcmf_dbg(TRACE, "Enter\n");
3823
3824 kfree(bus->rxbuf);
3825 bus->rxctl = bus->rxbuf = NULL;
3826 bus->rxlen = 0;
3827
3828 kfree(bus->databuf);
3829 bus->databuf = NULL;
3830}
3831
3832static bool brcmf_sdbrcm_probe_malloc(struct brcmf_bus *bus)
3833{
3834 brcmf_dbg(TRACE, "Enter\n");
3835
3836 if (bus->drvr->maxctl) {
3837 bus->rxblen =
3838 roundup((bus->drvr->maxctl + SDPCM_HDRLEN),
3839 ALIGNMENT) + BRCMF_SDALIGN;
3840 bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
3841 if (!(bus->rxbuf))
3842 goto fail;
3843 }
3844
3845 /* Allocate buffer to receive glomed packet */
3846 bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
3847 if (!(bus->databuf)) {
3848 /* release rxbuf which was already located as above */
3849 if (!bus->rxblen)
3850 kfree(bus->rxbuf);
3851 goto fail;
3852 }
3853
3854 /* Align the buffer */
3855 if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
3856 bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
3857 ((unsigned long)bus->databuf % BRCMF_SDALIGN));
3858 else
3859 bus->dataptr = bus->databuf;
3860
3861 return true;
3862
3863fail:
3864 return false;
3865}
3866
3867/* SDIO Pad drive strength to select value mappings */
3868struct sdiod_drive_str {
3869 u8 strength; /* Pad Drive Strength in mA */
3870 u8 sel; /* Chip-specific select value */
3871};
3872
3873/* SDIO Drive Strength to sel value table for PMU Rev 1 */
3874static const struct sdiod_drive_str sdiod_drive_strength_tab1[] = {
3875 {
3876 4, 0x2}, {
3877 2, 0x3}, {
3878 1, 0x0}, {
3879 0, 0x0}
3880 };
3881
3882/* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
3883static const struct sdiod_drive_str sdiod_drive_strength_tab2[] = {
3884 {
3885 12, 0x7}, {
3886 10, 0x6}, {
3887 8, 0x5}, {
3888 6, 0x4}, {
3889 4, 0x2}, {
3890 2, 0x1}, {
3891 0, 0x0}
3892 };
3893
3894/* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
3895static const struct sdiod_drive_str sdiod_drive_strength_tab3[] = {
3896 {
3897 32, 0x7}, {
3898 26, 0x6}, {
3899 22, 0x5}, {
3900 16, 0x4}, {
3901 12, 0x3}, {
3902 8, 0x2}, {
3903 4, 0x1}, {
3904 0, 0x0}
3905 };
3906
3907#define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
3908
Alwin Beukersb0551fb2011-10-12 20:51:27 +02003909static char *brcmf_chipname(uint chipid, char *buf, uint len)
3910{
3911 const char *fmt;
3912
3913 fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
3914 snprintf(buf, len, fmt, chipid);
3915 return buf;
3916}
3917
Arend van Spriel5b435de2011-10-05 13:19:03 +02003918static void brcmf_sdbrcm_sdiod_drive_strength_init(struct brcmf_bus *bus,
3919 u32 drivestrength) {
3920 struct sdiod_drive_str *str_tab = NULL;
3921 u32 str_mask = 0;
3922 u32 str_shift = 0;
3923 char chn[8];
3924
3925 if (!(bus->ci->cccaps & CC_CAP_PMU))
3926 return;
3927
3928 switch (SDIOD_DRVSTR_KEY(bus->ci->chip, bus->ci->pmurev)) {
3929 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 1):
3930 str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab1;
3931 str_mask = 0x30000000;
3932 str_shift = 28;
3933 break;
3934 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 2):
3935 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 3):
3936 str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab2;
3937 str_mask = 0x00003800;
3938 str_shift = 11;
3939 break;
3940 case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
3941 str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab3;
3942 str_mask = 0x00003800;
3943 str_shift = 11;
3944 break;
3945 default:
3946 brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
Alwin Beukersb0551fb2011-10-12 20:51:27 +02003947 brcmf_chipname(bus->ci->chip, chn, 8),
Arend van Spriel5b435de2011-10-05 13:19:03 +02003948 bus->ci->chiprev, bus->ci->pmurev);
3949 break;
3950 }
3951
3952 if (str_tab != NULL) {
3953 u32 drivestrength_sel = 0;
3954 u32 cc_data_temp;
3955 int i;
3956
3957 for (i = 0; str_tab[i].strength != 0; i++) {
3958 if (drivestrength >= str_tab[i].strength) {
3959 drivestrength_sel = str_tab[i].sel;
3960 break;
3961 }
3962 }
3963
3964 brcmf_sdcard_reg_write(bus->sdiodev,
3965 CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
3966 4, 1);
3967 cc_data_temp = brcmf_sdcard_reg_read(bus->sdiodev,
3968 CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr), 4);
3969 cc_data_temp &= ~str_mask;
3970 drivestrength_sel <<= str_shift;
3971 cc_data_temp |= drivestrength_sel;
3972 brcmf_sdcard_reg_write(bus->sdiodev,
3973 CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
3974 4, cc_data_temp);
3975
3976 brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
3977 drivestrength, cc_data_temp);
3978 }
3979}
3980
3981static int
Arend van Spriel5b435de2011-10-05 13:19:03 +02003982brcmf_sdbrcm_chip_attach(struct brcmf_bus *bus, u32 regs)
3983{
3984 struct chip_info *ci;
3985 int err;
Franky Line63ac6b2011-11-04 22:23:29 +01003986 u8 clkval;
Arend van Spriel5b435de2011-10-05 13:19:03 +02003987
3988 brcmf_dbg(TRACE, "Enter\n");
3989
3990 /* alloc chip_info_t */
3991 ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
3992 if (NULL == ci)
3993 return -ENOMEM;
3994
Franky Lina83369b2011-11-04 22:23:28 +01003995 err = brcmf_sdio_chip_attach(bus->sdiodev, ci, regs);
Arend van Spriel5b435de2011-10-05 13:19:03 +02003996 if (err)
3997 goto fail;
3998
3999 /*
4000 * Make sure any on-chip ARM is off (in case strapping is wrong),
4001 * or downloaded code was already running.
4002 */
4003 brcmf_sdbrcm_chip_disablecore(bus->sdiodev, ci->armcorebase);
4004
4005 brcmf_sdcard_reg_write(bus->sdiodev,
4006 CORE_CC_REG(ci->cccorebase, gpiopullup), 4, 0);
4007 brcmf_sdcard_reg_write(bus->sdiodev,
4008 CORE_CC_REG(ci->cccorebase, gpiopulldown), 4, 0);
4009
4010 /* Disable F2 to clear any intermediate frame state on the dongle */
4011 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
4012 SDIO_FUNC_ENABLE_1, NULL);
4013
4014 /* WAR: cmd52 backplane read so core HW will drop ALPReq */
4015 clkval = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
4016 0, NULL);
4017
4018 /* Done with backplane-dependent accesses, can drop clock... */
4019 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4020 SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4021
4022 bus->ci = ci;
4023 return 0;
4024fail:
4025 bus->ci = NULL;
4026 kfree(ci);
4027 return err;
4028}
4029
4030static bool
4031brcmf_sdbrcm_probe_attach(struct brcmf_bus *bus, u32 regsva)
4032{
4033 u8 clkctl = 0;
4034 int err = 0;
4035 int reg_addr;
4036 u32 reg_val;
4037
4038 bus->alp_only = true;
4039
4040 /* Return the window to backplane enumeration space for core access */
4041 if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
4042 brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
4043
4044#ifdef BCMDBG
4045 printk(KERN_DEBUG "F1 signature read @0x18000000=0x%4x\n",
4046 brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
4047
4048#endif /* BCMDBG */
4049
4050 /*
4051 * Force PLL off until brcmf_sdbrcm_chip_attach()
4052 * programs PLL control regs
4053 */
4054
4055 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4056 SBSDIO_FUNC1_CHIPCLKCSR,
4057 BRCMF_INIT_CLKCTL1, &err);
4058 if (!err)
4059 clkctl =
4060 brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
4061 SBSDIO_FUNC1_CHIPCLKCSR, &err);
4062
4063 if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
4064 brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
4065 err, BRCMF_INIT_CLKCTL1, clkctl);
4066 goto fail;
4067 }
4068
4069 if (brcmf_sdbrcm_chip_attach(bus, regsva)) {
4070 brcmf_dbg(ERROR, "brcmf_sdbrcm_chip_attach failed!\n");
4071 goto fail;
4072 }
4073
4074 if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
4075 brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
4076 goto fail;
4077 }
4078
4079 brcmf_sdbrcm_sdiod_drive_strength_init(bus, SDIO_DRIVE_STRENGTH);
4080
4081 /* Get info on the ARM and SOCRAM cores... */
4082 brcmf_sdcard_reg_read(bus->sdiodev,
4083 CORE_SB(bus->ci->armcorebase, sbidhigh), 4);
4084 bus->ramsize = bus->ci->ramsize;
4085 if (!(bus->ramsize)) {
4086 brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
4087 goto fail;
4088 }
4089
4090 /* Set core control so an SDIO reset does a backplane reset */
4091 reg_addr = bus->ci->buscorebase +
4092 offsetof(struct sdpcmd_regs, corecontrol);
4093 reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
4094 brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
4095 reg_val | CC_BPRESEN);
4096
4097 brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
4098
4099 /* Locate an appropriately-aligned portion of hdrbuf */
4100 bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
4101 BRCMF_SDALIGN);
4102
4103 /* Set the poll and/or interrupt flags */
4104 bus->intr = true;
4105 bus->poll = false;
4106 if (bus->poll)
4107 bus->pollrate = 1;
4108
4109 return true;
4110
4111fail:
4112 return false;
4113}
4114
4115static bool brcmf_sdbrcm_probe_init(struct brcmf_bus *bus)
4116{
4117 brcmf_dbg(TRACE, "Enter\n");
4118
4119 /* Disable F2 to clear any intermediate frame state on the dongle */
4120 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
4121 SDIO_FUNC_ENABLE_1, NULL);
4122
4123 bus->drvr->busstate = BRCMF_BUS_DOWN;
4124 bus->sleeping = false;
4125 bus->rxflow = false;
4126
4127 /* Done with backplane-dependent accesses, can drop clock... */
4128 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4129 SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4130
4131 /* ...and initialize clock/power states */
4132 bus->clkstate = CLK_SDONLY;
4133 bus->idletime = BRCMF_IDLE_INTERVAL;
4134 bus->idleclock = BRCMF_IDLE_ACTIVE;
4135
4136 /* Query the F2 block size, set roundup accordingly */
4137 bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
4138 bus->roundup = min(max_roundup, bus->blocksize);
4139
4140 /* bus module does not support packet chaining */
4141 bus->use_rxchain = false;
4142 bus->sd_rxchain = false;
4143
4144 return true;
4145}
4146
4147static int
4148brcmf_sdbrcm_watchdog_thread(void *data)
4149{
4150 struct brcmf_bus *bus = (struct brcmf_bus *)data;
4151
4152 allow_signal(SIGTERM);
4153 /* Run until signal received */
4154 while (1) {
4155 if (kthread_should_stop())
4156 break;
4157 if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
4158 brcmf_sdbrcm_bus_watchdog(bus->drvr);
4159 /* Count the tick for reference */
4160 bus->drvr->tickcnt++;
4161 } else
4162 break;
4163 }
4164 return 0;
4165}
4166
4167static void
4168brcmf_sdbrcm_watchdog(unsigned long data)
4169{
4170 struct brcmf_bus *bus = (struct brcmf_bus *)data;
4171
4172 if (bus->watchdog_tsk) {
4173 complete(&bus->watchdog_wait);
4174 /* Reschedule the watchdog */
4175 if (bus->wd_timer_valid)
4176 mod_timer(&bus->timer,
4177 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
4178 }
4179}
4180
4181static void
4182brcmf_sdbrcm_chip_detach(struct brcmf_bus *bus)
4183{
4184 brcmf_dbg(TRACE, "Enter\n");
4185
4186 kfree(bus->ci);
4187 bus->ci = NULL;
4188}
4189
4190static void brcmf_sdbrcm_release_dongle(struct brcmf_bus *bus)
4191{
4192 brcmf_dbg(TRACE, "Enter\n");
4193
4194 if (bus->ci) {
4195 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
4196 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
4197 brcmf_sdbrcm_chip_detach(bus);
4198 if (bus->vars && bus->varsz)
4199 kfree(bus->vars);
4200 bus->vars = NULL;
4201 }
4202
4203 brcmf_dbg(TRACE, "Disconnected\n");
4204}
4205
4206/* Detach and free everything */
4207static void brcmf_sdbrcm_release(struct brcmf_bus *bus)
4208{
4209 brcmf_dbg(TRACE, "Enter\n");
4210
4211 if (bus) {
4212 /* De-register interrupt handler */
4213 brcmf_sdcard_intr_dereg(bus->sdiodev);
4214
4215 if (bus->drvr) {
4216 brcmf_detach(bus->drvr);
4217 brcmf_sdbrcm_release_dongle(bus);
4218 bus->drvr = NULL;
4219 }
4220
4221 brcmf_sdbrcm_release_malloc(bus);
4222
4223 kfree(bus);
4224 }
4225
4226 brcmf_dbg(TRACE, "Disconnected\n");
4227}
4228
4229void *brcmf_sdbrcm_probe(u16 bus_no, u16 slot, u16 func, uint bustype,
4230 u32 regsva, struct brcmf_sdio_dev *sdiodev)
4231{
4232 int ret;
4233 struct brcmf_bus *bus;
4234
4235 /* Init global variables at run-time, not as part of the declaration.
4236 * This is required to support init/de-init of the driver.
4237 * Initialization
4238 * of globals as part of the declaration results in non-deterministic
4239 * behavior since the value of the globals may be different on the
4240 * first time that the driver is initialized vs subsequent
4241 * initializations.
4242 */
4243 brcmf_c_init();
4244
4245 brcmf_dbg(TRACE, "Enter\n");
4246
4247 /* We make an assumption about address window mappings:
4248 * regsva == SI_ENUM_BASE*/
4249
4250 /* Allocate private bus interface state */
4251 bus = kzalloc(sizeof(struct brcmf_bus), GFP_ATOMIC);
4252 if (!bus)
4253 goto fail;
4254
4255 bus->sdiodev = sdiodev;
4256 sdiodev->bus = bus;
Arend van Sprielb83db862011-10-19 12:51:09 +02004257 skb_queue_head_init(&bus->glom);
Arend van Spriel5b435de2011-10-05 13:19:03 +02004258 bus->txbound = BRCMF_TXBOUND;
4259 bus->rxbound = BRCMF_RXBOUND;
4260 bus->txminmax = BRCMF_TXMINMAX;
4261 bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
4262 bus->usebufpool = false; /* Use bufpool if allocated,
4263 else use locally malloced rxbuf */
4264
4265 /* attempt to attach to the dongle */
4266 if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
4267 brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
4268 goto fail;
4269 }
4270
4271 spin_lock_init(&bus->txqlock);
4272 init_waitqueue_head(&bus->ctrl_wait);
4273 init_waitqueue_head(&bus->dcmd_resp_wait);
4274
4275 /* Set up the watchdog timer */
4276 init_timer(&bus->timer);
4277 bus->timer.data = (unsigned long)bus;
4278 bus->timer.function = brcmf_sdbrcm_watchdog;
4279
4280 /* Initialize thread based operation and lock */
4281 sema_init(&bus->sdsem, 1);
4282
4283 /* Initialize watchdog thread */
4284 init_completion(&bus->watchdog_wait);
4285 bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
4286 bus, "brcmf_watchdog");
4287 if (IS_ERR(bus->watchdog_tsk)) {
4288 printk(KERN_WARNING
4289 "brcmf_watchdog thread failed to start\n");
4290 bus->watchdog_tsk = NULL;
4291 }
4292 /* Initialize DPC thread */
4293 init_completion(&bus->dpc_wait);
4294 bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
4295 bus, "brcmf_dpc");
4296 if (IS_ERR(bus->dpc_tsk)) {
4297 printk(KERN_WARNING
4298 "brcmf_dpc thread failed to start\n");
4299 bus->dpc_tsk = NULL;
4300 }
4301
4302 /* Attach to the brcmf/OS/network interface */
4303 bus->drvr = brcmf_attach(bus, SDPCM_RESERVE);
4304 if (!bus->drvr) {
4305 brcmf_dbg(ERROR, "brcmf_attach failed\n");
4306 goto fail;
4307 }
4308
4309 /* Allocate buffers */
4310 if (!(brcmf_sdbrcm_probe_malloc(bus))) {
4311 brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
4312 goto fail;
4313 }
4314
4315 if (!(brcmf_sdbrcm_probe_init(bus))) {
4316 brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
4317 goto fail;
4318 }
4319
4320 /* Register interrupt callback, but mask it (not operational yet). */
4321 brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
4322 ret = brcmf_sdcard_intr_reg(bus->sdiodev);
4323 if (ret != 0) {
4324 brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
4325 goto fail;
4326 }
4327 brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
4328
4329 brcmf_dbg(INFO, "completed!!\n");
4330
4331 /* if firmware path present try to download and bring up bus */
4332 ret = brcmf_bus_start(bus->drvr);
4333 if (ret != 0) {
4334 if (ret == -ENOLINK) {
4335 brcmf_dbg(ERROR, "dongle is not responding\n");
4336 goto fail;
4337 }
4338 }
Franky Lin15d45b62011-10-21 16:16:32 +02004339
4340 /* add interface and open for business */
4341 if (brcmf_add_if((struct brcmf_info *)bus->drvr, 0, "wlan%d", NULL)) {
4342 brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +02004343 goto fail;
4344 }
4345
4346 return bus;
4347
4348fail:
4349 brcmf_sdbrcm_release(bus);
4350 return NULL;
4351}
4352
4353void brcmf_sdbrcm_disconnect(void *ptr)
4354{
4355 struct brcmf_bus *bus = (struct brcmf_bus *)ptr;
4356
4357 brcmf_dbg(TRACE, "Enter\n");
4358
4359 if (bus)
4360 brcmf_sdbrcm_release(bus);
4361
4362 brcmf_dbg(TRACE, "Disconnected\n");
4363}
4364
4365struct device *brcmf_bus_get_device(struct brcmf_bus *bus)
4366{
4367 return &bus->sdiodev->func[2]->dev;
4368}
4369
4370void
4371brcmf_sdbrcm_wd_timer(struct brcmf_bus *bus, uint wdtick)
4372{
Arend van Spriel5b435de2011-10-05 13:19:03 +02004373 /* Totally stop the timer */
4374 if (!wdtick && bus->wd_timer_valid == true) {
4375 del_timer_sync(&bus->timer);
4376 bus->wd_timer_valid = false;
4377 bus->save_ms = wdtick;
4378 return;
4379 }
4380
Franky Linece960e2011-10-21 16:16:19 +02004381 /* don't start the wd until fw is loaded */
4382 if (bus->drvr->busstate == BRCMF_BUS_DOWN)
4383 return;
4384
Arend van Spriel5b435de2011-10-05 13:19:03 +02004385 if (wdtick) {
4386 if (bus->save_ms != BRCMF_WD_POLL_MS) {
4387 if (bus->wd_timer_valid == true)
4388 /* Stop timer and restart at new value */
4389 del_timer_sync(&bus->timer);
4390
4391 /* Create timer again when watchdog period is
4392 dynamically changed or in the first instance
4393 */
4394 bus->timer.expires =
4395 jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
4396 add_timer(&bus->timer);
4397
4398 } else {
4399 /* Re arm the timer, at last watchdog period */
4400 mod_timer(&bus->timer,
4401 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
4402 }
4403
4404 bus->wd_timer_valid = true;
4405 bus->save_ms = wdtick;
4406 }
4407}